be_cmds.c 44 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859
  1. /*
  2. * Copyright (C) 2005 - 2010 ServerEngines
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@serverengines.com
  12. *
  13. * ServerEngines
  14. * 209 N. Fair Oaks Ave
  15. * Sunnyvale, CA 94085
  16. */
  17. #include "be.h"
  18. #include "be_cmds.h"
  19. static void be_mcc_notify(struct be_adapter *adapter)
  20. {
  21. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  22. u32 val = 0;
  23. val |= mccq->id & DB_MCCQ_RING_ID_MASK;
  24. val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
  25. wmb();
  26. iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
  27. }
  28. /* To check if valid bit is set, check the entire word as we don't know
  29. * the endianness of the data (old entry is host endian while a new entry is
  30. * little endian) */
  31. static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
  32. {
  33. if (compl->flags != 0) {
  34. compl->flags = le32_to_cpu(compl->flags);
  35. BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
  36. return true;
  37. } else {
  38. return false;
  39. }
  40. }
  41. /* Need to reset the entire word that houses the valid bit */
  42. static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
  43. {
  44. compl->flags = 0;
  45. }
  46. static int be_mcc_compl_process(struct be_adapter *adapter,
  47. struct be_mcc_compl *compl)
  48. {
  49. u16 compl_status, extd_status;
  50. /* Just swap the status to host endian; mcc tag is opaquely copied
  51. * from mcc_wrb */
  52. be_dws_le_to_cpu(compl, 4);
  53. compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
  54. CQE_STATUS_COMPL_MASK;
  55. if ((compl->tag0 == OPCODE_COMMON_WRITE_FLASHROM) &&
  56. (compl->tag1 == CMD_SUBSYSTEM_COMMON)) {
  57. adapter->flash_status = compl_status;
  58. complete(&adapter->flash_compl);
  59. }
  60. if (compl_status == MCC_STATUS_SUCCESS) {
  61. if (compl->tag0 == OPCODE_ETH_GET_STATISTICS) {
  62. struct be_cmd_resp_get_stats *resp =
  63. adapter->stats_cmd.va;
  64. be_dws_le_to_cpu(&resp->hw_stats,
  65. sizeof(resp->hw_stats));
  66. netdev_stats_update(adapter);
  67. adapter->stats_ioctl_sent = false;
  68. }
  69. } else if ((compl_status != MCC_STATUS_NOT_SUPPORTED) &&
  70. (compl->tag0 != OPCODE_COMMON_NTWK_MAC_QUERY)) {
  71. extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
  72. CQE_STATUS_EXTD_MASK;
  73. dev_warn(&adapter->pdev->dev,
  74. "Error in cmd completion - opcode %d, compl %d, extd %d\n",
  75. compl->tag0, compl_status, extd_status);
  76. }
  77. return compl_status;
  78. }
  79. /* Link state evt is a string of bytes; no need for endian swapping */
  80. static void be_async_link_state_process(struct be_adapter *adapter,
  81. struct be_async_event_link_state *evt)
  82. {
  83. be_link_status_update(adapter,
  84. evt->port_link_status == ASYNC_EVENT_LINK_UP);
  85. }
  86. /* Grp5 CoS Priority evt */
  87. static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
  88. struct be_async_event_grp5_cos_priority *evt)
  89. {
  90. if (evt->valid) {
  91. adapter->vlan_prio_bmap = evt->available_priority_bmap;
  92. adapter->recommended_prio =
  93. evt->reco_default_priority << VLAN_PRIO_SHIFT;
  94. }
  95. }
  96. /* Grp5 QOS Speed evt */
  97. static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
  98. struct be_async_event_grp5_qos_link_speed *evt)
  99. {
  100. if (evt->physical_port == adapter->port_num) {
  101. /* qos_link_speed is in units of 10 Mbps */
  102. adapter->link_speed = evt->qos_link_speed * 10;
  103. }
  104. }
  105. static void be_async_grp5_evt_process(struct be_adapter *adapter,
  106. u32 trailer, struct be_mcc_compl *evt)
  107. {
  108. u8 event_type = 0;
  109. event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
  110. ASYNC_TRAILER_EVENT_TYPE_MASK;
  111. switch (event_type) {
  112. case ASYNC_EVENT_COS_PRIORITY:
  113. be_async_grp5_cos_priority_process(adapter,
  114. (struct be_async_event_grp5_cos_priority *)evt);
  115. break;
  116. case ASYNC_EVENT_QOS_SPEED:
  117. be_async_grp5_qos_speed_process(adapter,
  118. (struct be_async_event_grp5_qos_link_speed *)evt);
  119. break;
  120. default:
  121. dev_warn(&adapter->pdev->dev, "Unknown grp5 event!\n");
  122. break;
  123. }
  124. }
  125. static inline bool is_link_state_evt(u32 trailer)
  126. {
  127. return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  128. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  129. ASYNC_EVENT_CODE_LINK_STATE;
  130. }
  131. static inline bool is_grp5_evt(u32 trailer)
  132. {
  133. return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  134. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  135. ASYNC_EVENT_CODE_GRP_5);
  136. }
  137. static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
  138. {
  139. struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
  140. struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
  141. if (be_mcc_compl_is_new(compl)) {
  142. queue_tail_inc(mcc_cq);
  143. return compl;
  144. }
  145. return NULL;
  146. }
  147. void be_async_mcc_enable(struct be_adapter *adapter)
  148. {
  149. spin_lock_bh(&adapter->mcc_cq_lock);
  150. be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
  151. adapter->mcc_obj.rearm_cq = true;
  152. spin_unlock_bh(&adapter->mcc_cq_lock);
  153. }
  154. void be_async_mcc_disable(struct be_adapter *adapter)
  155. {
  156. adapter->mcc_obj.rearm_cq = false;
  157. }
  158. int be_process_mcc(struct be_adapter *adapter, int *status)
  159. {
  160. struct be_mcc_compl *compl;
  161. int num = 0;
  162. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  163. spin_lock_bh(&adapter->mcc_cq_lock);
  164. while ((compl = be_mcc_compl_get(adapter))) {
  165. if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
  166. /* Interpret flags as an async trailer */
  167. if (is_link_state_evt(compl->flags))
  168. be_async_link_state_process(adapter,
  169. (struct be_async_event_link_state *) compl);
  170. else if (is_grp5_evt(compl->flags))
  171. be_async_grp5_evt_process(adapter,
  172. compl->flags, compl);
  173. } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
  174. *status = be_mcc_compl_process(adapter, compl);
  175. atomic_dec(&mcc_obj->q.used);
  176. }
  177. be_mcc_compl_use(compl);
  178. num++;
  179. }
  180. spin_unlock_bh(&adapter->mcc_cq_lock);
  181. return num;
  182. }
  183. /* Wait till no more pending mcc requests are present */
  184. static int be_mcc_wait_compl(struct be_adapter *adapter)
  185. {
  186. #define mcc_timeout 120000 /* 12s timeout */
  187. int i, num, status = 0;
  188. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  189. for (i = 0; i < mcc_timeout; i++) {
  190. num = be_process_mcc(adapter, &status);
  191. if (num)
  192. be_cq_notify(adapter, mcc_obj->cq.id,
  193. mcc_obj->rearm_cq, num);
  194. if (atomic_read(&mcc_obj->q.used) == 0)
  195. break;
  196. udelay(100);
  197. }
  198. if (i == mcc_timeout) {
  199. dev_err(&adapter->pdev->dev, "mccq poll timed out\n");
  200. return -1;
  201. }
  202. return status;
  203. }
  204. /* Notify MCC requests and wait for completion */
  205. static int be_mcc_notify_wait(struct be_adapter *adapter)
  206. {
  207. be_mcc_notify(adapter);
  208. return be_mcc_wait_compl(adapter);
  209. }
  210. static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
  211. {
  212. int msecs = 0;
  213. u32 ready;
  214. do {
  215. ready = ioread32(db);
  216. if (ready == 0xffffffff) {
  217. dev_err(&adapter->pdev->dev,
  218. "pci slot disconnected\n");
  219. return -1;
  220. }
  221. ready &= MPU_MAILBOX_DB_RDY_MASK;
  222. if (ready)
  223. break;
  224. if (msecs > 4000) {
  225. dev_err(&adapter->pdev->dev, "mbox poll timed out\n");
  226. be_detect_dump_ue(adapter);
  227. return -1;
  228. }
  229. set_current_state(TASK_INTERRUPTIBLE);
  230. schedule_timeout(msecs_to_jiffies(1));
  231. msecs++;
  232. } while (true);
  233. return 0;
  234. }
  235. /*
  236. * Insert the mailbox address into the doorbell in two steps
  237. * Polls on the mbox doorbell till a command completion (or a timeout) occurs
  238. */
  239. static int be_mbox_notify_wait(struct be_adapter *adapter)
  240. {
  241. int status;
  242. u32 val = 0;
  243. void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
  244. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  245. struct be_mcc_mailbox *mbox = mbox_mem->va;
  246. struct be_mcc_compl *compl = &mbox->compl;
  247. /* wait for ready to be set */
  248. status = be_mbox_db_ready_wait(adapter, db);
  249. if (status != 0)
  250. return status;
  251. val |= MPU_MAILBOX_DB_HI_MASK;
  252. /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
  253. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  254. iowrite32(val, db);
  255. /* wait for ready to be set */
  256. status = be_mbox_db_ready_wait(adapter, db);
  257. if (status != 0)
  258. return status;
  259. val = 0;
  260. /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
  261. val |= (u32)(mbox_mem->dma >> 4) << 2;
  262. iowrite32(val, db);
  263. status = be_mbox_db_ready_wait(adapter, db);
  264. if (status != 0)
  265. return status;
  266. /* A cq entry has been made now */
  267. if (be_mcc_compl_is_new(compl)) {
  268. status = be_mcc_compl_process(adapter, &mbox->compl);
  269. be_mcc_compl_use(compl);
  270. if (status)
  271. return status;
  272. } else {
  273. dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
  274. return -1;
  275. }
  276. return 0;
  277. }
  278. static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
  279. {
  280. u32 sem;
  281. if (lancer_chip(adapter))
  282. sem = ioread32(adapter->db + MPU_EP_SEMAPHORE_IF_TYPE2_OFFSET);
  283. else
  284. sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
  285. *stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
  286. if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
  287. return -1;
  288. else
  289. return 0;
  290. }
  291. int be_cmd_POST(struct be_adapter *adapter)
  292. {
  293. u16 stage;
  294. int status, timeout = 0;
  295. do {
  296. status = be_POST_stage_get(adapter, &stage);
  297. if (status) {
  298. dev_err(&adapter->pdev->dev, "POST error; stage=0x%x\n",
  299. stage);
  300. return -1;
  301. } else if (stage != POST_STAGE_ARMFW_RDY) {
  302. set_current_state(TASK_INTERRUPTIBLE);
  303. schedule_timeout(2 * HZ);
  304. timeout += 2;
  305. } else {
  306. return 0;
  307. }
  308. } while (timeout < 40);
  309. dev_err(&adapter->pdev->dev, "POST timeout; stage=0x%x\n", stage);
  310. return -1;
  311. }
  312. static inline void *embedded_payload(struct be_mcc_wrb *wrb)
  313. {
  314. return wrb->payload.embedded_payload;
  315. }
  316. static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
  317. {
  318. return &wrb->payload.sgl[0];
  319. }
  320. /* Don't touch the hdr after it's prepared */
  321. static void be_wrb_hdr_prepare(struct be_mcc_wrb *wrb, int payload_len,
  322. bool embedded, u8 sge_cnt, u32 opcode)
  323. {
  324. if (embedded)
  325. wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
  326. else
  327. wrb->embedded |= (sge_cnt & MCC_WRB_SGE_CNT_MASK) <<
  328. MCC_WRB_SGE_CNT_SHIFT;
  329. wrb->payload_length = payload_len;
  330. wrb->tag0 = opcode;
  331. be_dws_cpu_to_le(wrb, 8);
  332. }
  333. /* Don't touch the hdr after it's prepared */
  334. static void be_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
  335. u8 subsystem, u8 opcode, int cmd_len)
  336. {
  337. req_hdr->opcode = opcode;
  338. req_hdr->subsystem = subsystem;
  339. req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
  340. req_hdr->version = 0;
  341. }
  342. static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
  343. struct be_dma_mem *mem)
  344. {
  345. int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
  346. u64 dma = (u64)mem->dma;
  347. for (i = 0; i < buf_pages; i++) {
  348. pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
  349. pages[i].hi = cpu_to_le32(upper_32_bits(dma));
  350. dma += PAGE_SIZE_4K;
  351. }
  352. }
  353. /* Converts interrupt delay in microseconds to multiplier value */
  354. static u32 eq_delay_to_mult(u32 usec_delay)
  355. {
  356. #define MAX_INTR_RATE 651042
  357. const u32 round = 10;
  358. u32 multiplier;
  359. if (usec_delay == 0)
  360. multiplier = 0;
  361. else {
  362. u32 interrupt_rate = 1000000 / usec_delay;
  363. /* Max delay, corresponding to the lowest interrupt rate */
  364. if (interrupt_rate == 0)
  365. multiplier = 1023;
  366. else {
  367. multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
  368. multiplier /= interrupt_rate;
  369. /* Round the multiplier to the closest value.*/
  370. multiplier = (multiplier + round/2) / round;
  371. multiplier = min(multiplier, (u32)1023);
  372. }
  373. }
  374. return multiplier;
  375. }
  376. static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
  377. {
  378. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  379. struct be_mcc_wrb *wrb
  380. = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
  381. memset(wrb, 0, sizeof(*wrb));
  382. return wrb;
  383. }
  384. static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
  385. {
  386. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  387. struct be_mcc_wrb *wrb;
  388. if (atomic_read(&mccq->used) >= mccq->len) {
  389. dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
  390. return NULL;
  391. }
  392. wrb = queue_head_node(mccq);
  393. queue_head_inc(mccq);
  394. atomic_inc(&mccq->used);
  395. memset(wrb, 0, sizeof(*wrb));
  396. return wrb;
  397. }
  398. /* Tell fw we're about to start firing cmds by writing a
  399. * special pattern across the wrb hdr; uses mbox
  400. */
  401. int be_cmd_fw_init(struct be_adapter *adapter)
  402. {
  403. u8 *wrb;
  404. int status;
  405. spin_lock(&adapter->mbox_lock);
  406. wrb = (u8 *)wrb_from_mbox(adapter);
  407. *wrb++ = 0xFF;
  408. *wrb++ = 0x12;
  409. *wrb++ = 0x34;
  410. *wrb++ = 0xFF;
  411. *wrb++ = 0xFF;
  412. *wrb++ = 0x56;
  413. *wrb++ = 0x78;
  414. *wrb = 0xFF;
  415. status = be_mbox_notify_wait(adapter);
  416. spin_unlock(&adapter->mbox_lock);
  417. return status;
  418. }
  419. /* Tell fw we're done with firing cmds by writing a
  420. * special pattern across the wrb hdr; uses mbox
  421. */
  422. int be_cmd_fw_clean(struct be_adapter *adapter)
  423. {
  424. u8 *wrb;
  425. int status;
  426. if (adapter->eeh_err)
  427. return -EIO;
  428. spin_lock(&adapter->mbox_lock);
  429. wrb = (u8 *)wrb_from_mbox(adapter);
  430. *wrb++ = 0xFF;
  431. *wrb++ = 0xAA;
  432. *wrb++ = 0xBB;
  433. *wrb++ = 0xFF;
  434. *wrb++ = 0xFF;
  435. *wrb++ = 0xCC;
  436. *wrb++ = 0xDD;
  437. *wrb = 0xFF;
  438. status = be_mbox_notify_wait(adapter);
  439. spin_unlock(&adapter->mbox_lock);
  440. return status;
  441. }
  442. int be_cmd_eq_create(struct be_adapter *adapter,
  443. struct be_queue_info *eq, int eq_delay)
  444. {
  445. struct be_mcc_wrb *wrb;
  446. struct be_cmd_req_eq_create *req;
  447. struct be_dma_mem *q_mem = &eq->dma_mem;
  448. int status;
  449. spin_lock(&adapter->mbox_lock);
  450. wrb = wrb_from_mbox(adapter);
  451. req = embedded_payload(wrb);
  452. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, OPCODE_COMMON_EQ_CREATE);
  453. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  454. OPCODE_COMMON_EQ_CREATE, sizeof(*req));
  455. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  456. AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
  457. /* 4byte eqe*/
  458. AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
  459. AMAP_SET_BITS(struct amap_eq_context, count, req->context,
  460. __ilog2_u32(eq->len/256));
  461. AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
  462. eq_delay_to_mult(eq_delay));
  463. be_dws_cpu_to_le(req->context, sizeof(req->context));
  464. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  465. status = be_mbox_notify_wait(adapter);
  466. if (!status) {
  467. struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
  468. eq->id = le16_to_cpu(resp->eq_id);
  469. eq->created = true;
  470. }
  471. spin_unlock(&adapter->mbox_lock);
  472. return status;
  473. }
  474. /* Uses mbox */
  475. int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  476. u8 type, bool permanent, u32 if_handle)
  477. {
  478. struct be_mcc_wrb *wrb;
  479. struct be_cmd_req_mac_query *req;
  480. int status;
  481. spin_lock(&adapter->mbox_lock);
  482. wrb = wrb_from_mbox(adapter);
  483. req = embedded_payload(wrb);
  484. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  485. OPCODE_COMMON_NTWK_MAC_QUERY);
  486. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  487. OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req));
  488. req->type = type;
  489. if (permanent) {
  490. req->permanent = 1;
  491. } else {
  492. req->if_id = cpu_to_le16((u16) if_handle);
  493. req->permanent = 0;
  494. }
  495. status = be_mbox_notify_wait(adapter);
  496. if (!status) {
  497. struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
  498. memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
  499. }
  500. spin_unlock(&adapter->mbox_lock);
  501. return status;
  502. }
  503. /* Uses synchronous MCCQ */
  504. int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  505. u32 if_id, u32 *pmac_id)
  506. {
  507. struct be_mcc_wrb *wrb;
  508. struct be_cmd_req_pmac_add *req;
  509. int status;
  510. spin_lock_bh(&adapter->mcc_lock);
  511. wrb = wrb_from_mccq(adapter);
  512. if (!wrb) {
  513. status = -EBUSY;
  514. goto err;
  515. }
  516. req = embedded_payload(wrb);
  517. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  518. OPCODE_COMMON_NTWK_PMAC_ADD);
  519. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  520. OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req));
  521. req->if_id = cpu_to_le32(if_id);
  522. memcpy(req->mac_address, mac_addr, ETH_ALEN);
  523. status = be_mcc_notify_wait(adapter);
  524. if (!status) {
  525. struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
  526. *pmac_id = le32_to_cpu(resp->pmac_id);
  527. }
  528. err:
  529. spin_unlock_bh(&adapter->mcc_lock);
  530. return status;
  531. }
  532. /* Uses synchronous MCCQ */
  533. int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, u32 pmac_id)
  534. {
  535. struct be_mcc_wrb *wrb;
  536. struct be_cmd_req_pmac_del *req;
  537. int status;
  538. spin_lock_bh(&adapter->mcc_lock);
  539. wrb = wrb_from_mccq(adapter);
  540. if (!wrb) {
  541. status = -EBUSY;
  542. goto err;
  543. }
  544. req = embedded_payload(wrb);
  545. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  546. OPCODE_COMMON_NTWK_PMAC_DEL);
  547. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  548. OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req));
  549. req->if_id = cpu_to_le32(if_id);
  550. req->pmac_id = cpu_to_le32(pmac_id);
  551. status = be_mcc_notify_wait(adapter);
  552. err:
  553. spin_unlock_bh(&adapter->mcc_lock);
  554. return status;
  555. }
  556. /* Uses Mbox */
  557. int be_cmd_cq_create(struct be_adapter *adapter,
  558. struct be_queue_info *cq, struct be_queue_info *eq,
  559. bool sol_evts, bool no_delay, int coalesce_wm)
  560. {
  561. struct be_mcc_wrb *wrb;
  562. struct be_cmd_req_cq_create *req;
  563. struct be_dma_mem *q_mem = &cq->dma_mem;
  564. void *ctxt;
  565. int status;
  566. spin_lock(&adapter->mbox_lock);
  567. wrb = wrb_from_mbox(adapter);
  568. req = embedded_payload(wrb);
  569. ctxt = &req->context;
  570. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  571. OPCODE_COMMON_CQ_CREATE);
  572. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  573. OPCODE_COMMON_CQ_CREATE, sizeof(*req));
  574. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  575. if (lancer_chip(adapter)) {
  576. req->hdr.version = 1;
  577. req->page_size = 1; /* 1 for 4K */
  578. AMAP_SET_BITS(struct amap_cq_context_lancer, coalescwm, ctxt,
  579. coalesce_wm);
  580. AMAP_SET_BITS(struct amap_cq_context_lancer, nodelay, ctxt,
  581. no_delay);
  582. AMAP_SET_BITS(struct amap_cq_context_lancer, count, ctxt,
  583. __ilog2_u32(cq->len/256));
  584. AMAP_SET_BITS(struct amap_cq_context_lancer, valid, ctxt, 1);
  585. AMAP_SET_BITS(struct amap_cq_context_lancer, eventable,
  586. ctxt, 1);
  587. AMAP_SET_BITS(struct amap_cq_context_lancer, eqid,
  588. ctxt, eq->id);
  589. AMAP_SET_BITS(struct amap_cq_context_lancer, armed, ctxt, 1);
  590. } else {
  591. AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
  592. coalesce_wm);
  593. AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
  594. ctxt, no_delay);
  595. AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
  596. __ilog2_u32(cq->len/256));
  597. AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
  598. AMAP_SET_BITS(struct amap_cq_context_be, solevent,
  599. ctxt, sol_evts);
  600. AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
  601. AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
  602. AMAP_SET_BITS(struct amap_cq_context_be, armed, ctxt, 1);
  603. }
  604. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  605. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  606. status = be_mbox_notify_wait(adapter);
  607. if (!status) {
  608. struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
  609. cq->id = le16_to_cpu(resp->cq_id);
  610. cq->created = true;
  611. }
  612. spin_unlock(&adapter->mbox_lock);
  613. return status;
  614. }
  615. static u32 be_encoded_q_len(int q_len)
  616. {
  617. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  618. if (len_encoded == 16)
  619. len_encoded = 0;
  620. return len_encoded;
  621. }
  622. int be_cmd_mccq_create(struct be_adapter *adapter,
  623. struct be_queue_info *mccq,
  624. struct be_queue_info *cq)
  625. {
  626. struct be_mcc_wrb *wrb;
  627. struct be_cmd_req_mcc_create *req;
  628. struct be_dma_mem *q_mem = &mccq->dma_mem;
  629. void *ctxt;
  630. int status;
  631. spin_lock(&adapter->mbox_lock);
  632. wrb = wrb_from_mbox(adapter);
  633. req = embedded_payload(wrb);
  634. ctxt = &req->context;
  635. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  636. OPCODE_COMMON_MCC_CREATE_EXT);
  637. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  638. OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req));
  639. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  640. if (lancer_chip(adapter)) {
  641. req->hdr.version = 1;
  642. req->cq_id = cpu_to_le16(cq->id);
  643. AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
  644. be_encoded_q_len(mccq->len));
  645. AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
  646. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
  647. ctxt, cq->id);
  648. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
  649. ctxt, 1);
  650. } else {
  651. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  652. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  653. be_encoded_q_len(mccq->len));
  654. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  655. }
  656. /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
  657. req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
  658. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  659. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  660. status = be_mbox_notify_wait(adapter);
  661. if (!status) {
  662. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  663. mccq->id = le16_to_cpu(resp->id);
  664. mccq->created = true;
  665. }
  666. spin_unlock(&adapter->mbox_lock);
  667. return status;
  668. }
  669. int be_cmd_txq_create(struct be_adapter *adapter,
  670. struct be_queue_info *txq,
  671. struct be_queue_info *cq)
  672. {
  673. struct be_mcc_wrb *wrb;
  674. struct be_cmd_req_eth_tx_create *req;
  675. struct be_dma_mem *q_mem = &txq->dma_mem;
  676. void *ctxt;
  677. int status;
  678. spin_lock(&adapter->mbox_lock);
  679. wrb = wrb_from_mbox(adapter);
  680. req = embedded_payload(wrb);
  681. ctxt = &req->context;
  682. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  683. OPCODE_ETH_TX_CREATE);
  684. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_TX_CREATE,
  685. sizeof(*req));
  686. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  687. req->ulp_num = BE_ULP1_NUM;
  688. req->type = BE_ETH_TX_RING_TYPE_STANDARD;
  689. AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
  690. be_encoded_q_len(txq->len));
  691. AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
  692. AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
  693. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  694. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  695. status = be_mbox_notify_wait(adapter);
  696. if (!status) {
  697. struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
  698. txq->id = le16_to_cpu(resp->cid);
  699. txq->created = true;
  700. }
  701. spin_unlock(&adapter->mbox_lock);
  702. return status;
  703. }
  704. /* Uses mbox */
  705. int be_cmd_rxq_create(struct be_adapter *adapter,
  706. struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
  707. u16 max_frame_size, u32 if_id, u32 rss, u8 *rss_id)
  708. {
  709. struct be_mcc_wrb *wrb;
  710. struct be_cmd_req_eth_rx_create *req;
  711. struct be_dma_mem *q_mem = &rxq->dma_mem;
  712. int status;
  713. spin_lock(&adapter->mbox_lock);
  714. wrb = wrb_from_mbox(adapter);
  715. req = embedded_payload(wrb);
  716. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  717. OPCODE_ETH_RX_CREATE);
  718. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_RX_CREATE,
  719. sizeof(*req));
  720. req->cq_id = cpu_to_le16(cq_id);
  721. req->frag_size = fls(frag_size) - 1;
  722. req->num_pages = 2;
  723. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  724. req->interface_id = cpu_to_le32(if_id);
  725. req->max_frame_size = cpu_to_le16(max_frame_size);
  726. req->rss_queue = cpu_to_le32(rss);
  727. status = be_mbox_notify_wait(adapter);
  728. if (!status) {
  729. struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
  730. rxq->id = le16_to_cpu(resp->id);
  731. rxq->created = true;
  732. *rss_id = resp->rss_id;
  733. }
  734. spin_unlock(&adapter->mbox_lock);
  735. return status;
  736. }
  737. /* Generic destroyer function for all types of queues
  738. * Uses Mbox
  739. */
  740. int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  741. int queue_type)
  742. {
  743. struct be_mcc_wrb *wrb;
  744. struct be_cmd_req_q_destroy *req;
  745. u8 subsys = 0, opcode = 0;
  746. int status;
  747. if (adapter->eeh_err)
  748. return -EIO;
  749. spin_lock(&adapter->mbox_lock);
  750. wrb = wrb_from_mbox(adapter);
  751. req = embedded_payload(wrb);
  752. switch (queue_type) {
  753. case QTYPE_EQ:
  754. subsys = CMD_SUBSYSTEM_COMMON;
  755. opcode = OPCODE_COMMON_EQ_DESTROY;
  756. break;
  757. case QTYPE_CQ:
  758. subsys = CMD_SUBSYSTEM_COMMON;
  759. opcode = OPCODE_COMMON_CQ_DESTROY;
  760. break;
  761. case QTYPE_TXQ:
  762. subsys = CMD_SUBSYSTEM_ETH;
  763. opcode = OPCODE_ETH_TX_DESTROY;
  764. break;
  765. case QTYPE_RXQ:
  766. subsys = CMD_SUBSYSTEM_ETH;
  767. opcode = OPCODE_ETH_RX_DESTROY;
  768. break;
  769. case QTYPE_MCCQ:
  770. subsys = CMD_SUBSYSTEM_COMMON;
  771. opcode = OPCODE_COMMON_MCC_DESTROY;
  772. break;
  773. default:
  774. BUG();
  775. }
  776. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, opcode);
  777. be_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req));
  778. req->id = cpu_to_le16(q->id);
  779. status = be_mbox_notify_wait(adapter);
  780. spin_unlock(&adapter->mbox_lock);
  781. return status;
  782. }
  783. /* Create an rx filtering policy configuration on an i/f
  784. * Uses mbox
  785. */
  786. int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
  787. u8 *mac, bool pmac_invalid, u32 *if_handle, u32 *pmac_id,
  788. u32 domain)
  789. {
  790. struct be_mcc_wrb *wrb;
  791. struct be_cmd_req_if_create *req;
  792. int status;
  793. spin_lock(&adapter->mbox_lock);
  794. wrb = wrb_from_mbox(adapter);
  795. req = embedded_payload(wrb);
  796. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  797. OPCODE_COMMON_NTWK_INTERFACE_CREATE);
  798. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  799. OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req));
  800. req->hdr.domain = domain;
  801. req->capability_flags = cpu_to_le32(cap_flags);
  802. req->enable_flags = cpu_to_le32(en_flags);
  803. req->pmac_invalid = pmac_invalid;
  804. if (!pmac_invalid)
  805. memcpy(req->mac_addr, mac, ETH_ALEN);
  806. status = be_mbox_notify_wait(adapter);
  807. if (!status) {
  808. struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
  809. *if_handle = le32_to_cpu(resp->interface_id);
  810. if (!pmac_invalid)
  811. *pmac_id = le32_to_cpu(resp->pmac_id);
  812. }
  813. spin_unlock(&adapter->mbox_lock);
  814. return status;
  815. }
  816. /* Uses mbox */
  817. int be_cmd_if_destroy(struct be_adapter *adapter, u32 interface_id)
  818. {
  819. struct be_mcc_wrb *wrb;
  820. struct be_cmd_req_if_destroy *req;
  821. int status;
  822. if (adapter->eeh_err)
  823. return -EIO;
  824. spin_lock(&adapter->mbox_lock);
  825. wrb = wrb_from_mbox(adapter);
  826. req = embedded_payload(wrb);
  827. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  828. OPCODE_COMMON_NTWK_INTERFACE_DESTROY);
  829. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  830. OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req));
  831. req->interface_id = cpu_to_le32(interface_id);
  832. status = be_mbox_notify_wait(adapter);
  833. spin_unlock(&adapter->mbox_lock);
  834. return status;
  835. }
  836. /* Get stats is a non embedded command: the request is not embedded inside
  837. * WRB but is a separate dma memory block
  838. * Uses asynchronous MCC
  839. */
  840. int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
  841. {
  842. struct be_mcc_wrb *wrb;
  843. struct be_cmd_req_get_stats *req;
  844. struct be_sge *sge;
  845. int status = 0;
  846. spin_lock_bh(&adapter->mcc_lock);
  847. wrb = wrb_from_mccq(adapter);
  848. if (!wrb) {
  849. status = -EBUSY;
  850. goto err;
  851. }
  852. req = nonemb_cmd->va;
  853. sge = nonembedded_sgl(wrb);
  854. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  855. OPCODE_ETH_GET_STATISTICS);
  856. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  857. OPCODE_ETH_GET_STATISTICS, sizeof(*req));
  858. sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
  859. sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
  860. sge->len = cpu_to_le32(nonemb_cmd->size);
  861. be_mcc_notify(adapter);
  862. adapter->stats_ioctl_sent = true;
  863. err:
  864. spin_unlock_bh(&adapter->mcc_lock);
  865. return status;
  866. }
  867. /* Uses synchronous mcc */
  868. int be_cmd_link_status_query(struct be_adapter *adapter,
  869. bool *link_up, u8 *mac_speed, u16 *link_speed)
  870. {
  871. struct be_mcc_wrb *wrb;
  872. struct be_cmd_req_link_status *req;
  873. int status;
  874. spin_lock_bh(&adapter->mcc_lock);
  875. wrb = wrb_from_mccq(adapter);
  876. if (!wrb) {
  877. status = -EBUSY;
  878. goto err;
  879. }
  880. req = embedded_payload(wrb);
  881. *link_up = false;
  882. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  883. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY);
  884. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  885. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req));
  886. status = be_mcc_notify_wait(adapter);
  887. if (!status) {
  888. struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
  889. if (resp->mac_speed != PHY_LINK_SPEED_ZERO) {
  890. *link_up = true;
  891. *link_speed = le16_to_cpu(resp->link_speed);
  892. *mac_speed = resp->mac_speed;
  893. }
  894. }
  895. err:
  896. spin_unlock_bh(&adapter->mcc_lock);
  897. return status;
  898. }
  899. /* Uses Mbox */
  900. int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver)
  901. {
  902. struct be_mcc_wrb *wrb;
  903. struct be_cmd_req_get_fw_version *req;
  904. int status;
  905. spin_lock(&adapter->mbox_lock);
  906. wrb = wrb_from_mbox(adapter);
  907. req = embedded_payload(wrb);
  908. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  909. OPCODE_COMMON_GET_FW_VERSION);
  910. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  911. OPCODE_COMMON_GET_FW_VERSION, sizeof(*req));
  912. status = be_mbox_notify_wait(adapter);
  913. if (!status) {
  914. struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
  915. strncpy(fw_ver, resp->firmware_version_string, FW_VER_LEN);
  916. }
  917. spin_unlock(&adapter->mbox_lock);
  918. return status;
  919. }
  920. /* set the EQ delay interval of an EQ to specified value
  921. * Uses async mcc
  922. */
  923. int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
  924. {
  925. struct be_mcc_wrb *wrb;
  926. struct be_cmd_req_modify_eq_delay *req;
  927. int status = 0;
  928. spin_lock_bh(&adapter->mcc_lock);
  929. wrb = wrb_from_mccq(adapter);
  930. if (!wrb) {
  931. status = -EBUSY;
  932. goto err;
  933. }
  934. req = embedded_payload(wrb);
  935. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  936. OPCODE_COMMON_MODIFY_EQ_DELAY);
  937. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  938. OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req));
  939. req->num_eq = cpu_to_le32(1);
  940. req->delay[0].eq_id = cpu_to_le32(eq_id);
  941. req->delay[0].phase = 0;
  942. req->delay[0].delay_multiplier = cpu_to_le32(eqd);
  943. be_mcc_notify(adapter);
  944. err:
  945. spin_unlock_bh(&adapter->mcc_lock);
  946. return status;
  947. }
  948. /* Uses sycnhronous mcc */
  949. int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
  950. u32 num, bool untagged, bool promiscuous)
  951. {
  952. struct be_mcc_wrb *wrb;
  953. struct be_cmd_req_vlan_config *req;
  954. int status;
  955. spin_lock_bh(&adapter->mcc_lock);
  956. wrb = wrb_from_mccq(adapter);
  957. if (!wrb) {
  958. status = -EBUSY;
  959. goto err;
  960. }
  961. req = embedded_payload(wrb);
  962. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  963. OPCODE_COMMON_NTWK_VLAN_CONFIG);
  964. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  965. OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req));
  966. req->interface_id = if_id;
  967. req->promiscuous = promiscuous;
  968. req->untagged = untagged;
  969. req->num_vlan = num;
  970. if (!promiscuous) {
  971. memcpy(req->normal_vlan, vtag_array,
  972. req->num_vlan * sizeof(vtag_array[0]));
  973. }
  974. status = be_mcc_notify_wait(adapter);
  975. err:
  976. spin_unlock_bh(&adapter->mcc_lock);
  977. return status;
  978. }
  979. /* Uses MCC for this command as it may be called in BH context
  980. * Uses synchronous mcc
  981. */
  982. int be_cmd_promiscuous_config(struct be_adapter *adapter, u8 port_num, bool en)
  983. {
  984. struct be_mcc_wrb *wrb;
  985. struct be_cmd_req_promiscuous_config *req;
  986. int status;
  987. spin_lock_bh(&adapter->mcc_lock);
  988. wrb = wrb_from_mccq(adapter);
  989. if (!wrb) {
  990. status = -EBUSY;
  991. goto err;
  992. }
  993. req = embedded_payload(wrb);
  994. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, OPCODE_ETH_PROMISCUOUS);
  995. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  996. OPCODE_ETH_PROMISCUOUS, sizeof(*req));
  997. /* In FW versions X.102.149/X.101.487 and later,
  998. * the port setting associated only with the
  999. * issuing pci function will take effect
  1000. */
  1001. if (port_num)
  1002. req->port1_promiscuous = en;
  1003. else
  1004. req->port0_promiscuous = en;
  1005. status = be_mcc_notify_wait(adapter);
  1006. err:
  1007. spin_unlock_bh(&adapter->mcc_lock);
  1008. return status;
  1009. }
  1010. /*
  1011. * Uses MCC for this command as it may be called in BH context
  1012. * (mc == NULL) => multicast promiscous
  1013. */
  1014. int be_cmd_multicast_set(struct be_adapter *adapter, u32 if_id,
  1015. struct net_device *netdev, struct be_dma_mem *mem)
  1016. {
  1017. struct be_mcc_wrb *wrb;
  1018. struct be_cmd_req_mcast_mac_config *req = mem->va;
  1019. struct be_sge *sge;
  1020. int status;
  1021. spin_lock_bh(&adapter->mcc_lock);
  1022. wrb = wrb_from_mccq(adapter);
  1023. if (!wrb) {
  1024. status = -EBUSY;
  1025. goto err;
  1026. }
  1027. sge = nonembedded_sgl(wrb);
  1028. memset(req, 0, sizeof(*req));
  1029. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1030. OPCODE_COMMON_NTWK_MULTICAST_SET);
  1031. sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
  1032. sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
  1033. sge->len = cpu_to_le32(mem->size);
  1034. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1035. OPCODE_COMMON_NTWK_MULTICAST_SET, sizeof(*req));
  1036. req->interface_id = if_id;
  1037. if (netdev) {
  1038. int i;
  1039. struct netdev_hw_addr *ha;
  1040. req->num_mac = cpu_to_le16(netdev_mc_count(netdev));
  1041. i = 0;
  1042. netdev_for_each_mc_addr(ha, netdev)
  1043. memcpy(req->mac[i].byte, ha->addr, ETH_ALEN);
  1044. } else {
  1045. req->promiscuous = 1;
  1046. }
  1047. status = be_mcc_notify_wait(adapter);
  1048. err:
  1049. spin_unlock_bh(&adapter->mcc_lock);
  1050. return status;
  1051. }
  1052. /* Uses synchrounous mcc */
  1053. int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
  1054. {
  1055. struct be_mcc_wrb *wrb;
  1056. struct be_cmd_req_set_flow_control *req;
  1057. int status;
  1058. spin_lock_bh(&adapter->mcc_lock);
  1059. wrb = wrb_from_mccq(adapter);
  1060. if (!wrb) {
  1061. status = -EBUSY;
  1062. goto err;
  1063. }
  1064. req = embedded_payload(wrb);
  1065. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1066. OPCODE_COMMON_SET_FLOW_CONTROL);
  1067. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1068. OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req));
  1069. req->tx_flow_control = cpu_to_le16((u16)tx_fc);
  1070. req->rx_flow_control = cpu_to_le16((u16)rx_fc);
  1071. status = be_mcc_notify_wait(adapter);
  1072. err:
  1073. spin_unlock_bh(&adapter->mcc_lock);
  1074. return status;
  1075. }
  1076. /* Uses sycn mcc */
  1077. int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
  1078. {
  1079. struct be_mcc_wrb *wrb;
  1080. struct be_cmd_req_get_flow_control *req;
  1081. int status;
  1082. spin_lock_bh(&adapter->mcc_lock);
  1083. wrb = wrb_from_mccq(adapter);
  1084. if (!wrb) {
  1085. status = -EBUSY;
  1086. goto err;
  1087. }
  1088. req = embedded_payload(wrb);
  1089. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1090. OPCODE_COMMON_GET_FLOW_CONTROL);
  1091. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1092. OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req));
  1093. status = be_mcc_notify_wait(adapter);
  1094. if (!status) {
  1095. struct be_cmd_resp_get_flow_control *resp =
  1096. embedded_payload(wrb);
  1097. *tx_fc = le16_to_cpu(resp->tx_flow_control);
  1098. *rx_fc = le16_to_cpu(resp->rx_flow_control);
  1099. }
  1100. err:
  1101. spin_unlock_bh(&adapter->mcc_lock);
  1102. return status;
  1103. }
  1104. /* Uses mbox */
  1105. int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
  1106. u32 *mode, u32 *caps)
  1107. {
  1108. struct be_mcc_wrb *wrb;
  1109. struct be_cmd_req_query_fw_cfg *req;
  1110. int status;
  1111. spin_lock(&adapter->mbox_lock);
  1112. wrb = wrb_from_mbox(adapter);
  1113. req = embedded_payload(wrb);
  1114. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1115. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG);
  1116. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1117. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req));
  1118. status = be_mbox_notify_wait(adapter);
  1119. if (!status) {
  1120. struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
  1121. *port_num = le32_to_cpu(resp->phys_port);
  1122. *mode = le32_to_cpu(resp->function_mode);
  1123. *caps = le32_to_cpu(resp->function_caps);
  1124. }
  1125. spin_unlock(&adapter->mbox_lock);
  1126. return status;
  1127. }
  1128. /* Uses mbox */
  1129. int be_cmd_reset_function(struct be_adapter *adapter)
  1130. {
  1131. struct be_mcc_wrb *wrb;
  1132. struct be_cmd_req_hdr *req;
  1133. int status;
  1134. spin_lock(&adapter->mbox_lock);
  1135. wrb = wrb_from_mbox(adapter);
  1136. req = embedded_payload(wrb);
  1137. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1138. OPCODE_COMMON_FUNCTION_RESET);
  1139. be_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
  1140. OPCODE_COMMON_FUNCTION_RESET, sizeof(*req));
  1141. status = be_mbox_notify_wait(adapter);
  1142. spin_unlock(&adapter->mbox_lock);
  1143. return status;
  1144. }
  1145. int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable, u16 table_size)
  1146. {
  1147. struct be_mcc_wrb *wrb;
  1148. struct be_cmd_req_rss_config *req;
  1149. u32 myhash[10];
  1150. int status;
  1151. spin_lock(&adapter->mbox_lock);
  1152. wrb = wrb_from_mbox(adapter);
  1153. req = embedded_payload(wrb);
  1154. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1155. OPCODE_ETH_RSS_CONFIG);
  1156. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1157. OPCODE_ETH_RSS_CONFIG, sizeof(*req));
  1158. req->if_id = cpu_to_le32(adapter->if_handle);
  1159. req->enable_rss = cpu_to_le16(RSS_ENABLE_TCP_IPV4 | RSS_ENABLE_IPV4);
  1160. req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
  1161. memcpy(req->cpu_table, rsstable, table_size);
  1162. memcpy(req->hash, myhash, sizeof(myhash));
  1163. be_dws_cpu_to_le(req->hash, sizeof(req->hash));
  1164. status = be_mbox_notify_wait(adapter);
  1165. spin_unlock(&adapter->mbox_lock);
  1166. return status;
  1167. }
  1168. /* Uses sync mcc */
  1169. int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
  1170. u8 bcn, u8 sts, u8 state)
  1171. {
  1172. struct be_mcc_wrb *wrb;
  1173. struct be_cmd_req_enable_disable_beacon *req;
  1174. int status;
  1175. spin_lock_bh(&adapter->mcc_lock);
  1176. wrb = wrb_from_mccq(adapter);
  1177. if (!wrb) {
  1178. status = -EBUSY;
  1179. goto err;
  1180. }
  1181. req = embedded_payload(wrb);
  1182. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1183. OPCODE_COMMON_ENABLE_DISABLE_BEACON);
  1184. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1185. OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req));
  1186. req->port_num = port_num;
  1187. req->beacon_state = state;
  1188. req->beacon_duration = bcn;
  1189. req->status_duration = sts;
  1190. status = be_mcc_notify_wait(adapter);
  1191. err:
  1192. spin_unlock_bh(&adapter->mcc_lock);
  1193. return status;
  1194. }
  1195. /* Uses sync mcc */
  1196. int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
  1197. {
  1198. struct be_mcc_wrb *wrb;
  1199. struct be_cmd_req_get_beacon_state *req;
  1200. int status;
  1201. spin_lock_bh(&adapter->mcc_lock);
  1202. wrb = wrb_from_mccq(adapter);
  1203. if (!wrb) {
  1204. status = -EBUSY;
  1205. goto err;
  1206. }
  1207. req = embedded_payload(wrb);
  1208. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1209. OPCODE_COMMON_GET_BEACON_STATE);
  1210. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1211. OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req));
  1212. req->port_num = port_num;
  1213. status = be_mcc_notify_wait(adapter);
  1214. if (!status) {
  1215. struct be_cmd_resp_get_beacon_state *resp =
  1216. embedded_payload(wrb);
  1217. *state = resp->beacon_state;
  1218. }
  1219. err:
  1220. spin_unlock_bh(&adapter->mcc_lock);
  1221. return status;
  1222. }
  1223. int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1224. u32 flash_type, u32 flash_opcode, u32 buf_size)
  1225. {
  1226. struct be_mcc_wrb *wrb;
  1227. struct be_cmd_write_flashrom *req;
  1228. struct be_sge *sge;
  1229. int status;
  1230. spin_lock_bh(&adapter->mcc_lock);
  1231. adapter->flash_status = 0;
  1232. wrb = wrb_from_mccq(adapter);
  1233. if (!wrb) {
  1234. status = -EBUSY;
  1235. goto err_unlock;
  1236. }
  1237. req = cmd->va;
  1238. sge = nonembedded_sgl(wrb);
  1239. be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
  1240. OPCODE_COMMON_WRITE_FLASHROM);
  1241. wrb->tag1 = CMD_SUBSYSTEM_COMMON;
  1242. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1243. OPCODE_COMMON_WRITE_FLASHROM, cmd->size);
  1244. sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
  1245. sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
  1246. sge->len = cpu_to_le32(cmd->size);
  1247. req->params.op_type = cpu_to_le32(flash_type);
  1248. req->params.op_code = cpu_to_le32(flash_opcode);
  1249. req->params.data_buf_size = cpu_to_le32(buf_size);
  1250. be_mcc_notify(adapter);
  1251. spin_unlock_bh(&adapter->mcc_lock);
  1252. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1253. msecs_to_jiffies(12000)))
  1254. status = -1;
  1255. else
  1256. status = adapter->flash_status;
  1257. return status;
  1258. err_unlock:
  1259. spin_unlock_bh(&adapter->mcc_lock);
  1260. return status;
  1261. }
  1262. int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
  1263. int offset)
  1264. {
  1265. struct be_mcc_wrb *wrb;
  1266. struct be_cmd_write_flashrom *req;
  1267. int status;
  1268. spin_lock_bh(&adapter->mcc_lock);
  1269. wrb = wrb_from_mccq(adapter);
  1270. if (!wrb) {
  1271. status = -EBUSY;
  1272. goto err;
  1273. }
  1274. req = embedded_payload(wrb);
  1275. be_wrb_hdr_prepare(wrb, sizeof(*req)+4, true, 0,
  1276. OPCODE_COMMON_READ_FLASHROM);
  1277. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1278. OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4);
  1279. req->params.op_type = cpu_to_le32(IMG_TYPE_REDBOOT);
  1280. req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
  1281. req->params.offset = cpu_to_le32(offset);
  1282. req->params.data_buf_size = cpu_to_le32(0x4);
  1283. status = be_mcc_notify_wait(adapter);
  1284. if (!status)
  1285. memcpy(flashed_crc, req->params.data_buf, 4);
  1286. err:
  1287. spin_unlock_bh(&adapter->mcc_lock);
  1288. return status;
  1289. }
  1290. int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
  1291. struct be_dma_mem *nonemb_cmd)
  1292. {
  1293. struct be_mcc_wrb *wrb;
  1294. struct be_cmd_req_acpi_wol_magic_config *req;
  1295. struct be_sge *sge;
  1296. int status;
  1297. spin_lock_bh(&adapter->mcc_lock);
  1298. wrb = wrb_from_mccq(adapter);
  1299. if (!wrb) {
  1300. status = -EBUSY;
  1301. goto err;
  1302. }
  1303. req = nonemb_cmd->va;
  1304. sge = nonembedded_sgl(wrb);
  1305. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1306. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG);
  1307. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1308. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req));
  1309. memcpy(req->magic_mac, mac, ETH_ALEN);
  1310. sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
  1311. sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
  1312. sge->len = cpu_to_le32(nonemb_cmd->size);
  1313. status = be_mcc_notify_wait(adapter);
  1314. err:
  1315. spin_unlock_bh(&adapter->mcc_lock);
  1316. return status;
  1317. }
  1318. int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
  1319. u8 loopback_type, u8 enable)
  1320. {
  1321. struct be_mcc_wrb *wrb;
  1322. struct be_cmd_req_set_lmode *req;
  1323. int status;
  1324. spin_lock_bh(&adapter->mcc_lock);
  1325. wrb = wrb_from_mccq(adapter);
  1326. if (!wrb) {
  1327. status = -EBUSY;
  1328. goto err;
  1329. }
  1330. req = embedded_payload(wrb);
  1331. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1332. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE);
  1333. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1334. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE,
  1335. sizeof(*req));
  1336. req->src_port = port_num;
  1337. req->dest_port = port_num;
  1338. req->loopback_type = loopback_type;
  1339. req->loopback_state = enable;
  1340. status = be_mcc_notify_wait(adapter);
  1341. err:
  1342. spin_unlock_bh(&adapter->mcc_lock);
  1343. return status;
  1344. }
  1345. int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
  1346. u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
  1347. {
  1348. struct be_mcc_wrb *wrb;
  1349. struct be_cmd_req_loopback_test *req;
  1350. int status;
  1351. spin_lock_bh(&adapter->mcc_lock);
  1352. wrb = wrb_from_mccq(adapter);
  1353. if (!wrb) {
  1354. status = -EBUSY;
  1355. goto err;
  1356. }
  1357. req = embedded_payload(wrb);
  1358. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1359. OPCODE_LOWLEVEL_LOOPBACK_TEST);
  1360. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1361. OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req));
  1362. req->hdr.timeout = cpu_to_le32(4);
  1363. req->pattern = cpu_to_le64(pattern);
  1364. req->src_port = cpu_to_le32(port_num);
  1365. req->dest_port = cpu_to_le32(port_num);
  1366. req->pkt_size = cpu_to_le32(pkt_size);
  1367. req->num_pkts = cpu_to_le32(num_pkts);
  1368. req->loopback_type = cpu_to_le32(loopback_type);
  1369. status = be_mcc_notify_wait(adapter);
  1370. if (!status) {
  1371. struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
  1372. status = le32_to_cpu(resp->status);
  1373. }
  1374. err:
  1375. spin_unlock_bh(&adapter->mcc_lock);
  1376. return status;
  1377. }
  1378. int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
  1379. u32 byte_cnt, struct be_dma_mem *cmd)
  1380. {
  1381. struct be_mcc_wrb *wrb;
  1382. struct be_cmd_req_ddrdma_test *req;
  1383. struct be_sge *sge;
  1384. int status;
  1385. int i, j = 0;
  1386. spin_lock_bh(&adapter->mcc_lock);
  1387. wrb = wrb_from_mccq(adapter);
  1388. if (!wrb) {
  1389. status = -EBUSY;
  1390. goto err;
  1391. }
  1392. req = cmd->va;
  1393. sge = nonembedded_sgl(wrb);
  1394. be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
  1395. OPCODE_LOWLEVEL_HOST_DDR_DMA);
  1396. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1397. OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size);
  1398. sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
  1399. sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
  1400. sge->len = cpu_to_le32(cmd->size);
  1401. req->pattern = cpu_to_le64(pattern);
  1402. req->byte_count = cpu_to_le32(byte_cnt);
  1403. for (i = 0; i < byte_cnt; i++) {
  1404. req->snd_buff[i] = (u8)(pattern >> (j*8));
  1405. j++;
  1406. if (j > 7)
  1407. j = 0;
  1408. }
  1409. status = be_mcc_notify_wait(adapter);
  1410. if (!status) {
  1411. struct be_cmd_resp_ddrdma_test *resp;
  1412. resp = cmd->va;
  1413. if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
  1414. resp->snd_err) {
  1415. status = -1;
  1416. }
  1417. }
  1418. err:
  1419. spin_unlock_bh(&adapter->mcc_lock);
  1420. return status;
  1421. }
  1422. int be_cmd_get_seeprom_data(struct be_adapter *adapter,
  1423. struct be_dma_mem *nonemb_cmd)
  1424. {
  1425. struct be_mcc_wrb *wrb;
  1426. struct be_cmd_req_seeprom_read *req;
  1427. struct be_sge *sge;
  1428. int status;
  1429. spin_lock_bh(&adapter->mcc_lock);
  1430. wrb = wrb_from_mccq(adapter);
  1431. req = nonemb_cmd->va;
  1432. sge = nonembedded_sgl(wrb);
  1433. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1434. OPCODE_COMMON_SEEPROM_READ);
  1435. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1436. OPCODE_COMMON_SEEPROM_READ, sizeof(*req));
  1437. sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
  1438. sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
  1439. sge->len = cpu_to_le32(nonemb_cmd->size);
  1440. status = be_mcc_notify_wait(adapter);
  1441. spin_unlock_bh(&adapter->mcc_lock);
  1442. return status;
  1443. }
  1444. int be_cmd_get_phy_info(struct be_adapter *adapter, struct be_dma_mem *cmd)
  1445. {
  1446. struct be_mcc_wrb *wrb;
  1447. struct be_cmd_req_get_phy_info *req;
  1448. struct be_sge *sge;
  1449. int status;
  1450. spin_lock_bh(&adapter->mcc_lock);
  1451. wrb = wrb_from_mccq(adapter);
  1452. if (!wrb) {
  1453. status = -EBUSY;
  1454. goto err;
  1455. }
  1456. req = cmd->va;
  1457. sge = nonembedded_sgl(wrb);
  1458. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1459. OPCODE_COMMON_GET_PHY_DETAILS);
  1460. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1461. OPCODE_COMMON_GET_PHY_DETAILS,
  1462. sizeof(*req));
  1463. sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
  1464. sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
  1465. sge->len = cpu_to_le32(cmd->size);
  1466. status = be_mcc_notify_wait(adapter);
  1467. err:
  1468. spin_unlock_bh(&adapter->mcc_lock);
  1469. return status;
  1470. }
  1471. int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
  1472. {
  1473. struct be_mcc_wrb *wrb;
  1474. struct be_cmd_req_set_qos *req;
  1475. int status;
  1476. spin_lock_bh(&adapter->mcc_lock);
  1477. wrb = wrb_from_mccq(adapter);
  1478. if (!wrb) {
  1479. status = -EBUSY;
  1480. goto err;
  1481. }
  1482. req = embedded_payload(wrb);
  1483. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1484. OPCODE_COMMON_SET_QOS);
  1485. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1486. OPCODE_COMMON_SET_QOS, sizeof(*req));
  1487. req->hdr.domain = domain;
  1488. req->valid_bits = BE_QOS_BITS_NIC;
  1489. req->max_bps_nic = bps;
  1490. status = be_mcc_notify_wait(adapter);
  1491. err:
  1492. spin_unlock_bh(&adapter->mcc_lock);
  1493. return status;
  1494. }