tlv320dac33.c 41 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586
  1. /*
  2. * ALSA SoC Texas Instruments TLV320DAC33 codec driver
  3. *
  4. * Author: Peter Ujfalusi <peter.ujfalusi@nokia.com>
  5. *
  6. * Copyright: (C) 2009 Nokia Corporation
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but
  13. * WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  15. * General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  20. * 02110-1301 USA
  21. *
  22. */
  23. #include <linux/module.h>
  24. #include <linux/moduleparam.h>
  25. #include <linux/init.h>
  26. #include <linux/delay.h>
  27. #include <linux/pm.h>
  28. #include <linux/i2c.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/gpio.h>
  32. #include <linux/regulator/consumer.h>
  33. #include <linux/slab.h>
  34. #include <sound/core.h>
  35. #include <sound/pcm.h>
  36. #include <sound/pcm_params.h>
  37. #include <sound/soc.h>
  38. #include <sound/initval.h>
  39. #include <sound/tlv.h>
  40. #include <sound/tlv320dac33-plat.h>
  41. #include "tlv320dac33.h"
  42. #define DAC33_BUFFER_SIZE_BYTES 24576 /* bytes, 12288 16 bit words,
  43. * 6144 stereo */
  44. #define DAC33_BUFFER_SIZE_SAMPLES 6144
  45. #define MODE7_LTHR 10
  46. #define MODE7_UTHR (DAC33_BUFFER_SIZE_SAMPLES - 10)
  47. #define BURST_BASEFREQ_HZ 49152000
  48. #define SAMPLES_TO_US(rate, samples) \
  49. (1000000000 / ((rate * 1000) / samples))
  50. #define US_TO_SAMPLES(rate, us) \
  51. (rate / (1000000 / (us < 1000000 ? us : 1000000)))
  52. #define UTHR_FROM_PERIOD_SIZE(samples, playrate, burstrate) \
  53. ((samples * 5000) / ((burstrate * 5000) / (burstrate - playrate)))
  54. static void dac33_calculate_times(struct snd_pcm_substream *substream);
  55. static int dac33_prepare_chip(struct snd_pcm_substream *substream);
  56. enum dac33_state {
  57. DAC33_IDLE = 0,
  58. DAC33_PREFILL,
  59. DAC33_PLAYBACK,
  60. DAC33_FLUSH,
  61. };
  62. enum dac33_fifo_modes {
  63. DAC33_FIFO_BYPASS = 0,
  64. DAC33_FIFO_MODE1,
  65. DAC33_FIFO_MODE7,
  66. DAC33_FIFO_LAST_MODE,
  67. };
  68. #define DAC33_NUM_SUPPLIES 3
  69. static const char *dac33_supply_names[DAC33_NUM_SUPPLIES] = {
  70. "AVDD",
  71. "DVDD",
  72. "IOVDD",
  73. };
  74. struct tlv320dac33_priv {
  75. struct mutex mutex;
  76. struct workqueue_struct *dac33_wq;
  77. struct work_struct work;
  78. struct snd_soc_codec *codec;
  79. struct regulator_bulk_data supplies[DAC33_NUM_SUPPLIES];
  80. struct snd_pcm_substream *substream;
  81. int power_gpio;
  82. int chip_power;
  83. int irq;
  84. unsigned int refclk;
  85. unsigned int alarm_threshold; /* set to be half of LATENCY_TIME_MS */
  86. enum dac33_fifo_modes fifo_mode;/* FIFO mode selection */
  87. unsigned int nsample; /* burst read amount from host */
  88. int mode1_latency; /* latency caused by the i2c writes in
  89. * us */
  90. u8 burst_bclkdiv; /* BCLK divider value in burst mode */
  91. unsigned int burst_rate; /* Interface speed in Burst modes */
  92. int keep_bclk; /* Keep the BCLK continuously running
  93. * in FIFO modes */
  94. spinlock_t lock;
  95. unsigned long long t_stamp1; /* Time stamp for FIFO modes to */
  96. unsigned long long t_stamp2; /* calculate the FIFO caused delay */
  97. unsigned int mode1_us_burst; /* Time to burst read n number of
  98. * samples */
  99. unsigned int mode7_us_to_lthr; /* Time to reach lthr from uthr */
  100. unsigned int uthr;
  101. enum dac33_state state;
  102. enum snd_soc_control_type control_type;
  103. void *control_data;
  104. };
  105. static const u8 dac33_reg[DAC33_CACHEREGNUM] = {
  106. 0x00, 0x00, 0x00, 0x00, /* 0x00 - 0x03 */
  107. 0x00, 0x00, 0x00, 0x00, /* 0x04 - 0x07 */
  108. 0x00, 0x00, 0x00, 0x00, /* 0x08 - 0x0b */
  109. 0x00, 0x00, 0x00, 0x00, /* 0x0c - 0x0f */
  110. 0x00, 0x00, 0x00, 0x00, /* 0x10 - 0x13 */
  111. 0x00, 0x00, 0x00, 0x00, /* 0x14 - 0x17 */
  112. 0x00, 0x00, 0x00, 0x00, /* 0x18 - 0x1b */
  113. 0x00, 0x00, 0x00, 0x00, /* 0x1c - 0x1f */
  114. 0x00, 0x00, 0x00, 0x00, /* 0x20 - 0x23 */
  115. 0x00, 0x00, 0x00, 0x00, /* 0x24 - 0x27 */
  116. 0x00, 0x00, 0x00, 0x00, /* 0x28 - 0x2b */
  117. 0x00, 0x00, 0x00, 0x80, /* 0x2c - 0x2f */
  118. 0x80, 0x00, 0x00, 0x00, /* 0x30 - 0x33 */
  119. 0x00, 0x00, 0x00, 0x00, /* 0x34 - 0x37 */
  120. 0x00, 0x00, /* 0x38 - 0x39 */
  121. /* Registers 0x3a - 0x3f are reserved */
  122. 0x00, 0x00, /* 0x3a - 0x3b */
  123. 0x00, 0x00, 0x00, 0x00, /* 0x3c - 0x3f */
  124. 0x00, 0x00, 0x00, 0x00, /* 0x40 - 0x43 */
  125. 0x00, 0x80, /* 0x44 - 0x45 */
  126. /* Registers 0x46 - 0x47 are reserved */
  127. 0x80, 0x80, /* 0x46 - 0x47 */
  128. 0x80, 0x00, 0x00, /* 0x48 - 0x4a */
  129. /* Registers 0x4b - 0x7c are reserved */
  130. 0x00, /* 0x4b */
  131. 0x00, 0x00, 0x00, 0x00, /* 0x4c - 0x4f */
  132. 0x00, 0x00, 0x00, 0x00, /* 0x50 - 0x53 */
  133. 0x00, 0x00, 0x00, 0x00, /* 0x54 - 0x57 */
  134. 0x00, 0x00, 0x00, 0x00, /* 0x58 - 0x5b */
  135. 0x00, 0x00, 0x00, 0x00, /* 0x5c - 0x5f */
  136. 0x00, 0x00, 0x00, 0x00, /* 0x60 - 0x63 */
  137. 0x00, 0x00, 0x00, 0x00, /* 0x64 - 0x67 */
  138. 0x00, 0x00, 0x00, 0x00, /* 0x68 - 0x6b */
  139. 0x00, 0x00, 0x00, 0x00, /* 0x6c - 0x6f */
  140. 0x00, 0x00, 0x00, 0x00, /* 0x70 - 0x73 */
  141. 0x00, 0x00, 0x00, 0x00, /* 0x74 - 0x77 */
  142. 0x00, 0x00, 0x00, 0x00, /* 0x78 - 0x7b */
  143. 0x00, /* 0x7c */
  144. 0xda, 0x33, 0x03, /* 0x7d - 0x7f */
  145. };
  146. /* Register read and write */
  147. static inline unsigned int dac33_read_reg_cache(struct snd_soc_codec *codec,
  148. unsigned reg)
  149. {
  150. u8 *cache = codec->reg_cache;
  151. if (reg >= DAC33_CACHEREGNUM)
  152. return 0;
  153. return cache[reg];
  154. }
  155. static inline void dac33_write_reg_cache(struct snd_soc_codec *codec,
  156. u8 reg, u8 value)
  157. {
  158. u8 *cache = codec->reg_cache;
  159. if (reg >= DAC33_CACHEREGNUM)
  160. return;
  161. cache[reg] = value;
  162. }
  163. static int dac33_read(struct snd_soc_codec *codec, unsigned int reg,
  164. u8 *value)
  165. {
  166. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  167. int val, ret = 0;
  168. *value = reg & 0xff;
  169. /* If powered off, return the cached value */
  170. if (dac33->chip_power) {
  171. val = i2c_smbus_read_byte_data(codec->control_data, value[0]);
  172. if (val < 0) {
  173. dev_err(codec->dev, "Read failed (%d)\n", val);
  174. value[0] = dac33_read_reg_cache(codec, reg);
  175. ret = val;
  176. } else {
  177. value[0] = val;
  178. dac33_write_reg_cache(codec, reg, val);
  179. }
  180. } else {
  181. value[0] = dac33_read_reg_cache(codec, reg);
  182. }
  183. return ret;
  184. }
  185. static int dac33_write(struct snd_soc_codec *codec, unsigned int reg,
  186. unsigned int value)
  187. {
  188. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  189. u8 data[2];
  190. int ret = 0;
  191. /*
  192. * data is
  193. * D15..D8 dac33 register offset
  194. * D7...D0 register data
  195. */
  196. data[0] = reg & 0xff;
  197. data[1] = value & 0xff;
  198. dac33_write_reg_cache(codec, data[0], data[1]);
  199. if (dac33->chip_power) {
  200. ret = codec->hw_write(codec->control_data, data, 2);
  201. if (ret != 2)
  202. dev_err(codec->dev, "Write failed (%d)\n", ret);
  203. else
  204. ret = 0;
  205. }
  206. return ret;
  207. }
  208. static int dac33_write_locked(struct snd_soc_codec *codec, unsigned int reg,
  209. unsigned int value)
  210. {
  211. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  212. int ret;
  213. mutex_lock(&dac33->mutex);
  214. ret = dac33_write(codec, reg, value);
  215. mutex_unlock(&dac33->mutex);
  216. return ret;
  217. }
  218. #define DAC33_I2C_ADDR_AUTOINC 0x80
  219. static int dac33_write16(struct snd_soc_codec *codec, unsigned int reg,
  220. unsigned int value)
  221. {
  222. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  223. u8 data[3];
  224. int ret = 0;
  225. /*
  226. * data is
  227. * D23..D16 dac33 register offset
  228. * D15..D8 register data MSB
  229. * D7...D0 register data LSB
  230. */
  231. data[0] = reg & 0xff;
  232. data[1] = (value >> 8) & 0xff;
  233. data[2] = value & 0xff;
  234. dac33_write_reg_cache(codec, data[0], data[1]);
  235. dac33_write_reg_cache(codec, data[0] + 1, data[2]);
  236. if (dac33->chip_power) {
  237. /* We need to set autoincrement mode for 16 bit writes */
  238. data[0] |= DAC33_I2C_ADDR_AUTOINC;
  239. ret = codec->hw_write(codec->control_data, data, 3);
  240. if (ret != 3)
  241. dev_err(codec->dev, "Write failed (%d)\n", ret);
  242. else
  243. ret = 0;
  244. }
  245. return ret;
  246. }
  247. static void dac33_init_chip(struct snd_soc_codec *codec)
  248. {
  249. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  250. if (unlikely(!dac33->chip_power))
  251. return;
  252. /* 44-46: DAC Control Registers */
  253. /* A : DAC sample rate Fsref/1.5 */
  254. dac33_write(codec, DAC33_DAC_CTRL_A, DAC33_DACRATE(0));
  255. /* B : DAC src=normal, not muted */
  256. dac33_write(codec, DAC33_DAC_CTRL_B, DAC33_DACSRCR_RIGHT |
  257. DAC33_DACSRCL_LEFT);
  258. /* C : (defaults) */
  259. dac33_write(codec, DAC33_DAC_CTRL_C, 0x00);
  260. /* 73 : volume soft stepping control,
  261. clock source = internal osc (?) */
  262. dac33_write(codec, DAC33_ANA_VOL_SOFT_STEP_CTRL, DAC33_VOLCLKEN);
  263. /* Restore only selected registers (gains mostly) */
  264. dac33_write(codec, DAC33_LDAC_DIG_VOL_CTRL,
  265. dac33_read_reg_cache(codec, DAC33_LDAC_DIG_VOL_CTRL));
  266. dac33_write(codec, DAC33_RDAC_DIG_VOL_CTRL,
  267. dac33_read_reg_cache(codec, DAC33_RDAC_DIG_VOL_CTRL));
  268. dac33_write(codec, DAC33_LINEL_TO_LLO_VOL,
  269. dac33_read_reg_cache(codec, DAC33_LINEL_TO_LLO_VOL));
  270. dac33_write(codec, DAC33_LINER_TO_RLO_VOL,
  271. dac33_read_reg_cache(codec, DAC33_LINER_TO_RLO_VOL));
  272. }
  273. static inline int dac33_read_id(struct snd_soc_codec *codec)
  274. {
  275. int i, ret = 0;
  276. u8 reg;
  277. for (i = 0; i < 3; i++) {
  278. ret = dac33_read(codec, DAC33_DEVICE_ID_MSB + i, &reg);
  279. if (ret < 0)
  280. break;
  281. }
  282. return ret;
  283. }
  284. static inline void dac33_soft_power(struct snd_soc_codec *codec, int power)
  285. {
  286. u8 reg;
  287. reg = dac33_read_reg_cache(codec, DAC33_PWR_CTRL);
  288. if (power)
  289. reg |= DAC33_PDNALLB;
  290. else
  291. reg &= ~(DAC33_PDNALLB | DAC33_OSCPDNB |
  292. DAC33_DACRPDNB | DAC33_DACLPDNB);
  293. dac33_write(codec, DAC33_PWR_CTRL, reg);
  294. }
  295. static inline void dac33_disable_digital(struct snd_soc_codec *codec)
  296. {
  297. u8 reg;
  298. /* Stop the DAI clock */
  299. reg = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B);
  300. reg &= ~DAC33_BCLKON;
  301. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_B, reg);
  302. /* Power down the Oscillator, and DACs */
  303. reg = dac33_read_reg_cache(codec, DAC33_PWR_CTRL);
  304. reg &= ~(DAC33_OSCPDNB | DAC33_DACRPDNB | DAC33_DACLPDNB);
  305. dac33_write(codec, DAC33_PWR_CTRL, reg);
  306. }
  307. static int dac33_hard_power(struct snd_soc_codec *codec, int power)
  308. {
  309. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  310. int ret = 0;
  311. mutex_lock(&dac33->mutex);
  312. /* Safety check */
  313. if (unlikely(power == dac33->chip_power)) {
  314. dev_dbg(codec->dev, "Trying to set the same power state: %s\n",
  315. power ? "ON" : "OFF");
  316. goto exit;
  317. }
  318. if (power) {
  319. ret = regulator_bulk_enable(ARRAY_SIZE(dac33->supplies),
  320. dac33->supplies);
  321. if (ret != 0) {
  322. dev_err(codec->dev,
  323. "Failed to enable supplies: %d\n", ret);
  324. goto exit;
  325. }
  326. if (dac33->power_gpio >= 0)
  327. gpio_set_value(dac33->power_gpio, 1);
  328. dac33->chip_power = 1;
  329. } else {
  330. dac33_soft_power(codec, 0);
  331. if (dac33->power_gpio >= 0)
  332. gpio_set_value(dac33->power_gpio, 0);
  333. ret = regulator_bulk_disable(ARRAY_SIZE(dac33->supplies),
  334. dac33->supplies);
  335. if (ret != 0) {
  336. dev_err(codec->dev,
  337. "Failed to disable supplies: %d\n", ret);
  338. goto exit;
  339. }
  340. dac33->chip_power = 0;
  341. }
  342. exit:
  343. mutex_unlock(&dac33->mutex);
  344. return ret;
  345. }
  346. static int dac33_playback_event(struct snd_soc_dapm_widget *w,
  347. struct snd_kcontrol *kcontrol, int event)
  348. {
  349. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(w->codec);
  350. switch (event) {
  351. case SND_SOC_DAPM_PRE_PMU:
  352. if (likely(dac33->substream)) {
  353. dac33_calculate_times(dac33->substream);
  354. dac33_prepare_chip(dac33->substream);
  355. }
  356. break;
  357. case SND_SOC_DAPM_POST_PMD:
  358. dac33_disable_digital(w->codec);
  359. break;
  360. }
  361. return 0;
  362. }
  363. static int dac33_get_fifo_mode(struct snd_kcontrol *kcontrol,
  364. struct snd_ctl_elem_value *ucontrol)
  365. {
  366. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  367. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  368. ucontrol->value.integer.value[0] = dac33->fifo_mode;
  369. return 0;
  370. }
  371. static int dac33_set_fifo_mode(struct snd_kcontrol *kcontrol,
  372. struct snd_ctl_elem_value *ucontrol)
  373. {
  374. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  375. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  376. int ret = 0;
  377. if (dac33->fifo_mode == ucontrol->value.integer.value[0])
  378. return 0;
  379. /* Do not allow changes while stream is running*/
  380. if (codec->active)
  381. return -EPERM;
  382. if (ucontrol->value.integer.value[0] < 0 ||
  383. ucontrol->value.integer.value[0] >= DAC33_FIFO_LAST_MODE)
  384. ret = -EINVAL;
  385. else
  386. dac33->fifo_mode = ucontrol->value.integer.value[0];
  387. return ret;
  388. }
  389. /* Codec operation modes */
  390. static const char *dac33_fifo_mode_texts[] = {
  391. "Bypass", "Mode 1", "Mode 7"
  392. };
  393. static const struct soc_enum dac33_fifo_mode_enum =
  394. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(dac33_fifo_mode_texts),
  395. dac33_fifo_mode_texts);
  396. /* L/R Line Output Gain */
  397. static const char *lr_lineout_gain_texts[] = {
  398. "Line -12dB DAC 0dB", "Line -6dB DAC 6dB",
  399. "Line 0dB DAC 12dB", "Line 6dB DAC 18dB",
  400. };
  401. static const struct soc_enum l_lineout_gain_enum =
  402. SOC_ENUM_SINGLE(DAC33_LDAC_PWR_CTRL, 0,
  403. ARRAY_SIZE(lr_lineout_gain_texts),
  404. lr_lineout_gain_texts);
  405. static const struct soc_enum r_lineout_gain_enum =
  406. SOC_ENUM_SINGLE(DAC33_RDAC_PWR_CTRL, 0,
  407. ARRAY_SIZE(lr_lineout_gain_texts),
  408. lr_lineout_gain_texts);
  409. /*
  410. * DACL/R digital volume control:
  411. * from 0 dB to -63.5 in 0.5 dB steps
  412. * Need to be inverted later on:
  413. * 0x00 == 0 dB
  414. * 0x7f == -63.5 dB
  415. */
  416. static DECLARE_TLV_DB_SCALE(dac_digivol_tlv, -6350, 50, 0);
  417. static const struct snd_kcontrol_new dac33_snd_controls[] = {
  418. SOC_DOUBLE_R_TLV("DAC Digital Playback Volume",
  419. DAC33_LDAC_DIG_VOL_CTRL, DAC33_RDAC_DIG_VOL_CTRL,
  420. 0, 0x7f, 1, dac_digivol_tlv),
  421. SOC_DOUBLE_R("DAC Digital Playback Switch",
  422. DAC33_LDAC_DIG_VOL_CTRL, DAC33_RDAC_DIG_VOL_CTRL, 7, 1, 1),
  423. SOC_DOUBLE_R("Line to Line Out Volume",
  424. DAC33_LINEL_TO_LLO_VOL, DAC33_LINER_TO_RLO_VOL, 0, 127, 1),
  425. SOC_ENUM("Left Line Output Gain", l_lineout_gain_enum),
  426. SOC_ENUM("Right Line Output Gain", r_lineout_gain_enum),
  427. };
  428. static const struct snd_kcontrol_new dac33_mode_snd_controls[] = {
  429. SOC_ENUM_EXT("FIFO Mode", dac33_fifo_mode_enum,
  430. dac33_get_fifo_mode, dac33_set_fifo_mode),
  431. };
  432. /* Analog bypass */
  433. static const struct snd_kcontrol_new dac33_dapm_abypassl_control =
  434. SOC_DAPM_SINGLE("Switch", DAC33_LINEL_TO_LLO_VOL, 7, 1, 1);
  435. static const struct snd_kcontrol_new dac33_dapm_abypassr_control =
  436. SOC_DAPM_SINGLE("Switch", DAC33_LINER_TO_RLO_VOL, 7, 1, 1);
  437. static const struct snd_soc_dapm_widget dac33_dapm_widgets[] = {
  438. SND_SOC_DAPM_OUTPUT("LEFT_LO"),
  439. SND_SOC_DAPM_OUTPUT("RIGHT_LO"),
  440. SND_SOC_DAPM_INPUT("LINEL"),
  441. SND_SOC_DAPM_INPUT("LINER"),
  442. SND_SOC_DAPM_DAC("DACL", "Left Playback", SND_SOC_NOPM, 0, 0),
  443. SND_SOC_DAPM_DAC("DACR", "Right Playback", SND_SOC_NOPM, 0, 0),
  444. /* Analog bypass */
  445. SND_SOC_DAPM_SWITCH("Analog Left Bypass", SND_SOC_NOPM, 0, 0,
  446. &dac33_dapm_abypassl_control),
  447. SND_SOC_DAPM_SWITCH("Analog Right Bypass", SND_SOC_NOPM, 0, 0,
  448. &dac33_dapm_abypassr_control),
  449. SND_SOC_DAPM_REG(snd_soc_dapm_mixer, "Output Left Amplifier",
  450. DAC33_OUT_AMP_PWR_CTRL, 6, 3, 3, 0),
  451. SND_SOC_DAPM_REG(snd_soc_dapm_mixer, "Output Right Amplifier",
  452. DAC33_OUT_AMP_PWR_CTRL, 4, 3, 3, 0),
  453. SND_SOC_DAPM_SUPPLY("Left DAC Power",
  454. DAC33_LDAC_PWR_CTRL, 2, 0, NULL, 0),
  455. SND_SOC_DAPM_SUPPLY("Right DAC Power",
  456. DAC33_RDAC_PWR_CTRL, 2, 0, NULL, 0),
  457. SND_SOC_DAPM_PRE("Pre Playback", dac33_playback_event),
  458. SND_SOC_DAPM_POST("Post Playback", dac33_playback_event),
  459. };
  460. static const struct snd_soc_dapm_route audio_map[] = {
  461. /* Analog bypass */
  462. {"Analog Left Bypass", "Switch", "LINEL"},
  463. {"Analog Right Bypass", "Switch", "LINER"},
  464. {"Output Left Amplifier", NULL, "DACL"},
  465. {"Output Right Amplifier", NULL, "DACR"},
  466. {"Output Left Amplifier", NULL, "Analog Left Bypass"},
  467. {"Output Right Amplifier", NULL, "Analog Right Bypass"},
  468. {"Output Left Amplifier", NULL, "Left DAC Power"},
  469. {"Output Right Amplifier", NULL, "Right DAC Power"},
  470. /* output */
  471. {"LEFT_LO", NULL, "Output Left Amplifier"},
  472. {"RIGHT_LO", NULL, "Output Right Amplifier"},
  473. };
  474. static int dac33_add_widgets(struct snd_soc_codec *codec)
  475. {
  476. struct snd_soc_dapm_context *dapm = &codec->dapm;
  477. snd_soc_dapm_new_controls(dapm, dac33_dapm_widgets,
  478. ARRAY_SIZE(dac33_dapm_widgets));
  479. /* set up audio path interconnects */
  480. snd_soc_dapm_add_routes(dapm, audio_map, ARRAY_SIZE(audio_map));
  481. return 0;
  482. }
  483. static int dac33_set_bias_level(struct snd_soc_codec *codec,
  484. enum snd_soc_bias_level level)
  485. {
  486. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  487. int ret;
  488. switch (level) {
  489. case SND_SOC_BIAS_ON:
  490. if (!dac33->substream)
  491. dac33_soft_power(codec, 1);
  492. break;
  493. case SND_SOC_BIAS_PREPARE:
  494. break;
  495. case SND_SOC_BIAS_STANDBY:
  496. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  497. /* Coming from OFF, switch on the codec */
  498. ret = dac33_hard_power(codec, 1);
  499. if (ret != 0)
  500. return ret;
  501. dac33_init_chip(codec);
  502. }
  503. break;
  504. case SND_SOC_BIAS_OFF:
  505. /* Do not power off, when the codec is already off */
  506. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF)
  507. return 0;
  508. ret = dac33_hard_power(codec, 0);
  509. if (ret != 0)
  510. return ret;
  511. break;
  512. }
  513. codec->dapm.bias_level = level;
  514. return 0;
  515. }
  516. static inline void dac33_prefill_handler(struct tlv320dac33_priv *dac33)
  517. {
  518. struct snd_soc_codec *codec = dac33->codec;
  519. unsigned int delay;
  520. switch (dac33->fifo_mode) {
  521. case DAC33_FIFO_MODE1:
  522. dac33_write16(codec, DAC33_NSAMPLE_MSB,
  523. DAC33_THRREG(dac33->nsample));
  524. /* Take the timestamps */
  525. spin_lock_irq(&dac33->lock);
  526. dac33->t_stamp2 = ktime_to_us(ktime_get());
  527. dac33->t_stamp1 = dac33->t_stamp2;
  528. spin_unlock_irq(&dac33->lock);
  529. dac33_write16(codec, DAC33_PREFILL_MSB,
  530. DAC33_THRREG(dac33->alarm_threshold));
  531. /* Enable Alarm Threshold IRQ with a delay */
  532. delay = SAMPLES_TO_US(dac33->burst_rate,
  533. dac33->alarm_threshold) + 1000;
  534. usleep_range(delay, delay + 500);
  535. dac33_write(codec, DAC33_FIFO_IRQ_MASK, DAC33_MAT);
  536. break;
  537. case DAC33_FIFO_MODE7:
  538. /* Take the timestamp */
  539. spin_lock_irq(&dac33->lock);
  540. dac33->t_stamp1 = ktime_to_us(ktime_get());
  541. /* Move back the timestamp with drain time */
  542. dac33->t_stamp1 -= dac33->mode7_us_to_lthr;
  543. spin_unlock_irq(&dac33->lock);
  544. dac33_write16(codec, DAC33_PREFILL_MSB,
  545. DAC33_THRREG(MODE7_LTHR));
  546. /* Enable Upper Threshold IRQ */
  547. dac33_write(codec, DAC33_FIFO_IRQ_MASK, DAC33_MUT);
  548. break;
  549. default:
  550. dev_warn(codec->dev, "Unhandled FIFO mode: %d\n",
  551. dac33->fifo_mode);
  552. break;
  553. }
  554. }
  555. static inline void dac33_playback_handler(struct tlv320dac33_priv *dac33)
  556. {
  557. struct snd_soc_codec *codec = dac33->codec;
  558. switch (dac33->fifo_mode) {
  559. case DAC33_FIFO_MODE1:
  560. /* Take the timestamp */
  561. spin_lock_irq(&dac33->lock);
  562. dac33->t_stamp2 = ktime_to_us(ktime_get());
  563. spin_unlock_irq(&dac33->lock);
  564. dac33_write16(codec, DAC33_NSAMPLE_MSB,
  565. DAC33_THRREG(dac33->nsample));
  566. break;
  567. case DAC33_FIFO_MODE7:
  568. /* At the moment we are not using interrupts in mode7 */
  569. break;
  570. default:
  571. dev_warn(codec->dev, "Unhandled FIFO mode: %d\n",
  572. dac33->fifo_mode);
  573. break;
  574. }
  575. }
  576. static void dac33_work(struct work_struct *work)
  577. {
  578. struct snd_soc_codec *codec;
  579. struct tlv320dac33_priv *dac33;
  580. u8 reg;
  581. dac33 = container_of(work, struct tlv320dac33_priv, work);
  582. codec = dac33->codec;
  583. mutex_lock(&dac33->mutex);
  584. switch (dac33->state) {
  585. case DAC33_PREFILL:
  586. dac33->state = DAC33_PLAYBACK;
  587. dac33_prefill_handler(dac33);
  588. break;
  589. case DAC33_PLAYBACK:
  590. dac33_playback_handler(dac33);
  591. break;
  592. case DAC33_IDLE:
  593. break;
  594. case DAC33_FLUSH:
  595. dac33->state = DAC33_IDLE;
  596. /* Mask all interrupts from dac33 */
  597. dac33_write(codec, DAC33_FIFO_IRQ_MASK, 0);
  598. /* flush fifo */
  599. reg = dac33_read_reg_cache(codec, DAC33_FIFO_CTRL_A);
  600. reg |= DAC33_FIFOFLUSH;
  601. dac33_write(codec, DAC33_FIFO_CTRL_A, reg);
  602. break;
  603. }
  604. mutex_unlock(&dac33->mutex);
  605. }
  606. static irqreturn_t dac33_interrupt_handler(int irq, void *dev)
  607. {
  608. struct snd_soc_codec *codec = dev;
  609. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  610. spin_lock(&dac33->lock);
  611. dac33->t_stamp1 = ktime_to_us(ktime_get());
  612. spin_unlock(&dac33->lock);
  613. /* Do not schedule the workqueue in Mode7 */
  614. if (dac33->fifo_mode != DAC33_FIFO_MODE7)
  615. queue_work(dac33->dac33_wq, &dac33->work);
  616. return IRQ_HANDLED;
  617. }
  618. static void dac33_oscwait(struct snd_soc_codec *codec)
  619. {
  620. int timeout = 60;
  621. u8 reg;
  622. do {
  623. usleep_range(1000, 2000);
  624. dac33_read(codec, DAC33_INT_OSC_STATUS, &reg);
  625. } while (((reg & 0x03) != DAC33_OSCSTATUS_NORMAL) && timeout--);
  626. if ((reg & 0x03) != DAC33_OSCSTATUS_NORMAL)
  627. dev_err(codec->dev,
  628. "internal oscillator calibration failed\n");
  629. }
  630. static int dac33_startup(struct snd_pcm_substream *substream,
  631. struct snd_soc_dai *dai)
  632. {
  633. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  634. struct snd_soc_codec *codec = rtd->codec;
  635. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  636. /* Stream started, save the substream pointer */
  637. dac33->substream = substream;
  638. return 0;
  639. }
  640. static void dac33_shutdown(struct snd_pcm_substream *substream,
  641. struct snd_soc_dai *dai)
  642. {
  643. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  644. struct snd_soc_codec *codec = rtd->codec;
  645. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  646. dac33->substream = NULL;
  647. }
  648. static int dac33_hw_params(struct snd_pcm_substream *substream,
  649. struct snd_pcm_hw_params *params,
  650. struct snd_soc_dai *dai)
  651. {
  652. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  653. struct snd_soc_codec *codec = rtd->codec;
  654. /* Check parameters for validity */
  655. switch (params_rate(params)) {
  656. case 44100:
  657. case 48000:
  658. break;
  659. default:
  660. dev_err(codec->dev, "unsupported rate %d\n",
  661. params_rate(params));
  662. return -EINVAL;
  663. }
  664. switch (params_format(params)) {
  665. case SNDRV_PCM_FORMAT_S16_LE:
  666. break;
  667. default:
  668. dev_err(codec->dev, "unsupported format %d\n",
  669. params_format(params));
  670. return -EINVAL;
  671. }
  672. return 0;
  673. }
  674. #define CALC_OSCSET(rate, refclk) ( \
  675. ((((rate * 10000) / refclk) * 4096) + 7000) / 10000)
  676. #define CALC_RATIOSET(rate, refclk) ( \
  677. ((((refclk * 100000) / rate) * 16384) + 50000) / 100000)
  678. /*
  679. * tlv320dac33 is strict on the sequence of the register writes, if the register
  680. * writes happens in different order, than dac33 might end up in unknown state.
  681. * Use the known, working sequence of register writes to initialize the dac33.
  682. */
  683. static int dac33_prepare_chip(struct snd_pcm_substream *substream)
  684. {
  685. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  686. struct snd_soc_codec *codec = rtd->codec;
  687. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  688. unsigned int oscset, ratioset, pwr_ctrl, reg_tmp;
  689. u8 aictrl_a, aictrl_b, fifoctrl_a;
  690. switch (substream->runtime->rate) {
  691. case 44100:
  692. case 48000:
  693. oscset = CALC_OSCSET(substream->runtime->rate, dac33->refclk);
  694. ratioset = CALC_RATIOSET(substream->runtime->rate,
  695. dac33->refclk);
  696. break;
  697. default:
  698. dev_err(codec->dev, "unsupported rate %d\n",
  699. substream->runtime->rate);
  700. return -EINVAL;
  701. }
  702. aictrl_a = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_A);
  703. aictrl_a &= ~(DAC33_NCYCL_MASK | DAC33_WLEN_MASK);
  704. /* Read FIFO control A, and clear FIFO flush bit */
  705. fifoctrl_a = dac33_read_reg_cache(codec, DAC33_FIFO_CTRL_A);
  706. fifoctrl_a &= ~DAC33_FIFOFLUSH;
  707. fifoctrl_a &= ~DAC33_WIDTH;
  708. switch (substream->runtime->format) {
  709. case SNDRV_PCM_FORMAT_S16_LE:
  710. aictrl_a |= (DAC33_NCYCL_16 | DAC33_WLEN_16);
  711. fifoctrl_a |= DAC33_WIDTH;
  712. break;
  713. default:
  714. dev_err(codec->dev, "unsupported format %d\n",
  715. substream->runtime->format);
  716. return -EINVAL;
  717. }
  718. mutex_lock(&dac33->mutex);
  719. if (!dac33->chip_power) {
  720. /*
  721. * Chip is not powered yet.
  722. * Do the init in the dac33_set_bias_level later.
  723. */
  724. mutex_unlock(&dac33->mutex);
  725. return 0;
  726. }
  727. dac33_soft_power(codec, 0);
  728. dac33_soft_power(codec, 1);
  729. reg_tmp = dac33_read_reg_cache(codec, DAC33_INT_OSC_CTRL);
  730. dac33_write(codec, DAC33_INT_OSC_CTRL, reg_tmp);
  731. /* Write registers 0x08 and 0x09 (MSB, LSB) */
  732. dac33_write16(codec, DAC33_INT_OSC_FREQ_RAT_A, oscset);
  733. /* calib time: 128 is a nice number ;) */
  734. dac33_write(codec, DAC33_CALIB_TIME, 128);
  735. /* adjustment treshold & step */
  736. dac33_write(codec, DAC33_INT_OSC_CTRL_B, DAC33_ADJTHRSHLD(2) |
  737. DAC33_ADJSTEP(1));
  738. /* div=4 / gain=1 / div */
  739. dac33_write(codec, DAC33_INT_OSC_CTRL_C, DAC33_REFDIV(4));
  740. pwr_ctrl = dac33_read_reg_cache(codec, DAC33_PWR_CTRL);
  741. pwr_ctrl |= DAC33_OSCPDNB | DAC33_DACRPDNB | DAC33_DACLPDNB;
  742. dac33_write(codec, DAC33_PWR_CTRL, pwr_ctrl);
  743. dac33_oscwait(codec);
  744. if (dac33->fifo_mode) {
  745. /* Generic for all FIFO modes */
  746. /* 50-51 : ASRC Control registers */
  747. dac33_write(codec, DAC33_ASRC_CTRL_A, DAC33_SRCLKDIV(1));
  748. dac33_write(codec, DAC33_ASRC_CTRL_B, 1); /* ??? */
  749. /* Write registers 0x34 and 0x35 (MSB, LSB) */
  750. dac33_write16(codec, DAC33_SRC_REF_CLK_RATIO_A, ratioset);
  751. /* Set interrupts to high active */
  752. dac33_write(codec, DAC33_INTP_CTRL_A, DAC33_INTPM_AHIGH);
  753. } else {
  754. /* FIFO bypass mode */
  755. /* 50-51 : ASRC Control registers */
  756. dac33_write(codec, DAC33_ASRC_CTRL_A, DAC33_SRCBYP);
  757. dac33_write(codec, DAC33_ASRC_CTRL_B, 0); /* ??? */
  758. }
  759. /* Interrupt behaviour configuration */
  760. switch (dac33->fifo_mode) {
  761. case DAC33_FIFO_MODE1:
  762. dac33_write(codec, DAC33_FIFO_IRQ_MODE_B,
  763. DAC33_ATM(DAC33_FIFO_IRQ_MODE_LEVEL));
  764. break;
  765. case DAC33_FIFO_MODE7:
  766. dac33_write(codec, DAC33_FIFO_IRQ_MODE_A,
  767. DAC33_UTM(DAC33_FIFO_IRQ_MODE_LEVEL));
  768. break;
  769. default:
  770. /* in FIFO bypass mode, the interrupts are not used */
  771. break;
  772. }
  773. aictrl_b = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B);
  774. switch (dac33->fifo_mode) {
  775. case DAC33_FIFO_MODE1:
  776. /*
  777. * For mode1:
  778. * Disable the FIFO bypass (Enable the use of FIFO)
  779. * Select nSample mode
  780. * BCLK is only running when data is needed by DAC33
  781. */
  782. fifoctrl_a &= ~DAC33_FBYPAS;
  783. fifoctrl_a &= ~DAC33_FAUTO;
  784. if (dac33->keep_bclk)
  785. aictrl_b |= DAC33_BCLKON;
  786. else
  787. aictrl_b &= ~DAC33_BCLKON;
  788. break;
  789. case DAC33_FIFO_MODE7:
  790. /*
  791. * For mode1:
  792. * Disable the FIFO bypass (Enable the use of FIFO)
  793. * Select Threshold mode
  794. * BCLK is only running when data is needed by DAC33
  795. */
  796. fifoctrl_a &= ~DAC33_FBYPAS;
  797. fifoctrl_a |= DAC33_FAUTO;
  798. if (dac33->keep_bclk)
  799. aictrl_b |= DAC33_BCLKON;
  800. else
  801. aictrl_b &= ~DAC33_BCLKON;
  802. break;
  803. default:
  804. /*
  805. * For FIFO bypass mode:
  806. * Enable the FIFO bypass (Disable the FIFO use)
  807. * Set the BCLK as continous
  808. */
  809. fifoctrl_a |= DAC33_FBYPAS;
  810. aictrl_b |= DAC33_BCLKON;
  811. break;
  812. }
  813. dac33_write(codec, DAC33_FIFO_CTRL_A, fifoctrl_a);
  814. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_A, aictrl_a);
  815. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_B, aictrl_b);
  816. /*
  817. * BCLK divide ratio
  818. * 0: 1.5
  819. * 1: 1
  820. * 2: 2
  821. * ...
  822. * 254: 254
  823. * 255: 255
  824. */
  825. if (dac33->fifo_mode)
  826. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_C,
  827. dac33->burst_bclkdiv);
  828. else
  829. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_C, 32);
  830. switch (dac33->fifo_mode) {
  831. case DAC33_FIFO_MODE1:
  832. dac33_write16(codec, DAC33_ATHR_MSB,
  833. DAC33_THRREG(dac33->alarm_threshold));
  834. break;
  835. case DAC33_FIFO_MODE7:
  836. /*
  837. * Configure the threshold levels, and leave 10 sample space
  838. * at the bottom, and also at the top of the FIFO
  839. */
  840. dac33_write16(codec, DAC33_UTHR_MSB, DAC33_THRREG(dac33->uthr));
  841. dac33_write16(codec, DAC33_LTHR_MSB, DAC33_THRREG(MODE7_LTHR));
  842. break;
  843. default:
  844. break;
  845. }
  846. mutex_unlock(&dac33->mutex);
  847. return 0;
  848. }
  849. static void dac33_calculate_times(struct snd_pcm_substream *substream)
  850. {
  851. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  852. struct snd_soc_codec *codec = rtd->codec;
  853. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  854. unsigned int period_size = substream->runtime->period_size;
  855. unsigned int rate = substream->runtime->rate;
  856. unsigned int nsample_limit;
  857. /* In bypass mode we don't need to calculate */
  858. if (!dac33->fifo_mode)
  859. return;
  860. switch (dac33->fifo_mode) {
  861. case DAC33_FIFO_MODE1:
  862. /* Number of samples under i2c latency */
  863. dac33->alarm_threshold = US_TO_SAMPLES(rate,
  864. dac33->mode1_latency);
  865. nsample_limit = DAC33_BUFFER_SIZE_SAMPLES -
  866. dac33->alarm_threshold;
  867. if (period_size <= dac33->alarm_threshold)
  868. /*
  869. * Configure nSamaple to number of periods,
  870. * which covers the latency requironment.
  871. */
  872. dac33->nsample = period_size *
  873. ((dac33->alarm_threshold / period_size) +
  874. (dac33->alarm_threshold % period_size ?
  875. 1 : 0));
  876. else if (period_size > nsample_limit)
  877. dac33->nsample = nsample_limit;
  878. else
  879. dac33->nsample = period_size;
  880. dac33->mode1_us_burst = SAMPLES_TO_US(dac33->burst_rate,
  881. dac33->nsample);
  882. dac33->t_stamp1 = 0;
  883. dac33->t_stamp2 = 0;
  884. break;
  885. case DAC33_FIFO_MODE7:
  886. dac33->uthr = UTHR_FROM_PERIOD_SIZE(period_size, rate,
  887. dac33->burst_rate) + 9;
  888. if (dac33->uthr > MODE7_UTHR)
  889. dac33->uthr = MODE7_UTHR;
  890. if (dac33->uthr < (MODE7_LTHR + 10))
  891. dac33->uthr = (MODE7_LTHR + 10);
  892. dac33->mode7_us_to_lthr =
  893. SAMPLES_TO_US(substream->runtime->rate,
  894. dac33->uthr - MODE7_LTHR + 1);
  895. dac33->t_stamp1 = 0;
  896. break;
  897. default:
  898. break;
  899. }
  900. }
  901. static int dac33_pcm_trigger(struct snd_pcm_substream *substream, int cmd,
  902. struct snd_soc_dai *dai)
  903. {
  904. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  905. struct snd_soc_codec *codec = rtd->codec;
  906. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  907. int ret = 0;
  908. switch (cmd) {
  909. case SNDRV_PCM_TRIGGER_START:
  910. case SNDRV_PCM_TRIGGER_RESUME:
  911. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  912. if (dac33->fifo_mode) {
  913. dac33->state = DAC33_PREFILL;
  914. queue_work(dac33->dac33_wq, &dac33->work);
  915. }
  916. break;
  917. case SNDRV_PCM_TRIGGER_STOP:
  918. case SNDRV_PCM_TRIGGER_SUSPEND:
  919. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  920. if (dac33->fifo_mode) {
  921. dac33->state = DAC33_FLUSH;
  922. queue_work(dac33->dac33_wq, &dac33->work);
  923. }
  924. break;
  925. default:
  926. ret = -EINVAL;
  927. }
  928. return ret;
  929. }
  930. static snd_pcm_sframes_t dac33_dai_delay(
  931. struct snd_pcm_substream *substream,
  932. struct snd_soc_dai *dai)
  933. {
  934. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  935. struct snd_soc_codec *codec = rtd->codec;
  936. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  937. unsigned long long t0, t1, t_now;
  938. unsigned int time_delta, uthr;
  939. int samples_out, samples_in, samples;
  940. snd_pcm_sframes_t delay = 0;
  941. switch (dac33->fifo_mode) {
  942. case DAC33_FIFO_BYPASS:
  943. break;
  944. case DAC33_FIFO_MODE1:
  945. spin_lock(&dac33->lock);
  946. t0 = dac33->t_stamp1;
  947. t1 = dac33->t_stamp2;
  948. spin_unlock(&dac33->lock);
  949. t_now = ktime_to_us(ktime_get());
  950. /* We have not started to fill the FIFO yet, delay is 0 */
  951. if (!t1)
  952. goto out;
  953. if (t0 > t1) {
  954. /*
  955. * Phase 1:
  956. * After Alarm threshold, and before nSample write
  957. */
  958. time_delta = t_now - t0;
  959. samples_out = time_delta ? US_TO_SAMPLES(
  960. substream->runtime->rate,
  961. time_delta) : 0;
  962. if (likely(dac33->alarm_threshold > samples_out))
  963. delay = dac33->alarm_threshold - samples_out;
  964. else
  965. delay = 0;
  966. } else if ((t_now - t1) <= dac33->mode1_us_burst) {
  967. /*
  968. * Phase 2:
  969. * After nSample write (during burst operation)
  970. */
  971. time_delta = t_now - t0;
  972. samples_out = time_delta ? US_TO_SAMPLES(
  973. substream->runtime->rate,
  974. time_delta) : 0;
  975. time_delta = t_now - t1;
  976. samples_in = time_delta ? US_TO_SAMPLES(
  977. dac33->burst_rate,
  978. time_delta) : 0;
  979. samples = dac33->alarm_threshold;
  980. samples += (samples_in - samples_out);
  981. if (likely(samples > 0))
  982. delay = samples;
  983. else
  984. delay = 0;
  985. } else {
  986. /*
  987. * Phase 3:
  988. * After burst operation, before next alarm threshold
  989. */
  990. time_delta = t_now - t0;
  991. samples_out = time_delta ? US_TO_SAMPLES(
  992. substream->runtime->rate,
  993. time_delta) : 0;
  994. samples_in = dac33->nsample;
  995. samples = dac33->alarm_threshold;
  996. samples += (samples_in - samples_out);
  997. if (likely(samples > 0))
  998. delay = samples > DAC33_BUFFER_SIZE_SAMPLES ?
  999. DAC33_BUFFER_SIZE_SAMPLES : samples;
  1000. else
  1001. delay = 0;
  1002. }
  1003. break;
  1004. case DAC33_FIFO_MODE7:
  1005. spin_lock(&dac33->lock);
  1006. t0 = dac33->t_stamp1;
  1007. uthr = dac33->uthr;
  1008. spin_unlock(&dac33->lock);
  1009. t_now = ktime_to_us(ktime_get());
  1010. /* We have not started to fill the FIFO yet, delay is 0 */
  1011. if (!t0)
  1012. goto out;
  1013. if (t_now <= t0) {
  1014. /*
  1015. * Either the timestamps are messed or equal. Report
  1016. * maximum delay
  1017. */
  1018. delay = uthr;
  1019. goto out;
  1020. }
  1021. time_delta = t_now - t0;
  1022. if (time_delta <= dac33->mode7_us_to_lthr) {
  1023. /*
  1024. * Phase 1:
  1025. * After burst (draining phase)
  1026. */
  1027. samples_out = US_TO_SAMPLES(
  1028. substream->runtime->rate,
  1029. time_delta);
  1030. if (likely(uthr > samples_out))
  1031. delay = uthr - samples_out;
  1032. else
  1033. delay = 0;
  1034. } else {
  1035. /*
  1036. * Phase 2:
  1037. * During burst operation
  1038. */
  1039. time_delta = time_delta - dac33->mode7_us_to_lthr;
  1040. samples_out = US_TO_SAMPLES(
  1041. substream->runtime->rate,
  1042. time_delta);
  1043. samples_in = US_TO_SAMPLES(
  1044. dac33->burst_rate,
  1045. time_delta);
  1046. delay = MODE7_LTHR + samples_in - samples_out;
  1047. if (unlikely(delay > uthr))
  1048. delay = uthr;
  1049. }
  1050. break;
  1051. default:
  1052. dev_warn(codec->dev, "Unhandled FIFO mode: %d\n",
  1053. dac33->fifo_mode);
  1054. break;
  1055. }
  1056. out:
  1057. return delay;
  1058. }
  1059. static int dac33_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  1060. int clk_id, unsigned int freq, int dir)
  1061. {
  1062. struct snd_soc_codec *codec = codec_dai->codec;
  1063. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  1064. u8 ioc_reg, asrcb_reg;
  1065. ioc_reg = dac33_read_reg_cache(codec, DAC33_INT_OSC_CTRL);
  1066. asrcb_reg = dac33_read_reg_cache(codec, DAC33_ASRC_CTRL_B);
  1067. switch (clk_id) {
  1068. case TLV320DAC33_MCLK:
  1069. ioc_reg |= DAC33_REFSEL;
  1070. asrcb_reg |= DAC33_SRCREFSEL;
  1071. break;
  1072. case TLV320DAC33_SLEEPCLK:
  1073. ioc_reg &= ~DAC33_REFSEL;
  1074. asrcb_reg &= ~DAC33_SRCREFSEL;
  1075. break;
  1076. default:
  1077. dev_err(codec->dev, "Invalid clock ID (%d)\n", clk_id);
  1078. break;
  1079. }
  1080. dac33->refclk = freq;
  1081. dac33_write_reg_cache(codec, DAC33_INT_OSC_CTRL, ioc_reg);
  1082. dac33_write_reg_cache(codec, DAC33_ASRC_CTRL_B, asrcb_reg);
  1083. return 0;
  1084. }
  1085. static int dac33_set_dai_fmt(struct snd_soc_dai *codec_dai,
  1086. unsigned int fmt)
  1087. {
  1088. struct snd_soc_codec *codec = codec_dai->codec;
  1089. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  1090. u8 aictrl_a, aictrl_b;
  1091. aictrl_a = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_A);
  1092. aictrl_b = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B);
  1093. /* set master/slave audio interface */
  1094. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1095. case SND_SOC_DAIFMT_CBM_CFM:
  1096. /* Codec Master */
  1097. aictrl_a |= (DAC33_MSBCLK | DAC33_MSWCLK);
  1098. break;
  1099. case SND_SOC_DAIFMT_CBS_CFS:
  1100. /* Codec Slave */
  1101. if (dac33->fifo_mode) {
  1102. dev_err(codec->dev, "FIFO mode requires master mode\n");
  1103. return -EINVAL;
  1104. } else
  1105. aictrl_a &= ~(DAC33_MSBCLK | DAC33_MSWCLK);
  1106. break;
  1107. default:
  1108. return -EINVAL;
  1109. }
  1110. aictrl_a &= ~DAC33_AFMT_MASK;
  1111. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1112. case SND_SOC_DAIFMT_I2S:
  1113. aictrl_a |= DAC33_AFMT_I2S;
  1114. break;
  1115. case SND_SOC_DAIFMT_DSP_A:
  1116. aictrl_a |= DAC33_AFMT_DSP;
  1117. aictrl_b &= ~DAC33_DATA_DELAY_MASK;
  1118. aictrl_b |= DAC33_DATA_DELAY(0);
  1119. break;
  1120. case SND_SOC_DAIFMT_RIGHT_J:
  1121. aictrl_a |= DAC33_AFMT_RIGHT_J;
  1122. break;
  1123. case SND_SOC_DAIFMT_LEFT_J:
  1124. aictrl_a |= DAC33_AFMT_LEFT_J;
  1125. break;
  1126. default:
  1127. dev_err(codec->dev, "Unsupported format (%u)\n",
  1128. fmt & SND_SOC_DAIFMT_FORMAT_MASK);
  1129. return -EINVAL;
  1130. }
  1131. dac33_write_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_A, aictrl_a);
  1132. dac33_write_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B, aictrl_b);
  1133. return 0;
  1134. }
  1135. static int dac33_soc_probe(struct snd_soc_codec *codec)
  1136. {
  1137. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  1138. int ret = 0;
  1139. codec->control_data = dac33->control_data;
  1140. codec->hw_write = (hw_write_t) i2c_master_send;
  1141. codec->dapm.idle_bias_off = 1;
  1142. dac33->codec = codec;
  1143. /* Read the tlv320dac33 ID registers */
  1144. ret = dac33_hard_power(codec, 1);
  1145. if (ret != 0) {
  1146. dev_err(codec->dev, "Failed to power up codec: %d\n", ret);
  1147. goto err_power;
  1148. }
  1149. ret = dac33_read_id(codec);
  1150. dac33_hard_power(codec, 0);
  1151. if (ret < 0) {
  1152. dev_err(codec->dev, "Failed to read chip ID: %d\n", ret);
  1153. ret = -ENODEV;
  1154. goto err_power;
  1155. }
  1156. /* Check if the IRQ number is valid and request it */
  1157. if (dac33->irq >= 0) {
  1158. ret = request_irq(dac33->irq, dac33_interrupt_handler,
  1159. IRQF_TRIGGER_RISING | IRQF_DISABLED,
  1160. codec->name, codec);
  1161. if (ret < 0) {
  1162. dev_err(codec->dev, "Could not request IRQ%d (%d)\n",
  1163. dac33->irq, ret);
  1164. dac33->irq = -1;
  1165. }
  1166. if (dac33->irq != -1) {
  1167. /* Setup work queue */
  1168. dac33->dac33_wq =
  1169. create_singlethread_workqueue("tlv320dac33");
  1170. if (dac33->dac33_wq == NULL) {
  1171. free_irq(dac33->irq, codec);
  1172. return -ENOMEM;
  1173. }
  1174. INIT_WORK(&dac33->work, dac33_work);
  1175. }
  1176. }
  1177. snd_soc_add_controls(codec, dac33_snd_controls,
  1178. ARRAY_SIZE(dac33_snd_controls));
  1179. /* Only add the FIFO controls, if we have valid IRQ number */
  1180. if (dac33->irq >= 0)
  1181. snd_soc_add_controls(codec, dac33_mode_snd_controls,
  1182. ARRAY_SIZE(dac33_mode_snd_controls));
  1183. dac33_add_widgets(codec);
  1184. err_power:
  1185. return ret;
  1186. }
  1187. static int dac33_soc_remove(struct snd_soc_codec *codec)
  1188. {
  1189. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  1190. dac33_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1191. if (dac33->irq >= 0) {
  1192. free_irq(dac33->irq, dac33->codec);
  1193. destroy_workqueue(dac33->dac33_wq);
  1194. }
  1195. return 0;
  1196. }
  1197. static int dac33_soc_suspend(struct snd_soc_codec *codec, pm_message_t state)
  1198. {
  1199. dac33_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1200. return 0;
  1201. }
  1202. static int dac33_soc_resume(struct snd_soc_codec *codec)
  1203. {
  1204. dac33_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1205. return 0;
  1206. }
  1207. static struct snd_soc_codec_driver soc_codec_dev_tlv320dac33 = {
  1208. .read = dac33_read_reg_cache,
  1209. .write = dac33_write_locked,
  1210. .set_bias_level = dac33_set_bias_level,
  1211. .reg_cache_size = ARRAY_SIZE(dac33_reg),
  1212. .reg_word_size = sizeof(u8),
  1213. .reg_cache_default = dac33_reg,
  1214. .probe = dac33_soc_probe,
  1215. .remove = dac33_soc_remove,
  1216. .suspend = dac33_soc_suspend,
  1217. .resume = dac33_soc_resume,
  1218. };
  1219. #define DAC33_RATES (SNDRV_PCM_RATE_44100 | \
  1220. SNDRV_PCM_RATE_48000)
  1221. #define DAC33_FORMATS SNDRV_PCM_FMTBIT_S16_LE
  1222. static struct snd_soc_dai_ops dac33_dai_ops = {
  1223. .startup = dac33_startup,
  1224. .shutdown = dac33_shutdown,
  1225. .hw_params = dac33_hw_params,
  1226. .trigger = dac33_pcm_trigger,
  1227. .delay = dac33_dai_delay,
  1228. .set_sysclk = dac33_set_dai_sysclk,
  1229. .set_fmt = dac33_set_dai_fmt,
  1230. };
  1231. static struct snd_soc_dai_driver dac33_dai = {
  1232. .name = "tlv320dac33-hifi",
  1233. .playback = {
  1234. .stream_name = "Playback",
  1235. .channels_min = 2,
  1236. .channels_max = 2,
  1237. .rates = DAC33_RATES,
  1238. .formats = DAC33_FORMATS,},
  1239. .ops = &dac33_dai_ops,
  1240. };
  1241. static int __devinit dac33_i2c_probe(struct i2c_client *client,
  1242. const struct i2c_device_id *id)
  1243. {
  1244. struct tlv320dac33_platform_data *pdata;
  1245. struct tlv320dac33_priv *dac33;
  1246. int ret, i;
  1247. if (client->dev.platform_data == NULL) {
  1248. dev_err(&client->dev, "Platform data not set\n");
  1249. return -ENODEV;
  1250. }
  1251. pdata = client->dev.platform_data;
  1252. dac33 = kzalloc(sizeof(struct tlv320dac33_priv), GFP_KERNEL);
  1253. if (dac33 == NULL)
  1254. return -ENOMEM;
  1255. dac33->control_data = client;
  1256. mutex_init(&dac33->mutex);
  1257. spin_lock_init(&dac33->lock);
  1258. i2c_set_clientdata(client, dac33);
  1259. dac33->power_gpio = pdata->power_gpio;
  1260. dac33->burst_bclkdiv = pdata->burst_bclkdiv;
  1261. /* Pre calculate the burst rate */
  1262. dac33->burst_rate = BURST_BASEFREQ_HZ / dac33->burst_bclkdiv / 32;
  1263. dac33->keep_bclk = pdata->keep_bclk;
  1264. dac33->mode1_latency = pdata->mode1_latency;
  1265. if (!dac33->mode1_latency)
  1266. dac33->mode1_latency = 10000; /* 10ms */
  1267. dac33->irq = client->irq;
  1268. /* Disable FIFO use by default */
  1269. dac33->fifo_mode = DAC33_FIFO_BYPASS;
  1270. /* Check if the reset GPIO number is valid and request it */
  1271. if (dac33->power_gpio >= 0) {
  1272. ret = gpio_request(dac33->power_gpio, "tlv320dac33 reset");
  1273. if (ret < 0) {
  1274. dev_err(&client->dev,
  1275. "Failed to request reset GPIO (%d)\n",
  1276. dac33->power_gpio);
  1277. goto err_gpio;
  1278. }
  1279. gpio_direction_output(dac33->power_gpio, 0);
  1280. }
  1281. for (i = 0; i < ARRAY_SIZE(dac33->supplies); i++)
  1282. dac33->supplies[i].supply = dac33_supply_names[i];
  1283. ret = regulator_bulk_get(&client->dev, ARRAY_SIZE(dac33->supplies),
  1284. dac33->supplies);
  1285. if (ret != 0) {
  1286. dev_err(&client->dev, "Failed to request supplies: %d\n", ret);
  1287. goto err_get;
  1288. }
  1289. ret = snd_soc_register_codec(&client->dev,
  1290. &soc_codec_dev_tlv320dac33, &dac33_dai, 1);
  1291. if (ret < 0)
  1292. goto err_register;
  1293. return ret;
  1294. err_register:
  1295. regulator_bulk_free(ARRAY_SIZE(dac33->supplies), dac33->supplies);
  1296. err_get:
  1297. if (dac33->power_gpio >= 0)
  1298. gpio_free(dac33->power_gpio);
  1299. err_gpio:
  1300. kfree(dac33);
  1301. return ret;
  1302. }
  1303. static int __devexit dac33_i2c_remove(struct i2c_client *client)
  1304. {
  1305. struct tlv320dac33_priv *dac33 = i2c_get_clientdata(client);
  1306. if (unlikely(dac33->chip_power))
  1307. dac33_hard_power(dac33->codec, 0);
  1308. if (dac33->power_gpio >= 0)
  1309. gpio_free(dac33->power_gpio);
  1310. regulator_bulk_free(ARRAY_SIZE(dac33->supplies), dac33->supplies);
  1311. snd_soc_unregister_codec(&client->dev);
  1312. kfree(dac33);
  1313. return 0;
  1314. }
  1315. static const struct i2c_device_id tlv320dac33_i2c_id[] = {
  1316. {
  1317. .name = "tlv320dac33",
  1318. .driver_data = 0,
  1319. },
  1320. { },
  1321. };
  1322. static struct i2c_driver tlv320dac33_i2c_driver = {
  1323. .driver = {
  1324. .name = "tlv320dac33-codec",
  1325. .owner = THIS_MODULE,
  1326. },
  1327. .probe = dac33_i2c_probe,
  1328. .remove = __devexit_p(dac33_i2c_remove),
  1329. .id_table = tlv320dac33_i2c_id,
  1330. };
  1331. static int __init dac33_module_init(void)
  1332. {
  1333. int r;
  1334. r = i2c_add_driver(&tlv320dac33_i2c_driver);
  1335. if (r < 0) {
  1336. printk(KERN_ERR "DAC33: driver registration failed\n");
  1337. return r;
  1338. }
  1339. return 0;
  1340. }
  1341. module_init(dac33_module_init);
  1342. static void __exit dac33_module_exit(void)
  1343. {
  1344. i2c_del_driver(&tlv320dac33_i2c_driver);
  1345. }
  1346. module_exit(dac33_module_exit);
  1347. MODULE_DESCRIPTION("ASoC TLV320DAC33 codec driver");
  1348. MODULE_AUTHOR("Peter Ujfalusi <peter.ujfalusi@nokia.com>");
  1349. MODULE_LICENSE("GPL");