sata_sil24.c 39 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424
  1. /*
  2. * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers
  3. *
  4. * Copyright 2005 Tejun Heo
  5. *
  6. * Based on preview driver from Silicon Image.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2, or (at your option) any
  11. * later version.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * General Public License for more details.
  17. *
  18. */
  19. #include <linux/kernel.h>
  20. #include <linux/module.h>
  21. #include <linux/pci.h>
  22. #include <linux/blkdev.h>
  23. #include <linux/delay.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/device.h>
  27. #include <scsi/scsi_host.h>
  28. #include <scsi/scsi_cmnd.h>
  29. #include <linux/libata.h>
  30. #define DRV_NAME "sata_sil24"
  31. #define DRV_VERSION "1.1"
  32. /*
  33. * Port request block (PRB) 32 bytes
  34. */
  35. struct sil24_prb {
  36. __le16 ctrl;
  37. __le16 prot;
  38. __le32 rx_cnt;
  39. u8 fis[6 * 4];
  40. };
  41. /*
  42. * Scatter gather entry (SGE) 16 bytes
  43. */
  44. struct sil24_sge {
  45. __le64 addr;
  46. __le32 cnt;
  47. __le32 flags;
  48. };
  49. /*
  50. * Port multiplier
  51. */
  52. struct sil24_port_multiplier {
  53. __le32 diag;
  54. __le32 sactive;
  55. };
  56. enum {
  57. SIL24_HOST_BAR = 0,
  58. SIL24_PORT_BAR = 2,
  59. /* sil24 fetches in chunks of 64bytes. The first block
  60. * contains the PRB and two SGEs. From the second block, it's
  61. * consisted of four SGEs and called SGT. Calculate the
  62. * number of SGTs that fit into one page.
  63. */
  64. SIL24_PRB_SZ = sizeof(struct sil24_prb)
  65. + 2 * sizeof(struct sil24_sge),
  66. SIL24_MAX_SGT = (PAGE_SIZE - SIL24_PRB_SZ)
  67. / (4 * sizeof(struct sil24_sge)),
  68. /* This will give us one unused SGEs for ATA. This extra SGE
  69. * will be used to store CDB for ATAPI devices.
  70. */
  71. SIL24_MAX_SGE = 4 * SIL24_MAX_SGT + 1,
  72. /*
  73. * Global controller registers (128 bytes @ BAR0)
  74. */
  75. /* 32 bit regs */
  76. HOST_SLOT_STAT = 0x00, /* 32 bit slot stat * 4 */
  77. HOST_CTRL = 0x40,
  78. HOST_IRQ_STAT = 0x44,
  79. HOST_PHY_CFG = 0x48,
  80. HOST_BIST_CTRL = 0x50,
  81. HOST_BIST_PTRN = 0x54,
  82. HOST_BIST_STAT = 0x58,
  83. HOST_MEM_BIST_STAT = 0x5c,
  84. HOST_FLASH_CMD = 0x70,
  85. /* 8 bit regs */
  86. HOST_FLASH_DATA = 0x74,
  87. HOST_TRANSITION_DETECT = 0x75,
  88. HOST_GPIO_CTRL = 0x76,
  89. HOST_I2C_ADDR = 0x78, /* 32 bit */
  90. HOST_I2C_DATA = 0x7c,
  91. HOST_I2C_XFER_CNT = 0x7e,
  92. HOST_I2C_CTRL = 0x7f,
  93. /* HOST_SLOT_STAT bits */
  94. HOST_SSTAT_ATTN = (1 << 31),
  95. /* HOST_CTRL bits */
  96. HOST_CTRL_M66EN = (1 << 16), /* M66EN PCI bus signal */
  97. HOST_CTRL_TRDY = (1 << 17), /* latched PCI TRDY */
  98. HOST_CTRL_STOP = (1 << 18), /* latched PCI STOP */
  99. HOST_CTRL_DEVSEL = (1 << 19), /* latched PCI DEVSEL */
  100. HOST_CTRL_REQ64 = (1 << 20), /* latched PCI REQ64 */
  101. HOST_CTRL_GLOBAL_RST = (1 << 31), /* global reset */
  102. /*
  103. * Port registers
  104. * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2)
  105. */
  106. PORT_REGS_SIZE = 0x2000,
  107. PORT_LRAM = 0x0000, /* 31 LRAM slots and PMP regs */
  108. PORT_LRAM_SLOT_SZ = 0x0080, /* 32 bytes PRB + 2 SGE, ACT... */
  109. PORT_PMP = 0x0f80, /* 8 bytes PMP * 16 (128 bytes) */
  110. PORT_PMP_STATUS = 0x0000, /* port device status offset */
  111. PORT_PMP_QACTIVE = 0x0004, /* port device QActive offset */
  112. PORT_PMP_SIZE = 0x0008, /* 8 bytes per PMP */
  113. /* 32 bit regs */
  114. PORT_CTRL_STAT = 0x1000, /* write: ctrl-set, read: stat */
  115. PORT_CTRL_CLR = 0x1004, /* write: ctrl-clear */
  116. PORT_IRQ_STAT = 0x1008, /* high: status, low: interrupt */
  117. PORT_IRQ_ENABLE_SET = 0x1010, /* write: enable-set */
  118. PORT_IRQ_ENABLE_CLR = 0x1014, /* write: enable-clear */
  119. PORT_ACTIVATE_UPPER_ADDR= 0x101c,
  120. PORT_EXEC_FIFO = 0x1020, /* command execution fifo */
  121. PORT_CMD_ERR = 0x1024, /* command error number */
  122. PORT_FIS_CFG = 0x1028,
  123. PORT_FIFO_THRES = 0x102c,
  124. /* 16 bit regs */
  125. PORT_DECODE_ERR_CNT = 0x1040,
  126. PORT_DECODE_ERR_THRESH = 0x1042,
  127. PORT_CRC_ERR_CNT = 0x1044,
  128. PORT_CRC_ERR_THRESH = 0x1046,
  129. PORT_HSHK_ERR_CNT = 0x1048,
  130. PORT_HSHK_ERR_THRESH = 0x104a,
  131. /* 32 bit regs */
  132. PORT_PHY_CFG = 0x1050,
  133. PORT_SLOT_STAT = 0x1800,
  134. PORT_CMD_ACTIVATE = 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */
  135. PORT_CONTEXT = 0x1e04,
  136. PORT_EXEC_DIAG = 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */
  137. PORT_PSD_DIAG = 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */
  138. PORT_SCONTROL = 0x1f00,
  139. PORT_SSTATUS = 0x1f04,
  140. PORT_SERROR = 0x1f08,
  141. PORT_SACTIVE = 0x1f0c,
  142. /* PORT_CTRL_STAT bits */
  143. PORT_CS_PORT_RST = (1 << 0), /* port reset */
  144. PORT_CS_DEV_RST = (1 << 1), /* device reset */
  145. PORT_CS_INIT = (1 << 2), /* port initialize */
  146. PORT_CS_IRQ_WOC = (1 << 3), /* interrupt write one to clear */
  147. PORT_CS_CDB16 = (1 << 5), /* 0=12b cdb, 1=16b cdb */
  148. PORT_CS_PMP_RESUME = (1 << 6), /* PMP resume */
  149. PORT_CS_32BIT_ACTV = (1 << 10), /* 32-bit activation */
  150. PORT_CS_PMP_EN = (1 << 13), /* port multiplier enable */
  151. PORT_CS_RDY = (1 << 31), /* port ready to accept commands */
  152. /* PORT_IRQ_STAT/ENABLE_SET/CLR */
  153. /* bits[11:0] are masked */
  154. PORT_IRQ_COMPLETE = (1 << 0), /* command(s) completed */
  155. PORT_IRQ_ERROR = (1 << 1), /* command execution error */
  156. PORT_IRQ_PORTRDY_CHG = (1 << 2), /* port ready change */
  157. PORT_IRQ_PWR_CHG = (1 << 3), /* power management change */
  158. PORT_IRQ_PHYRDY_CHG = (1 << 4), /* PHY ready change */
  159. PORT_IRQ_COMWAKE = (1 << 5), /* COMWAKE received */
  160. PORT_IRQ_UNK_FIS = (1 << 6), /* unknown FIS received */
  161. PORT_IRQ_DEV_XCHG = (1 << 7), /* device exchanged */
  162. PORT_IRQ_8B10B = (1 << 8), /* 8b/10b decode error threshold */
  163. PORT_IRQ_CRC = (1 << 9), /* CRC error threshold */
  164. PORT_IRQ_HANDSHAKE = (1 << 10), /* handshake error threshold */
  165. PORT_IRQ_SDB_NOTIFY = (1 << 11), /* SDB notify received */
  166. DEF_PORT_IRQ = PORT_IRQ_COMPLETE | PORT_IRQ_ERROR |
  167. PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG |
  168. PORT_IRQ_UNK_FIS | PORT_IRQ_SDB_NOTIFY,
  169. /* bits[27:16] are unmasked (raw) */
  170. PORT_IRQ_RAW_SHIFT = 16,
  171. PORT_IRQ_MASKED_MASK = 0x7ff,
  172. PORT_IRQ_RAW_MASK = (0x7ff << PORT_IRQ_RAW_SHIFT),
  173. /* ENABLE_SET/CLR specific, intr steering - 2 bit field */
  174. PORT_IRQ_STEER_SHIFT = 30,
  175. PORT_IRQ_STEER_MASK = (3 << PORT_IRQ_STEER_SHIFT),
  176. /* PORT_CMD_ERR constants */
  177. PORT_CERR_DEV = 1, /* Error bit in D2H Register FIS */
  178. PORT_CERR_SDB = 2, /* Error bit in SDB FIS */
  179. PORT_CERR_DATA = 3, /* Error in data FIS not detected by dev */
  180. PORT_CERR_SEND = 4, /* Initial cmd FIS transmission failure */
  181. PORT_CERR_INCONSISTENT = 5, /* Protocol mismatch */
  182. PORT_CERR_DIRECTION = 6, /* Data direction mismatch */
  183. PORT_CERR_UNDERRUN = 7, /* Ran out of SGEs while writing */
  184. PORT_CERR_OVERRUN = 8, /* Ran out of SGEs while reading */
  185. PORT_CERR_PKT_PROT = 11, /* DIR invalid in 1st PIO setup of ATAPI */
  186. PORT_CERR_SGT_BOUNDARY = 16, /* PLD ecode 00 - SGT not on qword boundary */
  187. PORT_CERR_SGT_TGTABRT = 17, /* PLD ecode 01 - target abort */
  188. PORT_CERR_SGT_MSTABRT = 18, /* PLD ecode 10 - master abort */
  189. PORT_CERR_SGT_PCIPERR = 19, /* PLD ecode 11 - PCI parity err while fetching SGT */
  190. PORT_CERR_CMD_BOUNDARY = 24, /* ctrl[15:13] 001 - PRB not on qword boundary */
  191. PORT_CERR_CMD_TGTABRT = 25, /* ctrl[15:13] 010 - target abort */
  192. PORT_CERR_CMD_MSTABRT = 26, /* ctrl[15:13] 100 - master abort */
  193. PORT_CERR_CMD_PCIPERR = 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */
  194. PORT_CERR_XFR_UNDEF = 32, /* PSD ecode 00 - undefined */
  195. PORT_CERR_XFR_TGTABRT = 33, /* PSD ecode 01 - target abort */
  196. PORT_CERR_XFR_MSTABRT = 34, /* PSD ecode 10 - master abort */
  197. PORT_CERR_XFR_PCIPERR = 35, /* PSD ecode 11 - PCI prity err during transfer */
  198. PORT_CERR_SENDSERVICE = 36, /* FIS received while sending service */
  199. /* bits of PRB control field */
  200. PRB_CTRL_PROTOCOL = (1 << 0), /* override def. ATA protocol */
  201. PRB_CTRL_PACKET_READ = (1 << 4), /* PACKET cmd read */
  202. PRB_CTRL_PACKET_WRITE = (1 << 5), /* PACKET cmd write */
  203. PRB_CTRL_NIEN = (1 << 6), /* Mask completion irq */
  204. PRB_CTRL_SRST = (1 << 7), /* Soft reset request (ign BSY?) */
  205. /* PRB protocol field */
  206. PRB_PROT_PACKET = (1 << 0),
  207. PRB_PROT_TCQ = (1 << 1),
  208. PRB_PROT_NCQ = (1 << 2),
  209. PRB_PROT_READ = (1 << 3),
  210. PRB_PROT_WRITE = (1 << 4),
  211. PRB_PROT_TRANSPARENT = (1 << 5),
  212. /*
  213. * Other constants
  214. */
  215. SGE_TRM = (1 << 31), /* Last SGE in chain */
  216. SGE_LNK = (1 << 30), /* linked list
  217. Points to SGT, not SGE */
  218. SGE_DRD = (1 << 29), /* discard data read (/dev/null)
  219. data address ignored */
  220. SIL24_MAX_CMDS = 31,
  221. /* board id */
  222. BID_SIL3124 = 0,
  223. BID_SIL3132 = 1,
  224. BID_SIL3131 = 2,
  225. /* host flags */
  226. SIL24_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  227. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
  228. ATA_FLAG_NCQ | ATA_FLAG_ACPI_SATA |
  229. ATA_FLAG_AN | ATA_FLAG_PMP,
  230. SIL24_FLAG_PCIX_IRQ_WOC = (1 << 24), /* IRQ loss errata on PCI-X */
  231. IRQ_STAT_4PORTS = 0xf,
  232. };
  233. struct sil24_ata_block {
  234. struct sil24_prb prb;
  235. struct sil24_sge sge[SIL24_MAX_SGE];
  236. };
  237. struct sil24_atapi_block {
  238. struct sil24_prb prb;
  239. u8 cdb[16];
  240. struct sil24_sge sge[SIL24_MAX_SGE];
  241. };
  242. union sil24_cmd_block {
  243. struct sil24_ata_block ata;
  244. struct sil24_atapi_block atapi;
  245. };
  246. static struct sil24_cerr_info {
  247. unsigned int err_mask, action;
  248. const char *desc;
  249. } sil24_cerr_db[] = {
  250. [0] = { AC_ERR_DEV, 0,
  251. "device error" },
  252. [PORT_CERR_DEV] = { AC_ERR_DEV, 0,
  253. "device error via D2H FIS" },
  254. [PORT_CERR_SDB] = { AC_ERR_DEV, 0,
  255. "device error via SDB FIS" },
  256. [PORT_CERR_DATA] = { AC_ERR_ATA_BUS, ATA_EH_RESET,
  257. "error in data FIS" },
  258. [PORT_CERR_SEND] = { AC_ERR_ATA_BUS, ATA_EH_RESET,
  259. "failed to transmit command FIS" },
  260. [PORT_CERR_INCONSISTENT] = { AC_ERR_HSM, ATA_EH_RESET,
  261. "protocol mismatch" },
  262. [PORT_CERR_DIRECTION] = { AC_ERR_HSM, ATA_EH_RESET,
  263. "data directon mismatch" },
  264. [PORT_CERR_UNDERRUN] = { AC_ERR_HSM, ATA_EH_RESET,
  265. "ran out of SGEs while writing" },
  266. [PORT_CERR_OVERRUN] = { AC_ERR_HSM, ATA_EH_RESET,
  267. "ran out of SGEs while reading" },
  268. [PORT_CERR_PKT_PROT] = { AC_ERR_HSM, ATA_EH_RESET,
  269. "invalid data directon for ATAPI CDB" },
  270. [PORT_CERR_SGT_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_RESET,
  271. "SGT not on qword boundary" },
  272. [PORT_CERR_SGT_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  273. "PCI target abort while fetching SGT" },
  274. [PORT_CERR_SGT_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  275. "PCI master abort while fetching SGT" },
  276. [PORT_CERR_SGT_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  277. "PCI parity error while fetching SGT" },
  278. [PORT_CERR_CMD_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_RESET,
  279. "PRB not on qword boundary" },
  280. [PORT_CERR_CMD_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  281. "PCI target abort while fetching PRB" },
  282. [PORT_CERR_CMD_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  283. "PCI master abort while fetching PRB" },
  284. [PORT_CERR_CMD_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  285. "PCI parity error while fetching PRB" },
  286. [PORT_CERR_XFR_UNDEF] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  287. "undefined error while transferring data" },
  288. [PORT_CERR_XFR_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  289. "PCI target abort while transferring data" },
  290. [PORT_CERR_XFR_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  291. "PCI master abort while transferring data" },
  292. [PORT_CERR_XFR_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  293. "PCI parity error while transferring data" },
  294. [PORT_CERR_SENDSERVICE] = { AC_ERR_HSM, ATA_EH_RESET,
  295. "FIS received while sending service FIS" },
  296. };
  297. /*
  298. * ap->private_data
  299. *
  300. * The preview driver always returned 0 for status. We emulate it
  301. * here from the previous interrupt.
  302. */
  303. struct sil24_port_priv {
  304. union sil24_cmd_block *cmd_block; /* 32 cmd blocks */
  305. dma_addr_t cmd_block_dma; /* DMA base addr for them */
  306. struct ata_taskfile tf; /* Cached taskfile registers */
  307. int do_port_rst;
  308. };
  309. static void sil24_dev_config(struct ata_device *dev);
  310. static u8 sil24_check_status(struct ata_port *ap);
  311. static int sil24_scr_read(struct ata_port *ap, unsigned sc_reg, u32 *val);
  312. static int sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val);
  313. static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
  314. static int sil24_qc_defer(struct ata_queued_cmd *qc);
  315. static void sil24_qc_prep(struct ata_queued_cmd *qc);
  316. static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc);
  317. static void sil24_pmp_attach(struct ata_port *ap);
  318. static void sil24_pmp_detach(struct ata_port *ap);
  319. static void sil24_freeze(struct ata_port *ap);
  320. static void sil24_thaw(struct ata_port *ap);
  321. static void sil24_error_handler(struct ata_port *ap);
  322. static void sil24_post_internal_cmd(struct ata_queued_cmd *qc);
  323. static int sil24_port_start(struct ata_port *ap);
  324. static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
  325. #ifdef CONFIG_PM
  326. static int sil24_pci_device_resume(struct pci_dev *pdev);
  327. static int sil24_port_resume(struct ata_port *ap);
  328. #endif
  329. static const struct pci_device_id sil24_pci_tbl[] = {
  330. { PCI_VDEVICE(CMD, 0x3124), BID_SIL3124 },
  331. { PCI_VDEVICE(INTEL, 0x3124), BID_SIL3124 },
  332. { PCI_VDEVICE(CMD, 0x3132), BID_SIL3132 },
  333. { PCI_VDEVICE(CMD, 0x0242), BID_SIL3132 },
  334. { PCI_VDEVICE(CMD, 0x3131), BID_SIL3131 },
  335. { PCI_VDEVICE(CMD, 0x3531), BID_SIL3131 },
  336. { } /* terminate list */
  337. };
  338. static struct pci_driver sil24_pci_driver = {
  339. .name = DRV_NAME,
  340. .id_table = sil24_pci_tbl,
  341. .probe = sil24_init_one,
  342. .remove = ata_pci_remove_one,
  343. #ifdef CONFIG_PM
  344. .suspend = ata_pci_device_suspend,
  345. .resume = sil24_pci_device_resume,
  346. #endif
  347. };
  348. static struct scsi_host_template sil24_sht = {
  349. .module = THIS_MODULE,
  350. .name = DRV_NAME,
  351. .ioctl = ata_scsi_ioctl,
  352. .queuecommand = ata_scsi_queuecmd,
  353. .change_queue_depth = ata_scsi_change_queue_depth,
  354. .can_queue = SIL24_MAX_CMDS,
  355. .this_id = ATA_SHT_THIS_ID,
  356. .sg_tablesize = SIL24_MAX_SGE,
  357. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  358. .emulated = ATA_SHT_EMULATED,
  359. .use_clustering = ATA_SHT_USE_CLUSTERING,
  360. .proc_name = DRV_NAME,
  361. .dma_boundary = ATA_DMA_BOUNDARY,
  362. .slave_configure = ata_scsi_slave_config,
  363. .slave_destroy = ata_scsi_slave_destroy,
  364. .bios_param = ata_std_bios_param,
  365. };
  366. static const struct ata_port_operations sil24_ops = {
  367. .dev_config = sil24_dev_config,
  368. .check_status = sil24_check_status,
  369. .check_altstatus = sil24_check_status,
  370. .dev_select = ata_noop_dev_select,
  371. .tf_read = sil24_tf_read,
  372. .qc_defer = sil24_qc_defer,
  373. .qc_prep = sil24_qc_prep,
  374. .qc_issue = sil24_qc_issue,
  375. .irq_clear = ata_noop_irq_clear,
  376. .scr_read = sil24_scr_read,
  377. .scr_write = sil24_scr_write,
  378. .pmp_attach = sil24_pmp_attach,
  379. .pmp_detach = sil24_pmp_detach,
  380. .freeze = sil24_freeze,
  381. .thaw = sil24_thaw,
  382. .error_handler = sil24_error_handler,
  383. .post_internal_cmd = sil24_post_internal_cmd,
  384. .port_start = sil24_port_start,
  385. #ifdef CONFIG_PM
  386. .port_resume = sil24_port_resume,
  387. #endif
  388. };
  389. /*
  390. * Use bits 30-31 of port_flags to encode available port numbers.
  391. * Current maxium is 4.
  392. */
  393. #define SIL24_NPORTS2FLAG(nports) ((((unsigned)(nports) - 1) & 0x3) << 30)
  394. #define SIL24_FLAG2NPORTS(flag) ((((flag) >> 30) & 0x3) + 1)
  395. static const struct ata_port_info sil24_port_info[] = {
  396. /* sil_3124 */
  397. {
  398. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(4) |
  399. SIL24_FLAG_PCIX_IRQ_WOC,
  400. .pio_mask = 0x1f, /* pio0-4 */
  401. .mwdma_mask = 0x07, /* mwdma0-2 */
  402. .udma_mask = ATA_UDMA5, /* udma0-5 */
  403. .port_ops = &sil24_ops,
  404. },
  405. /* sil_3132 */
  406. {
  407. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(2),
  408. .pio_mask = 0x1f, /* pio0-4 */
  409. .mwdma_mask = 0x07, /* mwdma0-2 */
  410. .udma_mask = ATA_UDMA5, /* udma0-5 */
  411. .port_ops = &sil24_ops,
  412. },
  413. /* sil_3131/sil_3531 */
  414. {
  415. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(1),
  416. .pio_mask = 0x1f, /* pio0-4 */
  417. .mwdma_mask = 0x07, /* mwdma0-2 */
  418. .udma_mask = ATA_UDMA5, /* udma0-5 */
  419. .port_ops = &sil24_ops,
  420. },
  421. };
  422. static int sil24_tag(int tag)
  423. {
  424. if (unlikely(ata_tag_internal(tag)))
  425. return 0;
  426. return tag;
  427. }
  428. static void sil24_dev_config(struct ata_device *dev)
  429. {
  430. void __iomem *port = dev->link->ap->ioaddr.cmd_addr;
  431. if (dev->cdb_len == 16)
  432. writel(PORT_CS_CDB16, port + PORT_CTRL_STAT);
  433. else
  434. writel(PORT_CS_CDB16, port + PORT_CTRL_CLR);
  435. }
  436. static void sil24_read_tf(struct ata_port *ap, int tag, struct ata_taskfile *tf)
  437. {
  438. void __iomem *port = ap->ioaddr.cmd_addr;
  439. struct sil24_prb __iomem *prb;
  440. u8 fis[6 * 4];
  441. prb = port + PORT_LRAM + sil24_tag(tag) * PORT_LRAM_SLOT_SZ;
  442. memcpy_fromio(fis, prb->fis, sizeof(fis));
  443. ata_tf_from_fis(fis, tf);
  444. }
  445. static u8 sil24_check_status(struct ata_port *ap)
  446. {
  447. struct sil24_port_priv *pp = ap->private_data;
  448. return pp->tf.command;
  449. }
  450. static int sil24_scr_map[] = {
  451. [SCR_CONTROL] = 0,
  452. [SCR_STATUS] = 1,
  453. [SCR_ERROR] = 2,
  454. [SCR_ACTIVE] = 3,
  455. };
  456. static int sil24_scr_read(struct ata_port *ap, unsigned sc_reg, u32 *val)
  457. {
  458. void __iomem *scr_addr = ap->ioaddr.scr_addr;
  459. if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
  460. void __iomem *addr;
  461. addr = scr_addr + sil24_scr_map[sc_reg] * 4;
  462. *val = readl(scr_addr + sil24_scr_map[sc_reg] * 4);
  463. return 0;
  464. }
  465. return -EINVAL;
  466. }
  467. static int sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val)
  468. {
  469. void __iomem *scr_addr = ap->ioaddr.scr_addr;
  470. if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
  471. void __iomem *addr;
  472. addr = scr_addr + sil24_scr_map[sc_reg] * 4;
  473. writel(val, scr_addr + sil24_scr_map[sc_reg] * 4);
  474. return 0;
  475. }
  476. return -EINVAL;
  477. }
  478. static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
  479. {
  480. struct sil24_port_priv *pp = ap->private_data;
  481. *tf = pp->tf;
  482. }
  483. static void sil24_config_port(struct ata_port *ap)
  484. {
  485. void __iomem *port = ap->ioaddr.cmd_addr;
  486. /* configure IRQ WoC */
  487. if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
  488. writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_STAT);
  489. else
  490. writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR);
  491. /* zero error counters. */
  492. writel(0x8000, port + PORT_DECODE_ERR_THRESH);
  493. writel(0x8000, port + PORT_CRC_ERR_THRESH);
  494. writel(0x8000, port + PORT_HSHK_ERR_THRESH);
  495. writel(0x0000, port + PORT_DECODE_ERR_CNT);
  496. writel(0x0000, port + PORT_CRC_ERR_CNT);
  497. writel(0x0000, port + PORT_HSHK_ERR_CNT);
  498. /* always use 64bit activation */
  499. writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_CLR);
  500. /* clear port multiplier enable and resume bits */
  501. writel(PORT_CS_PMP_EN | PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
  502. }
  503. static void sil24_config_pmp(struct ata_port *ap, int attached)
  504. {
  505. void __iomem *port = ap->ioaddr.cmd_addr;
  506. if (attached)
  507. writel(PORT_CS_PMP_EN, port + PORT_CTRL_STAT);
  508. else
  509. writel(PORT_CS_PMP_EN, port + PORT_CTRL_CLR);
  510. }
  511. static void sil24_clear_pmp(struct ata_port *ap)
  512. {
  513. void __iomem *port = ap->ioaddr.cmd_addr;
  514. int i;
  515. writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
  516. for (i = 0; i < SATA_PMP_MAX_PORTS; i++) {
  517. void __iomem *pmp_base = port + PORT_PMP + i * PORT_PMP_SIZE;
  518. writel(0, pmp_base + PORT_PMP_STATUS);
  519. writel(0, pmp_base + PORT_PMP_QACTIVE);
  520. }
  521. }
  522. static int sil24_init_port(struct ata_port *ap)
  523. {
  524. void __iomem *port = ap->ioaddr.cmd_addr;
  525. struct sil24_port_priv *pp = ap->private_data;
  526. u32 tmp;
  527. /* clear PMP error status */
  528. if (ap->nr_pmp_links)
  529. sil24_clear_pmp(ap);
  530. writel(PORT_CS_INIT, port + PORT_CTRL_STAT);
  531. ata_wait_register(port + PORT_CTRL_STAT,
  532. PORT_CS_INIT, PORT_CS_INIT, 10, 100);
  533. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  534. PORT_CS_RDY, 0, 10, 100);
  535. if ((tmp & (PORT_CS_INIT | PORT_CS_RDY)) != PORT_CS_RDY) {
  536. pp->do_port_rst = 1;
  537. ap->link.eh_context.i.action |= ATA_EH_RESET;
  538. return -EIO;
  539. }
  540. return 0;
  541. }
  542. static int sil24_exec_polled_cmd(struct ata_port *ap, int pmp,
  543. const struct ata_taskfile *tf,
  544. int is_cmd, u32 ctrl,
  545. unsigned long timeout_msec)
  546. {
  547. void __iomem *port = ap->ioaddr.cmd_addr;
  548. struct sil24_port_priv *pp = ap->private_data;
  549. struct sil24_prb *prb = &pp->cmd_block[0].ata.prb;
  550. dma_addr_t paddr = pp->cmd_block_dma;
  551. u32 irq_enabled, irq_mask, irq_stat;
  552. int rc;
  553. prb->ctrl = cpu_to_le16(ctrl);
  554. ata_tf_to_fis(tf, pmp, is_cmd, prb->fis);
  555. /* temporarily plug completion and error interrupts */
  556. irq_enabled = readl(port + PORT_IRQ_ENABLE_SET);
  557. writel(PORT_IRQ_COMPLETE | PORT_IRQ_ERROR, port + PORT_IRQ_ENABLE_CLR);
  558. writel((u32)paddr, port + PORT_CMD_ACTIVATE);
  559. writel((u64)paddr >> 32, port + PORT_CMD_ACTIVATE + 4);
  560. irq_mask = (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR) << PORT_IRQ_RAW_SHIFT;
  561. irq_stat = ata_wait_register(port + PORT_IRQ_STAT, irq_mask, 0x0,
  562. 10, timeout_msec);
  563. writel(irq_mask, port + PORT_IRQ_STAT); /* clear IRQs */
  564. irq_stat >>= PORT_IRQ_RAW_SHIFT;
  565. if (irq_stat & PORT_IRQ_COMPLETE)
  566. rc = 0;
  567. else {
  568. /* force port into known state */
  569. sil24_init_port(ap);
  570. if (irq_stat & PORT_IRQ_ERROR)
  571. rc = -EIO;
  572. else
  573. rc = -EBUSY;
  574. }
  575. /* restore IRQ enabled */
  576. writel(irq_enabled, port + PORT_IRQ_ENABLE_SET);
  577. return rc;
  578. }
  579. static int sil24_do_softreset(struct ata_link *link, unsigned int *class,
  580. int pmp, unsigned long deadline)
  581. {
  582. struct ata_port *ap = link->ap;
  583. unsigned long timeout_msec = 0;
  584. struct ata_taskfile tf;
  585. const char *reason;
  586. int rc;
  587. DPRINTK("ENTER\n");
  588. if (ata_link_offline(link)) {
  589. DPRINTK("PHY reports no device\n");
  590. *class = ATA_DEV_NONE;
  591. goto out;
  592. }
  593. /* put the port into known state */
  594. if (sil24_init_port(ap)) {
  595. reason = "port not ready";
  596. goto err;
  597. }
  598. /* do SRST */
  599. if (time_after(deadline, jiffies))
  600. timeout_msec = jiffies_to_msecs(deadline - jiffies);
  601. ata_tf_init(link->device, &tf); /* doesn't really matter */
  602. rc = sil24_exec_polled_cmd(ap, pmp, &tf, 0, PRB_CTRL_SRST,
  603. timeout_msec);
  604. if (rc == -EBUSY) {
  605. reason = "timeout";
  606. goto err;
  607. } else if (rc) {
  608. reason = "SRST command error";
  609. goto err;
  610. }
  611. sil24_read_tf(ap, 0, &tf);
  612. *class = ata_dev_classify(&tf);
  613. if (*class == ATA_DEV_UNKNOWN)
  614. *class = ATA_DEV_NONE;
  615. out:
  616. DPRINTK("EXIT, class=%u\n", *class);
  617. return 0;
  618. err:
  619. ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
  620. return -EIO;
  621. }
  622. static int sil24_softreset(struct ata_link *link, unsigned int *class,
  623. unsigned long deadline)
  624. {
  625. return sil24_do_softreset(link, class, SATA_PMP_CTRL_PORT, deadline);
  626. }
  627. static int sil24_hardreset(struct ata_link *link, unsigned int *class,
  628. unsigned long deadline)
  629. {
  630. struct ata_port *ap = link->ap;
  631. void __iomem *port = ap->ioaddr.cmd_addr;
  632. struct sil24_port_priv *pp = ap->private_data;
  633. int did_port_rst = 0;
  634. const char *reason;
  635. int tout_msec, rc;
  636. u32 tmp;
  637. retry:
  638. /* Sometimes, DEV_RST is not enough to recover the controller.
  639. * This happens often after PM DMA CS errata.
  640. */
  641. if (pp->do_port_rst) {
  642. ata_port_printk(ap, KERN_WARNING, "controller in dubious "
  643. "state, performing PORT_RST\n");
  644. writel(PORT_CS_PORT_RST, port + PORT_CTRL_STAT);
  645. msleep(10);
  646. writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
  647. ata_wait_register(port + PORT_CTRL_STAT, PORT_CS_RDY, 0,
  648. 10, 5000);
  649. /* restore port configuration */
  650. sil24_config_port(ap);
  651. sil24_config_pmp(ap, ap->nr_pmp_links);
  652. pp->do_port_rst = 0;
  653. did_port_rst = 1;
  654. }
  655. /* sil24 does the right thing(tm) without any protection */
  656. sata_set_spd(link);
  657. tout_msec = 100;
  658. if (ata_link_online(link))
  659. tout_msec = 5000;
  660. writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT);
  661. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  662. PORT_CS_DEV_RST, PORT_CS_DEV_RST, 10,
  663. tout_msec);
  664. /* SStatus oscillates between zero and valid status after
  665. * DEV_RST, debounce it.
  666. */
  667. rc = sata_link_debounce(link, sata_deb_timing_long, deadline);
  668. if (rc) {
  669. reason = "PHY debouncing failed";
  670. goto err;
  671. }
  672. if (tmp & PORT_CS_DEV_RST) {
  673. if (ata_link_offline(link))
  674. return 0;
  675. reason = "link not ready";
  676. goto err;
  677. }
  678. /* Sil24 doesn't store signature FIS after hardreset, so we
  679. * can't wait for BSY to clear. Some devices take a long time
  680. * to get ready and those devices will choke if we don't wait
  681. * for BSY clearance here. Tell libata to perform follow-up
  682. * softreset.
  683. */
  684. return -EAGAIN;
  685. err:
  686. if (!did_port_rst) {
  687. pp->do_port_rst = 1;
  688. goto retry;
  689. }
  690. ata_link_printk(link, KERN_ERR, "hardreset failed (%s)\n", reason);
  691. return -EIO;
  692. }
  693. static inline void sil24_fill_sg(struct ata_queued_cmd *qc,
  694. struct sil24_sge *sge)
  695. {
  696. struct scatterlist *sg;
  697. struct sil24_sge *last_sge = NULL;
  698. unsigned int si;
  699. for_each_sg(qc->sg, sg, qc->n_elem, si) {
  700. sge->addr = cpu_to_le64(sg_dma_address(sg));
  701. sge->cnt = cpu_to_le32(sg_dma_len(sg));
  702. sge->flags = 0;
  703. last_sge = sge;
  704. sge++;
  705. }
  706. last_sge->flags = cpu_to_le32(SGE_TRM);
  707. }
  708. static int sil24_qc_defer(struct ata_queued_cmd *qc)
  709. {
  710. struct ata_link *link = qc->dev->link;
  711. struct ata_port *ap = link->ap;
  712. u8 prot = qc->tf.protocol;
  713. /*
  714. * There is a bug in the chip:
  715. * Port LRAM Causes the PRB/SGT Data to be Corrupted
  716. * If the host issues a read request for LRAM and SActive registers
  717. * while active commands are available in the port, PRB/SGT data in
  718. * the LRAM can become corrupted. This issue applies only when
  719. * reading from, but not writing to, the LRAM.
  720. *
  721. * Therefore, reading LRAM when there is no particular error [and
  722. * other commands may be outstanding] is prohibited.
  723. *
  724. * To avoid this bug there are two situations where a command must run
  725. * exclusive of any other commands on the port:
  726. *
  727. * - ATAPI commands which check the sense data
  728. * - Passthrough ATA commands which always have ATA_QCFLAG_RESULT_TF
  729. * set.
  730. *
  731. */
  732. int is_excl = (ata_is_atapi(prot) ||
  733. (qc->flags & ATA_QCFLAG_RESULT_TF));
  734. if (unlikely(ap->excl_link)) {
  735. if (link == ap->excl_link) {
  736. if (ap->nr_active_links)
  737. return ATA_DEFER_PORT;
  738. qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
  739. } else
  740. return ATA_DEFER_PORT;
  741. } else if (unlikely(is_excl)) {
  742. ap->excl_link = link;
  743. if (ap->nr_active_links)
  744. return ATA_DEFER_PORT;
  745. qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
  746. }
  747. return ata_std_qc_defer(qc);
  748. }
  749. static void sil24_qc_prep(struct ata_queued_cmd *qc)
  750. {
  751. struct ata_port *ap = qc->ap;
  752. struct sil24_port_priv *pp = ap->private_data;
  753. union sil24_cmd_block *cb;
  754. struct sil24_prb *prb;
  755. struct sil24_sge *sge;
  756. u16 ctrl = 0;
  757. cb = &pp->cmd_block[sil24_tag(qc->tag)];
  758. if (!ata_is_atapi(qc->tf.protocol)) {
  759. prb = &cb->ata.prb;
  760. sge = cb->ata.sge;
  761. } else {
  762. prb = &cb->atapi.prb;
  763. sge = cb->atapi.sge;
  764. memset(cb->atapi.cdb, 0, 32);
  765. memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len);
  766. if (ata_is_data(qc->tf.protocol)) {
  767. if (qc->tf.flags & ATA_TFLAG_WRITE)
  768. ctrl = PRB_CTRL_PACKET_WRITE;
  769. else
  770. ctrl = PRB_CTRL_PACKET_READ;
  771. }
  772. }
  773. prb->ctrl = cpu_to_le16(ctrl);
  774. ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, prb->fis);
  775. if (qc->flags & ATA_QCFLAG_DMAMAP)
  776. sil24_fill_sg(qc, sge);
  777. }
  778. static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc)
  779. {
  780. struct ata_port *ap = qc->ap;
  781. struct sil24_port_priv *pp = ap->private_data;
  782. void __iomem *port = ap->ioaddr.cmd_addr;
  783. unsigned int tag = sil24_tag(qc->tag);
  784. dma_addr_t paddr;
  785. void __iomem *activate;
  786. paddr = pp->cmd_block_dma + tag * sizeof(*pp->cmd_block);
  787. activate = port + PORT_CMD_ACTIVATE + tag * 8;
  788. writel((u32)paddr, activate);
  789. writel((u64)paddr >> 32, activate + 4);
  790. return 0;
  791. }
  792. static void sil24_pmp_attach(struct ata_port *ap)
  793. {
  794. sil24_config_pmp(ap, 1);
  795. sil24_init_port(ap);
  796. }
  797. static void sil24_pmp_detach(struct ata_port *ap)
  798. {
  799. sil24_init_port(ap);
  800. sil24_config_pmp(ap, 0);
  801. }
  802. static int sil24_pmp_softreset(struct ata_link *link, unsigned int *class,
  803. unsigned long deadline)
  804. {
  805. return sil24_do_softreset(link, class, link->pmp, deadline);
  806. }
  807. static int sil24_pmp_hardreset(struct ata_link *link, unsigned int *class,
  808. unsigned long deadline)
  809. {
  810. int rc;
  811. rc = sil24_init_port(link->ap);
  812. if (rc) {
  813. ata_link_printk(link, KERN_ERR,
  814. "hardreset failed (port not ready)\n");
  815. return rc;
  816. }
  817. return sata_pmp_std_hardreset(link, class, deadline);
  818. }
  819. static void sil24_freeze(struct ata_port *ap)
  820. {
  821. void __iomem *port = ap->ioaddr.cmd_addr;
  822. /* Port-wide IRQ mask in HOST_CTRL doesn't really work, clear
  823. * PORT_IRQ_ENABLE instead.
  824. */
  825. writel(0xffff, port + PORT_IRQ_ENABLE_CLR);
  826. }
  827. static void sil24_thaw(struct ata_port *ap)
  828. {
  829. void __iomem *port = ap->ioaddr.cmd_addr;
  830. u32 tmp;
  831. /* clear IRQ */
  832. tmp = readl(port + PORT_IRQ_STAT);
  833. writel(tmp, port + PORT_IRQ_STAT);
  834. /* turn IRQ back on */
  835. writel(DEF_PORT_IRQ, port + PORT_IRQ_ENABLE_SET);
  836. }
  837. static void sil24_error_intr(struct ata_port *ap)
  838. {
  839. void __iomem *port = ap->ioaddr.cmd_addr;
  840. struct sil24_port_priv *pp = ap->private_data;
  841. struct ata_queued_cmd *qc = NULL;
  842. struct ata_link *link;
  843. struct ata_eh_info *ehi;
  844. int abort = 0, freeze = 0;
  845. u32 irq_stat;
  846. /* on error, we need to clear IRQ explicitly */
  847. irq_stat = readl(port + PORT_IRQ_STAT);
  848. writel(irq_stat, port + PORT_IRQ_STAT);
  849. /* first, analyze and record host port events */
  850. link = &ap->link;
  851. ehi = &link->eh_info;
  852. ata_ehi_clear_desc(ehi);
  853. ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
  854. if (irq_stat & PORT_IRQ_SDB_NOTIFY) {
  855. ata_ehi_push_desc(ehi, "SDB notify");
  856. sata_async_notification(ap);
  857. }
  858. if (irq_stat & (PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG)) {
  859. ata_ehi_hotplugged(ehi);
  860. ata_ehi_push_desc(ehi, "%s",
  861. irq_stat & PORT_IRQ_PHYRDY_CHG ?
  862. "PHY RDY changed" : "device exchanged");
  863. freeze = 1;
  864. }
  865. if (irq_stat & PORT_IRQ_UNK_FIS) {
  866. ehi->err_mask |= AC_ERR_HSM;
  867. ehi->action |= ATA_EH_RESET;
  868. ata_ehi_push_desc(ehi, "unknown FIS");
  869. freeze = 1;
  870. }
  871. /* deal with command error */
  872. if (irq_stat & PORT_IRQ_ERROR) {
  873. struct sil24_cerr_info *ci = NULL;
  874. unsigned int err_mask = 0, action = 0;
  875. u32 context, cerr;
  876. int pmp;
  877. abort = 1;
  878. /* DMA Context Switch Failure in Port Multiplier Mode
  879. * errata. If we have active commands to 3 or more
  880. * devices, any error condition on active devices can
  881. * corrupt DMA context switching.
  882. */
  883. if (ap->nr_active_links >= 3) {
  884. ehi->err_mask |= AC_ERR_OTHER;
  885. ehi->action |= ATA_EH_RESET;
  886. ata_ehi_push_desc(ehi, "PMP DMA CS errata");
  887. pp->do_port_rst = 1;
  888. freeze = 1;
  889. }
  890. /* find out the offending link and qc */
  891. if (ap->nr_pmp_links) {
  892. context = readl(port + PORT_CONTEXT);
  893. pmp = (context >> 5) & 0xf;
  894. if (pmp < ap->nr_pmp_links) {
  895. link = &ap->pmp_link[pmp];
  896. ehi = &link->eh_info;
  897. qc = ata_qc_from_tag(ap, link->active_tag);
  898. ata_ehi_clear_desc(ehi);
  899. ata_ehi_push_desc(ehi, "irq_stat 0x%08x",
  900. irq_stat);
  901. } else {
  902. err_mask |= AC_ERR_HSM;
  903. action |= ATA_EH_RESET;
  904. freeze = 1;
  905. }
  906. } else
  907. qc = ata_qc_from_tag(ap, link->active_tag);
  908. /* analyze CMD_ERR */
  909. cerr = readl(port + PORT_CMD_ERR);
  910. if (cerr < ARRAY_SIZE(sil24_cerr_db))
  911. ci = &sil24_cerr_db[cerr];
  912. if (ci && ci->desc) {
  913. err_mask |= ci->err_mask;
  914. action |= ci->action;
  915. if (action & ATA_EH_RESET)
  916. freeze = 1;
  917. ata_ehi_push_desc(ehi, "%s", ci->desc);
  918. } else {
  919. err_mask |= AC_ERR_OTHER;
  920. action |= ATA_EH_RESET;
  921. freeze = 1;
  922. ata_ehi_push_desc(ehi, "unknown command error %d",
  923. cerr);
  924. }
  925. /* record error info */
  926. if (qc) {
  927. sil24_read_tf(ap, qc->tag, &pp->tf);
  928. qc->err_mask |= err_mask;
  929. } else
  930. ehi->err_mask |= err_mask;
  931. ehi->action |= action;
  932. /* if PMP, resume */
  933. if (ap->nr_pmp_links)
  934. writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_STAT);
  935. }
  936. /* freeze or abort */
  937. if (freeze)
  938. ata_port_freeze(ap);
  939. else if (abort) {
  940. if (qc)
  941. ata_link_abort(qc->dev->link);
  942. else
  943. ata_port_abort(ap);
  944. }
  945. }
  946. static void sil24_finish_qc(struct ata_queued_cmd *qc)
  947. {
  948. struct ata_port *ap = qc->ap;
  949. struct sil24_port_priv *pp = ap->private_data;
  950. if (qc->flags & ATA_QCFLAG_RESULT_TF)
  951. sil24_read_tf(ap, qc->tag, &pp->tf);
  952. }
  953. static inline void sil24_host_intr(struct ata_port *ap)
  954. {
  955. void __iomem *port = ap->ioaddr.cmd_addr;
  956. u32 slot_stat, qc_active;
  957. int rc;
  958. /* If PCIX_IRQ_WOC, there's an inherent race window between
  959. * clearing IRQ pending status and reading PORT_SLOT_STAT
  960. * which may cause spurious interrupts afterwards. This is
  961. * unavoidable and much better than losing interrupts which
  962. * happens if IRQ pending is cleared after reading
  963. * PORT_SLOT_STAT.
  964. */
  965. if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
  966. writel(PORT_IRQ_COMPLETE, port + PORT_IRQ_STAT);
  967. slot_stat = readl(port + PORT_SLOT_STAT);
  968. if (unlikely(slot_stat & HOST_SSTAT_ATTN)) {
  969. sil24_error_intr(ap);
  970. return;
  971. }
  972. qc_active = slot_stat & ~HOST_SSTAT_ATTN;
  973. rc = ata_qc_complete_multiple(ap, qc_active, sil24_finish_qc);
  974. if (rc > 0)
  975. return;
  976. if (rc < 0) {
  977. struct ata_eh_info *ehi = &ap->link.eh_info;
  978. ehi->err_mask |= AC_ERR_HSM;
  979. ehi->action |= ATA_EH_RESET;
  980. ata_port_freeze(ap);
  981. return;
  982. }
  983. /* spurious interrupts are expected if PCIX_IRQ_WOC */
  984. if (!(ap->flags & SIL24_FLAG_PCIX_IRQ_WOC) && ata_ratelimit())
  985. ata_port_printk(ap, KERN_INFO, "spurious interrupt "
  986. "(slot_stat 0x%x active_tag %d sactive 0x%x)\n",
  987. slot_stat, ap->link.active_tag, ap->link.sactive);
  988. }
  989. static irqreturn_t sil24_interrupt(int irq, void *dev_instance)
  990. {
  991. struct ata_host *host = dev_instance;
  992. void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
  993. unsigned handled = 0;
  994. u32 status;
  995. int i;
  996. status = readl(host_base + HOST_IRQ_STAT);
  997. if (status == 0xffffffff) {
  998. printk(KERN_ERR DRV_NAME ": IRQ status == 0xffffffff, "
  999. "PCI fault or device removal?\n");
  1000. goto out;
  1001. }
  1002. if (!(status & IRQ_STAT_4PORTS))
  1003. goto out;
  1004. spin_lock(&host->lock);
  1005. for (i = 0; i < host->n_ports; i++)
  1006. if (status & (1 << i)) {
  1007. struct ata_port *ap = host->ports[i];
  1008. if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
  1009. sil24_host_intr(ap);
  1010. handled++;
  1011. } else
  1012. printk(KERN_ERR DRV_NAME
  1013. ": interrupt from disabled port %d\n", i);
  1014. }
  1015. spin_unlock(&host->lock);
  1016. out:
  1017. return IRQ_RETVAL(handled);
  1018. }
  1019. static void sil24_error_handler(struct ata_port *ap)
  1020. {
  1021. struct sil24_port_priv *pp = ap->private_data;
  1022. if (sil24_init_port(ap))
  1023. ata_eh_freeze_port(ap);
  1024. /* perform recovery */
  1025. sata_pmp_do_eh(ap, ata_std_prereset, sil24_softreset, sil24_hardreset,
  1026. ata_std_postreset, sata_pmp_std_prereset,
  1027. sil24_pmp_softreset, sil24_pmp_hardreset,
  1028. sata_pmp_std_postreset);
  1029. pp->do_port_rst = 0;
  1030. }
  1031. static void sil24_post_internal_cmd(struct ata_queued_cmd *qc)
  1032. {
  1033. struct ata_port *ap = qc->ap;
  1034. /* make DMA engine forget about the failed command */
  1035. if ((qc->flags & ATA_QCFLAG_FAILED) && sil24_init_port(ap))
  1036. ata_eh_freeze_port(ap);
  1037. }
  1038. static int sil24_port_start(struct ata_port *ap)
  1039. {
  1040. struct device *dev = ap->host->dev;
  1041. struct sil24_port_priv *pp;
  1042. union sil24_cmd_block *cb;
  1043. size_t cb_size = sizeof(*cb) * SIL24_MAX_CMDS;
  1044. dma_addr_t cb_dma;
  1045. pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
  1046. if (!pp)
  1047. return -ENOMEM;
  1048. pp->tf.command = ATA_DRDY;
  1049. cb = dmam_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL);
  1050. if (!cb)
  1051. return -ENOMEM;
  1052. memset(cb, 0, cb_size);
  1053. pp->cmd_block = cb;
  1054. pp->cmd_block_dma = cb_dma;
  1055. ap->private_data = pp;
  1056. return 0;
  1057. }
  1058. static void sil24_init_controller(struct ata_host *host)
  1059. {
  1060. void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
  1061. u32 tmp;
  1062. int i;
  1063. /* GPIO off */
  1064. writel(0, host_base + HOST_FLASH_CMD);
  1065. /* clear global reset & mask interrupts during initialization */
  1066. writel(0, host_base + HOST_CTRL);
  1067. /* init ports */
  1068. for (i = 0; i < host->n_ports; i++) {
  1069. struct ata_port *ap = host->ports[i];
  1070. void __iomem *port = ap->ioaddr.cmd_addr;
  1071. /* Initial PHY setting */
  1072. writel(0x20c, port + PORT_PHY_CFG);
  1073. /* Clear port RST */
  1074. tmp = readl(port + PORT_CTRL_STAT);
  1075. if (tmp & PORT_CS_PORT_RST) {
  1076. writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
  1077. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  1078. PORT_CS_PORT_RST,
  1079. PORT_CS_PORT_RST, 10, 100);
  1080. if (tmp & PORT_CS_PORT_RST)
  1081. dev_printk(KERN_ERR, host->dev,
  1082. "failed to clear port RST\n");
  1083. }
  1084. /* configure port */
  1085. sil24_config_port(ap);
  1086. }
  1087. /* Turn on interrupts */
  1088. writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL);
  1089. }
  1090. static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  1091. {
  1092. extern int __MARKER__sil24_cmd_block_is_sized_wrongly;
  1093. static int printed_version;
  1094. struct ata_port_info pi = sil24_port_info[ent->driver_data];
  1095. const struct ata_port_info *ppi[] = { &pi, NULL };
  1096. void __iomem * const *iomap;
  1097. struct ata_host *host;
  1098. int i, rc;
  1099. u32 tmp;
  1100. /* cause link error if sil24_cmd_block is sized wrongly */
  1101. if (sizeof(union sil24_cmd_block) != PAGE_SIZE)
  1102. __MARKER__sil24_cmd_block_is_sized_wrongly = 1;
  1103. if (!printed_version++)
  1104. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  1105. /* acquire resources */
  1106. rc = pcim_enable_device(pdev);
  1107. if (rc)
  1108. return rc;
  1109. rc = pcim_iomap_regions(pdev,
  1110. (1 << SIL24_HOST_BAR) | (1 << SIL24_PORT_BAR),
  1111. DRV_NAME);
  1112. if (rc)
  1113. return rc;
  1114. iomap = pcim_iomap_table(pdev);
  1115. /* apply workaround for completion IRQ loss on PCI-X errata */
  1116. if (pi.flags & SIL24_FLAG_PCIX_IRQ_WOC) {
  1117. tmp = readl(iomap[SIL24_HOST_BAR] + HOST_CTRL);
  1118. if (tmp & (HOST_CTRL_TRDY | HOST_CTRL_STOP | HOST_CTRL_DEVSEL))
  1119. dev_printk(KERN_INFO, &pdev->dev,
  1120. "Applying completion IRQ loss on PCI-X "
  1121. "errata fix\n");
  1122. else
  1123. pi.flags &= ~SIL24_FLAG_PCIX_IRQ_WOC;
  1124. }
  1125. /* allocate and fill host */
  1126. host = ata_host_alloc_pinfo(&pdev->dev, ppi,
  1127. SIL24_FLAG2NPORTS(ppi[0]->flags));
  1128. if (!host)
  1129. return -ENOMEM;
  1130. host->iomap = iomap;
  1131. for (i = 0; i < host->n_ports; i++) {
  1132. struct ata_port *ap = host->ports[i];
  1133. size_t offset = ap->port_no * PORT_REGS_SIZE;
  1134. void __iomem *port = iomap[SIL24_PORT_BAR] + offset;
  1135. host->ports[i]->ioaddr.cmd_addr = port;
  1136. host->ports[i]->ioaddr.scr_addr = port + PORT_SCONTROL;
  1137. ata_port_pbar_desc(ap, SIL24_HOST_BAR, -1, "host");
  1138. ata_port_pbar_desc(ap, SIL24_PORT_BAR, offset, "port");
  1139. }
  1140. /* configure and activate the device */
  1141. if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
  1142. rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  1143. if (rc) {
  1144. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  1145. if (rc) {
  1146. dev_printk(KERN_ERR, &pdev->dev,
  1147. "64-bit DMA enable failed\n");
  1148. return rc;
  1149. }
  1150. }
  1151. } else {
  1152. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  1153. if (rc) {
  1154. dev_printk(KERN_ERR, &pdev->dev,
  1155. "32-bit DMA enable failed\n");
  1156. return rc;
  1157. }
  1158. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  1159. if (rc) {
  1160. dev_printk(KERN_ERR, &pdev->dev,
  1161. "32-bit consistent DMA enable failed\n");
  1162. return rc;
  1163. }
  1164. }
  1165. sil24_init_controller(host);
  1166. pci_set_master(pdev);
  1167. return ata_host_activate(host, pdev->irq, sil24_interrupt, IRQF_SHARED,
  1168. &sil24_sht);
  1169. }
  1170. #ifdef CONFIG_PM
  1171. static int sil24_pci_device_resume(struct pci_dev *pdev)
  1172. {
  1173. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1174. void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
  1175. int rc;
  1176. rc = ata_pci_device_do_resume(pdev);
  1177. if (rc)
  1178. return rc;
  1179. if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND)
  1180. writel(HOST_CTRL_GLOBAL_RST, host_base + HOST_CTRL);
  1181. sil24_init_controller(host);
  1182. ata_host_resume(host);
  1183. return 0;
  1184. }
  1185. static int sil24_port_resume(struct ata_port *ap)
  1186. {
  1187. sil24_config_pmp(ap, ap->nr_pmp_links);
  1188. return 0;
  1189. }
  1190. #endif
  1191. static int __init sil24_init(void)
  1192. {
  1193. return pci_register_driver(&sil24_pci_driver);
  1194. }
  1195. static void __exit sil24_exit(void)
  1196. {
  1197. pci_unregister_driver(&sil24_pci_driver);
  1198. }
  1199. MODULE_AUTHOR("Tejun Heo");
  1200. MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver");
  1201. MODULE_LICENSE("GPL");
  1202. MODULE_DEVICE_TABLE(pci, sil24_pci_tbl);
  1203. module_init(sil24_init);
  1204. module_exit(sil24_exit);