iwl-3945.c 64 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2007 Intel Corporation. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * James P. Ketrenos <ipw2100-admin@linux.intel.com>
  23. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  24. *
  25. *****************************************************************************/
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/version.h>
  29. #include <linux/init.h>
  30. #include <linux/pci.h>
  31. #include <linux/dma-mapping.h>
  32. #include <linux/delay.h>
  33. #include <linux/skbuff.h>
  34. #include <linux/netdevice.h>
  35. #include <linux/wireless.h>
  36. #include <linux/firmware.h>
  37. #include <net/mac80211.h>
  38. #include <linux/etherdevice.h>
  39. #include "iwl-3945.h"
  40. #include "iwl-helpers.h"
  41. #include "iwl-3945-rs.h"
  42. #define IWL_DECLARE_RATE_INFO(r, ip, in, rp, rn, pp, np) \
  43. [IWL_RATE_##r##M_INDEX] = { IWL_RATE_##r##M_PLCP, \
  44. IWL_RATE_##r##M_IEEE, \
  45. IWL_RATE_##ip##M_INDEX, \
  46. IWL_RATE_##in##M_INDEX, \
  47. IWL_RATE_##rp##M_INDEX, \
  48. IWL_RATE_##rn##M_INDEX, \
  49. IWL_RATE_##pp##M_INDEX, \
  50. IWL_RATE_##np##M_INDEX, \
  51. IWL_RATE_##r##M_INDEX_TABLE, \
  52. IWL_RATE_##ip##M_INDEX_TABLE }
  53. /*
  54. * Parameter order:
  55. * rate, prev rate, next rate, prev tgg rate, next tgg rate
  56. *
  57. * If there isn't a valid next or previous rate then INV is used which
  58. * maps to IWL_RATE_INVALID
  59. *
  60. */
  61. const struct iwl_rate_info iwl_rates[IWL_RATE_COUNT] = {
  62. IWL_DECLARE_RATE_INFO(1, INV, 2, INV, 2, INV, 2), /* 1mbps */
  63. IWL_DECLARE_RATE_INFO(2, 1, 5, 1, 5, 1, 5), /* 2mbps */
  64. IWL_DECLARE_RATE_INFO(5, 2, 6, 2, 11, 2, 11), /*5.5mbps */
  65. IWL_DECLARE_RATE_INFO(11, 9, 12, 5, 12, 5, 18), /* 11mbps */
  66. IWL_DECLARE_RATE_INFO(6, 5, 9, 5, 11, 5, 11), /* 6mbps */
  67. IWL_DECLARE_RATE_INFO(9, 6, 11, 5, 11, 5, 11), /* 9mbps */
  68. IWL_DECLARE_RATE_INFO(12, 11, 18, 11, 18, 11, 18), /* 12mbps */
  69. IWL_DECLARE_RATE_INFO(18, 12, 24, 12, 24, 11, 24), /* 18mbps */
  70. IWL_DECLARE_RATE_INFO(24, 18, 36, 18, 36, 18, 36), /* 24mbps */
  71. IWL_DECLARE_RATE_INFO(36, 24, 48, 24, 48, 24, 48), /* 36mbps */
  72. IWL_DECLARE_RATE_INFO(48, 36, 54, 36, 54, 36, 54), /* 48mbps */
  73. IWL_DECLARE_RATE_INFO(54, 48, INV, 48, INV, 48, INV),/* 54mbps */
  74. };
  75. /* 1 = enable the iwl_disable_events() function */
  76. #define IWL_EVT_DISABLE (0)
  77. #define IWL_EVT_DISABLE_SIZE (1532/32)
  78. /**
  79. * iwl_disable_events - Disable selected events in uCode event log
  80. *
  81. * Disable an event by writing "1"s into "disable"
  82. * bitmap in SRAM. Bit position corresponds to Event # (id/type).
  83. * Default values of 0 enable uCode events to be logged.
  84. * Use for only special debugging. This function is just a placeholder as-is,
  85. * you'll need to provide the special bits! ...
  86. * ... and set IWL_EVT_DISABLE to 1. */
  87. void iwl_disable_events(struct iwl_priv *priv)
  88. {
  89. int ret;
  90. int i;
  91. u32 base; /* SRAM address of event log header */
  92. u32 disable_ptr; /* SRAM address of event-disable bitmap array */
  93. u32 array_size; /* # of u32 entries in array */
  94. u32 evt_disable[IWL_EVT_DISABLE_SIZE] = {
  95. 0x00000000, /* 31 - 0 Event id numbers */
  96. 0x00000000, /* 63 - 32 */
  97. 0x00000000, /* 95 - 64 */
  98. 0x00000000, /* 127 - 96 */
  99. 0x00000000, /* 159 - 128 */
  100. 0x00000000, /* 191 - 160 */
  101. 0x00000000, /* 223 - 192 */
  102. 0x00000000, /* 255 - 224 */
  103. 0x00000000, /* 287 - 256 */
  104. 0x00000000, /* 319 - 288 */
  105. 0x00000000, /* 351 - 320 */
  106. 0x00000000, /* 383 - 352 */
  107. 0x00000000, /* 415 - 384 */
  108. 0x00000000, /* 447 - 416 */
  109. 0x00000000, /* 479 - 448 */
  110. 0x00000000, /* 511 - 480 */
  111. 0x00000000, /* 543 - 512 */
  112. 0x00000000, /* 575 - 544 */
  113. 0x00000000, /* 607 - 576 */
  114. 0x00000000, /* 639 - 608 */
  115. 0x00000000, /* 671 - 640 */
  116. 0x00000000, /* 703 - 672 */
  117. 0x00000000, /* 735 - 704 */
  118. 0x00000000, /* 767 - 736 */
  119. 0x00000000, /* 799 - 768 */
  120. 0x00000000, /* 831 - 800 */
  121. 0x00000000, /* 863 - 832 */
  122. 0x00000000, /* 895 - 864 */
  123. 0x00000000, /* 927 - 896 */
  124. 0x00000000, /* 959 - 928 */
  125. 0x00000000, /* 991 - 960 */
  126. 0x00000000, /* 1023 - 992 */
  127. 0x00000000, /* 1055 - 1024 */
  128. 0x00000000, /* 1087 - 1056 */
  129. 0x00000000, /* 1119 - 1088 */
  130. 0x00000000, /* 1151 - 1120 */
  131. 0x00000000, /* 1183 - 1152 */
  132. 0x00000000, /* 1215 - 1184 */
  133. 0x00000000, /* 1247 - 1216 */
  134. 0x00000000, /* 1279 - 1248 */
  135. 0x00000000, /* 1311 - 1280 */
  136. 0x00000000, /* 1343 - 1312 */
  137. 0x00000000, /* 1375 - 1344 */
  138. 0x00000000, /* 1407 - 1376 */
  139. 0x00000000, /* 1439 - 1408 */
  140. 0x00000000, /* 1471 - 1440 */
  141. 0x00000000, /* 1503 - 1472 */
  142. };
  143. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  144. if (!iwl_hw_valid_rtc_data_addr(base)) {
  145. IWL_ERROR("Invalid event log pointer 0x%08X\n", base);
  146. return;
  147. }
  148. ret = iwl_grab_nic_access(priv);
  149. if (ret) {
  150. IWL_WARNING("Can not read from adapter at this time.\n");
  151. return;
  152. }
  153. disable_ptr = iwl_read_targ_mem(priv, base + (4 * sizeof(u32)));
  154. array_size = iwl_read_targ_mem(priv, base + (5 * sizeof(u32)));
  155. iwl_release_nic_access(priv);
  156. if (IWL_EVT_DISABLE && (array_size == IWL_EVT_DISABLE_SIZE)) {
  157. IWL_DEBUG_INFO("Disabling selected uCode log events at 0x%x\n",
  158. disable_ptr);
  159. ret = iwl_grab_nic_access(priv);
  160. for (i = 0; i < IWL_EVT_DISABLE_SIZE; i++)
  161. iwl_write_targ_mem(priv,
  162. disable_ptr + (i * sizeof(u32)),
  163. evt_disable[i]);
  164. iwl_release_nic_access(priv);
  165. } else {
  166. IWL_DEBUG_INFO("Selected uCode log events may be disabled\n");
  167. IWL_DEBUG_INFO(" by writing \"1\"s into disable bitmap\n");
  168. IWL_DEBUG_INFO(" in SRAM at 0x%x, size %d u32s\n",
  169. disable_ptr, array_size);
  170. }
  171. }
  172. /**
  173. * iwl3945_get_antenna_flags - Get antenna flags for RXON command
  174. * @priv: eeprom and antenna fields are used to determine antenna flags
  175. *
  176. * priv->eeprom is used to determine if antenna AUX/MAIN are reversed
  177. * priv->antenna specifies the antenna diversity mode:
  178. *
  179. * IWL_ANTENNA_DIVERISTY - NIC selects best antenna by itself
  180. * IWL_ANTENNA_MAIN - Force MAIN antenna
  181. * IWL_ANTENNA_AUX - Force AUX antenna
  182. */
  183. __le32 iwl3945_get_antenna_flags(const struct iwl_priv *priv)
  184. {
  185. switch (priv->antenna) {
  186. case IWL_ANTENNA_DIVERSITY:
  187. return 0;
  188. case IWL_ANTENNA_MAIN:
  189. if (priv->eeprom.antenna_switch_type)
  190. return RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_B_MSK;
  191. return RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_A_MSK;
  192. case IWL_ANTENNA_AUX:
  193. if (priv->eeprom.antenna_switch_type)
  194. return RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_A_MSK;
  195. return RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_B_MSK;
  196. }
  197. /* bad antenna selector value */
  198. IWL_ERROR("Bad antenna selector value (0x%x)\n", priv->antenna);
  199. return 0; /* "diversity" is default if error */
  200. }
  201. /*****************************************************************************
  202. *
  203. * Intel PRO/Wireless 3945ABG/BG Network Connection
  204. *
  205. * RX handler implementations
  206. *
  207. * Used by iwl-base.c
  208. *
  209. *****************************************************************************/
  210. void iwl_hw_rx_statistics(struct iwl_priv *priv, struct iwl_rx_mem_buffer *rxb)
  211. {
  212. struct iwl_rx_packet *pkt = (void *)rxb->skb->data;
  213. IWL_DEBUG_RX("Statistics notification received (%d vs %d).\n",
  214. (int)sizeof(struct iwl_notif_statistics),
  215. le32_to_cpu(pkt->len));
  216. memcpy(&priv->statistics, pkt->u.raw, sizeof(priv->statistics));
  217. priv->last_statistics_time = jiffies;
  218. }
  219. static void iwl3945_handle_data_packet(struct iwl_priv *priv, int is_data,
  220. struct iwl_rx_mem_buffer *rxb,
  221. struct ieee80211_rx_status *stats,
  222. u16 phy_flags)
  223. {
  224. struct ieee80211_hdr *hdr;
  225. struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
  226. struct iwl_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
  227. struct iwl_rx_frame_end *rx_end = IWL_RX_END(pkt);
  228. short len = le16_to_cpu(rx_hdr->len);
  229. /* We received data from the HW, so stop the watchdog */
  230. if (unlikely((len + IWL_RX_FRAME_SIZE) > skb_tailroom(rxb->skb))) {
  231. IWL_DEBUG_DROP("Corruption detected!\n");
  232. return;
  233. }
  234. /* We only process data packets if the interface is open */
  235. if (unlikely(!priv->is_open)) {
  236. IWL_DEBUG_DROP_LIMIT
  237. ("Dropping packet while interface is not open.\n");
  238. return;
  239. }
  240. if (priv->iw_mode == IEEE80211_IF_TYPE_MNTR) {
  241. if (iwl_param_hwcrypto)
  242. iwl_set_decrypted_flag(priv, rxb->skb,
  243. le32_to_cpu(rx_end->status),
  244. stats);
  245. iwl_handle_data_packet_monitor(priv, rxb, IWL_RX_DATA(pkt),
  246. len, stats, phy_flags);
  247. return;
  248. }
  249. skb_reserve(rxb->skb, (void *)rx_hdr->payload - (void *)pkt);
  250. /* Set the size of the skb to the size of the frame */
  251. skb_put(rxb->skb, le16_to_cpu(rx_hdr->len));
  252. hdr = (void *)rxb->skb->data;
  253. if (iwl_param_hwcrypto)
  254. iwl_set_decrypted_flag(priv, rxb->skb,
  255. le32_to_cpu(rx_end->status), stats);
  256. ieee80211_rx_irqsafe(priv->hw, rxb->skb, stats);
  257. rxb->skb = NULL;
  258. }
  259. static void iwl3945_rx_reply_rx(struct iwl_priv *priv,
  260. struct iwl_rx_mem_buffer *rxb)
  261. {
  262. struct iwl_rx_packet *pkt = (void *)rxb->skb->data;
  263. struct iwl_rx_frame_stats *rx_stats = IWL_RX_STATS(pkt);
  264. struct iwl_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
  265. struct iwl_rx_frame_end *rx_end = IWL_RX_END(pkt);
  266. struct ieee80211_hdr *header;
  267. u16 phy_flags = le16_to_cpu(rx_hdr->phy_flags);
  268. u16 rx_stats_sig_avg = le16_to_cpu(rx_stats->sig_avg);
  269. u16 rx_stats_noise_diff = le16_to_cpu(rx_stats->noise_diff);
  270. struct ieee80211_rx_status stats = {
  271. .mactime = le64_to_cpu(rx_end->timestamp),
  272. .freq = ieee80211chan2mhz(le16_to_cpu(rx_hdr->channel)),
  273. .channel = le16_to_cpu(rx_hdr->channel),
  274. .phymode = (rx_hdr->phy_flags & RX_RES_PHY_FLAGS_BAND_24_MSK) ?
  275. MODE_IEEE80211G : MODE_IEEE80211A,
  276. .antenna = 0,
  277. .rate = rx_hdr->rate,
  278. .flag = 0,
  279. };
  280. u8 network_packet;
  281. int snr;
  282. if ((unlikely(rx_stats->phy_count > 20))) {
  283. IWL_DEBUG_DROP
  284. ("dsp size out of range [0,20]: "
  285. "%d/n", rx_stats->phy_count);
  286. return;
  287. }
  288. if (!(rx_end->status & RX_RES_STATUS_NO_CRC32_ERROR)
  289. || !(rx_end->status & RX_RES_STATUS_NO_RXE_OVERFLOW)) {
  290. IWL_DEBUG_RX("Bad CRC or FIFO: 0x%08X.\n", rx_end->status);
  291. return;
  292. }
  293. if (priv->iw_mode == IEEE80211_IF_TYPE_MNTR) {
  294. iwl3945_handle_data_packet(priv, 1, rxb, &stats, phy_flags);
  295. return;
  296. }
  297. /* Convert 3945's rssi indicator to dBm */
  298. stats.ssi = rx_stats->rssi - IWL_RSSI_OFFSET;
  299. /* Set default noise value to -127 */
  300. if (priv->last_rx_noise == 0)
  301. priv->last_rx_noise = IWL_NOISE_MEAS_NOT_AVAILABLE;
  302. /* 3945 provides noise info for OFDM frames only.
  303. * sig_avg and noise_diff are measured by the 3945's digital signal
  304. * processor (DSP), and indicate linear levels of signal level and
  305. * distortion/noise within the packet preamble after
  306. * automatic gain control (AGC). sig_avg should stay fairly
  307. * constant if the radio's AGC is working well.
  308. * Since these values are linear (not dB or dBm), linear
  309. * signal-to-noise ratio (SNR) is (sig_avg / noise_diff).
  310. * Convert linear SNR to dB SNR, then subtract that from rssi dBm
  311. * to obtain noise level in dBm.
  312. * Calculate stats.signal (quality indicator in %) based on SNR. */
  313. if (rx_stats_noise_diff) {
  314. snr = rx_stats_sig_avg / rx_stats_noise_diff;
  315. stats.noise = stats.ssi - iwl_calc_db_from_ratio(snr);
  316. stats.signal = iwl_calc_sig_qual(stats.ssi, stats.noise);
  317. /* If noise info not available, calculate signal quality indicator (%)
  318. * using just the dBm signal level. */
  319. } else {
  320. stats.noise = priv->last_rx_noise;
  321. stats.signal = iwl_calc_sig_qual(stats.ssi, 0);
  322. }
  323. IWL_DEBUG_STATS("Rssi %d noise %d qual %d sig_avg %d noise_diff %d\n",
  324. stats.ssi, stats.noise, stats.signal,
  325. rx_stats_sig_avg, rx_stats_noise_diff);
  326. stats.freq = ieee80211chan2mhz(stats.channel);
  327. /* can be covered by iwl_report_frame() in most cases */
  328. /* IWL_DEBUG_RX("RX status: 0x%08X\n", rx_end->status); */
  329. header = (struct ieee80211_hdr *)IWL_RX_DATA(pkt);
  330. network_packet = iwl_is_network_packet(priv, header);
  331. #ifdef CONFIG_IWL3945_DEBUG
  332. if (iwl_debug_level & IWL_DL_STATS && net_ratelimit())
  333. IWL_DEBUG_STATS
  334. ("[%c] %d RSSI: %d Signal: %u, Noise: %u, Rate: %u\n",
  335. network_packet ? '*' : ' ',
  336. stats.channel, stats.ssi, stats.ssi,
  337. stats.ssi, stats.rate);
  338. if (iwl_debug_level & (IWL_DL_RX))
  339. /* Set "1" to report good data frames in groups of 100 */
  340. iwl_report_frame(priv, pkt, header, 1);
  341. #endif
  342. if (network_packet) {
  343. priv->last_beacon_time = le32_to_cpu(rx_end->beacon_timestamp);
  344. priv->last_tsf = le64_to_cpu(rx_end->timestamp);
  345. priv->last_rx_rssi = stats.ssi;
  346. priv->last_rx_noise = stats.noise;
  347. }
  348. switch (le16_to_cpu(header->frame_control) & IEEE80211_FCTL_FTYPE) {
  349. case IEEE80211_FTYPE_MGMT:
  350. switch (le16_to_cpu(header->frame_control) &
  351. IEEE80211_FCTL_STYPE) {
  352. case IEEE80211_STYPE_PROBE_RESP:
  353. case IEEE80211_STYPE_BEACON:{
  354. /* If this is a beacon or probe response for
  355. * our network then cache the beacon
  356. * timestamp */
  357. if ((((priv->iw_mode == IEEE80211_IF_TYPE_STA)
  358. && !compare_ether_addr(header->addr2,
  359. priv->bssid)) ||
  360. ((priv->iw_mode == IEEE80211_IF_TYPE_IBSS)
  361. && !compare_ether_addr(header->addr3,
  362. priv->bssid)))) {
  363. struct ieee80211_mgmt *mgmt =
  364. (struct ieee80211_mgmt *)header;
  365. __le32 *pos;
  366. pos =
  367. (__le32 *) & mgmt->u.beacon.
  368. timestamp;
  369. priv->timestamp0 = le32_to_cpu(pos[0]);
  370. priv->timestamp1 = le32_to_cpu(pos[1]);
  371. priv->beacon_int = le16_to_cpu(
  372. mgmt->u.beacon.beacon_int);
  373. if (priv->call_post_assoc_from_beacon &&
  374. (priv->iw_mode ==
  375. IEEE80211_IF_TYPE_STA))
  376. queue_work(priv->workqueue,
  377. &priv->post_associate.work);
  378. priv->call_post_assoc_from_beacon = 0;
  379. }
  380. break;
  381. }
  382. case IEEE80211_STYPE_ACTION:
  383. /* TODO: Parse 802.11h frames for CSA... */
  384. break;
  385. /*
  386. * TODO: There is no callback function from upper
  387. * stack to inform us when associated status. this
  388. * work around to sniff assoc_resp management frame
  389. * and finish the association process.
  390. */
  391. case IEEE80211_STYPE_ASSOC_RESP:
  392. case IEEE80211_STYPE_REASSOC_RESP:{
  393. struct ieee80211_mgmt *mgnt =
  394. (struct ieee80211_mgmt *)header;
  395. priv->assoc_id = (~((1 << 15) | (1 << 14)) &
  396. le16_to_cpu(mgnt->u.
  397. assoc_resp.aid));
  398. priv->assoc_capability =
  399. le16_to_cpu(mgnt->u.assoc_resp.capab_info);
  400. if (priv->beacon_int)
  401. queue_work(priv->workqueue,
  402. &priv->post_associate.work);
  403. else
  404. priv->call_post_assoc_from_beacon = 1;
  405. break;
  406. }
  407. case IEEE80211_STYPE_PROBE_REQ:{
  408. DECLARE_MAC_BUF(mac1);
  409. DECLARE_MAC_BUF(mac2);
  410. DECLARE_MAC_BUF(mac3);
  411. if (priv->iw_mode == IEEE80211_IF_TYPE_IBSS)
  412. IWL_DEBUG_DROP
  413. ("Dropping (non network): %s"
  414. ", %s, %s\n",
  415. print_mac(mac1, header->addr1),
  416. print_mac(mac2, header->addr2),
  417. print_mac(mac3, header->addr3));
  418. return;
  419. }
  420. }
  421. iwl3945_handle_data_packet(priv, 0, rxb, &stats, phy_flags);
  422. break;
  423. case IEEE80211_FTYPE_CTL:
  424. break;
  425. case IEEE80211_FTYPE_DATA: {
  426. DECLARE_MAC_BUF(mac1);
  427. DECLARE_MAC_BUF(mac2);
  428. DECLARE_MAC_BUF(mac3);
  429. if (unlikely(is_duplicate_packet(priv, header)))
  430. IWL_DEBUG_DROP("Dropping (dup): %s, %s, %s\n",
  431. print_mac(mac1, header->addr1),
  432. print_mac(mac2, header->addr2),
  433. print_mac(mac3, header->addr3));
  434. else
  435. iwl3945_handle_data_packet(priv, 1, rxb, &stats,
  436. phy_flags);
  437. break;
  438. }
  439. }
  440. }
  441. int iwl_hw_txq_attach_buf_to_tfd(struct iwl_priv *priv, void *ptr,
  442. dma_addr_t addr, u16 len)
  443. {
  444. int count;
  445. u32 pad;
  446. struct iwl_tfd_frame *tfd = (struct iwl_tfd_frame *)ptr;
  447. count = TFD_CTL_COUNT_GET(le32_to_cpu(tfd->control_flags));
  448. pad = TFD_CTL_PAD_GET(le32_to_cpu(tfd->control_flags));
  449. if ((count >= NUM_TFD_CHUNKS) || (count < 0)) {
  450. IWL_ERROR("Error can not send more than %d chunks\n",
  451. NUM_TFD_CHUNKS);
  452. return -EINVAL;
  453. }
  454. tfd->pa[count].addr = cpu_to_le32(addr);
  455. tfd->pa[count].len = cpu_to_le32(len);
  456. count++;
  457. tfd->control_flags = cpu_to_le32(TFD_CTL_COUNT_SET(count) |
  458. TFD_CTL_PAD_SET(pad));
  459. return 0;
  460. }
  461. /**
  462. * iwl_hw_txq_free_tfd - Free one TFD, those at index [txq->q.read_ptr]
  463. *
  464. * Does NOT advance any indexes
  465. */
  466. int iwl_hw_txq_free_tfd(struct iwl_priv *priv, struct iwl_tx_queue *txq)
  467. {
  468. struct iwl_tfd_frame *bd_tmp = (struct iwl_tfd_frame *)&txq->bd[0];
  469. struct iwl_tfd_frame *bd = &bd_tmp[txq->q.read_ptr];
  470. struct pci_dev *dev = priv->pci_dev;
  471. int i;
  472. int counter;
  473. /* classify bd */
  474. if (txq->q.id == IWL_CMD_QUEUE_NUM)
  475. /* nothing to cleanup after for host commands */
  476. return 0;
  477. /* sanity check */
  478. counter = TFD_CTL_COUNT_GET(le32_to_cpu(bd->control_flags));
  479. if (counter > NUM_TFD_CHUNKS) {
  480. IWL_ERROR("Too many chunks: %i\n", counter);
  481. /* @todo issue fatal error, it is quite serious situation */
  482. return 0;
  483. }
  484. /* unmap chunks if any */
  485. for (i = 1; i < counter; i++) {
  486. pci_unmap_single(dev, le32_to_cpu(bd->pa[i].addr),
  487. le32_to_cpu(bd->pa[i].len), PCI_DMA_TODEVICE);
  488. if (txq->txb[txq->q.read_ptr].skb[0]) {
  489. struct sk_buff *skb = txq->txb[txq->q.read_ptr].skb[0];
  490. if (txq->txb[txq->q.read_ptr].skb[0]) {
  491. /* Can be called from interrupt context */
  492. dev_kfree_skb_any(skb);
  493. txq->txb[txq->q.read_ptr].skb[0] = NULL;
  494. }
  495. }
  496. }
  497. return 0;
  498. }
  499. u8 iwl_hw_find_station(struct iwl_priv *priv, const u8 *addr)
  500. {
  501. int i;
  502. int ret = IWL_INVALID_STATION;
  503. unsigned long flags;
  504. DECLARE_MAC_BUF(mac);
  505. spin_lock_irqsave(&priv->sta_lock, flags);
  506. for (i = IWL_STA_ID; i < priv->hw_setting.max_stations; i++)
  507. if ((priv->stations[i].used) &&
  508. (!compare_ether_addr
  509. (priv->stations[i].sta.sta.addr, addr))) {
  510. ret = i;
  511. goto out;
  512. }
  513. IWL_DEBUG_INFO("can not find STA %s (total %d)\n",
  514. print_mac(mac, addr), priv->num_stations);
  515. out:
  516. spin_unlock_irqrestore(&priv->sta_lock, flags);
  517. return ret;
  518. }
  519. /**
  520. * iwl_hw_build_tx_cmd_rate - Add rate portion to TX_CMD:
  521. *
  522. */
  523. void iwl_hw_build_tx_cmd_rate(struct iwl_priv *priv,
  524. struct iwl_cmd *cmd,
  525. struct ieee80211_tx_control *ctrl,
  526. struct ieee80211_hdr *hdr, int sta_id, int tx_id)
  527. {
  528. unsigned long flags;
  529. u16 rate_index = min(ctrl->tx_rate & 0xffff, IWL_RATE_COUNT - 1);
  530. u16 rate_mask;
  531. int rate;
  532. u8 rts_retry_limit;
  533. u8 data_retry_limit;
  534. __le32 tx_flags;
  535. u16 fc = le16_to_cpu(hdr->frame_control);
  536. rate = iwl_rates[rate_index].plcp;
  537. tx_flags = cmd->cmd.tx.tx_flags;
  538. /* We need to figure out how to get the sta->supp_rates while
  539. * in this running context; perhaps encoding into ctrl->tx_rate? */
  540. rate_mask = IWL_RATES_MASK;
  541. spin_lock_irqsave(&priv->sta_lock, flags);
  542. priv->stations[sta_id].current_rate.rate_n_flags = rate;
  543. if ((priv->iw_mode == IEEE80211_IF_TYPE_IBSS) &&
  544. (sta_id != IWL3945_BROADCAST_ID) &&
  545. (sta_id != IWL_MULTICAST_ID))
  546. priv->stations[IWL_STA_ID].current_rate.rate_n_flags = rate;
  547. spin_unlock_irqrestore(&priv->sta_lock, flags);
  548. if (tx_id >= IWL_CMD_QUEUE_NUM)
  549. rts_retry_limit = 3;
  550. else
  551. rts_retry_limit = 7;
  552. if (ieee80211_is_probe_response(fc)) {
  553. data_retry_limit = 3;
  554. if (data_retry_limit < rts_retry_limit)
  555. rts_retry_limit = data_retry_limit;
  556. } else
  557. data_retry_limit = IWL_DEFAULT_TX_RETRY;
  558. if (priv->data_retry_limit != -1)
  559. data_retry_limit = priv->data_retry_limit;
  560. if ((fc & IEEE80211_FCTL_FTYPE) == IEEE80211_FTYPE_MGMT) {
  561. switch (fc & IEEE80211_FCTL_STYPE) {
  562. case IEEE80211_STYPE_AUTH:
  563. case IEEE80211_STYPE_DEAUTH:
  564. case IEEE80211_STYPE_ASSOC_REQ:
  565. case IEEE80211_STYPE_REASSOC_REQ:
  566. if (tx_flags & TX_CMD_FLG_RTS_MSK) {
  567. tx_flags &= ~TX_CMD_FLG_RTS_MSK;
  568. tx_flags |= TX_CMD_FLG_CTS_MSK;
  569. }
  570. break;
  571. default:
  572. break;
  573. }
  574. }
  575. cmd->cmd.tx.rts_retry_limit = rts_retry_limit;
  576. cmd->cmd.tx.data_retry_limit = data_retry_limit;
  577. cmd->cmd.tx.rate = rate;
  578. cmd->cmd.tx.tx_flags = tx_flags;
  579. /* OFDM */
  580. cmd->cmd.tx.supp_rates[0] =
  581. ((rate_mask & IWL_OFDM_RATES_MASK) >> IWL_FIRST_OFDM_RATE) & 0xFF;
  582. /* CCK */
  583. cmd->cmd.tx.supp_rates[1] = (rate_mask & 0xF);
  584. IWL_DEBUG_RATE("Tx sta id: %d, rate: %d (plcp), flags: 0x%4X "
  585. "cck/ofdm mask: 0x%x/0x%x\n", sta_id,
  586. cmd->cmd.tx.rate, le32_to_cpu(cmd->cmd.tx.tx_flags),
  587. cmd->cmd.tx.supp_rates[1], cmd->cmd.tx.supp_rates[0]);
  588. }
  589. u8 iwl3945_sync_sta(struct iwl_priv *priv, int sta_id, u16 tx_rate, u8 flags)
  590. {
  591. unsigned long flags_spin;
  592. struct iwl_station_entry *station;
  593. if (sta_id == IWL_INVALID_STATION)
  594. return IWL_INVALID_STATION;
  595. spin_lock_irqsave(&priv->sta_lock, flags_spin);
  596. station = &priv->stations[sta_id];
  597. station->sta.sta.modify_mask = STA_MODIFY_TX_RATE_MSK;
  598. station->sta.rate_n_flags = cpu_to_le16(tx_rate);
  599. station->current_rate.rate_n_flags = tx_rate;
  600. station->sta.mode = STA_CONTROL_MODIFY_MSK;
  601. spin_unlock_irqrestore(&priv->sta_lock, flags_spin);
  602. iwl_send_add_station(priv, &station->sta, flags);
  603. IWL_DEBUG_RATE("SCALE sync station %d to rate %d\n",
  604. sta_id, tx_rate);
  605. return sta_id;
  606. }
  607. static int iwl3945_nic_set_pwr_src(struct iwl_priv *priv, int pwr_max)
  608. {
  609. int rc;
  610. unsigned long flags;
  611. spin_lock_irqsave(&priv->lock, flags);
  612. rc = iwl_grab_nic_access(priv);
  613. if (rc) {
  614. spin_unlock_irqrestore(&priv->lock, flags);
  615. return rc;
  616. }
  617. if (!pwr_max) {
  618. u32 val;
  619. rc = pci_read_config_dword(priv->pci_dev,
  620. PCI_POWER_SOURCE, &val);
  621. if (val & PCI_CFG_PMC_PME_FROM_D3COLD_SUPPORT) {
  622. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  623. APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
  624. ~APMG_PS_CTRL_MSK_PWR_SRC);
  625. iwl_release_nic_access(priv);
  626. iwl_poll_bit(priv, CSR_GPIO_IN,
  627. CSR_GPIO_IN_VAL_VAUX_PWR_SRC,
  628. CSR_GPIO_IN_BIT_AUX_POWER, 5000);
  629. } else
  630. iwl_release_nic_access(priv);
  631. } else {
  632. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  633. APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
  634. ~APMG_PS_CTRL_MSK_PWR_SRC);
  635. iwl_release_nic_access(priv);
  636. iwl_poll_bit(priv, CSR_GPIO_IN, CSR_GPIO_IN_VAL_VMAIN_PWR_SRC,
  637. CSR_GPIO_IN_BIT_AUX_POWER, 5000); /* uS */
  638. }
  639. spin_unlock_irqrestore(&priv->lock, flags);
  640. return rc;
  641. }
  642. static int iwl3945_rx_init(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
  643. {
  644. int rc;
  645. unsigned long flags;
  646. spin_lock_irqsave(&priv->lock, flags);
  647. rc = iwl_grab_nic_access(priv);
  648. if (rc) {
  649. spin_unlock_irqrestore(&priv->lock, flags);
  650. return rc;
  651. }
  652. iwl_write_direct32(priv, FH_RCSR_RBD_BASE(0), rxq->dma_addr);
  653. iwl_write_direct32(priv, FH_RCSR_RPTR_ADDR(0),
  654. priv->hw_setting.shared_phys +
  655. offsetof(struct iwl_shared, rx_read_ptr[0]));
  656. iwl_write_direct32(priv, FH_RCSR_WPTR(0), 0);
  657. iwl_write_direct32(priv, FH_RCSR_CONFIG(0),
  658. ALM_FH_RCSR_RX_CONFIG_REG_VAL_DMA_CHNL_EN_ENABLE |
  659. ALM_FH_RCSR_RX_CONFIG_REG_VAL_RDRBD_EN_ENABLE |
  660. ALM_FH_RCSR_RX_CONFIG_REG_BIT_WR_STTS_EN |
  661. ALM_FH_RCSR_RX_CONFIG_REG_VAL_MAX_FRAG_SIZE_128 |
  662. (RX_QUEUE_SIZE_LOG << ALM_FH_RCSR_RX_CONFIG_REG_POS_RBDC_SIZE) |
  663. ALM_FH_RCSR_RX_CONFIG_REG_VAL_IRQ_DEST_INT_HOST |
  664. (1 << ALM_FH_RCSR_RX_CONFIG_REG_POS_IRQ_RBTH) |
  665. ALM_FH_RCSR_RX_CONFIG_REG_VAL_MSG_MODE_FH);
  666. /* fake read to flush all prev I/O */
  667. iwl_read_direct32(priv, FH_RSSR_CTRL);
  668. iwl_release_nic_access(priv);
  669. spin_unlock_irqrestore(&priv->lock, flags);
  670. return 0;
  671. }
  672. static int iwl3945_tx_reset(struct iwl_priv *priv)
  673. {
  674. int rc;
  675. unsigned long flags;
  676. spin_lock_irqsave(&priv->lock, flags);
  677. rc = iwl_grab_nic_access(priv);
  678. if (rc) {
  679. spin_unlock_irqrestore(&priv->lock, flags);
  680. return rc;
  681. }
  682. /* bypass mode */
  683. iwl_write_prph(priv, ALM_SCD_MODE_REG, 0x2);
  684. /* RA 0 is active */
  685. iwl_write_prph(priv, ALM_SCD_ARASTAT_REG, 0x01);
  686. /* all 6 fifo are active */
  687. iwl_write_prph(priv, ALM_SCD_TXFACT_REG, 0x3f);
  688. iwl_write_prph(priv, ALM_SCD_SBYP_MODE_1_REG, 0x010000);
  689. iwl_write_prph(priv, ALM_SCD_SBYP_MODE_2_REG, 0x030002);
  690. iwl_write_prph(priv, ALM_SCD_TXF4MF_REG, 0x000004);
  691. iwl_write_prph(priv, ALM_SCD_TXF5MF_REG, 0x000005);
  692. iwl_write_direct32(priv, FH_TSSR_CBB_BASE,
  693. priv->hw_setting.shared_phys);
  694. iwl_write_direct32(priv, FH_TSSR_MSG_CONFIG,
  695. ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TXPD_ON |
  696. ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_TXPD_ON |
  697. ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_MAX_FRAG_SIZE_128B |
  698. ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TFD_ON |
  699. ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_CBB_ON |
  700. ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RSP_WAIT_TH |
  701. ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_RSP_WAIT_TH);
  702. iwl_release_nic_access(priv);
  703. spin_unlock_irqrestore(&priv->lock, flags);
  704. return 0;
  705. }
  706. /**
  707. * iwl3945_txq_ctx_reset - Reset TX queue context
  708. *
  709. * Destroys all DMA structures and initialize them again
  710. */
  711. static int iwl3945_txq_ctx_reset(struct iwl_priv *priv)
  712. {
  713. int rc;
  714. int txq_id, slots_num;
  715. iwl_hw_txq_ctx_free(priv);
  716. /* Tx CMD queue */
  717. rc = iwl3945_tx_reset(priv);
  718. if (rc)
  719. goto error;
  720. /* Tx queue(s) */
  721. for (txq_id = 0; txq_id < TFD_QUEUE_MAX; txq_id++) {
  722. slots_num = (txq_id == IWL_CMD_QUEUE_NUM) ?
  723. TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
  724. rc = iwl_tx_queue_init(priv, &priv->txq[txq_id], slots_num,
  725. txq_id);
  726. if (rc) {
  727. IWL_ERROR("Tx %d queue init failed\n", txq_id);
  728. goto error;
  729. }
  730. }
  731. return rc;
  732. error:
  733. iwl_hw_txq_ctx_free(priv);
  734. return rc;
  735. }
  736. int iwl_hw_nic_init(struct iwl_priv *priv)
  737. {
  738. u8 rev_id;
  739. int rc;
  740. unsigned long flags;
  741. struct iwl_rx_queue *rxq = &priv->rxq;
  742. iwl_power_init_handle(priv);
  743. spin_lock_irqsave(&priv->lock, flags);
  744. iwl_set_bit(priv, CSR_ANA_PLL_CFG, (1 << 24));
  745. iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
  746. CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
  747. iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  748. rc = iwl_poll_bit(priv, CSR_GP_CNTRL,
  749. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
  750. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
  751. if (rc < 0) {
  752. spin_unlock_irqrestore(&priv->lock, flags);
  753. IWL_DEBUG_INFO("Failed to init the card\n");
  754. return rc;
  755. }
  756. rc = iwl_grab_nic_access(priv);
  757. if (rc) {
  758. spin_unlock_irqrestore(&priv->lock, flags);
  759. return rc;
  760. }
  761. iwl_write_prph(priv, APMG_CLK_EN_REG,
  762. APMG_CLK_VAL_DMA_CLK_RQT |
  763. APMG_CLK_VAL_BSM_CLK_RQT);
  764. udelay(20);
  765. iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
  766. APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
  767. iwl_release_nic_access(priv);
  768. spin_unlock_irqrestore(&priv->lock, flags);
  769. /* Determine HW type */
  770. rc = pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &rev_id);
  771. if (rc)
  772. return rc;
  773. IWL_DEBUG_INFO("HW Revision ID = 0x%X\n", rev_id);
  774. iwl3945_nic_set_pwr_src(priv, 1);
  775. spin_lock_irqsave(&priv->lock, flags);
  776. if (rev_id & PCI_CFG_REV_ID_BIT_RTP)
  777. IWL_DEBUG_INFO("RTP type \n");
  778. else if (rev_id & PCI_CFG_REV_ID_BIT_BASIC_SKU) {
  779. IWL_DEBUG_INFO("ALM-MB type\n");
  780. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  781. CSR_HW_IF_CONFIG_REG_BIT_ALMAGOR_MB);
  782. } else {
  783. IWL_DEBUG_INFO("ALM-MM type\n");
  784. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  785. CSR_HW_IF_CONFIG_REG_BIT_ALMAGOR_MM);
  786. }
  787. spin_unlock_irqrestore(&priv->lock, flags);
  788. /* Initialize the EEPROM */
  789. rc = iwl_eeprom_init(priv);
  790. if (rc)
  791. return rc;
  792. spin_lock_irqsave(&priv->lock, flags);
  793. if (EEPROM_SKU_CAP_OP_MODE_MRC == priv->eeprom.sku_cap) {
  794. IWL_DEBUG_INFO("SKU OP mode is mrc\n");
  795. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  796. CSR_HW_IF_CONFIG_REG_BIT_SKU_MRC);
  797. } else
  798. IWL_DEBUG_INFO("SKU OP mode is basic\n");
  799. if ((priv->eeprom.board_revision & 0xF0) == 0xD0) {
  800. IWL_DEBUG_INFO("3945ABG revision is 0x%X\n",
  801. priv->eeprom.board_revision);
  802. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  803. CSR_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
  804. } else {
  805. IWL_DEBUG_INFO("3945ABG revision is 0x%X\n",
  806. priv->eeprom.board_revision);
  807. iwl_clear_bit(priv, CSR_HW_IF_CONFIG_REG,
  808. CSR_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
  809. }
  810. if (priv->eeprom.almgor_m_version <= 1) {
  811. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  812. CSR_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_A);
  813. IWL_DEBUG_INFO("Card M type A version is 0x%X\n",
  814. priv->eeprom.almgor_m_version);
  815. } else {
  816. IWL_DEBUG_INFO("Card M type B version is 0x%X\n",
  817. priv->eeprom.almgor_m_version);
  818. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  819. CSR_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_B);
  820. }
  821. spin_unlock_irqrestore(&priv->lock, flags);
  822. if (priv->eeprom.sku_cap & EEPROM_SKU_CAP_SW_RF_KILL_ENABLE)
  823. IWL_DEBUG_RF_KILL("SW RF KILL supported in EEPROM.\n");
  824. if (priv->eeprom.sku_cap & EEPROM_SKU_CAP_HW_RF_KILL_ENABLE)
  825. IWL_DEBUG_RF_KILL("HW RF KILL supported in EEPROM.\n");
  826. /* Allocate the RX queue, or reset if it is already allocated */
  827. if (!rxq->bd) {
  828. rc = iwl_rx_queue_alloc(priv);
  829. if (rc) {
  830. IWL_ERROR("Unable to initialize Rx queue\n");
  831. return -ENOMEM;
  832. }
  833. } else
  834. iwl_rx_queue_reset(priv, rxq);
  835. iwl_rx_replenish(priv);
  836. iwl3945_rx_init(priv, rxq);
  837. spin_lock_irqsave(&priv->lock, flags);
  838. /* Look at using this instead:
  839. rxq->need_update = 1;
  840. iwl_rx_queue_update_write_ptr(priv, rxq);
  841. */
  842. rc = iwl_grab_nic_access(priv);
  843. if (rc) {
  844. spin_unlock_irqrestore(&priv->lock, flags);
  845. return rc;
  846. }
  847. iwl_write_direct32(priv, FH_RCSR_WPTR(0), rxq->write & ~7);
  848. iwl_release_nic_access(priv);
  849. spin_unlock_irqrestore(&priv->lock, flags);
  850. rc = iwl3945_txq_ctx_reset(priv);
  851. if (rc)
  852. return rc;
  853. set_bit(STATUS_INIT, &priv->status);
  854. return 0;
  855. }
  856. /**
  857. * iwl_hw_txq_ctx_free - Free TXQ Context
  858. *
  859. * Destroy all TX DMA queues and structures
  860. */
  861. void iwl_hw_txq_ctx_free(struct iwl_priv *priv)
  862. {
  863. int txq_id;
  864. /* Tx queues */
  865. for (txq_id = 0; txq_id < TFD_QUEUE_MAX; txq_id++)
  866. iwl_tx_queue_free(priv, &priv->txq[txq_id]);
  867. }
  868. void iwl_hw_txq_ctx_stop(struct iwl_priv *priv)
  869. {
  870. int queue;
  871. unsigned long flags;
  872. spin_lock_irqsave(&priv->lock, flags);
  873. if (iwl_grab_nic_access(priv)) {
  874. spin_unlock_irqrestore(&priv->lock, flags);
  875. iwl_hw_txq_ctx_free(priv);
  876. return;
  877. }
  878. /* stop SCD */
  879. iwl_write_prph(priv, ALM_SCD_MODE_REG, 0);
  880. /* reset TFD queues */
  881. for (queue = TFD_QUEUE_MIN; queue < TFD_QUEUE_MAX; queue++) {
  882. iwl_write_direct32(priv, FH_TCSR_CONFIG(queue), 0x0);
  883. iwl_poll_direct_bit(priv, FH_TSSR_TX_STATUS,
  884. ALM_FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(queue),
  885. 1000);
  886. }
  887. iwl_release_nic_access(priv);
  888. spin_unlock_irqrestore(&priv->lock, flags);
  889. iwl_hw_txq_ctx_free(priv);
  890. }
  891. int iwl_hw_nic_stop_master(struct iwl_priv *priv)
  892. {
  893. int rc = 0;
  894. u32 reg_val;
  895. unsigned long flags;
  896. spin_lock_irqsave(&priv->lock, flags);
  897. /* set stop master bit */
  898. iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
  899. reg_val = iwl_read32(priv, CSR_GP_CNTRL);
  900. if (CSR_GP_CNTRL_REG_FLAG_MAC_POWER_SAVE ==
  901. (reg_val & CSR_GP_CNTRL_REG_MSK_POWER_SAVE_TYPE))
  902. IWL_DEBUG_INFO("Card in power save, master is already "
  903. "stopped\n");
  904. else {
  905. rc = iwl_poll_bit(priv, CSR_RESET,
  906. CSR_RESET_REG_FLAG_MASTER_DISABLED,
  907. CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
  908. if (rc < 0) {
  909. spin_unlock_irqrestore(&priv->lock, flags);
  910. return rc;
  911. }
  912. }
  913. spin_unlock_irqrestore(&priv->lock, flags);
  914. IWL_DEBUG_INFO("stop master\n");
  915. return rc;
  916. }
  917. int iwl_hw_nic_reset(struct iwl_priv *priv)
  918. {
  919. int rc;
  920. unsigned long flags;
  921. iwl_hw_nic_stop_master(priv);
  922. spin_lock_irqsave(&priv->lock, flags);
  923. iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
  924. rc = iwl_poll_bit(priv, CSR_GP_CNTRL,
  925. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
  926. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
  927. rc = iwl_grab_nic_access(priv);
  928. if (!rc) {
  929. iwl_write_prph(priv, APMG_CLK_CTRL_REG,
  930. APMG_CLK_VAL_BSM_CLK_RQT);
  931. udelay(10);
  932. iwl_set_bit(priv, CSR_GP_CNTRL,
  933. CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  934. iwl_write_prph(priv, APMG_RTC_INT_MSK_REG, 0x0);
  935. iwl_write_prph(priv, APMG_RTC_INT_STT_REG,
  936. 0xFFFFFFFF);
  937. /* enable DMA */
  938. iwl_write_prph(priv, APMG_CLK_EN_REG,
  939. APMG_CLK_VAL_DMA_CLK_RQT |
  940. APMG_CLK_VAL_BSM_CLK_RQT);
  941. udelay(10);
  942. iwl_set_bits_prph(priv, APMG_PS_CTRL_REG,
  943. APMG_PS_CTRL_VAL_RESET_REQ);
  944. udelay(5);
  945. iwl_clear_bits_prph(priv, APMG_PS_CTRL_REG,
  946. APMG_PS_CTRL_VAL_RESET_REQ);
  947. iwl_release_nic_access(priv);
  948. }
  949. /* Clear the 'host command active' bit... */
  950. clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
  951. wake_up_interruptible(&priv->wait_command_queue);
  952. spin_unlock_irqrestore(&priv->lock, flags);
  953. return rc;
  954. }
  955. /**
  956. * iwl_hw_reg_adjust_power_by_temp
  957. * return index delta into power gain settings table
  958. */
  959. static int iwl_hw_reg_adjust_power_by_temp(int new_reading, int old_reading)
  960. {
  961. return (new_reading - old_reading) * (-11) / 100;
  962. }
  963. /**
  964. * iwl_hw_reg_temp_out_of_range - Keep temperature in sane range
  965. */
  966. static inline int iwl_hw_reg_temp_out_of_range(int temperature)
  967. {
  968. return (((temperature < -260) || (temperature > 25)) ? 1 : 0);
  969. }
  970. int iwl_hw_get_temperature(struct iwl_priv *priv)
  971. {
  972. return iwl_read32(priv, CSR_UCODE_DRV_GP2);
  973. }
  974. /**
  975. * iwl_hw_reg_txpower_get_temperature
  976. * get the current temperature by reading from NIC
  977. */
  978. static int iwl_hw_reg_txpower_get_temperature(struct iwl_priv *priv)
  979. {
  980. int temperature;
  981. temperature = iwl_hw_get_temperature(priv);
  982. /* driver's okay range is -260 to +25.
  983. * human readable okay range is 0 to +285 */
  984. IWL_DEBUG_INFO("Temperature: %d\n", temperature + IWL_TEMP_CONVERT);
  985. /* handle insane temp reading */
  986. if (iwl_hw_reg_temp_out_of_range(temperature)) {
  987. IWL_ERROR("Error bad temperature value %d\n", temperature);
  988. /* if really really hot(?),
  989. * substitute the 3rd band/group's temp measured at factory */
  990. if (priv->last_temperature > 100)
  991. temperature = priv->eeprom.groups[2].temperature;
  992. else /* else use most recent "sane" value from driver */
  993. temperature = priv->last_temperature;
  994. }
  995. return temperature; /* raw, not "human readable" */
  996. }
  997. /* Adjust Txpower only if temperature variance is greater than threshold.
  998. *
  999. * Both are lower than older versions' 9 degrees */
  1000. #define IWL_TEMPERATURE_LIMIT_TIMER 6
  1001. /**
  1002. * is_temp_calib_needed - determines if new calibration is needed
  1003. *
  1004. * records new temperature in tx_mgr->temperature.
  1005. * replaces tx_mgr->last_temperature *only* if calib needed
  1006. * (assumes caller will actually do the calibration!). */
  1007. static int is_temp_calib_needed(struct iwl_priv *priv)
  1008. {
  1009. int temp_diff;
  1010. priv->temperature = iwl_hw_reg_txpower_get_temperature(priv);
  1011. temp_diff = priv->temperature - priv->last_temperature;
  1012. /* get absolute value */
  1013. if (temp_diff < 0) {
  1014. IWL_DEBUG_POWER("Getting cooler, delta %d,\n", temp_diff);
  1015. temp_diff = -temp_diff;
  1016. } else if (temp_diff == 0)
  1017. IWL_DEBUG_POWER("Same temp,\n");
  1018. else
  1019. IWL_DEBUG_POWER("Getting warmer, delta %d,\n", temp_diff);
  1020. /* if we don't need calibration, *don't* update last_temperature */
  1021. if (temp_diff < IWL_TEMPERATURE_LIMIT_TIMER) {
  1022. IWL_DEBUG_POWER("Timed thermal calib not needed\n");
  1023. return 0;
  1024. }
  1025. IWL_DEBUG_POWER("Timed thermal calib needed\n");
  1026. /* assume that caller will actually do calib ...
  1027. * update the "last temperature" value */
  1028. priv->last_temperature = priv->temperature;
  1029. return 1;
  1030. }
  1031. #define IWL_MAX_GAIN_ENTRIES 78
  1032. #define IWL_CCK_FROM_OFDM_POWER_DIFF -5
  1033. #define IWL_CCK_FROM_OFDM_INDEX_DIFF (10)
  1034. /* radio and DSP power table, each step is 1/2 dB.
  1035. * 1st number is for RF analog gain, 2nd number is for DSP pre-DAC gain. */
  1036. static struct iwl_tx_power power_gain_table[2][IWL_MAX_GAIN_ENTRIES] = {
  1037. {
  1038. {251, 127}, /* 2.4 GHz, highest power */
  1039. {251, 127},
  1040. {251, 127},
  1041. {251, 127},
  1042. {251, 125},
  1043. {251, 110},
  1044. {251, 105},
  1045. {251, 98},
  1046. {187, 125},
  1047. {187, 115},
  1048. {187, 108},
  1049. {187, 99},
  1050. {243, 119},
  1051. {243, 111},
  1052. {243, 105},
  1053. {243, 97},
  1054. {243, 92},
  1055. {211, 106},
  1056. {211, 100},
  1057. {179, 120},
  1058. {179, 113},
  1059. {179, 107},
  1060. {147, 125},
  1061. {147, 119},
  1062. {147, 112},
  1063. {147, 106},
  1064. {147, 101},
  1065. {147, 97},
  1066. {147, 91},
  1067. {115, 107},
  1068. {235, 121},
  1069. {235, 115},
  1070. {235, 109},
  1071. {203, 127},
  1072. {203, 121},
  1073. {203, 115},
  1074. {203, 108},
  1075. {203, 102},
  1076. {203, 96},
  1077. {203, 92},
  1078. {171, 110},
  1079. {171, 104},
  1080. {171, 98},
  1081. {139, 116},
  1082. {227, 125},
  1083. {227, 119},
  1084. {227, 113},
  1085. {227, 107},
  1086. {227, 101},
  1087. {227, 96},
  1088. {195, 113},
  1089. {195, 106},
  1090. {195, 102},
  1091. {195, 95},
  1092. {163, 113},
  1093. {163, 106},
  1094. {163, 102},
  1095. {163, 95},
  1096. {131, 113},
  1097. {131, 106},
  1098. {131, 102},
  1099. {131, 95},
  1100. {99, 113},
  1101. {99, 106},
  1102. {99, 102},
  1103. {99, 95},
  1104. {67, 113},
  1105. {67, 106},
  1106. {67, 102},
  1107. {67, 95},
  1108. {35, 113},
  1109. {35, 106},
  1110. {35, 102},
  1111. {35, 95},
  1112. {3, 113},
  1113. {3, 106},
  1114. {3, 102},
  1115. {3, 95} }, /* 2.4 GHz, lowest power */
  1116. {
  1117. {251, 127}, /* 5.x GHz, highest power */
  1118. {251, 120},
  1119. {251, 114},
  1120. {219, 119},
  1121. {219, 101},
  1122. {187, 113},
  1123. {187, 102},
  1124. {155, 114},
  1125. {155, 103},
  1126. {123, 117},
  1127. {123, 107},
  1128. {123, 99},
  1129. {123, 92},
  1130. {91, 108},
  1131. {59, 125},
  1132. {59, 118},
  1133. {59, 109},
  1134. {59, 102},
  1135. {59, 96},
  1136. {59, 90},
  1137. {27, 104},
  1138. {27, 98},
  1139. {27, 92},
  1140. {115, 118},
  1141. {115, 111},
  1142. {115, 104},
  1143. {83, 126},
  1144. {83, 121},
  1145. {83, 113},
  1146. {83, 105},
  1147. {83, 99},
  1148. {51, 118},
  1149. {51, 111},
  1150. {51, 104},
  1151. {51, 98},
  1152. {19, 116},
  1153. {19, 109},
  1154. {19, 102},
  1155. {19, 98},
  1156. {19, 93},
  1157. {171, 113},
  1158. {171, 107},
  1159. {171, 99},
  1160. {139, 120},
  1161. {139, 113},
  1162. {139, 107},
  1163. {139, 99},
  1164. {107, 120},
  1165. {107, 113},
  1166. {107, 107},
  1167. {107, 99},
  1168. {75, 120},
  1169. {75, 113},
  1170. {75, 107},
  1171. {75, 99},
  1172. {43, 120},
  1173. {43, 113},
  1174. {43, 107},
  1175. {43, 99},
  1176. {11, 120},
  1177. {11, 113},
  1178. {11, 107},
  1179. {11, 99},
  1180. {131, 107},
  1181. {131, 99},
  1182. {99, 120},
  1183. {99, 113},
  1184. {99, 107},
  1185. {99, 99},
  1186. {67, 120},
  1187. {67, 113},
  1188. {67, 107},
  1189. {67, 99},
  1190. {35, 120},
  1191. {35, 113},
  1192. {35, 107},
  1193. {35, 99},
  1194. {3, 120} } /* 5.x GHz, lowest power */
  1195. };
  1196. static inline u8 iwl_hw_reg_fix_power_index(int index)
  1197. {
  1198. if (index < 0)
  1199. return 0;
  1200. if (index >= IWL_MAX_GAIN_ENTRIES)
  1201. return IWL_MAX_GAIN_ENTRIES - 1;
  1202. return (u8) index;
  1203. }
  1204. /* Kick off thermal recalibration check every 60 seconds */
  1205. #define REG_RECALIB_PERIOD (60)
  1206. /**
  1207. * iwl_hw_reg_set_scan_power - Set Tx power for scan probe requests
  1208. *
  1209. * Set (in our channel info database) the direct scan Tx power for 1 Mbit (CCK)
  1210. * or 6 Mbit (OFDM) rates.
  1211. */
  1212. static void iwl_hw_reg_set_scan_power(struct iwl_priv *priv, u32 scan_tbl_index,
  1213. s32 rate_index, const s8 *clip_pwrs,
  1214. struct iwl_channel_info *ch_info,
  1215. int band_index)
  1216. {
  1217. struct iwl_scan_power_info *scan_power_info;
  1218. s8 power;
  1219. u8 power_index;
  1220. scan_power_info = &ch_info->scan_pwr_info[scan_tbl_index];
  1221. /* use this channel group's 6Mbit clipping/saturation pwr,
  1222. * but cap at regulatory scan power restriction (set during init
  1223. * based on eeprom channel data) for this channel. */
  1224. power = min(ch_info->scan_power, clip_pwrs[IWL_RATE_6M_INDEX_TABLE]);
  1225. /* further limit to user's max power preference.
  1226. * FIXME: Other spectrum management power limitations do not
  1227. * seem to apply?? */
  1228. power = min(power, priv->user_txpower_limit);
  1229. scan_power_info->requested_power = power;
  1230. /* find difference between new scan *power* and current "normal"
  1231. * Tx *power* for 6Mb. Use this difference (x2) to adjust the
  1232. * current "normal" temperature-compensated Tx power *index* for
  1233. * this rate (1Mb or 6Mb) to yield new temp-compensated scan power
  1234. * *index*. */
  1235. power_index = ch_info->power_info[rate_index].power_table_index
  1236. - (power - ch_info->power_info
  1237. [IWL_RATE_6M_INDEX_TABLE].requested_power) * 2;
  1238. /* store reference index that we use when adjusting *all* scan
  1239. * powers. So we can accommodate user (all channel) or spectrum
  1240. * management (single channel) power changes "between" temperature
  1241. * feedback compensation procedures.
  1242. * don't force fit this reference index into gain table; it may be a
  1243. * negative number. This will help avoid errors when we're at
  1244. * the lower bounds (highest gains, for warmest temperatures)
  1245. * of the table. */
  1246. /* don't exceed table bounds for "real" setting */
  1247. power_index = iwl_hw_reg_fix_power_index(power_index);
  1248. scan_power_info->power_table_index = power_index;
  1249. scan_power_info->tpc.tx_gain =
  1250. power_gain_table[band_index][power_index].tx_gain;
  1251. scan_power_info->tpc.dsp_atten =
  1252. power_gain_table[band_index][power_index].dsp_atten;
  1253. }
  1254. /**
  1255. * iwl_hw_reg_send_txpower - fill in Tx Power command with gain settings
  1256. *
  1257. * Configures power settings for all rates for the current channel,
  1258. * using values from channel info struct, and send to NIC
  1259. */
  1260. int iwl_hw_reg_send_txpower(struct iwl_priv *priv)
  1261. {
  1262. int rate_idx, i;
  1263. const struct iwl_channel_info *ch_info = NULL;
  1264. struct iwl_txpowertable_cmd txpower = {
  1265. .channel = priv->active_rxon.channel,
  1266. };
  1267. txpower.band = (priv->phymode == MODE_IEEE80211A) ? 0 : 1;
  1268. ch_info = iwl_get_channel_info(priv,
  1269. priv->phymode,
  1270. le16_to_cpu(priv->active_rxon.channel));
  1271. if (!ch_info) {
  1272. IWL_ERROR
  1273. ("Failed to get channel info for channel %d [%d]\n",
  1274. le16_to_cpu(priv->active_rxon.channel), priv->phymode);
  1275. return -EINVAL;
  1276. }
  1277. if (!is_channel_valid(ch_info)) {
  1278. IWL_DEBUG_POWER("Not calling TX_PWR_TABLE_CMD on "
  1279. "non-Tx channel.\n");
  1280. return 0;
  1281. }
  1282. /* fill cmd with power settings for all rates for current channel */
  1283. /* Fill OFDM rate */
  1284. for (rate_idx = IWL_FIRST_OFDM_RATE, i = 0;
  1285. rate_idx <= IWL_LAST_OFDM_RATE; rate_idx++, i++) {
  1286. txpower.power[i].tpc = ch_info->power_info[i].tpc;
  1287. txpower.power[i].rate = iwl_rates[rate_idx].plcp;
  1288. IWL_DEBUG_POWER("ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
  1289. le16_to_cpu(txpower.channel),
  1290. txpower.band,
  1291. txpower.power[i].tpc.tx_gain,
  1292. txpower.power[i].tpc.dsp_atten,
  1293. txpower.power[i].rate);
  1294. }
  1295. /* Fill CCK rates */
  1296. for (rate_idx = IWL_FIRST_CCK_RATE;
  1297. rate_idx <= IWL_LAST_CCK_RATE; rate_idx++, i++) {
  1298. txpower.power[i].tpc = ch_info->power_info[i].tpc;
  1299. txpower.power[i].rate = iwl_rates[rate_idx].plcp;
  1300. IWL_DEBUG_POWER("ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
  1301. le16_to_cpu(txpower.channel),
  1302. txpower.band,
  1303. txpower.power[i].tpc.tx_gain,
  1304. txpower.power[i].tpc.dsp_atten,
  1305. txpower.power[i].rate);
  1306. }
  1307. return iwl_send_cmd_pdu(priv, REPLY_TX_PWR_TABLE_CMD,
  1308. sizeof(struct iwl_txpowertable_cmd), &txpower);
  1309. }
  1310. /**
  1311. * iwl_hw_reg_set_new_power - Configures power tables at new levels
  1312. * @ch_info: Channel to update. Uses power_info.requested_power.
  1313. *
  1314. * Replace requested_power and base_power_index ch_info fields for
  1315. * one channel.
  1316. *
  1317. * Called if user or spectrum management changes power preferences.
  1318. * Takes into account h/w and modulation limitations (clip power).
  1319. *
  1320. * This does *not* send anything to NIC, just sets up ch_info for one channel.
  1321. *
  1322. * NOTE: reg_compensate_for_temperature_dif() *must* be run after this to
  1323. * properly fill out the scan powers, and actual h/w gain settings,
  1324. * and send changes to NIC
  1325. */
  1326. static int iwl_hw_reg_set_new_power(struct iwl_priv *priv,
  1327. struct iwl_channel_info *ch_info)
  1328. {
  1329. struct iwl_channel_power_info *power_info;
  1330. int power_changed = 0;
  1331. int i;
  1332. const s8 *clip_pwrs;
  1333. int power;
  1334. /* Get this chnlgrp's rate-to-max/clip-powers table */
  1335. clip_pwrs = priv->clip_groups[ch_info->group_index].clip_powers;
  1336. /* Get this channel's rate-to-current-power settings table */
  1337. power_info = ch_info->power_info;
  1338. /* update OFDM Txpower settings */
  1339. for (i = IWL_RATE_6M_INDEX_TABLE; i <= IWL_RATE_54M_INDEX_TABLE;
  1340. i++, ++power_info) {
  1341. int delta_idx;
  1342. /* limit new power to be no more than h/w capability */
  1343. power = min(ch_info->curr_txpow, clip_pwrs[i]);
  1344. if (power == power_info->requested_power)
  1345. continue;
  1346. /* find difference between old and new requested powers,
  1347. * update base (non-temp-compensated) power index */
  1348. delta_idx = (power - power_info->requested_power) * 2;
  1349. power_info->base_power_index -= delta_idx;
  1350. /* save new requested power value */
  1351. power_info->requested_power = power;
  1352. power_changed = 1;
  1353. }
  1354. /* update CCK Txpower settings, based on OFDM 12M setting ...
  1355. * ... all CCK power settings for a given channel are the *same*. */
  1356. if (power_changed) {
  1357. power =
  1358. ch_info->power_info[IWL_RATE_12M_INDEX_TABLE].
  1359. requested_power + IWL_CCK_FROM_OFDM_POWER_DIFF;
  1360. /* do all CCK rates' iwl_channel_power_info structures */
  1361. for (i = IWL_RATE_1M_INDEX_TABLE; i <= IWL_RATE_11M_INDEX_TABLE; i++) {
  1362. power_info->requested_power = power;
  1363. power_info->base_power_index =
  1364. ch_info->power_info[IWL_RATE_12M_INDEX_TABLE].
  1365. base_power_index + IWL_CCK_FROM_OFDM_INDEX_DIFF;
  1366. ++power_info;
  1367. }
  1368. }
  1369. return 0;
  1370. }
  1371. /**
  1372. * iwl_hw_reg_get_ch_txpower_limit - returns new power limit for channel
  1373. *
  1374. * NOTE: Returned power limit may be less (but not more) than requested,
  1375. * based strictly on regulatory (eeprom and spectrum mgt) limitations
  1376. * (no consideration for h/w clipping limitations).
  1377. */
  1378. static int iwl_hw_reg_get_ch_txpower_limit(struct iwl_channel_info *ch_info)
  1379. {
  1380. s8 max_power;
  1381. #if 0
  1382. /* if we're using TGd limits, use lower of TGd or EEPROM */
  1383. if (ch_info->tgd_data.max_power != 0)
  1384. max_power = min(ch_info->tgd_data.max_power,
  1385. ch_info->eeprom.max_power_avg);
  1386. /* else just use EEPROM limits */
  1387. else
  1388. #endif
  1389. max_power = ch_info->eeprom.max_power_avg;
  1390. return min(max_power, ch_info->max_power_avg);
  1391. }
  1392. /**
  1393. * iwl_hw_reg_comp_txpower_temp - Compensate for temperature
  1394. *
  1395. * Compensate txpower settings of *all* channels for temperature.
  1396. * This only accounts for the difference between current temperature
  1397. * and the factory calibration temperatures, and bases the new settings
  1398. * on the channel's base_power_index.
  1399. *
  1400. * If RxOn is "associated", this sends the new Txpower to NIC!
  1401. */
  1402. static int iwl_hw_reg_comp_txpower_temp(struct iwl_priv *priv)
  1403. {
  1404. struct iwl_channel_info *ch_info = NULL;
  1405. int delta_index;
  1406. const s8 *clip_pwrs; /* array of h/w max power levels for each rate */
  1407. u8 a_band;
  1408. u8 rate_index;
  1409. u8 scan_tbl_index;
  1410. u8 i;
  1411. int ref_temp;
  1412. int temperature = priv->temperature;
  1413. /* set up new Tx power info for each and every channel, 2.4 and 5.x */
  1414. for (i = 0; i < priv->channel_count; i++) {
  1415. ch_info = &priv->channel_info[i];
  1416. a_band = is_channel_a_band(ch_info);
  1417. /* Get this chnlgrp's factory calibration temperature */
  1418. ref_temp = (s16)priv->eeprom.groups[ch_info->group_index].
  1419. temperature;
  1420. /* get power index adjustment based on curr and factory
  1421. * temps */
  1422. delta_index = iwl_hw_reg_adjust_power_by_temp(temperature,
  1423. ref_temp);
  1424. /* set tx power value for all rates, OFDM and CCK */
  1425. for (rate_index = 0; rate_index < IWL_RATE_COUNT;
  1426. rate_index++) {
  1427. int power_idx =
  1428. ch_info->power_info[rate_index].base_power_index;
  1429. /* temperature compensate */
  1430. power_idx += delta_index;
  1431. /* stay within table range */
  1432. power_idx = iwl_hw_reg_fix_power_index(power_idx);
  1433. ch_info->power_info[rate_index].
  1434. power_table_index = (u8) power_idx;
  1435. ch_info->power_info[rate_index].tpc =
  1436. power_gain_table[a_band][power_idx];
  1437. }
  1438. /* Get this chnlgrp's rate-to-max/clip-powers table */
  1439. clip_pwrs = priv->clip_groups[ch_info->group_index].clip_powers;
  1440. /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
  1441. for (scan_tbl_index = 0;
  1442. scan_tbl_index < IWL_NUM_SCAN_RATES; scan_tbl_index++) {
  1443. s32 actual_index = (scan_tbl_index == 0) ?
  1444. IWL_RATE_1M_INDEX_TABLE : IWL_RATE_6M_INDEX_TABLE;
  1445. iwl_hw_reg_set_scan_power(priv, scan_tbl_index,
  1446. actual_index, clip_pwrs,
  1447. ch_info, a_band);
  1448. }
  1449. }
  1450. /* send Txpower command for current channel to ucode */
  1451. return iwl_hw_reg_send_txpower(priv);
  1452. }
  1453. int iwl_hw_reg_set_txpower(struct iwl_priv *priv, s8 power)
  1454. {
  1455. struct iwl_channel_info *ch_info;
  1456. s8 max_power;
  1457. u8 a_band;
  1458. u8 i;
  1459. if (priv->user_txpower_limit == power) {
  1460. IWL_DEBUG_POWER("Requested Tx power same as current "
  1461. "limit: %ddBm.\n", power);
  1462. return 0;
  1463. }
  1464. IWL_DEBUG_POWER("Setting upper limit clamp to %ddBm.\n", power);
  1465. priv->user_txpower_limit = power;
  1466. /* set up new Tx powers for each and every channel, 2.4 and 5.x */
  1467. for (i = 0; i < priv->channel_count; i++) {
  1468. ch_info = &priv->channel_info[i];
  1469. a_band = is_channel_a_band(ch_info);
  1470. /* find minimum power of all user and regulatory constraints
  1471. * (does not consider h/w clipping limitations) */
  1472. max_power = iwl_hw_reg_get_ch_txpower_limit(ch_info);
  1473. max_power = min(power, max_power);
  1474. if (max_power != ch_info->curr_txpow) {
  1475. ch_info->curr_txpow = max_power;
  1476. /* this considers the h/w clipping limitations */
  1477. iwl_hw_reg_set_new_power(priv, ch_info);
  1478. }
  1479. }
  1480. /* update txpower settings for all channels,
  1481. * send to NIC if associated. */
  1482. is_temp_calib_needed(priv);
  1483. iwl_hw_reg_comp_txpower_temp(priv);
  1484. return 0;
  1485. }
  1486. /* will add 3945 channel switch cmd handling later */
  1487. int iwl_hw_channel_switch(struct iwl_priv *priv, u16 channel)
  1488. {
  1489. return 0;
  1490. }
  1491. /**
  1492. * iwl3945_reg_txpower_periodic - called when time to check our temperature.
  1493. *
  1494. * -- reset periodic timer
  1495. * -- see if temp has changed enough to warrant re-calibration ... if so:
  1496. * -- correct coeffs for temp (can reset temp timer)
  1497. * -- save this temp as "last",
  1498. * -- send new set of gain settings to NIC
  1499. * NOTE: This should continue working, even when we're not associated,
  1500. * so we can keep our internal table of scan powers current. */
  1501. void iwl3945_reg_txpower_periodic(struct iwl_priv *priv)
  1502. {
  1503. /* This will kick in the "brute force"
  1504. * iwl_hw_reg_comp_txpower_temp() below */
  1505. if (!is_temp_calib_needed(priv))
  1506. goto reschedule;
  1507. /* Set up a new set of temp-adjusted TxPowers, send to NIC.
  1508. * This is based *only* on current temperature,
  1509. * ignoring any previous power measurements */
  1510. iwl_hw_reg_comp_txpower_temp(priv);
  1511. reschedule:
  1512. queue_delayed_work(priv->workqueue,
  1513. &priv->thermal_periodic, REG_RECALIB_PERIOD * HZ);
  1514. }
  1515. static void iwl3945_bg_reg_txpower_periodic(struct work_struct *work)
  1516. {
  1517. struct iwl_priv *priv = container_of(work, struct iwl_priv,
  1518. thermal_periodic.work);
  1519. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  1520. return;
  1521. mutex_lock(&priv->mutex);
  1522. iwl3945_reg_txpower_periodic(priv);
  1523. mutex_unlock(&priv->mutex);
  1524. }
  1525. /**
  1526. * iwl_hw_reg_get_ch_grp_index - find the channel-group index (0-4)
  1527. * for the channel.
  1528. *
  1529. * This function is used when initializing channel-info structs.
  1530. *
  1531. * NOTE: These channel groups do *NOT* match the bands above!
  1532. * These channel groups are based on factory-tested channels;
  1533. * on A-band, EEPROM's "group frequency" entries represent the top
  1534. * channel in each group 1-4. Group 5 All B/G channels are in group 0.
  1535. */
  1536. static u16 iwl_hw_reg_get_ch_grp_index(struct iwl_priv *priv,
  1537. const struct iwl_channel_info *ch_info)
  1538. {
  1539. struct iwl_eeprom_txpower_group *ch_grp = &priv->eeprom.groups[0];
  1540. u8 group;
  1541. u16 group_index = 0; /* based on factory calib frequencies */
  1542. u8 grp_channel;
  1543. /* Find the group index for the channel ... don't use index 1(?) */
  1544. if (is_channel_a_band(ch_info)) {
  1545. for (group = 1; group < 5; group++) {
  1546. grp_channel = ch_grp[group].group_channel;
  1547. if (ch_info->channel <= grp_channel) {
  1548. group_index = group;
  1549. break;
  1550. }
  1551. }
  1552. /* group 4 has a few channels *above* its factory cal freq */
  1553. if (group == 5)
  1554. group_index = 4;
  1555. } else
  1556. group_index = 0; /* 2.4 GHz, group 0 */
  1557. IWL_DEBUG_POWER("Chnl %d mapped to grp %d\n", ch_info->channel,
  1558. group_index);
  1559. return group_index;
  1560. }
  1561. /**
  1562. * iwl_hw_reg_get_matched_power_index - Interpolate to get nominal index
  1563. *
  1564. * Interpolate to get nominal (i.e. at factory calibration temperature) index
  1565. * into radio/DSP gain settings table for requested power.
  1566. */
  1567. static int iwl_hw_reg_get_matched_power_index(struct iwl_priv *priv,
  1568. s8 requested_power,
  1569. s32 setting_index, s32 *new_index)
  1570. {
  1571. const struct iwl_eeprom_txpower_group *chnl_grp = NULL;
  1572. s32 index0, index1;
  1573. s32 power = 2 * requested_power;
  1574. s32 i;
  1575. const struct iwl_eeprom_txpower_sample *samples;
  1576. s32 gains0, gains1;
  1577. s32 res;
  1578. s32 denominator;
  1579. chnl_grp = &priv->eeprom.groups[setting_index];
  1580. samples = chnl_grp->samples;
  1581. for (i = 0; i < 5; i++) {
  1582. if (power == samples[i].power) {
  1583. *new_index = samples[i].gain_index;
  1584. return 0;
  1585. }
  1586. }
  1587. if (power > samples[1].power) {
  1588. index0 = 0;
  1589. index1 = 1;
  1590. } else if (power > samples[2].power) {
  1591. index0 = 1;
  1592. index1 = 2;
  1593. } else if (power > samples[3].power) {
  1594. index0 = 2;
  1595. index1 = 3;
  1596. } else {
  1597. index0 = 3;
  1598. index1 = 4;
  1599. }
  1600. denominator = (s32) samples[index1].power - (s32) samples[index0].power;
  1601. if (denominator == 0)
  1602. return -EINVAL;
  1603. gains0 = (s32) samples[index0].gain_index * (1 << 19);
  1604. gains1 = (s32) samples[index1].gain_index * (1 << 19);
  1605. res = gains0 + (gains1 - gains0) *
  1606. ((s32) power - (s32) samples[index0].power) / denominator +
  1607. (1 << 18);
  1608. *new_index = res >> 19;
  1609. return 0;
  1610. }
  1611. static void iwl_hw_reg_init_channel_groups(struct iwl_priv *priv)
  1612. {
  1613. u32 i;
  1614. s32 rate_index;
  1615. const struct iwl_eeprom_txpower_group *group;
  1616. IWL_DEBUG_POWER("Initializing factory calib info from EEPROM\n");
  1617. for (i = 0; i < IWL_NUM_TX_CALIB_GROUPS; i++) {
  1618. s8 *clip_pwrs; /* table of power levels for each rate */
  1619. s8 satur_pwr; /* saturation power for each chnl group */
  1620. group = &priv->eeprom.groups[i];
  1621. /* sanity check on factory saturation power value */
  1622. if (group->saturation_power < 40) {
  1623. IWL_WARNING("Error: saturation power is %d, "
  1624. "less than minimum expected 40\n",
  1625. group->saturation_power);
  1626. return;
  1627. }
  1628. /*
  1629. * Derive requested power levels for each rate, based on
  1630. * hardware capabilities (saturation power for band).
  1631. * Basic value is 3dB down from saturation, with further
  1632. * power reductions for highest 3 data rates. These
  1633. * backoffs provide headroom for high rate modulation
  1634. * power peaks, without too much distortion (clipping).
  1635. */
  1636. /* we'll fill in this array with h/w max power levels */
  1637. clip_pwrs = (s8 *) priv->clip_groups[i].clip_powers;
  1638. /* divide factory saturation power by 2 to find -3dB level */
  1639. satur_pwr = (s8) (group->saturation_power >> 1);
  1640. /* fill in channel group's nominal powers for each rate */
  1641. for (rate_index = 0;
  1642. rate_index < IWL_RATE_COUNT; rate_index++, clip_pwrs++) {
  1643. switch (rate_index) {
  1644. case IWL_RATE_36M_INDEX_TABLE:
  1645. if (i == 0) /* B/G */
  1646. *clip_pwrs = satur_pwr;
  1647. else /* A */
  1648. *clip_pwrs = satur_pwr - 5;
  1649. break;
  1650. case IWL_RATE_48M_INDEX_TABLE:
  1651. if (i == 0)
  1652. *clip_pwrs = satur_pwr - 7;
  1653. else
  1654. *clip_pwrs = satur_pwr - 10;
  1655. break;
  1656. case IWL_RATE_54M_INDEX_TABLE:
  1657. if (i == 0)
  1658. *clip_pwrs = satur_pwr - 9;
  1659. else
  1660. *clip_pwrs = satur_pwr - 12;
  1661. break;
  1662. default:
  1663. *clip_pwrs = satur_pwr;
  1664. break;
  1665. }
  1666. }
  1667. }
  1668. }
  1669. /**
  1670. * iwl3945_txpower_set_from_eeprom - Set channel power info based on EEPROM
  1671. *
  1672. * Second pass (during init) to set up priv->channel_info
  1673. *
  1674. * Set up Tx-power settings in our channel info database for each VALID
  1675. * (for this geo/SKU) channel, at all Tx data rates, based on eeprom values
  1676. * and current temperature.
  1677. *
  1678. * Since this is based on current temperature (at init time), these values may
  1679. * not be valid for very long, but it gives us a starting/default point,
  1680. * and allows us to active (i.e. using Tx) scan.
  1681. *
  1682. * This does *not* write values to NIC, just sets up our internal table.
  1683. */
  1684. int iwl3945_txpower_set_from_eeprom(struct iwl_priv *priv)
  1685. {
  1686. struct iwl_channel_info *ch_info = NULL;
  1687. struct iwl_channel_power_info *pwr_info;
  1688. int delta_index;
  1689. u8 rate_index;
  1690. u8 scan_tbl_index;
  1691. const s8 *clip_pwrs; /* array of power levels for each rate */
  1692. u8 gain, dsp_atten;
  1693. s8 power;
  1694. u8 pwr_index, base_pwr_index, a_band;
  1695. u8 i;
  1696. int temperature;
  1697. /* save temperature reference,
  1698. * so we can determine next time to calibrate */
  1699. temperature = iwl_hw_reg_txpower_get_temperature(priv);
  1700. priv->last_temperature = temperature;
  1701. iwl_hw_reg_init_channel_groups(priv);
  1702. /* initialize Tx power info for each and every channel, 2.4 and 5.x */
  1703. for (i = 0, ch_info = priv->channel_info; i < priv->channel_count;
  1704. i++, ch_info++) {
  1705. a_band = is_channel_a_band(ch_info);
  1706. if (!is_channel_valid(ch_info))
  1707. continue;
  1708. /* find this channel's channel group (*not* "band") index */
  1709. ch_info->group_index =
  1710. iwl_hw_reg_get_ch_grp_index(priv, ch_info);
  1711. /* Get this chnlgrp's rate->max/clip-powers table */
  1712. clip_pwrs = priv->clip_groups[ch_info->group_index].clip_powers;
  1713. /* calculate power index *adjustment* value according to
  1714. * diff between current temperature and factory temperature */
  1715. delta_index = iwl_hw_reg_adjust_power_by_temp(temperature,
  1716. priv->eeprom.groups[ch_info->group_index].
  1717. temperature);
  1718. IWL_DEBUG_POWER("Delta index for channel %d: %d [%d]\n",
  1719. ch_info->channel, delta_index, temperature +
  1720. IWL_TEMP_CONVERT);
  1721. /* set tx power value for all OFDM rates */
  1722. for (rate_index = 0; rate_index < IWL_OFDM_RATES;
  1723. rate_index++) {
  1724. s32 power_idx;
  1725. int rc;
  1726. /* use channel group's clip-power table,
  1727. * but don't exceed channel's max power */
  1728. s8 pwr = min(ch_info->max_power_avg,
  1729. clip_pwrs[rate_index]);
  1730. pwr_info = &ch_info->power_info[rate_index];
  1731. /* get base (i.e. at factory-measured temperature)
  1732. * power table index for this rate's power */
  1733. rc = iwl_hw_reg_get_matched_power_index(priv, pwr,
  1734. ch_info->group_index,
  1735. &power_idx);
  1736. if (rc) {
  1737. IWL_ERROR("Invalid power index\n");
  1738. return rc;
  1739. }
  1740. pwr_info->base_power_index = (u8) power_idx;
  1741. /* temperature compensate */
  1742. power_idx += delta_index;
  1743. /* stay within range of gain table */
  1744. power_idx = iwl_hw_reg_fix_power_index(power_idx);
  1745. /* fill 1 OFDM rate's iwl_channel_power_info struct */
  1746. pwr_info->requested_power = pwr;
  1747. pwr_info->power_table_index = (u8) power_idx;
  1748. pwr_info->tpc.tx_gain =
  1749. power_gain_table[a_band][power_idx].tx_gain;
  1750. pwr_info->tpc.dsp_atten =
  1751. power_gain_table[a_band][power_idx].dsp_atten;
  1752. }
  1753. /* set tx power for CCK rates, based on OFDM 12 Mbit settings*/
  1754. pwr_info = &ch_info->power_info[IWL_RATE_12M_INDEX_TABLE];
  1755. power = pwr_info->requested_power +
  1756. IWL_CCK_FROM_OFDM_POWER_DIFF;
  1757. pwr_index = pwr_info->power_table_index +
  1758. IWL_CCK_FROM_OFDM_INDEX_DIFF;
  1759. base_pwr_index = pwr_info->base_power_index +
  1760. IWL_CCK_FROM_OFDM_INDEX_DIFF;
  1761. /* stay within table range */
  1762. pwr_index = iwl_hw_reg_fix_power_index(pwr_index);
  1763. gain = power_gain_table[a_band][pwr_index].tx_gain;
  1764. dsp_atten = power_gain_table[a_band][pwr_index].dsp_atten;
  1765. /* fill each CCK rate's iwl_channel_power_info structure
  1766. * NOTE: All CCK-rate Txpwrs are the same for a given chnl!
  1767. * NOTE: CCK rates start at end of OFDM rates! */
  1768. for (rate_index = 0;
  1769. rate_index < IWL_CCK_RATES; rate_index++) {
  1770. pwr_info = &ch_info->power_info[rate_index+IWL_OFDM_RATES];
  1771. pwr_info->requested_power = power;
  1772. pwr_info->power_table_index = pwr_index;
  1773. pwr_info->base_power_index = base_pwr_index;
  1774. pwr_info->tpc.tx_gain = gain;
  1775. pwr_info->tpc.dsp_atten = dsp_atten;
  1776. }
  1777. /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
  1778. for (scan_tbl_index = 0;
  1779. scan_tbl_index < IWL_NUM_SCAN_RATES; scan_tbl_index++) {
  1780. s32 actual_index = (scan_tbl_index == 0) ?
  1781. IWL_RATE_1M_INDEX_TABLE : IWL_RATE_6M_INDEX_TABLE;
  1782. iwl_hw_reg_set_scan_power(priv, scan_tbl_index,
  1783. actual_index, clip_pwrs, ch_info, a_band);
  1784. }
  1785. }
  1786. return 0;
  1787. }
  1788. int iwl_hw_rxq_stop(struct iwl_priv *priv)
  1789. {
  1790. int rc;
  1791. unsigned long flags;
  1792. spin_lock_irqsave(&priv->lock, flags);
  1793. rc = iwl_grab_nic_access(priv);
  1794. if (rc) {
  1795. spin_unlock_irqrestore(&priv->lock, flags);
  1796. return rc;
  1797. }
  1798. iwl_write_direct32(priv, FH_RCSR_CONFIG(0), 0);
  1799. rc = iwl_poll_direct_bit(priv, FH_RSSR_STATUS, (1 << 24), 1000);
  1800. if (rc < 0)
  1801. IWL_ERROR("Can't stop Rx DMA.\n");
  1802. iwl_release_nic_access(priv);
  1803. spin_unlock_irqrestore(&priv->lock, flags);
  1804. return 0;
  1805. }
  1806. int iwl_hw_tx_queue_init(struct iwl_priv *priv, struct iwl_tx_queue *txq)
  1807. {
  1808. int rc;
  1809. unsigned long flags;
  1810. int txq_id = txq->q.id;
  1811. struct iwl_shared *shared_data = priv->hw_setting.shared_virt;
  1812. shared_data->tx_base_ptr[txq_id] = cpu_to_le32((u32)txq->q.dma_addr);
  1813. spin_lock_irqsave(&priv->lock, flags);
  1814. rc = iwl_grab_nic_access(priv);
  1815. if (rc) {
  1816. spin_unlock_irqrestore(&priv->lock, flags);
  1817. return rc;
  1818. }
  1819. iwl_write_direct32(priv, FH_CBCC_CTRL(txq_id), 0);
  1820. iwl_write_direct32(priv, FH_CBCC_BASE(txq_id), 0);
  1821. iwl_write_direct32(priv, FH_TCSR_CONFIG(txq_id),
  1822. ALM_FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_RTC_NOINT |
  1823. ALM_FH_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_TXF |
  1824. ALM_FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_IFTFD |
  1825. ALM_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE_VAL |
  1826. ALM_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE);
  1827. iwl_release_nic_access(priv);
  1828. /* fake read to flush all prev. writes */
  1829. iwl_read32(priv, FH_TSSR_CBB_BASE);
  1830. spin_unlock_irqrestore(&priv->lock, flags);
  1831. return 0;
  1832. }
  1833. int iwl_hw_get_rx_read(struct iwl_priv *priv)
  1834. {
  1835. struct iwl_shared *shared_data = priv->hw_setting.shared_virt;
  1836. return le32_to_cpu(shared_data->rx_read_ptr[0]);
  1837. }
  1838. /**
  1839. * iwl3945_init_hw_rate_table - Initialize the hardware rate fallback table
  1840. */
  1841. int iwl3945_init_hw_rate_table(struct iwl_priv *priv)
  1842. {
  1843. int rc, i, index, prev_index;
  1844. struct iwl_rate_scaling_cmd rate_cmd = {
  1845. .reserved = {0, 0, 0},
  1846. };
  1847. struct iwl_rate_scaling_info *table = rate_cmd.table;
  1848. for (i = 0; i < ARRAY_SIZE(iwl_rates); i++) {
  1849. index = iwl_rates[i].table_rs_index;
  1850. table[index].rate_n_flags =
  1851. iwl_hw_set_rate_n_flags(iwl_rates[i].plcp, 0);
  1852. table[index].try_cnt = priv->retry_rate;
  1853. prev_index = iwl_get_prev_ieee_rate(i);
  1854. table[index].next_rate_index = iwl_rates[prev_index].table_rs_index;
  1855. }
  1856. switch (priv->phymode) {
  1857. case MODE_IEEE80211A:
  1858. IWL_DEBUG_RATE("Select A mode rate scale\n");
  1859. /* If one of the following CCK rates is used,
  1860. * have it fall back to the 6M OFDM rate */
  1861. for (i = IWL_RATE_1M_INDEX_TABLE; i <= IWL_RATE_11M_INDEX_TABLE; i++)
  1862. table[i].next_rate_index = iwl_rates[IWL_FIRST_OFDM_RATE].table_rs_index;
  1863. /* Don't fall back to CCK rates */
  1864. table[IWL_RATE_12M_INDEX_TABLE].next_rate_index = IWL_RATE_9M_INDEX_TABLE;
  1865. /* Don't drop out of OFDM rates */
  1866. table[IWL_RATE_6M_INDEX_TABLE].next_rate_index =
  1867. iwl_rates[IWL_FIRST_OFDM_RATE].table_rs_index;
  1868. break;
  1869. case MODE_IEEE80211B:
  1870. IWL_DEBUG_RATE("Select B mode rate scale\n");
  1871. /* If an OFDM rate is used, have it fall back to the
  1872. * 1M CCK rates */
  1873. for (i = IWL_RATE_6M_INDEX_TABLE; i <= IWL_RATE_54M_INDEX_TABLE; i++)
  1874. table[i].next_rate_index = iwl_rates[IWL_FIRST_CCK_RATE].table_rs_index;
  1875. /* CCK shouldn't fall back to OFDM... */
  1876. table[IWL_RATE_11M_INDEX_TABLE].next_rate_index = IWL_RATE_5M_INDEX_TABLE;
  1877. break;
  1878. default:
  1879. IWL_DEBUG_RATE("Select G mode rate scale\n");
  1880. break;
  1881. }
  1882. /* Update the rate scaling for control frame Tx */
  1883. rate_cmd.table_id = 0;
  1884. rc = iwl_send_cmd_pdu(priv, REPLY_RATE_SCALE, sizeof(rate_cmd),
  1885. &rate_cmd);
  1886. if (rc)
  1887. return rc;
  1888. /* Update the rate scaling for data frame Tx */
  1889. rate_cmd.table_id = 1;
  1890. return iwl_send_cmd_pdu(priv, REPLY_RATE_SCALE, sizeof(rate_cmd),
  1891. &rate_cmd);
  1892. }
  1893. int iwl_hw_set_hw_setting(struct iwl_priv *priv)
  1894. {
  1895. memset((void *)&priv->hw_setting, 0,
  1896. sizeof(struct iwl_driver_hw_info));
  1897. priv->hw_setting.shared_virt =
  1898. pci_alloc_consistent(priv->pci_dev,
  1899. sizeof(struct iwl_shared),
  1900. &priv->hw_setting.shared_phys);
  1901. if (!priv->hw_setting.shared_virt) {
  1902. IWL_ERROR("failed to allocate pci memory\n");
  1903. mutex_unlock(&priv->mutex);
  1904. return -ENOMEM;
  1905. }
  1906. priv->hw_setting.ac_queue_count = AC_NUM;
  1907. priv->hw_setting.rx_buffer_size = IWL_RX_BUF_SIZE;
  1908. priv->hw_setting.tx_cmd_len = sizeof(struct iwl_tx_cmd);
  1909. priv->hw_setting.max_rxq_size = RX_QUEUE_SIZE;
  1910. priv->hw_setting.max_rxq_log = RX_QUEUE_SIZE_LOG;
  1911. priv->hw_setting.max_stations = IWL3945_STATION_COUNT;
  1912. priv->hw_setting.bcast_sta_id = IWL3945_BROADCAST_ID;
  1913. return 0;
  1914. }
  1915. unsigned int iwl_hw_get_beacon_cmd(struct iwl_priv *priv,
  1916. struct iwl_frame *frame, u8 rate)
  1917. {
  1918. struct iwl_tx_beacon_cmd *tx_beacon_cmd;
  1919. unsigned int frame_size;
  1920. tx_beacon_cmd = (struct iwl_tx_beacon_cmd *)&frame->u;
  1921. memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
  1922. tx_beacon_cmd->tx.sta_id = IWL3945_BROADCAST_ID;
  1923. tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  1924. frame_size = iwl_fill_beacon_frame(priv,
  1925. tx_beacon_cmd->frame,
  1926. BROADCAST_ADDR,
  1927. sizeof(frame->u) - sizeof(*tx_beacon_cmd));
  1928. BUG_ON(frame_size > MAX_MPDU_SIZE);
  1929. tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size);
  1930. tx_beacon_cmd->tx.rate = rate;
  1931. tx_beacon_cmd->tx.tx_flags = (TX_CMD_FLG_SEQ_CTL_MSK |
  1932. TX_CMD_FLG_TSF_MSK);
  1933. /* supp_rates[0] == OFDM start at IWL_FIRST_OFDM_RATE*/
  1934. tx_beacon_cmd->tx.supp_rates[0] =
  1935. (IWL_OFDM_BASIC_RATES_MASK >> IWL_FIRST_OFDM_RATE) & 0xFF;
  1936. tx_beacon_cmd->tx.supp_rates[1] =
  1937. (IWL_CCK_BASIC_RATES_MASK & 0xF);
  1938. return (sizeof(struct iwl_tx_beacon_cmd) + frame_size);
  1939. }
  1940. void iwl_hw_rx_handler_setup(struct iwl_priv *priv)
  1941. {
  1942. priv->rx_handlers[REPLY_3945_RX] = iwl3945_rx_reply_rx;
  1943. }
  1944. void iwl_hw_setup_deferred_work(struct iwl_priv *priv)
  1945. {
  1946. INIT_DELAYED_WORK(&priv->thermal_periodic,
  1947. iwl3945_bg_reg_txpower_periodic);
  1948. }
  1949. void iwl_hw_cancel_deferred_work(struct iwl_priv *priv)
  1950. {
  1951. cancel_delayed_work(&priv->thermal_periodic);
  1952. }
  1953. struct pci_device_id iwl_hw_card_ids[] = {
  1954. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x4222)},
  1955. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x4227)},
  1956. {0}
  1957. };
  1958. inline int iwl_eeprom_acquire_semaphore(struct iwl_priv *priv)
  1959. {
  1960. _iwl_clear_bit(priv, CSR_EEPROM_GP, CSR_EEPROM_GP_IF_OWNER_MSK);
  1961. return 0;
  1962. }
  1963. MODULE_DEVICE_TABLE(pci, iwl_hw_card_ids);