em28xx-core.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915
  1. /*
  2. em28xx-core.c - driver for Empia EM2800/EM2820/2840 USB video capture devices
  3. Copyright (C) 2005 Ludovico Cavedon <cavedon@sssup.it>
  4. Markus Rechberger <mrechberger@gmail.com>
  5. Mauro Carvalho Chehab <mchehab@infradead.org>
  6. Sascha Sommer <saschasommer@freenet.de>
  7. This program is free software; you can redistribute it and/or modify
  8. it under the terms of the GNU General Public License as published by
  9. the Free Software Foundation; either version 2 of the License, or
  10. (at your option) any later version.
  11. This program is distributed in the hope that it will be useful,
  12. but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. GNU General Public License for more details.
  15. You should have received a copy of the GNU General Public License
  16. along with this program; if not, write to the Free Software
  17. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  18. */
  19. #include <linux/init.h>
  20. #include <linux/list.h>
  21. #include <linux/module.h>
  22. #include <linux/usb.h>
  23. #include <linux/vmalloc.h>
  24. #include "em28xx.h"
  25. /* #define ENABLE_DEBUG_ISOC_FRAMES */
  26. static unsigned int core_debug;
  27. module_param(core_debug,int,0644);
  28. MODULE_PARM_DESC(core_debug,"enable debug messages [core]");
  29. #define em28xx_coredbg(fmt, arg...) do {\
  30. if (core_debug) \
  31. printk(KERN_INFO "%s %s :"fmt, \
  32. dev->name, __func__ , ##arg); } while (0)
  33. static unsigned int reg_debug;
  34. module_param(reg_debug,int,0644);
  35. MODULE_PARM_DESC(reg_debug,"enable debug messages [URB reg]");
  36. #define em28xx_regdbg(fmt, arg...) do {\
  37. if (reg_debug) \
  38. printk(KERN_INFO "%s %s :"fmt, \
  39. dev->name, __func__ , ##arg); } while (0)
  40. static int alt = EM28XX_PINOUT;
  41. module_param(alt, int, 0644);
  42. MODULE_PARM_DESC(alt, "alternate setting to use for video endpoint");
  43. /* FIXME */
  44. #define em28xx_isocdbg(fmt, arg...) do {\
  45. if (core_debug) \
  46. printk(KERN_INFO "%s %s :"fmt, \
  47. dev->name, __func__ , ##arg); } while (0)
  48. /*
  49. * em28xx_read_reg_req()
  50. * reads data from the usb device specifying bRequest
  51. */
  52. int em28xx_read_reg_req_len(struct em28xx *dev, u8 req, u16 reg,
  53. char *buf, int len)
  54. {
  55. int ret, byte;
  56. if (dev->state & DEV_DISCONNECTED)
  57. return -ENODEV;
  58. if (len > URB_MAX_CTRL_SIZE)
  59. return -EINVAL;
  60. em28xx_regdbg("req=%02x, reg=%02x ", req, reg);
  61. mutex_lock(&dev->ctrl_urb_lock);
  62. ret = usb_control_msg(dev->udev, usb_rcvctrlpipe(dev->udev, 0), req,
  63. USB_DIR_IN | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
  64. 0x0000, reg, dev->urb_buf, len, HZ);
  65. if (ret < 0) {
  66. if (reg_debug)
  67. printk(" failed!\n");
  68. mutex_unlock(&dev->ctrl_urb_lock);
  69. return ret;
  70. }
  71. if (len)
  72. memcpy(buf, dev->urb_buf, len);
  73. mutex_unlock(&dev->ctrl_urb_lock);
  74. if (reg_debug) {
  75. printk("%02x values: ", ret);
  76. for (byte = 0; byte < len; byte++)
  77. printk(" %02x", (unsigned char)buf[byte]);
  78. printk("\n");
  79. }
  80. return ret;
  81. }
  82. /*
  83. * em28xx_read_reg_req()
  84. * reads data from the usb device specifying bRequest
  85. */
  86. int em28xx_read_reg_req(struct em28xx *dev, u8 req, u16 reg)
  87. {
  88. u8 val;
  89. int ret;
  90. if (dev->state & DEV_DISCONNECTED)
  91. return(-ENODEV);
  92. em28xx_regdbg("req=%02x, reg=%02x:", req, reg);
  93. mutex_lock(&dev->ctrl_urb_lock);
  94. ret = usb_control_msg(dev->udev, usb_rcvctrlpipe(dev->udev, 0), req,
  95. USB_DIR_IN | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
  96. 0x0000, reg, dev->urb_buf, 1, HZ);
  97. val = dev->urb_buf[0];
  98. mutex_unlock(&dev->ctrl_urb_lock);
  99. if (ret < 0) {
  100. printk(" failed!\n");
  101. return ret;
  102. }
  103. if (reg_debug)
  104. printk("%02x\n", (unsigned char) val);
  105. return val;
  106. }
  107. int em28xx_read_reg(struct em28xx *dev, u16 reg)
  108. {
  109. return em28xx_read_reg_req(dev, USB_REQ_GET_STATUS, reg);
  110. }
  111. /*
  112. * em28xx_write_regs_req()
  113. * sends data to the usb device, specifying bRequest
  114. */
  115. int em28xx_write_regs_req(struct em28xx *dev, u8 req, u16 reg, char *buf,
  116. int len)
  117. {
  118. int ret;
  119. if (dev->state & DEV_DISCONNECTED)
  120. return -ENODEV;
  121. if ((len < 1) || (len > URB_MAX_CTRL_SIZE))
  122. return -EINVAL;
  123. em28xx_regdbg("req=%02x reg=%02x:", req, reg);
  124. if (reg_debug) {
  125. int i;
  126. for (i = 0; i < len; ++i)
  127. printk(" %02x", (unsigned char)buf[i]);
  128. printk("\n");
  129. }
  130. mutex_lock(&dev->ctrl_urb_lock);
  131. memcpy(dev->urb_buf, buf, len);
  132. ret = usb_control_msg(dev->udev, usb_sndctrlpipe(dev->udev, 0), req,
  133. USB_DIR_OUT | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
  134. 0x0000, reg, dev->urb_buf, len, HZ);
  135. mutex_unlock(&dev->ctrl_urb_lock);
  136. if (dev->wait_after_write)
  137. msleep(dev->wait_after_write);
  138. return ret;
  139. }
  140. int em28xx_write_regs(struct em28xx *dev, u16 reg, char *buf, int len)
  141. {
  142. int rc;
  143. rc = em28xx_write_regs_req(dev, USB_REQ_GET_STATUS, reg, buf, len);
  144. /* Stores GPO/GPIO values at the cache, if changed
  145. Only write values should be stored, since input on a GPIO
  146. register will return the input bits.
  147. Not sure what happens on reading GPO register.
  148. */
  149. if (rc >= 0) {
  150. if (reg == dev->reg_gpo_num)
  151. dev->reg_gpo = buf[0];
  152. else if (reg == dev->reg_gpio_num)
  153. dev->reg_gpio = buf[0];
  154. }
  155. return rc;
  156. }
  157. /*
  158. * em28xx_write_reg_bits()
  159. * sets only some bits (specified by bitmask) of a register, by first reading
  160. * the actual value
  161. */
  162. static int em28xx_write_reg_bits(struct em28xx *dev, u16 reg, u8 val,
  163. u8 bitmask)
  164. {
  165. int oldval;
  166. u8 newval;
  167. /* Uses cache for gpo/gpio registers */
  168. if (reg == dev->reg_gpo_num)
  169. oldval = dev->reg_gpo;
  170. else if (reg == dev->reg_gpio_num)
  171. oldval = dev->reg_gpio;
  172. else
  173. oldval = em28xx_read_reg(dev, reg);
  174. if (oldval < 0)
  175. return oldval;
  176. newval = (((u8) oldval) & ~bitmask) | (val & bitmask);
  177. return em28xx_write_regs(dev, reg, &newval, 1);
  178. }
  179. /*
  180. * em28xx_is_ac97_ready()
  181. * Checks if ac97 is ready
  182. */
  183. static int em28xx_is_ac97_ready(struct em28xx *dev)
  184. {
  185. int ret, i;
  186. /* Wait up to 50 ms for AC97 command to complete */
  187. for (i = 0; i < 10; i++, msleep(5)) {
  188. ret = em28xx_read_reg(dev, EM28XX_R43_AC97BUSY);
  189. if (ret < 0)
  190. return ret;
  191. if (!(ret & 0x01))
  192. return 0;
  193. }
  194. em28xx_warn("AC97 command still being executed: not handled properly!\n");
  195. return -EBUSY;
  196. }
  197. /*
  198. * em28xx_read_ac97()
  199. * write a 16 bit value to the specified AC97 address (LSB first!)
  200. */
  201. static int em28xx_read_ac97(struct em28xx *dev, u8 reg)
  202. {
  203. int ret;
  204. u8 addr = (reg & 0x7f) | 0x80;
  205. u16 val;
  206. ret = em28xx_is_ac97_ready(dev);
  207. if (ret < 0)
  208. return ret;
  209. ret = em28xx_write_regs(dev, EM28XX_R42_AC97ADDR, &addr, 1);
  210. if (ret < 0)
  211. return ret;
  212. ret = dev->em28xx_read_reg_req_len(dev, 0, EM28XX_R40_AC97LSB,
  213. (u8 *)&val, sizeof(val));
  214. if (ret < 0)
  215. return ret;
  216. return le16_to_cpu(val);
  217. }
  218. /*
  219. * em28xx_write_ac97()
  220. * write a 16 bit value to the specified AC97 address (LSB first!)
  221. */
  222. static int em28xx_write_ac97(struct em28xx *dev, u8 reg, u16 val)
  223. {
  224. int ret;
  225. u8 addr = reg & 0x7f;
  226. __le16 value;
  227. value = cpu_to_le16(val);
  228. ret = em28xx_is_ac97_ready(dev);
  229. if (ret < 0)
  230. return ret;
  231. ret = em28xx_write_regs(dev, EM28XX_R40_AC97LSB, (u8 *) &value, 2);
  232. if (ret < 0)
  233. return ret;
  234. ret = em28xx_write_regs(dev, EM28XX_R42_AC97ADDR, &addr, 1);
  235. if (ret < 0)
  236. return ret;
  237. return 0;
  238. }
  239. static int set_ac97_em202_input(struct em28xx *dev)
  240. {
  241. int ret;
  242. u16 enable = 0x0808; /* 12 dB attenuation Left/Right */
  243. u16 disable = 0x8808; /* bit 15 - mute volumme */
  244. u16 video, line;
  245. if (dev->ctl_ainput == EM28XX_AMUX_VIDEO) {
  246. video = enable;
  247. line = disable;
  248. } else {
  249. video = disable;
  250. line = enable;
  251. }
  252. /* Sets em202 AC97 mixer registers */
  253. ret = em28xx_write_ac97(dev, AC97_VIDEO_VOL, video);
  254. if (ret < 0)
  255. return ret;
  256. ret = em28xx_write_ac97(dev, AC97_LINEIN_VOL, line);
  257. return ret;
  258. }
  259. static int em28xx_set_audio_source(struct em28xx *dev)
  260. {
  261. int ret;
  262. u8 input;
  263. if (dev->is_em2800) {
  264. if (dev->ctl_ainput)
  265. input = EM2800_AUDIO_SRC_LINE;
  266. else
  267. input = EM2800_AUDIO_SRC_TUNER;
  268. ret = em28xx_write_regs(dev, EM2800_R08_AUDIOSRC, &input, 1);
  269. if (ret < 0)
  270. return ret;
  271. }
  272. if (dev->has_msp34xx)
  273. input = EM28XX_AUDIO_SRC_TUNER;
  274. else {
  275. switch (dev->ctl_ainput) {
  276. case EM28XX_AMUX_VIDEO:
  277. input = EM28XX_AUDIO_SRC_TUNER;
  278. break;
  279. default:
  280. input = EM28XX_AUDIO_SRC_LINE;
  281. break;
  282. }
  283. }
  284. ret = em28xx_write_reg_bits(dev, EM28XX_R0E_AUDIOSRC, input, 0xc0);
  285. if (ret < 0)
  286. return ret;
  287. msleep(5);
  288. switch (dev->audio_mode.ac97) {
  289. case EM28XX_NO_AC97:
  290. break;
  291. case EM28XX_AC97_OTHER:
  292. /* We don't know how to handle this chip.
  293. Let's hope it is close enough to em202 to work
  294. */
  295. case EM28XX_AC97_EM202:
  296. ret = set_ac97_em202_input(dev);
  297. break;
  298. }
  299. return 0;
  300. }
  301. int em28xx_audio_analog_set(struct em28xx *dev)
  302. {
  303. int ret;
  304. u8 xclk = 0x07;
  305. if (!dev->audio_mode.has_audio)
  306. return 0;
  307. if (dev->audio_mode.ac97 != EM28XX_NO_AC97) {
  308. /* Mute */
  309. ret = em28xx_write_ac97(dev, AC97_MASTER_VOL, 0x8000);
  310. if (ret < 0)
  311. return ret;
  312. }
  313. if (dev->has_12mhz_i2s)
  314. xclk |= 0x20;
  315. if (!dev->mute)
  316. xclk |= 0x80;
  317. ret = em28xx_write_reg_bits(dev, EM28XX_R0F_XCLK, xclk, 0xa7);
  318. if (ret < 0)
  319. return ret;
  320. msleep(10);
  321. /* Selects the proper audio input */
  322. ret = em28xx_set_audio_source(dev);
  323. /* Sets volume */
  324. if (dev->audio_mode.ac97 != EM28XX_NO_AC97) {
  325. int vol;
  326. /* LSB: left channel - both channels with the same level */
  327. vol = (0x1f - dev->volume) | ((0x1f - dev->volume) << 8);
  328. /* Mute device, if needed */
  329. if (dev->mute)
  330. vol |= 0x8000;
  331. /* Sets volume */
  332. ret = em28xx_write_ac97(dev, AC97_MASTER_VOL, vol);
  333. }
  334. return ret;
  335. }
  336. EXPORT_SYMBOL_GPL(em28xx_audio_analog_set);
  337. int em28xx_audio_setup(struct em28xx *dev)
  338. {
  339. int vid1, vid2, feat, cfg;
  340. if (dev->chip_id == CHIP_ID_EM2874) {
  341. /* Digital only device - don't load any alsa module */
  342. dev->audio_mode.has_audio = 0;
  343. dev->has_audio_class = 0;
  344. dev->has_alsa_audio = 0;
  345. return 0;
  346. }
  347. /* If device doesn't support Usb Audio Class, use vendor class */
  348. if (!dev->has_audio_class)
  349. dev->has_alsa_audio = 1;
  350. dev->audio_mode.has_audio = 1;
  351. /* See how this device is configured */
  352. cfg = em28xx_read_reg(dev, EM28XX_R00_CHIPCFG);
  353. if (cfg < 0)
  354. cfg = EM28XX_CHIPCFG_AC97; /* Be conservative */
  355. else
  356. em28xx_info("Config register raw data: 0x%02x\n", cfg);
  357. if ((cfg & EM28XX_CHIPCFG_AUDIOMASK) ==
  358. EM28XX_CHIPCFG_I2S_3_SAMPRATES) {
  359. em28xx_info("I2S Audio (3 sample rates)\n");
  360. dev->audio_mode.i2s_3rates = 1;
  361. }
  362. if ((cfg & EM28XX_CHIPCFG_AUDIOMASK) ==
  363. EM28XX_CHIPCFG_I2S_5_SAMPRATES) {
  364. em28xx_info("I2S Audio (5 sample rates)\n");
  365. dev->audio_mode.i2s_5rates = 1;
  366. }
  367. if (!(cfg & EM28XX_CHIPCFG_AC97)) {
  368. dev->audio_mode.ac97 = EM28XX_NO_AC97;
  369. goto init_audio;
  370. }
  371. dev->audio_mode.ac97 = EM28XX_AC97_OTHER;
  372. vid1 = em28xx_read_ac97(dev, AC97_VENDOR_ID1);
  373. if (vid1 < 0) {
  374. /* Device likely doesn't support AC97 */
  375. em28xx_warn("AC97 chip type couldn't be determined\n");
  376. goto init_audio;
  377. }
  378. vid2 = em28xx_read_ac97(dev, AC97_VENDOR_ID2);
  379. if (vid2 < 0)
  380. goto init_audio;
  381. dev->audio_mode.ac97_vendor_id1 = vid1;
  382. dev->audio_mode.ac97_vendor_id2 = vid2;
  383. em28xx_warn("AC97 vendor ID = %04x:%04x\n", vid1, vid2);
  384. feat = em28xx_read_ac97(dev, AC97_RESET);
  385. if (feat < 0)
  386. goto init_audio;
  387. dev->audio_mode.ac97_feat = feat;
  388. em28xx_warn("AC97 features = 0x%04x\n", feat);
  389. if ((vid1 == 0xffff) && (vid2 == 0xffff) && (feat == 0x6a90))
  390. dev->audio_mode.ac97 = EM28XX_AC97_EM202;
  391. init_audio:
  392. /* Reports detected AC97 processor */
  393. switch (dev->audio_mode.ac97) {
  394. case EM28XX_NO_AC97:
  395. em28xx_info("No AC97 audio processor\n");
  396. break;
  397. case EM28XX_AC97_EM202:
  398. em28xx_info("Empia 202 AC97 audio processor detected\n");
  399. break;
  400. case EM28XX_AC97_OTHER:
  401. em28xx_warn("Unknown AC97 audio processor detected!\n");
  402. break;
  403. default:
  404. break;
  405. }
  406. return em28xx_audio_analog_set(dev);
  407. }
  408. EXPORT_SYMBOL_GPL(em28xx_audio_setup);
  409. int em28xx_colorlevels_set_default(struct em28xx *dev)
  410. {
  411. em28xx_write_regs(dev, EM28XX_R20_YGAIN, "\x10", 1); /* contrast */
  412. em28xx_write_regs(dev, EM28XX_R21_YOFFSET, "\x00", 1); /* brightness */
  413. em28xx_write_regs(dev, EM28XX_R22_UVGAIN, "\x10", 1); /* saturation */
  414. em28xx_write_regs(dev, EM28XX_R23_UOFFSET, "\x00", 1);
  415. em28xx_write_regs(dev, EM28XX_R24_VOFFSET, "\x00", 1);
  416. em28xx_write_regs(dev, EM28XX_R25_SHARPNESS, "\x00", 1);
  417. em28xx_write_regs(dev, EM28XX_R14_GAMMA, "\x20", 1);
  418. em28xx_write_regs(dev, EM28XX_R15_RGAIN, "\x20", 1);
  419. em28xx_write_regs(dev, EM28XX_R16_GGAIN, "\x20", 1);
  420. em28xx_write_regs(dev, EM28XX_R17_BGAIN, "\x20", 1);
  421. em28xx_write_regs(dev, EM28XX_R18_ROFFSET, "\x00", 1);
  422. em28xx_write_regs(dev, EM28XX_R19_GOFFSET, "\x00", 1);
  423. return em28xx_write_regs(dev, EM28XX_R1A_BOFFSET, "\x00", 1);
  424. }
  425. int em28xx_capture_start(struct em28xx *dev, int start)
  426. {
  427. int rc;
  428. if (dev->chip_id == CHIP_ID_EM2874) {
  429. /* The Transport Stream Enable Register moved in em2874 */
  430. if (!start) {
  431. rc = em28xx_write_reg_bits(dev, EM2874_R5F_TS_ENABLE,
  432. 0x00,
  433. EM2874_TS1_CAPTURE_ENABLE);
  434. return rc;
  435. }
  436. /* Enable Transport Stream */
  437. rc = em28xx_write_reg_bits(dev, EM2874_R5F_TS_ENABLE,
  438. EM2874_TS1_CAPTURE_ENABLE,
  439. EM2874_TS1_CAPTURE_ENABLE);
  440. return rc;
  441. }
  442. /* FIXME: which is the best order? */
  443. /* video registers are sampled by VREF */
  444. rc = em28xx_write_reg_bits(dev, EM28XX_R0C_USBSUSP,
  445. start ? 0x10 : 0x00, 0x10);
  446. if (rc < 0)
  447. return rc;
  448. if (!start) {
  449. /* disable video capture */
  450. rc = em28xx_write_regs(dev, EM28XX_R12_VINENABLE, "\x27", 1);
  451. return rc;
  452. }
  453. /* enable video capture */
  454. rc = em28xx_write_regs_req(dev, 0x00, 0x48, "\x00", 1);
  455. if (dev->mode == EM28XX_ANALOG_MODE)
  456. rc = em28xx_write_regs(dev, EM28XX_R12_VINENABLE, "\x67", 1);
  457. else
  458. rc = em28xx_write_regs(dev, EM28XX_R12_VINENABLE, "\x37", 1);
  459. msleep(6);
  460. return rc;
  461. }
  462. int em28xx_outfmt_set_yuv422(struct em28xx *dev)
  463. {
  464. em28xx_write_regs(dev, EM28XX_R27_OUTFMT, "\x34", 1);
  465. em28xx_write_regs(dev, EM28XX_R10_VINMODE, "\x10", 1);
  466. return em28xx_write_regs(dev, EM28XX_R11_VINCTRL, "\x11", 1);
  467. }
  468. static int em28xx_accumulator_set(struct em28xx *dev, u8 xmin, u8 xmax,
  469. u8 ymin, u8 ymax)
  470. {
  471. em28xx_coredbg("em28xx Scale: (%d,%d)-(%d,%d)\n",
  472. xmin, ymin, xmax, ymax);
  473. em28xx_write_regs(dev, EM28XX_R28_XMIN, &xmin, 1);
  474. em28xx_write_regs(dev, EM28XX_R29_XMAX, &xmax, 1);
  475. em28xx_write_regs(dev, EM28XX_R2A_YMIN, &ymin, 1);
  476. return em28xx_write_regs(dev, EM28XX_R2B_YMAX, &ymax, 1);
  477. }
  478. static int em28xx_capture_area_set(struct em28xx *dev, u8 hstart, u8 vstart,
  479. u16 width, u16 height)
  480. {
  481. u8 cwidth = width;
  482. u8 cheight = height;
  483. u8 overflow = (height >> 7 & 0x02) | (width >> 8 & 0x01);
  484. em28xx_coredbg("em28xx Area Set: (%d,%d)\n",
  485. (width | (overflow & 2) << 7),
  486. (height | (overflow & 1) << 8));
  487. em28xx_write_regs(dev, EM28XX_R1C_HSTART, &hstart, 1);
  488. em28xx_write_regs(dev, EM28XX_R1D_VSTART, &vstart, 1);
  489. em28xx_write_regs(dev, EM28XX_R1E_CWIDTH, &cwidth, 1);
  490. em28xx_write_regs(dev, EM28XX_R1F_CHEIGHT, &cheight, 1);
  491. return em28xx_write_regs(dev, EM28XX_R1B_OFLOW, &overflow, 1);
  492. }
  493. static int em28xx_scaler_set(struct em28xx *dev, u16 h, u16 v)
  494. {
  495. u8 mode;
  496. /* the em2800 scaler only supports scaling down to 50% */
  497. if (dev->is_em2800)
  498. mode = (v ? 0x20 : 0x00) | (h ? 0x10 : 0x00);
  499. else {
  500. u8 buf[2];
  501. buf[0] = h;
  502. buf[1] = h >> 8;
  503. em28xx_write_regs(dev, EM28XX_R30_HSCALELOW, (char *)buf, 2);
  504. buf[0] = v;
  505. buf[1] = v >> 8;
  506. em28xx_write_regs(dev, EM28XX_R32_VSCALELOW, (char *)buf, 2);
  507. /* it seems that both H and V scalers must be active
  508. to work correctly */
  509. mode = (h || v)? 0x30: 0x00;
  510. }
  511. return em28xx_write_reg_bits(dev, EM28XX_R26_COMPR, mode, 0x30);
  512. }
  513. /* FIXME: this only function read values from dev */
  514. int em28xx_resolution_set(struct em28xx *dev)
  515. {
  516. int width, height;
  517. width = norm_maxw(dev);
  518. height = norm_maxh(dev) >> 1;
  519. em28xx_outfmt_set_yuv422(dev);
  520. em28xx_accumulator_set(dev, 1, (width - 4) >> 2, 1, (height - 4) >> 2);
  521. em28xx_capture_area_set(dev, 0, 0, width >> 2, height >> 2);
  522. return em28xx_scaler_set(dev, dev->hscale, dev->vscale);
  523. }
  524. int em28xx_set_alternate(struct em28xx *dev)
  525. {
  526. int errCode, prev_alt = dev->alt;
  527. int i;
  528. unsigned int min_pkt_size = dev->width * 2 + 4;
  529. /* When image size is bigger than a certain value,
  530. the frame size should be increased, otherwise, only
  531. green screen will be received.
  532. */
  533. if (dev->width * 2 * dev->height > 720 * 240 * 2)
  534. min_pkt_size *= 2;
  535. for (i = 0; i < dev->num_alt; i++) {
  536. /* stop when the selected alt setting offers enough bandwidth */
  537. if (dev->alt_max_pkt_size[i] >= min_pkt_size) {
  538. dev->alt = i;
  539. break;
  540. /* otherwise make sure that we end up with the maximum bandwidth
  541. because the min_pkt_size equation might be wrong...
  542. */
  543. } else if (dev->alt_max_pkt_size[i] >
  544. dev->alt_max_pkt_size[dev->alt])
  545. dev->alt = i;
  546. }
  547. if (dev->alt != prev_alt) {
  548. em28xx_coredbg("minimum isoc packet size: %u (alt=%d)\n",
  549. min_pkt_size, dev->alt);
  550. dev->max_pkt_size = dev->alt_max_pkt_size[dev->alt];
  551. em28xx_coredbg("setting alternate %d with wMaxPacketSize=%u\n",
  552. dev->alt, dev->max_pkt_size);
  553. errCode = usb_set_interface(dev->udev, 0, dev->alt);
  554. if (errCode < 0) {
  555. em28xx_errdev("cannot change alternate number to %d (error=%i)\n",
  556. dev->alt, errCode);
  557. return errCode;
  558. }
  559. }
  560. return 0;
  561. }
  562. int em28xx_gpio_set(struct em28xx *dev, struct em28xx_reg_seq *gpio)
  563. {
  564. int rc = 0;
  565. if (!gpio)
  566. return rc;
  567. dev->em28xx_write_regs_req(dev, 0x00, 0x48, "\x00", 1);
  568. if (dev->mode == EM28XX_ANALOG_MODE)
  569. dev->em28xx_write_regs_req(dev, 0x00, 0x12, "\x67", 1);
  570. else
  571. dev->em28xx_write_regs_req(dev, 0x00, 0x12, "\x37", 1);
  572. msleep(6);
  573. /* Send GPIO reset sequences specified at board entry */
  574. while (gpio->sleep >= 0) {
  575. if (gpio->reg >= 0) {
  576. rc = em28xx_write_reg_bits(dev,
  577. gpio->reg,
  578. gpio->val,
  579. gpio->mask);
  580. if (rc < 0)
  581. return rc;
  582. }
  583. if (gpio->sleep > 0)
  584. msleep(gpio->sleep);
  585. gpio++;
  586. }
  587. return rc;
  588. }
  589. int em28xx_set_mode(struct em28xx *dev, enum em28xx_mode set_mode)
  590. {
  591. if (dev->mode == set_mode)
  592. return 0;
  593. if (set_mode == EM28XX_MODE_UNDEFINED) {
  594. dev->mode = set_mode;
  595. return 0;
  596. }
  597. dev->mode = set_mode;
  598. if (dev->mode == EM28XX_DIGITAL_MODE)
  599. return em28xx_gpio_set(dev, dev->digital_gpio);
  600. else
  601. return em28xx_gpio_set(dev, dev->analog_gpio);
  602. }
  603. EXPORT_SYMBOL_GPL(em28xx_set_mode);
  604. /* ------------------------------------------------------------------
  605. URB control
  606. ------------------------------------------------------------------*/
  607. /*
  608. * IRQ callback, called by URB callback
  609. */
  610. static void em28xx_irq_callback(struct urb *urb)
  611. {
  612. struct em28xx_dmaqueue *dma_q = urb->context;
  613. struct em28xx *dev = container_of(dma_q, struct em28xx, vidq);
  614. int rc, i;
  615. /* Copy data from URB */
  616. spin_lock(&dev->slock);
  617. rc = dev->isoc_ctl.isoc_copy(dev, urb);
  618. spin_unlock(&dev->slock);
  619. /* Reset urb buffers */
  620. for (i = 0; i < urb->number_of_packets; i++) {
  621. urb->iso_frame_desc[i].status = 0;
  622. urb->iso_frame_desc[i].actual_length = 0;
  623. }
  624. urb->status = 0;
  625. urb->status = usb_submit_urb(urb, GFP_ATOMIC);
  626. if (urb->status) {
  627. em28xx_isocdbg("urb resubmit failed (error=%i)\n",
  628. urb->status);
  629. }
  630. }
  631. /*
  632. * Stop and Deallocate URBs
  633. */
  634. void em28xx_uninit_isoc(struct em28xx *dev)
  635. {
  636. struct urb *urb;
  637. int i;
  638. em28xx_isocdbg("em28xx: called em28xx_uninit_isoc\n");
  639. dev->isoc_ctl.nfields = -1;
  640. for (i = 0; i < dev->isoc_ctl.num_bufs; i++) {
  641. urb = dev->isoc_ctl.urb[i];
  642. if (urb) {
  643. usb_kill_urb(urb);
  644. usb_unlink_urb(urb);
  645. if (dev->isoc_ctl.transfer_buffer[i]) {
  646. usb_buffer_free(dev->udev,
  647. urb->transfer_buffer_length,
  648. dev->isoc_ctl.transfer_buffer[i],
  649. urb->transfer_dma);
  650. }
  651. usb_free_urb(urb);
  652. dev->isoc_ctl.urb[i] = NULL;
  653. }
  654. dev->isoc_ctl.transfer_buffer[i] = NULL;
  655. }
  656. kfree(dev->isoc_ctl.urb);
  657. kfree(dev->isoc_ctl.transfer_buffer);
  658. dev->isoc_ctl.urb = NULL;
  659. dev->isoc_ctl.transfer_buffer = NULL;
  660. dev->isoc_ctl.num_bufs = 0;
  661. em28xx_capture_start(dev, 0);
  662. }
  663. EXPORT_SYMBOL_GPL(em28xx_uninit_isoc);
  664. /*
  665. * Allocate URBs and start IRQ
  666. */
  667. int em28xx_init_isoc(struct em28xx *dev, int max_packets,
  668. int num_bufs, int max_pkt_size,
  669. int (*isoc_copy) (struct em28xx *dev, struct urb *urb))
  670. {
  671. struct em28xx_dmaqueue *dma_q = &dev->vidq;
  672. int i;
  673. int sb_size, pipe;
  674. struct urb *urb;
  675. int j, k;
  676. int rc;
  677. em28xx_isocdbg("em28xx: called em28xx_prepare_isoc\n");
  678. /* De-allocates all pending stuff */
  679. em28xx_uninit_isoc(dev);
  680. dev->isoc_ctl.isoc_copy = isoc_copy;
  681. dev->isoc_ctl.num_bufs = num_bufs;
  682. dev->isoc_ctl.urb = kzalloc(sizeof(void *)*num_bufs, GFP_KERNEL);
  683. if (!dev->isoc_ctl.urb) {
  684. em28xx_errdev("cannot alloc memory for usb buffers\n");
  685. return -ENOMEM;
  686. }
  687. dev->isoc_ctl.transfer_buffer = kzalloc(sizeof(void *)*num_bufs,
  688. GFP_KERNEL);
  689. if (!dev->isoc_ctl.transfer_buffer) {
  690. em28xx_errdev("cannot allocate memory for usbtransfer\n");
  691. kfree(dev->isoc_ctl.urb);
  692. return -ENOMEM;
  693. }
  694. dev->isoc_ctl.max_pkt_size = max_pkt_size;
  695. dev->isoc_ctl.buf = NULL;
  696. sb_size = max_packets * dev->isoc_ctl.max_pkt_size;
  697. /* allocate urbs and transfer buffers */
  698. for (i = 0; i < dev->isoc_ctl.num_bufs; i++) {
  699. urb = usb_alloc_urb(max_packets, GFP_KERNEL);
  700. if (!urb) {
  701. em28xx_err("cannot alloc isoc_ctl.urb %i\n", i);
  702. em28xx_uninit_isoc(dev);
  703. return -ENOMEM;
  704. }
  705. dev->isoc_ctl.urb[i] = urb;
  706. dev->isoc_ctl.transfer_buffer[i] = usb_buffer_alloc(dev->udev,
  707. sb_size, GFP_KERNEL, &urb->transfer_dma);
  708. if (!dev->isoc_ctl.transfer_buffer[i]) {
  709. em28xx_err("unable to allocate %i bytes for transfer"
  710. " buffer %i%s\n",
  711. sb_size, i,
  712. in_interrupt()?" while in int":"");
  713. em28xx_uninit_isoc(dev);
  714. return -ENOMEM;
  715. }
  716. memset(dev->isoc_ctl.transfer_buffer[i], 0, sb_size);
  717. /* FIXME: this is a hack - should be
  718. 'desc.bEndpointAddress & USB_ENDPOINT_NUMBER_MASK'
  719. should also be using 'desc.bInterval'
  720. */
  721. pipe = usb_rcvisocpipe(dev->udev,
  722. dev->mode == EM28XX_ANALOG_MODE ? 0x82 : 0x84);
  723. usb_fill_int_urb(urb, dev->udev, pipe,
  724. dev->isoc_ctl.transfer_buffer[i], sb_size,
  725. em28xx_irq_callback, dma_q, 1);
  726. urb->number_of_packets = max_packets;
  727. urb->transfer_flags = URB_ISO_ASAP;
  728. k = 0;
  729. for (j = 0; j < max_packets; j++) {
  730. urb->iso_frame_desc[j].offset = k;
  731. urb->iso_frame_desc[j].length =
  732. dev->isoc_ctl.max_pkt_size;
  733. k += dev->isoc_ctl.max_pkt_size;
  734. }
  735. }
  736. init_waitqueue_head(&dma_q->wq);
  737. em28xx_capture_start(dev, 1);
  738. /* submit urbs and enables IRQ */
  739. for (i = 0; i < dev->isoc_ctl.num_bufs; i++) {
  740. rc = usb_submit_urb(dev->isoc_ctl.urb[i], GFP_ATOMIC);
  741. if (rc) {
  742. em28xx_err("submit of urb %i failed (error=%i)\n", i,
  743. rc);
  744. em28xx_uninit_isoc(dev);
  745. return rc;
  746. }
  747. }
  748. return 0;
  749. }
  750. EXPORT_SYMBOL_GPL(em28xx_init_isoc);