atmel_lcdfb.c 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152
  1. /*
  2. * Driver for AT91/AT32 LCD Controller
  3. *
  4. * Copyright (C) 2007 Atmel Corporation
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file COPYING in the main directory of this archive for
  8. * more details.
  9. */
  10. #include <linux/kernel.h>
  11. #include <linux/platform_device.h>
  12. #include <linux/dma-mapping.h>
  13. #include <linux/interrupt.h>
  14. #include <linux/clk.h>
  15. #include <linux/fb.h>
  16. #include <linux/init.h>
  17. #include <linux/delay.h>
  18. #include <linux/backlight.h>
  19. #include <linux/gfp.h>
  20. #include <linux/module.h>
  21. #include <mach/board.h>
  22. #include <mach/cpu.h>
  23. #include <asm/gpio.h>
  24. #include <video/atmel_lcdc.h>
  25. #define lcdc_readl(sinfo, reg) __raw_readl((sinfo)->mmio+(reg))
  26. #define lcdc_writel(sinfo, reg, val) __raw_writel((val), (sinfo)->mmio+(reg))
  27. /* configurable parameters */
  28. #define ATMEL_LCDC_CVAL_DEFAULT 0xc8
  29. #define ATMEL_LCDC_DMA_BURST_LEN 8 /* words */
  30. #define ATMEL_LCDC_FIFO_SIZE 512 /* words */
  31. #if defined(CONFIG_ARCH_AT91)
  32. #define ATMEL_LCDFB_FBINFO_DEFAULT (FBINFO_DEFAULT \
  33. | FBINFO_PARTIAL_PAN_OK \
  34. | FBINFO_HWACCEL_YPAN)
  35. static inline void atmel_lcdfb_update_dma2d(struct atmel_lcdfb_info *sinfo,
  36. struct fb_var_screeninfo *var,
  37. struct fb_info *info)
  38. {
  39. }
  40. #elif defined(CONFIG_AVR32)
  41. #define ATMEL_LCDFB_FBINFO_DEFAULT (FBINFO_DEFAULT \
  42. | FBINFO_PARTIAL_PAN_OK \
  43. | FBINFO_HWACCEL_XPAN \
  44. | FBINFO_HWACCEL_YPAN)
  45. static void atmel_lcdfb_update_dma2d(struct atmel_lcdfb_info *sinfo,
  46. struct fb_var_screeninfo *var,
  47. struct fb_info *info)
  48. {
  49. u32 dma2dcfg;
  50. u32 pixeloff;
  51. pixeloff = (var->xoffset * info->var.bits_per_pixel) & 0x1f;
  52. dma2dcfg = (info->var.xres_virtual - info->var.xres)
  53. * info->var.bits_per_pixel / 8;
  54. dma2dcfg |= pixeloff << ATMEL_LCDC_PIXELOFF_OFFSET;
  55. lcdc_writel(sinfo, ATMEL_LCDC_DMA2DCFG, dma2dcfg);
  56. /* Update configuration */
  57. lcdc_writel(sinfo, ATMEL_LCDC_DMACON,
  58. lcdc_readl(sinfo, ATMEL_LCDC_DMACON)
  59. | ATMEL_LCDC_DMAUPDT);
  60. }
  61. #endif
  62. static u32 contrast_ctr = ATMEL_LCDC_PS_DIV8
  63. | ATMEL_LCDC_POL_POSITIVE
  64. | ATMEL_LCDC_ENA_PWMENABLE;
  65. #ifdef CONFIG_BACKLIGHT_ATMEL_LCDC
  66. /* some bl->props field just changed */
  67. static int atmel_bl_update_status(struct backlight_device *bl)
  68. {
  69. struct atmel_lcdfb_info *sinfo = bl_get_data(bl);
  70. int power = sinfo->bl_power;
  71. int brightness = bl->props.brightness;
  72. /* REVISIT there may be a meaningful difference between
  73. * fb_blank and power ... there seem to be some cases
  74. * this doesn't handle correctly.
  75. */
  76. if (bl->props.fb_blank != sinfo->bl_power)
  77. power = bl->props.fb_blank;
  78. else if (bl->props.power != sinfo->bl_power)
  79. power = bl->props.power;
  80. if (brightness < 0 && power == FB_BLANK_UNBLANK)
  81. brightness = lcdc_readl(sinfo, ATMEL_LCDC_CONTRAST_VAL);
  82. else if (power != FB_BLANK_UNBLANK)
  83. brightness = 0;
  84. lcdc_writel(sinfo, ATMEL_LCDC_CONTRAST_VAL, brightness);
  85. lcdc_writel(sinfo, ATMEL_LCDC_CONTRAST_CTR,
  86. brightness ? contrast_ctr : 0);
  87. bl->props.fb_blank = bl->props.power = sinfo->bl_power = power;
  88. return 0;
  89. }
  90. static int atmel_bl_get_brightness(struct backlight_device *bl)
  91. {
  92. struct atmel_lcdfb_info *sinfo = bl_get_data(bl);
  93. return lcdc_readl(sinfo, ATMEL_LCDC_CONTRAST_VAL);
  94. }
  95. static const struct backlight_ops atmel_lcdc_bl_ops = {
  96. .update_status = atmel_bl_update_status,
  97. .get_brightness = atmel_bl_get_brightness,
  98. };
  99. static void init_backlight(struct atmel_lcdfb_info *sinfo)
  100. {
  101. struct backlight_properties props;
  102. struct backlight_device *bl;
  103. sinfo->bl_power = FB_BLANK_UNBLANK;
  104. if (sinfo->backlight)
  105. return;
  106. memset(&props, 0, sizeof(struct backlight_properties));
  107. props.type = BACKLIGHT_RAW;
  108. props.max_brightness = 0xff;
  109. bl = backlight_device_register("backlight", &sinfo->pdev->dev, sinfo,
  110. &atmel_lcdc_bl_ops, &props);
  111. if (IS_ERR(bl)) {
  112. dev_err(&sinfo->pdev->dev, "error %ld on backlight register\n",
  113. PTR_ERR(bl));
  114. return;
  115. }
  116. sinfo->backlight = bl;
  117. bl->props.power = FB_BLANK_UNBLANK;
  118. bl->props.fb_blank = FB_BLANK_UNBLANK;
  119. bl->props.brightness = atmel_bl_get_brightness(bl);
  120. }
  121. static void exit_backlight(struct atmel_lcdfb_info *sinfo)
  122. {
  123. if (sinfo->backlight)
  124. backlight_device_unregister(sinfo->backlight);
  125. }
  126. #else
  127. static void init_backlight(struct atmel_lcdfb_info *sinfo)
  128. {
  129. dev_warn(&sinfo->pdev->dev, "backlight control is not available\n");
  130. }
  131. static void exit_backlight(struct atmel_lcdfb_info *sinfo)
  132. {
  133. }
  134. #endif
  135. static void init_contrast(struct atmel_lcdfb_info *sinfo)
  136. {
  137. /* contrast pwm can be 'inverted' */
  138. if (sinfo->lcdcon_pol_negative)
  139. contrast_ctr &= ~(ATMEL_LCDC_POL_POSITIVE);
  140. /* have some default contrast/backlight settings */
  141. lcdc_writel(sinfo, ATMEL_LCDC_CONTRAST_CTR, contrast_ctr);
  142. lcdc_writel(sinfo, ATMEL_LCDC_CONTRAST_VAL, ATMEL_LCDC_CVAL_DEFAULT);
  143. if (sinfo->lcdcon_is_backlight)
  144. init_backlight(sinfo);
  145. }
  146. static struct fb_fix_screeninfo atmel_lcdfb_fix __initdata = {
  147. .type = FB_TYPE_PACKED_PIXELS,
  148. .visual = FB_VISUAL_TRUECOLOR,
  149. .xpanstep = 0,
  150. .ypanstep = 1,
  151. .ywrapstep = 0,
  152. .accel = FB_ACCEL_NONE,
  153. };
  154. static unsigned long compute_hozval(unsigned long xres, unsigned long lcdcon2)
  155. {
  156. unsigned long value;
  157. if (!(cpu_is_at91sam9261() || cpu_is_at91sam9g10()
  158. || cpu_is_at32ap7000()))
  159. return xres;
  160. value = xres;
  161. if ((lcdcon2 & ATMEL_LCDC_DISTYPE) != ATMEL_LCDC_DISTYPE_TFT) {
  162. /* STN display */
  163. if ((lcdcon2 & ATMEL_LCDC_DISTYPE) == ATMEL_LCDC_DISTYPE_STNCOLOR) {
  164. value *= 3;
  165. }
  166. if ( (lcdcon2 & ATMEL_LCDC_IFWIDTH) == ATMEL_LCDC_IFWIDTH_4
  167. || ( (lcdcon2 & ATMEL_LCDC_IFWIDTH) == ATMEL_LCDC_IFWIDTH_8
  168. && (lcdcon2 & ATMEL_LCDC_SCANMOD) == ATMEL_LCDC_SCANMOD_DUAL ))
  169. value = DIV_ROUND_UP(value, 4);
  170. else
  171. value = DIV_ROUND_UP(value, 8);
  172. }
  173. return value;
  174. }
  175. static void atmel_lcdfb_stop_nowait(struct atmel_lcdfb_info *sinfo)
  176. {
  177. /* Turn off the LCD controller and the DMA controller */
  178. lcdc_writel(sinfo, ATMEL_LCDC_PWRCON,
  179. sinfo->guard_time << ATMEL_LCDC_GUARDT_OFFSET);
  180. /* Wait for the LCDC core to become idle */
  181. while (lcdc_readl(sinfo, ATMEL_LCDC_PWRCON) & ATMEL_LCDC_BUSY)
  182. msleep(10);
  183. lcdc_writel(sinfo, ATMEL_LCDC_DMACON, 0);
  184. }
  185. static void atmel_lcdfb_stop(struct atmel_lcdfb_info *sinfo)
  186. {
  187. atmel_lcdfb_stop_nowait(sinfo);
  188. /* Wait for DMA engine to become idle... */
  189. while (lcdc_readl(sinfo, ATMEL_LCDC_DMACON) & ATMEL_LCDC_DMABUSY)
  190. msleep(10);
  191. }
  192. static void atmel_lcdfb_start(struct atmel_lcdfb_info *sinfo)
  193. {
  194. lcdc_writel(sinfo, ATMEL_LCDC_DMACON, sinfo->default_dmacon);
  195. lcdc_writel(sinfo, ATMEL_LCDC_PWRCON,
  196. (sinfo->guard_time << ATMEL_LCDC_GUARDT_OFFSET)
  197. | ATMEL_LCDC_PWR);
  198. }
  199. static void atmel_lcdfb_update_dma(struct fb_info *info,
  200. struct fb_var_screeninfo *var)
  201. {
  202. struct atmel_lcdfb_info *sinfo = info->par;
  203. struct fb_fix_screeninfo *fix = &info->fix;
  204. unsigned long dma_addr;
  205. dma_addr = (fix->smem_start + var->yoffset * fix->line_length
  206. + var->xoffset * info->var.bits_per_pixel / 8);
  207. dma_addr &= ~3UL;
  208. /* Set framebuffer DMA base address and pixel offset */
  209. lcdc_writel(sinfo, ATMEL_LCDC_DMABADDR1, dma_addr);
  210. atmel_lcdfb_update_dma2d(sinfo, var, info);
  211. }
  212. static inline void atmel_lcdfb_free_video_memory(struct atmel_lcdfb_info *sinfo)
  213. {
  214. struct fb_info *info = sinfo->info;
  215. dma_free_writecombine(info->device, info->fix.smem_len,
  216. info->screen_base, info->fix.smem_start);
  217. }
  218. /**
  219. * atmel_lcdfb_alloc_video_memory - Allocate framebuffer memory
  220. * @sinfo: the frame buffer to allocate memory for
  221. *
  222. * This function is called only from the atmel_lcdfb_probe()
  223. * so no locking by fb_info->mm_lock around smem_len setting is needed.
  224. */
  225. static int atmel_lcdfb_alloc_video_memory(struct atmel_lcdfb_info *sinfo)
  226. {
  227. struct fb_info *info = sinfo->info;
  228. struct fb_var_screeninfo *var = &info->var;
  229. unsigned int smem_len;
  230. smem_len = (var->xres_virtual * var->yres_virtual
  231. * ((var->bits_per_pixel + 7) / 8));
  232. info->fix.smem_len = max(smem_len, sinfo->smem_len);
  233. info->screen_base = dma_alloc_writecombine(info->device, info->fix.smem_len,
  234. (dma_addr_t *)&info->fix.smem_start, GFP_KERNEL);
  235. if (!info->screen_base) {
  236. return -ENOMEM;
  237. }
  238. memset(info->screen_base, 0, info->fix.smem_len);
  239. return 0;
  240. }
  241. static const struct fb_videomode *atmel_lcdfb_choose_mode(struct fb_var_screeninfo *var,
  242. struct fb_info *info)
  243. {
  244. struct fb_videomode varfbmode;
  245. const struct fb_videomode *fbmode = NULL;
  246. fb_var_to_videomode(&varfbmode, var);
  247. fbmode = fb_find_nearest_mode(&varfbmode, &info->modelist);
  248. if (fbmode)
  249. fb_videomode_to_var(var, fbmode);
  250. return fbmode;
  251. }
  252. /**
  253. * atmel_lcdfb_check_var - Validates a var passed in.
  254. * @var: frame buffer variable screen structure
  255. * @info: frame buffer structure that represents a single frame buffer
  256. *
  257. * Checks to see if the hardware supports the state requested by
  258. * var passed in. This function does not alter the hardware
  259. * state!!! This means the data stored in struct fb_info and
  260. * struct atmel_lcdfb_info do not change. This includes the var
  261. * inside of struct fb_info. Do NOT change these. This function
  262. * can be called on its own if we intent to only test a mode and
  263. * not actually set it. The stuff in modedb.c is a example of
  264. * this. If the var passed in is slightly off by what the
  265. * hardware can support then we alter the var PASSED in to what
  266. * we can do. If the hardware doesn't support mode change a
  267. * -EINVAL will be returned by the upper layers. You don't need
  268. * to implement this function then. If you hardware doesn't
  269. * support changing the resolution then this function is not
  270. * needed. In this case the driver would just provide a var that
  271. * represents the static state the screen is in.
  272. *
  273. * Returns negative errno on error, or zero on success.
  274. */
  275. static int atmel_lcdfb_check_var(struct fb_var_screeninfo *var,
  276. struct fb_info *info)
  277. {
  278. struct device *dev = info->device;
  279. struct atmel_lcdfb_info *sinfo = info->par;
  280. unsigned long clk_value_khz;
  281. clk_value_khz = clk_get_rate(sinfo->lcdc_clk) / 1000;
  282. dev_dbg(dev, "%s:\n", __func__);
  283. if (!(var->pixclock && var->bits_per_pixel)) {
  284. /* choose a suitable mode if possible */
  285. if (!atmel_lcdfb_choose_mode(var, info)) {
  286. dev_err(dev, "needed value not specified\n");
  287. return -EINVAL;
  288. }
  289. }
  290. dev_dbg(dev, " resolution: %ux%u\n", var->xres, var->yres);
  291. dev_dbg(dev, " pixclk: %lu KHz\n", PICOS2KHZ(var->pixclock));
  292. dev_dbg(dev, " bpp: %u\n", var->bits_per_pixel);
  293. dev_dbg(dev, " clk: %lu KHz\n", clk_value_khz);
  294. if (PICOS2KHZ(var->pixclock) > clk_value_khz) {
  295. dev_err(dev, "%lu KHz pixel clock is too fast\n", PICOS2KHZ(var->pixclock));
  296. return -EINVAL;
  297. }
  298. /* Do not allow to have real resoulution larger than virtual */
  299. if (var->xres > var->xres_virtual)
  300. var->xres_virtual = var->xres;
  301. if (var->yres > var->yres_virtual)
  302. var->yres_virtual = var->yres;
  303. /* Force same alignment for each line */
  304. var->xres = (var->xres + 3) & ~3UL;
  305. var->xres_virtual = (var->xres_virtual + 3) & ~3UL;
  306. var->red.msb_right = var->green.msb_right = var->blue.msb_right = 0;
  307. var->transp.msb_right = 0;
  308. var->transp.offset = var->transp.length = 0;
  309. var->xoffset = var->yoffset = 0;
  310. if (info->fix.smem_len) {
  311. unsigned int smem_len = (var->xres_virtual * var->yres_virtual
  312. * ((var->bits_per_pixel + 7) / 8));
  313. if (smem_len > info->fix.smem_len)
  314. return -EINVAL;
  315. }
  316. /* Saturate vertical and horizontal timings at maximum values */
  317. var->vsync_len = min_t(u32, var->vsync_len,
  318. (ATMEL_LCDC_VPW >> ATMEL_LCDC_VPW_OFFSET) + 1);
  319. var->upper_margin = min_t(u32, var->upper_margin,
  320. ATMEL_LCDC_VBP >> ATMEL_LCDC_VBP_OFFSET);
  321. var->lower_margin = min_t(u32, var->lower_margin,
  322. ATMEL_LCDC_VFP);
  323. var->right_margin = min_t(u32, var->right_margin,
  324. (ATMEL_LCDC_HFP >> ATMEL_LCDC_HFP_OFFSET) + 1);
  325. var->hsync_len = min_t(u32, var->hsync_len,
  326. (ATMEL_LCDC_HPW >> ATMEL_LCDC_HPW_OFFSET) + 1);
  327. var->left_margin = min_t(u32, var->left_margin,
  328. ATMEL_LCDC_HBP + 1);
  329. /* Some parameters can't be zero */
  330. var->vsync_len = max_t(u32, var->vsync_len, 1);
  331. var->right_margin = max_t(u32, var->right_margin, 1);
  332. var->hsync_len = max_t(u32, var->hsync_len, 1);
  333. var->left_margin = max_t(u32, var->left_margin, 1);
  334. switch (var->bits_per_pixel) {
  335. case 1:
  336. case 2:
  337. case 4:
  338. case 8:
  339. var->red.offset = var->green.offset = var->blue.offset = 0;
  340. var->red.length = var->green.length = var->blue.length
  341. = var->bits_per_pixel;
  342. break;
  343. case 15:
  344. case 16:
  345. if (sinfo->lcd_wiring_mode == ATMEL_LCDC_WIRING_RGB) {
  346. /* RGB:565 mode */
  347. var->red.offset = 11;
  348. var->blue.offset = 0;
  349. var->green.length = 6;
  350. } else if (sinfo->lcd_wiring_mode == ATMEL_LCDC_WIRING_RGB555) {
  351. var->red.offset = 10;
  352. var->blue.offset = 0;
  353. var->green.length = 5;
  354. } else {
  355. /* BGR:555 mode */
  356. var->red.offset = 0;
  357. var->blue.offset = 10;
  358. var->green.length = 5;
  359. }
  360. var->green.offset = 5;
  361. var->red.length = var->blue.length = 5;
  362. break;
  363. case 32:
  364. var->transp.offset = 24;
  365. var->transp.length = 8;
  366. /* fall through */
  367. case 24:
  368. if (sinfo->lcd_wiring_mode == ATMEL_LCDC_WIRING_RGB) {
  369. /* RGB:888 mode */
  370. var->red.offset = 16;
  371. var->blue.offset = 0;
  372. } else {
  373. /* BGR:888 mode */
  374. var->red.offset = 0;
  375. var->blue.offset = 16;
  376. }
  377. var->green.offset = 8;
  378. var->red.length = var->green.length = var->blue.length = 8;
  379. break;
  380. default:
  381. dev_err(dev, "color depth %d not supported\n",
  382. var->bits_per_pixel);
  383. return -EINVAL;
  384. }
  385. return 0;
  386. }
  387. /*
  388. * LCD reset sequence
  389. */
  390. static void atmel_lcdfb_reset(struct atmel_lcdfb_info *sinfo)
  391. {
  392. might_sleep();
  393. atmel_lcdfb_stop(sinfo);
  394. atmel_lcdfb_start(sinfo);
  395. }
  396. /**
  397. * atmel_lcdfb_set_par - Alters the hardware state.
  398. * @info: frame buffer structure that represents a single frame buffer
  399. *
  400. * Using the fb_var_screeninfo in fb_info we set the resolution
  401. * of the this particular framebuffer. This function alters the
  402. * par AND the fb_fix_screeninfo stored in fb_info. It doesn't
  403. * not alter var in fb_info since we are using that data. This
  404. * means we depend on the data in var inside fb_info to be
  405. * supported by the hardware. atmel_lcdfb_check_var is always called
  406. * before atmel_lcdfb_set_par to ensure this. Again if you can't
  407. * change the resolution you don't need this function.
  408. *
  409. */
  410. static int atmel_lcdfb_set_par(struct fb_info *info)
  411. {
  412. struct atmel_lcdfb_info *sinfo = info->par;
  413. unsigned long hozval_linesz;
  414. unsigned long value;
  415. unsigned long clk_value_khz;
  416. unsigned long bits_per_line;
  417. unsigned long pix_factor = 2;
  418. might_sleep();
  419. dev_dbg(info->device, "%s:\n", __func__);
  420. dev_dbg(info->device, " * resolution: %ux%u (%ux%u virtual)\n",
  421. info->var.xres, info->var.yres,
  422. info->var.xres_virtual, info->var.yres_virtual);
  423. atmel_lcdfb_stop_nowait(sinfo);
  424. if (info->var.bits_per_pixel == 1)
  425. info->fix.visual = FB_VISUAL_MONO01;
  426. else if (info->var.bits_per_pixel <= 8)
  427. info->fix.visual = FB_VISUAL_PSEUDOCOLOR;
  428. else
  429. info->fix.visual = FB_VISUAL_TRUECOLOR;
  430. bits_per_line = info->var.xres_virtual * info->var.bits_per_pixel;
  431. info->fix.line_length = DIV_ROUND_UP(bits_per_line, 8);
  432. /* Re-initialize the DMA engine... */
  433. dev_dbg(info->device, " * update DMA engine\n");
  434. atmel_lcdfb_update_dma(info, &info->var);
  435. /* ...set frame size and burst length = 8 words (?) */
  436. value = (info->var.yres * info->var.xres * info->var.bits_per_pixel) / 32;
  437. value |= ((ATMEL_LCDC_DMA_BURST_LEN - 1) << ATMEL_LCDC_BLENGTH_OFFSET);
  438. lcdc_writel(sinfo, ATMEL_LCDC_DMAFRMCFG, value);
  439. /* Now, the LCDC core... */
  440. /* Set pixel clock */
  441. if (cpu_is_at91sam9g45() && !cpu_is_at91sam9g45es())
  442. pix_factor = 1;
  443. clk_value_khz = clk_get_rate(sinfo->lcdc_clk) / 1000;
  444. value = DIV_ROUND_UP(clk_value_khz, PICOS2KHZ(info->var.pixclock));
  445. if (value < pix_factor) {
  446. dev_notice(info->device, "Bypassing pixel clock divider\n");
  447. lcdc_writel(sinfo, ATMEL_LCDC_LCDCON1, ATMEL_LCDC_BYPASS);
  448. } else {
  449. value = (value / pix_factor) - 1;
  450. dev_dbg(info->device, " * programming CLKVAL = 0x%08lx\n",
  451. value);
  452. lcdc_writel(sinfo, ATMEL_LCDC_LCDCON1,
  453. value << ATMEL_LCDC_CLKVAL_OFFSET);
  454. info->var.pixclock =
  455. KHZ2PICOS(clk_value_khz / (pix_factor * (value + 1)));
  456. dev_dbg(info->device, " updated pixclk: %lu KHz\n",
  457. PICOS2KHZ(info->var.pixclock));
  458. }
  459. /* Initialize control register 2 */
  460. value = sinfo->default_lcdcon2;
  461. if (!(info->var.sync & FB_SYNC_HOR_HIGH_ACT))
  462. value |= ATMEL_LCDC_INVLINE_INVERTED;
  463. if (!(info->var.sync & FB_SYNC_VERT_HIGH_ACT))
  464. value |= ATMEL_LCDC_INVFRAME_INVERTED;
  465. switch (info->var.bits_per_pixel) {
  466. case 1: value |= ATMEL_LCDC_PIXELSIZE_1; break;
  467. case 2: value |= ATMEL_LCDC_PIXELSIZE_2; break;
  468. case 4: value |= ATMEL_LCDC_PIXELSIZE_4; break;
  469. case 8: value |= ATMEL_LCDC_PIXELSIZE_8; break;
  470. case 15: /* fall through */
  471. case 16: value |= ATMEL_LCDC_PIXELSIZE_16; break;
  472. case 24: value |= ATMEL_LCDC_PIXELSIZE_24; break;
  473. case 32: value |= ATMEL_LCDC_PIXELSIZE_32; break;
  474. default: BUG(); break;
  475. }
  476. dev_dbg(info->device, " * LCDCON2 = %08lx\n", value);
  477. lcdc_writel(sinfo, ATMEL_LCDC_LCDCON2, value);
  478. /* Vertical timing */
  479. value = (info->var.vsync_len - 1) << ATMEL_LCDC_VPW_OFFSET;
  480. value |= info->var.upper_margin << ATMEL_LCDC_VBP_OFFSET;
  481. value |= info->var.lower_margin;
  482. dev_dbg(info->device, " * LCDTIM1 = %08lx\n", value);
  483. lcdc_writel(sinfo, ATMEL_LCDC_TIM1, value);
  484. /* Horizontal timing */
  485. value = (info->var.right_margin - 1) << ATMEL_LCDC_HFP_OFFSET;
  486. value |= (info->var.hsync_len - 1) << ATMEL_LCDC_HPW_OFFSET;
  487. value |= (info->var.left_margin - 1);
  488. dev_dbg(info->device, " * LCDTIM2 = %08lx\n", value);
  489. lcdc_writel(sinfo, ATMEL_LCDC_TIM2, value);
  490. /* Horizontal value (aka line size) */
  491. hozval_linesz = compute_hozval(info->var.xres,
  492. lcdc_readl(sinfo, ATMEL_LCDC_LCDCON2));
  493. /* Display size */
  494. value = (hozval_linesz - 1) << ATMEL_LCDC_HOZVAL_OFFSET;
  495. value |= info->var.yres - 1;
  496. dev_dbg(info->device, " * LCDFRMCFG = %08lx\n", value);
  497. lcdc_writel(sinfo, ATMEL_LCDC_LCDFRMCFG, value);
  498. /* FIFO Threshold: Use formula from data sheet */
  499. value = ATMEL_LCDC_FIFO_SIZE - (2 * ATMEL_LCDC_DMA_BURST_LEN + 3);
  500. lcdc_writel(sinfo, ATMEL_LCDC_FIFO, value);
  501. /* Toggle LCD_MODE every frame */
  502. lcdc_writel(sinfo, ATMEL_LCDC_MVAL, 0);
  503. /* Disable all interrupts */
  504. lcdc_writel(sinfo, ATMEL_LCDC_IDR, ~0UL);
  505. /* Enable FIFO & DMA errors */
  506. lcdc_writel(sinfo, ATMEL_LCDC_IER, ATMEL_LCDC_UFLWI | ATMEL_LCDC_OWRI | ATMEL_LCDC_MERI);
  507. /* ...wait for DMA engine to become idle... */
  508. while (lcdc_readl(sinfo, ATMEL_LCDC_DMACON) & ATMEL_LCDC_DMABUSY)
  509. msleep(10);
  510. atmel_lcdfb_start(sinfo);
  511. dev_dbg(info->device, " * DONE\n");
  512. return 0;
  513. }
  514. static inline unsigned int chan_to_field(unsigned int chan, const struct fb_bitfield *bf)
  515. {
  516. chan &= 0xffff;
  517. chan >>= 16 - bf->length;
  518. return chan << bf->offset;
  519. }
  520. /**
  521. * atmel_lcdfb_setcolreg - Optional function. Sets a color register.
  522. * @regno: Which register in the CLUT we are programming
  523. * @red: The red value which can be up to 16 bits wide
  524. * @green: The green value which can be up to 16 bits wide
  525. * @blue: The blue value which can be up to 16 bits wide.
  526. * @transp: If supported the alpha value which can be up to 16 bits wide.
  527. * @info: frame buffer info structure
  528. *
  529. * Set a single color register. The values supplied have a 16 bit
  530. * magnitude which needs to be scaled in this function for the hardware.
  531. * Things to take into consideration are how many color registers, if
  532. * any, are supported with the current color visual. With truecolor mode
  533. * no color palettes are supported. Here a pseudo palette is created
  534. * which we store the value in pseudo_palette in struct fb_info. For
  535. * pseudocolor mode we have a limited color palette. To deal with this
  536. * we can program what color is displayed for a particular pixel value.
  537. * DirectColor is similar in that we can program each color field. If
  538. * we have a static colormap we don't need to implement this function.
  539. *
  540. * Returns negative errno on error, or zero on success. In an
  541. * ideal world, this would have been the case, but as it turns
  542. * out, the other drivers return 1 on failure, so that's what
  543. * we're going to do.
  544. */
  545. static int atmel_lcdfb_setcolreg(unsigned int regno, unsigned int red,
  546. unsigned int green, unsigned int blue,
  547. unsigned int transp, struct fb_info *info)
  548. {
  549. struct atmel_lcdfb_info *sinfo = info->par;
  550. unsigned int val;
  551. u32 *pal;
  552. int ret = 1;
  553. if (info->var.grayscale)
  554. red = green = blue = (19595 * red + 38470 * green
  555. + 7471 * blue) >> 16;
  556. switch (info->fix.visual) {
  557. case FB_VISUAL_TRUECOLOR:
  558. if (regno < 16) {
  559. pal = info->pseudo_palette;
  560. val = chan_to_field(red, &info->var.red);
  561. val |= chan_to_field(green, &info->var.green);
  562. val |= chan_to_field(blue, &info->var.blue);
  563. pal[regno] = val;
  564. ret = 0;
  565. }
  566. break;
  567. case FB_VISUAL_PSEUDOCOLOR:
  568. if (regno < 256) {
  569. val = ((red >> 11) & 0x001f);
  570. val |= ((green >> 6) & 0x03e0);
  571. val |= ((blue >> 1) & 0x7c00);
  572. /*
  573. * TODO: intensity bit. Maybe something like
  574. * ~(red[10] ^ green[10] ^ blue[10]) & 1
  575. */
  576. lcdc_writel(sinfo, ATMEL_LCDC_LUT(regno), val);
  577. ret = 0;
  578. }
  579. break;
  580. case FB_VISUAL_MONO01:
  581. if (regno < 2) {
  582. val = (regno == 0) ? 0x00 : 0x1F;
  583. lcdc_writel(sinfo, ATMEL_LCDC_LUT(regno), val);
  584. ret = 0;
  585. }
  586. break;
  587. }
  588. return ret;
  589. }
  590. static int atmel_lcdfb_pan_display(struct fb_var_screeninfo *var,
  591. struct fb_info *info)
  592. {
  593. dev_dbg(info->device, "%s\n", __func__);
  594. atmel_lcdfb_update_dma(info, var);
  595. return 0;
  596. }
  597. static int atmel_lcdfb_blank(int blank_mode, struct fb_info *info)
  598. {
  599. struct atmel_lcdfb_info *sinfo = info->par;
  600. switch (blank_mode) {
  601. case FB_BLANK_UNBLANK:
  602. case FB_BLANK_NORMAL:
  603. atmel_lcdfb_start(sinfo);
  604. break;
  605. case FB_BLANK_VSYNC_SUSPEND:
  606. case FB_BLANK_HSYNC_SUSPEND:
  607. break;
  608. case FB_BLANK_POWERDOWN:
  609. atmel_lcdfb_stop(sinfo);
  610. break;
  611. default:
  612. return -EINVAL;
  613. }
  614. /* let fbcon do a soft blank for us */
  615. return ((blank_mode == FB_BLANK_NORMAL) ? 1 : 0);
  616. }
  617. static struct fb_ops atmel_lcdfb_ops = {
  618. .owner = THIS_MODULE,
  619. .fb_check_var = atmel_lcdfb_check_var,
  620. .fb_set_par = atmel_lcdfb_set_par,
  621. .fb_setcolreg = atmel_lcdfb_setcolreg,
  622. .fb_blank = atmel_lcdfb_blank,
  623. .fb_pan_display = atmel_lcdfb_pan_display,
  624. .fb_fillrect = cfb_fillrect,
  625. .fb_copyarea = cfb_copyarea,
  626. .fb_imageblit = cfb_imageblit,
  627. };
  628. static irqreturn_t atmel_lcdfb_interrupt(int irq, void *dev_id)
  629. {
  630. struct fb_info *info = dev_id;
  631. struct atmel_lcdfb_info *sinfo = info->par;
  632. u32 status;
  633. status = lcdc_readl(sinfo, ATMEL_LCDC_ISR);
  634. if (status & ATMEL_LCDC_UFLWI) {
  635. dev_warn(info->device, "FIFO underflow %#x\n", status);
  636. /* reset DMA and FIFO to avoid screen shifting */
  637. schedule_work(&sinfo->task);
  638. }
  639. lcdc_writel(sinfo, ATMEL_LCDC_ICR, status);
  640. return IRQ_HANDLED;
  641. }
  642. /*
  643. * LCD controller task (to reset the LCD)
  644. */
  645. static void atmel_lcdfb_task(struct work_struct *work)
  646. {
  647. struct atmel_lcdfb_info *sinfo =
  648. container_of(work, struct atmel_lcdfb_info, task);
  649. atmel_lcdfb_reset(sinfo);
  650. }
  651. static int __init atmel_lcdfb_init_fbinfo(struct atmel_lcdfb_info *sinfo)
  652. {
  653. struct fb_info *info = sinfo->info;
  654. int ret = 0;
  655. info->var.activate |= FB_ACTIVATE_FORCE | FB_ACTIVATE_NOW;
  656. dev_info(info->device,
  657. "%luKiB frame buffer at %08lx (mapped at %p)\n",
  658. (unsigned long)info->fix.smem_len / 1024,
  659. (unsigned long)info->fix.smem_start,
  660. info->screen_base);
  661. /* Allocate colormap */
  662. ret = fb_alloc_cmap(&info->cmap, 256, 0);
  663. if (ret < 0)
  664. dev_err(info->device, "Alloc color map failed\n");
  665. return ret;
  666. }
  667. static void atmel_lcdfb_start_clock(struct atmel_lcdfb_info *sinfo)
  668. {
  669. if (sinfo->bus_clk)
  670. clk_enable(sinfo->bus_clk);
  671. clk_enable(sinfo->lcdc_clk);
  672. }
  673. static void atmel_lcdfb_stop_clock(struct atmel_lcdfb_info *sinfo)
  674. {
  675. if (sinfo->bus_clk)
  676. clk_disable(sinfo->bus_clk);
  677. clk_disable(sinfo->lcdc_clk);
  678. }
  679. static int __init atmel_lcdfb_probe(struct platform_device *pdev)
  680. {
  681. struct device *dev = &pdev->dev;
  682. struct fb_info *info;
  683. struct atmel_lcdfb_info *sinfo;
  684. struct atmel_lcdfb_info *pdata_sinfo;
  685. struct fb_videomode fbmode;
  686. struct resource *regs = NULL;
  687. struct resource *map = NULL;
  688. int ret;
  689. dev_dbg(dev, "%s BEGIN\n", __func__);
  690. ret = -ENOMEM;
  691. info = framebuffer_alloc(sizeof(struct atmel_lcdfb_info), dev);
  692. if (!info) {
  693. dev_err(dev, "cannot allocate memory\n");
  694. goto out;
  695. }
  696. sinfo = info->par;
  697. if (dev->platform_data) {
  698. pdata_sinfo = (struct atmel_lcdfb_info *)dev->platform_data;
  699. sinfo->default_bpp = pdata_sinfo->default_bpp;
  700. sinfo->default_dmacon = pdata_sinfo->default_dmacon;
  701. sinfo->default_lcdcon2 = pdata_sinfo->default_lcdcon2;
  702. sinfo->default_monspecs = pdata_sinfo->default_monspecs;
  703. sinfo->atmel_lcdfb_power_control = pdata_sinfo->atmel_lcdfb_power_control;
  704. sinfo->guard_time = pdata_sinfo->guard_time;
  705. sinfo->smem_len = pdata_sinfo->smem_len;
  706. sinfo->lcdcon_is_backlight = pdata_sinfo->lcdcon_is_backlight;
  707. sinfo->lcdcon_pol_negative = pdata_sinfo->lcdcon_pol_negative;
  708. sinfo->lcd_wiring_mode = pdata_sinfo->lcd_wiring_mode;
  709. } else {
  710. dev_err(dev, "cannot get default configuration\n");
  711. goto free_info;
  712. }
  713. sinfo->info = info;
  714. sinfo->pdev = pdev;
  715. strcpy(info->fix.id, sinfo->pdev->name);
  716. info->flags = ATMEL_LCDFB_FBINFO_DEFAULT;
  717. info->pseudo_palette = sinfo->pseudo_palette;
  718. info->fbops = &atmel_lcdfb_ops;
  719. memcpy(&info->monspecs, sinfo->default_monspecs, sizeof(info->monspecs));
  720. info->fix = atmel_lcdfb_fix;
  721. /* Enable LCDC Clocks */
  722. if (cpu_is_at91sam9261() || cpu_is_at91sam9g10()
  723. || cpu_is_at32ap7000()) {
  724. sinfo->bus_clk = clk_get(dev, "hck1");
  725. if (IS_ERR(sinfo->bus_clk)) {
  726. ret = PTR_ERR(sinfo->bus_clk);
  727. goto free_info;
  728. }
  729. }
  730. sinfo->lcdc_clk = clk_get(dev, "lcdc_clk");
  731. if (IS_ERR(sinfo->lcdc_clk)) {
  732. ret = PTR_ERR(sinfo->lcdc_clk);
  733. goto put_bus_clk;
  734. }
  735. atmel_lcdfb_start_clock(sinfo);
  736. ret = fb_find_mode(&info->var, info, NULL, info->monspecs.modedb,
  737. info->monspecs.modedb_len, info->monspecs.modedb,
  738. sinfo->default_bpp);
  739. if (!ret) {
  740. dev_err(dev, "no suitable video mode found\n");
  741. goto stop_clk;
  742. }
  743. regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  744. if (!regs) {
  745. dev_err(dev, "resources unusable\n");
  746. ret = -ENXIO;
  747. goto stop_clk;
  748. }
  749. sinfo->irq_base = platform_get_irq(pdev, 0);
  750. if (sinfo->irq_base < 0) {
  751. dev_err(dev, "unable to get irq\n");
  752. ret = sinfo->irq_base;
  753. goto stop_clk;
  754. }
  755. /* Initialize video memory */
  756. map = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  757. if (map) {
  758. /* use a pre-allocated memory buffer */
  759. info->fix.smem_start = map->start;
  760. info->fix.smem_len = resource_size(map);
  761. if (!request_mem_region(info->fix.smem_start,
  762. info->fix.smem_len, pdev->name)) {
  763. ret = -EBUSY;
  764. goto stop_clk;
  765. }
  766. info->screen_base = ioremap(info->fix.smem_start, info->fix.smem_len);
  767. if (!info->screen_base)
  768. goto release_intmem;
  769. /*
  770. * Don't clear the framebuffer -- someone may have set
  771. * up a splash image.
  772. */
  773. } else {
  774. /* alocate memory buffer */
  775. ret = atmel_lcdfb_alloc_video_memory(sinfo);
  776. if (ret < 0) {
  777. dev_err(dev, "cannot allocate framebuffer: %d\n", ret);
  778. goto stop_clk;
  779. }
  780. }
  781. /* LCDC registers */
  782. info->fix.mmio_start = regs->start;
  783. info->fix.mmio_len = resource_size(regs);
  784. if (!request_mem_region(info->fix.mmio_start,
  785. info->fix.mmio_len, pdev->name)) {
  786. ret = -EBUSY;
  787. goto free_fb;
  788. }
  789. sinfo->mmio = ioremap(info->fix.mmio_start, info->fix.mmio_len);
  790. if (!sinfo->mmio) {
  791. dev_err(dev, "cannot map LCDC registers\n");
  792. goto release_mem;
  793. }
  794. /* Initialize PWM for contrast or backlight ("off") */
  795. init_contrast(sinfo);
  796. /* interrupt */
  797. ret = request_irq(sinfo->irq_base, atmel_lcdfb_interrupt, 0, pdev->name, info);
  798. if (ret) {
  799. dev_err(dev, "request_irq failed: %d\n", ret);
  800. goto unmap_mmio;
  801. }
  802. /* Some operations on the LCDC might sleep and
  803. * require a preemptible task context */
  804. INIT_WORK(&sinfo->task, atmel_lcdfb_task);
  805. ret = atmel_lcdfb_init_fbinfo(sinfo);
  806. if (ret < 0) {
  807. dev_err(dev, "init fbinfo failed: %d\n", ret);
  808. goto unregister_irqs;
  809. }
  810. /*
  811. * This makes sure that our colour bitfield
  812. * descriptors are correctly initialised.
  813. */
  814. atmel_lcdfb_check_var(&info->var, info);
  815. ret = fb_set_var(info, &info->var);
  816. if (ret) {
  817. dev_warn(dev, "unable to set display parameters\n");
  818. goto free_cmap;
  819. }
  820. dev_set_drvdata(dev, info);
  821. /*
  822. * Tell the world that we're ready to go
  823. */
  824. ret = register_framebuffer(info);
  825. if (ret < 0) {
  826. dev_err(dev, "failed to register framebuffer device: %d\n", ret);
  827. goto reset_drvdata;
  828. }
  829. /* add selected videomode to modelist */
  830. fb_var_to_videomode(&fbmode, &info->var);
  831. fb_add_videomode(&fbmode, &info->modelist);
  832. /* Power up the LCDC screen */
  833. if (sinfo->atmel_lcdfb_power_control)
  834. sinfo->atmel_lcdfb_power_control(1);
  835. dev_info(dev, "fb%d: Atmel LCDC at 0x%08lx (mapped at %p), irq %d\n",
  836. info->node, info->fix.mmio_start, sinfo->mmio, sinfo->irq_base);
  837. return 0;
  838. reset_drvdata:
  839. dev_set_drvdata(dev, NULL);
  840. free_cmap:
  841. fb_dealloc_cmap(&info->cmap);
  842. unregister_irqs:
  843. cancel_work_sync(&sinfo->task);
  844. free_irq(sinfo->irq_base, info);
  845. unmap_mmio:
  846. exit_backlight(sinfo);
  847. iounmap(sinfo->mmio);
  848. release_mem:
  849. release_mem_region(info->fix.mmio_start, info->fix.mmio_len);
  850. free_fb:
  851. if (map)
  852. iounmap(info->screen_base);
  853. else
  854. atmel_lcdfb_free_video_memory(sinfo);
  855. release_intmem:
  856. if (map)
  857. release_mem_region(info->fix.smem_start, info->fix.smem_len);
  858. stop_clk:
  859. atmel_lcdfb_stop_clock(sinfo);
  860. clk_put(sinfo->lcdc_clk);
  861. put_bus_clk:
  862. if (sinfo->bus_clk)
  863. clk_put(sinfo->bus_clk);
  864. free_info:
  865. framebuffer_release(info);
  866. out:
  867. dev_dbg(dev, "%s FAILED\n", __func__);
  868. return ret;
  869. }
  870. static int __exit atmel_lcdfb_remove(struct platform_device *pdev)
  871. {
  872. struct device *dev = &pdev->dev;
  873. struct fb_info *info = dev_get_drvdata(dev);
  874. struct atmel_lcdfb_info *sinfo;
  875. if (!info || !info->par)
  876. return 0;
  877. sinfo = info->par;
  878. cancel_work_sync(&sinfo->task);
  879. exit_backlight(sinfo);
  880. if (sinfo->atmel_lcdfb_power_control)
  881. sinfo->atmel_lcdfb_power_control(0);
  882. unregister_framebuffer(info);
  883. atmel_lcdfb_stop_clock(sinfo);
  884. clk_put(sinfo->lcdc_clk);
  885. if (sinfo->bus_clk)
  886. clk_put(sinfo->bus_clk);
  887. fb_dealloc_cmap(&info->cmap);
  888. free_irq(sinfo->irq_base, info);
  889. iounmap(sinfo->mmio);
  890. release_mem_region(info->fix.mmio_start, info->fix.mmio_len);
  891. if (platform_get_resource(pdev, IORESOURCE_MEM, 1)) {
  892. iounmap(info->screen_base);
  893. release_mem_region(info->fix.smem_start, info->fix.smem_len);
  894. } else {
  895. atmel_lcdfb_free_video_memory(sinfo);
  896. }
  897. dev_set_drvdata(dev, NULL);
  898. framebuffer_release(info);
  899. return 0;
  900. }
  901. #ifdef CONFIG_PM
  902. static int atmel_lcdfb_suspend(struct platform_device *pdev, pm_message_t mesg)
  903. {
  904. struct fb_info *info = platform_get_drvdata(pdev);
  905. struct atmel_lcdfb_info *sinfo = info->par;
  906. /*
  907. * We don't want to handle interrupts while the clock is
  908. * stopped. It may take forever.
  909. */
  910. lcdc_writel(sinfo, ATMEL_LCDC_IDR, ~0UL);
  911. sinfo->saved_lcdcon = lcdc_readl(sinfo, ATMEL_LCDC_CONTRAST_VAL);
  912. lcdc_writel(sinfo, ATMEL_LCDC_CONTRAST_CTR, 0);
  913. if (sinfo->atmel_lcdfb_power_control)
  914. sinfo->atmel_lcdfb_power_control(0);
  915. atmel_lcdfb_stop(sinfo);
  916. atmel_lcdfb_stop_clock(sinfo);
  917. return 0;
  918. }
  919. static int atmel_lcdfb_resume(struct platform_device *pdev)
  920. {
  921. struct fb_info *info = platform_get_drvdata(pdev);
  922. struct atmel_lcdfb_info *sinfo = info->par;
  923. atmel_lcdfb_start_clock(sinfo);
  924. atmel_lcdfb_start(sinfo);
  925. if (sinfo->atmel_lcdfb_power_control)
  926. sinfo->atmel_lcdfb_power_control(1);
  927. lcdc_writel(sinfo, ATMEL_LCDC_CONTRAST_CTR, sinfo->saved_lcdcon);
  928. /* Enable FIFO & DMA errors */
  929. lcdc_writel(sinfo, ATMEL_LCDC_IER, ATMEL_LCDC_UFLWI
  930. | ATMEL_LCDC_OWRI | ATMEL_LCDC_MERI);
  931. return 0;
  932. }
  933. #else
  934. #define atmel_lcdfb_suspend NULL
  935. #define atmel_lcdfb_resume NULL
  936. #endif
  937. static struct platform_driver atmel_lcdfb_driver = {
  938. .remove = __exit_p(atmel_lcdfb_remove),
  939. .suspend = atmel_lcdfb_suspend,
  940. .resume = atmel_lcdfb_resume,
  941. .driver = {
  942. .name = "atmel_lcdfb",
  943. .owner = THIS_MODULE,
  944. },
  945. };
  946. static int __init atmel_lcdfb_init(void)
  947. {
  948. return platform_driver_probe(&atmel_lcdfb_driver, atmel_lcdfb_probe);
  949. }
  950. static void __exit atmel_lcdfb_exit(void)
  951. {
  952. platform_driver_unregister(&atmel_lcdfb_driver);
  953. }
  954. module_init(atmel_lcdfb_init);
  955. module_exit(atmel_lcdfb_exit);
  956. MODULE_DESCRIPTION("AT91/AT32 LCD Controller framebuffer driver");
  957. MODULE_AUTHOR("Nicolas Ferre <nicolas.ferre@atmel.com>");
  958. MODULE_LICENSE("GPL");