ti_hdmi_4xxx_ip.c 34 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234
  1. /*
  2. * ti_hdmi_4xxx_ip.c
  3. *
  4. * HDMI TI81xx, TI38xx, TI OMAP4 etc IP driver Library
  5. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com/
  6. * Authors: Yong Zhi
  7. * Mythri pk <mythripk@ti.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License version 2 as published by
  11. * the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but WITHOUT
  14. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  15. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  16. * more details.
  17. *
  18. * You should have received a copy of the GNU General Public License along with
  19. * this program. If not, see <http://www.gnu.org/licenses/>.
  20. */
  21. #include <linux/kernel.h>
  22. #include <linux/module.h>
  23. #include <linux/err.h>
  24. #include <linux/io.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/mutex.h>
  27. #include <linux/delay.h>
  28. #include <linux/string.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/gpio.h>
  31. #if defined(CONFIG_OMAP4_DSS_HDMI_AUDIO)
  32. #include <sound/asound.h>
  33. #endif
  34. #include "ti_hdmi_4xxx_ip.h"
  35. #include "dss.h"
  36. static inline void hdmi_write_reg(void __iomem *base_addr,
  37. const u16 idx, u32 val)
  38. {
  39. __raw_writel(val, base_addr + idx);
  40. }
  41. static inline u32 hdmi_read_reg(void __iomem *base_addr,
  42. const u16 idx)
  43. {
  44. return __raw_readl(base_addr + idx);
  45. }
  46. static inline void __iomem *hdmi_wp_base(struct hdmi_ip_data *ip_data)
  47. {
  48. return ip_data->base_wp;
  49. }
  50. static inline void __iomem *hdmi_phy_base(struct hdmi_ip_data *ip_data)
  51. {
  52. return ip_data->base_wp + ip_data->phy_offset;
  53. }
  54. static inline void __iomem *hdmi_pll_base(struct hdmi_ip_data *ip_data)
  55. {
  56. return ip_data->base_wp + ip_data->pll_offset;
  57. }
  58. static inline void __iomem *hdmi_av_base(struct hdmi_ip_data *ip_data)
  59. {
  60. return ip_data->base_wp + ip_data->core_av_offset;
  61. }
  62. static inline void __iomem *hdmi_core_sys_base(struct hdmi_ip_data *ip_data)
  63. {
  64. return ip_data->base_wp + ip_data->core_sys_offset;
  65. }
  66. static inline int hdmi_wait_for_bit_change(void __iomem *base_addr,
  67. const u16 idx,
  68. int b2, int b1, u32 val)
  69. {
  70. u32 t = 0;
  71. while (val != REG_GET(base_addr, idx, b2, b1)) {
  72. udelay(1);
  73. if (t++ > 10000)
  74. return !val;
  75. }
  76. return val;
  77. }
  78. static int hdmi_pll_init(struct hdmi_ip_data *ip_data)
  79. {
  80. u32 r;
  81. void __iomem *pll_base = hdmi_pll_base(ip_data);
  82. struct hdmi_pll_info *fmt = &ip_data->pll_data;
  83. /* PLL start always use manual mode */
  84. REG_FLD_MOD(pll_base, PLLCTRL_PLL_CONTROL, 0x0, 0, 0);
  85. r = hdmi_read_reg(pll_base, PLLCTRL_CFG1);
  86. r = FLD_MOD(r, fmt->regm, 20, 9); /* CFG1_PLL_REGM */
  87. r = FLD_MOD(r, fmt->regn - 1, 8, 1); /* CFG1_PLL_REGN */
  88. hdmi_write_reg(pll_base, PLLCTRL_CFG1, r);
  89. r = hdmi_read_reg(pll_base, PLLCTRL_CFG2);
  90. r = FLD_MOD(r, 0x0, 12, 12); /* PLL_HIGHFREQ divide by 2 */
  91. r = FLD_MOD(r, 0x1, 13, 13); /* PLL_REFEN */
  92. r = FLD_MOD(r, 0x0, 14, 14); /* PHY_CLKINEN de-assert during locking */
  93. r = FLD_MOD(r, fmt->refsel, 22, 21); /* REFSEL */
  94. if (fmt->dcofreq) {
  95. /* divider programming for frequency beyond 1000Mhz */
  96. REG_FLD_MOD(pll_base, PLLCTRL_CFG3, fmt->regsd, 17, 10);
  97. r = FLD_MOD(r, 0x4, 3, 1); /* 1000MHz and 2000MHz */
  98. } else {
  99. r = FLD_MOD(r, 0x2, 3, 1); /* 500MHz and 1000MHz */
  100. }
  101. hdmi_write_reg(pll_base, PLLCTRL_CFG2, r);
  102. r = hdmi_read_reg(pll_base, PLLCTRL_CFG4);
  103. r = FLD_MOD(r, fmt->regm2, 24, 18);
  104. r = FLD_MOD(r, fmt->regmf, 17, 0);
  105. hdmi_write_reg(pll_base, PLLCTRL_CFG4, r);
  106. /* go now */
  107. REG_FLD_MOD(pll_base, PLLCTRL_PLL_GO, 0x1, 0, 0);
  108. /* wait for bit change */
  109. if (hdmi_wait_for_bit_change(pll_base, PLLCTRL_PLL_GO,
  110. 0, 0, 1) != 1) {
  111. pr_err("PLL GO bit not set\n");
  112. return -ETIMEDOUT;
  113. }
  114. /* Wait till the lock bit is set in PLL status */
  115. if (hdmi_wait_for_bit_change(pll_base,
  116. PLLCTRL_PLL_STATUS, 1, 1, 1) != 1) {
  117. pr_err("cannot lock PLL\n");
  118. pr_err("CFG1 0x%x\n",
  119. hdmi_read_reg(pll_base, PLLCTRL_CFG1));
  120. pr_err("CFG2 0x%x\n",
  121. hdmi_read_reg(pll_base, PLLCTRL_CFG2));
  122. pr_err("CFG4 0x%x\n",
  123. hdmi_read_reg(pll_base, PLLCTRL_CFG4));
  124. return -ETIMEDOUT;
  125. }
  126. pr_debug("PLL locked!\n");
  127. return 0;
  128. }
  129. /* PHY_PWR_CMD */
  130. static int hdmi_set_phy_pwr(struct hdmi_ip_data *ip_data, enum hdmi_phy_pwr val)
  131. {
  132. /* Command for power control of HDMI PHY */
  133. REG_FLD_MOD(hdmi_wp_base(ip_data), HDMI_WP_PWR_CTRL, val, 7, 6);
  134. /* Status of the power control of HDMI PHY */
  135. if (hdmi_wait_for_bit_change(hdmi_wp_base(ip_data),
  136. HDMI_WP_PWR_CTRL, 5, 4, val) != val) {
  137. pr_err("Failed to set PHY power mode to %d\n", val);
  138. return -ETIMEDOUT;
  139. }
  140. return 0;
  141. }
  142. /* PLL_PWR_CMD */
  143. static int hdmi_set_pll_pwr(struct hdmi_ip_data *ip_data, enum hdmi_pll_pwr val)
  144. {
  145. /* Command for power control of HDMI PLL */
  146. REG_FLD_MOD(hdmi_wp_base(ip_data), HDMI_WP_PWR_CTRL, val, 3, 2);
  147. /* wait till PHY_PWR_STATUS is set */
  148. if (hdmi_wait_for_bit_change(hdmi_wp_base(ip_data), HDMI_WP_PWR_CTRL,
  149. 1, 0, val) != val) {
  150. pr_err("Failed to set PLL_PWR_STATUS\n");
  151. return -ETIMEDOUT;
  152. }
  153. return 0;
  154. }
  155. static int hdmi_pll_reset(struct hdmi_ip_data *ip_data)
  156. {
  157. /* SYSRESET controlled by power FSM */
  158. REG_FLD_MOD(hdmi_pll_base(ip_data), PLLCTRL_PLL_CONTROL, 0x0, 3, 3);
  159. /* READ 0x0 reset is in progress */
  160. if (hdmi_wait_for_bit_change(hdmi_pll_base(ip_data),
  161. PLLCTRL_PLL_STATUS, 0, 0, 1) != 1) {
  162. pr_err("Failed to sysreset PLL\n");
  163. return -ETIMEDOUT;
  164. }
  165. return 0;
  166. }
  167. int ti_hdmi_4xxx_pll_enable(struct hdmi_ip_data *ip_data)
  168. {
  169. u16 r = 0;
  170. r = hdmi_set_pll_pwr(ip_data, HDMI_PLLPWRCMD_ALLOFF);
  171. if (r)
  172. return r;
  173. r = hdmi_set_pll_pwr(ip_data, HDMI_PLLPWRCMD_BOTHON_ALLCLKS);
  174. if (r)
  175. return r;
  176. r = hdmi_pll_reset(ip_data);
  177. if (r)
  178. return r;
  179. r = hdmi_pll_init(ip_data);
  180. if (r)
  181. return r;
  182. return 0;
  183. }
  184. void ti_hdmi_4xxx_pll_disable(struct hdmi_ip_data *ip_data)
  185. {
  186. hdmi_set_pll_pwr(ip_data, HDMI_PLLPWRCMD_ALLOFF);
  187. }
  188. static int hdmi_check_hpd_state(struct hdmi_ip_data *ip_data)
  189. {
  190. unsigned long flags;
  191. bool hpd;
  192. int r;
  193. /* this should be in ti_hdmi_4xxx_ip private data */
  194. static DEFINE_SPINLOCK(phy_tx_lock);
  195. spin_lock_irqsave(&phy_tx_lock, flags);
  196. hpd = gpio_get_value(ip_data->hpd_gpio);
  197. if (hpd == ip_data->phy_tx_enabled) {
  198. spin_unlock_irqrestore(&phy_tx_lock, flags);
  199. return 0;
  200. }
  201. if (hpd)
  202. r = hdmi_set_phy_pwr(ip_data, HDMI_PHYPWRCMD_TXON);
  203. else
  204. r = hdmi_set_phy_pwr(ip_data, HDMI_PHYPWRCMD_LDOON);
  205. if (r) {
  206. DSSERR("Failed to %s PHY TX power\n",
  207. hpd ? "enable" : "disable");
  208. goto err;
  209. }
  210. ip_data->phy_tx_enabled = hpd;
  211. err:
  212. spin_unlock_irqrestore(&phy_tx_lock, flags);
  213. return r;
  214. }
  215. static irqreturn_t hpd_irq_handler(int irq, void *data)
  216. {
  217. struct hdmi_ip_data *ip_data = data;
  218. hdmi_check_hpd_state(ip_data);
  219. return IRQ_HANDLED;
  220. }
  221. int ti_hdmi_4xxx_phy_enable(struct hdmi_ip_data *ip_data)
  222. {
  223. u16 r = 0;
  224. void __iomem *phy_base = hdmi_phy_base(ip_data);
  225. r = hdmi_set_phy_pwr(ip_data, HDMI_PHYPWRCMD_LDOON);
  226. if (r)
  227. return r;
  228. /*
  229. * Read address 0 in order to get the SCP reset done completed
  230. * Dummy access performed to make sure reset is done
  231. */
  232. hdmi_read_reg(phy_base, HDMI_TXPHY_TX_CTRL);
  233. /*
  234. * Write to phy address 0 to configure the clock
  235. * use HFBITCLK write HDMI_TXPHY_TX_CONTROL_FREQOUT field
  236. */
  237. REG_FLD_MOD(phy_base, HDMI_TXPHY_TX_CTRL, 0x1, 31, 30);
  238. /* Write to phy address 1 to start HDMI line (TXVALID and TMDSCLKEN) */
  239. hdmi_write_reg(phy_base, HDMI_TXPHY_DIGITAL_CTRL, 0xF0000000);
  240. /* Setup max LDO voltage */
  241. REG_FLD_MOD(phy_base, HDMI_TXPHY_POWER_CTRL, 0xB, 3, 0);
  242. /* Write to phy address 3 to change the polarity control */
  243. REG_FLD_MOD(phy_base, HDMI_TXPHY_PAD_CFG_CTRL, 0x1, 27, 27);
  244. r = request_threaded_irq(gpio_to_irq(ip_data->hpd_gpio),
  245. NULL, hpd_irq_handler,
  246. IRQF_DISABLED | IRQF_TRIGGER_RISING |
  247. IRQF_TRIGGER_FALLING, "hpd", ip_data);
  248. if (r) {
  249. DSSERR("HPD IRQ request failed\n");
  250. hdmi_set_phy_pwr(ip_data, HDMI_PHYPWRCMD_OFF);
  251. return r;
  252. }
  253. r = hdmi_check_hpd_state(ip_data);
  254. if (r) {
  255. free_irq(gpio_to_irq(ip_data->hpd_gpio), ip_data);
  256. hdmi_set_phy_pwr(ip_data, HDMI_PHYPWRCMD_OFF);
  257. return r;
  258. }
  259. return 0;
  260. }
  261. void ti_hdmi_4xxx_phy_disable(struct hdmi_ip_data *ip_data)
  262. {
  263. free_irq(gpio_to_irq(ip_data->hpd_gpio), ip_data);
  264. hdmi_set_phy_pwr(ip_data, HDMI_PHYPWRCMD_OFF);
  265. ip_data->phy_tx_enabled = false;
  266. }
  267. static int hdmi_core_ddc_init(struct hdmi_ip_data *ip_data)
  268. {
  269. void __iomem *base = hdmi_core_sys_base(ip_data);
  270. /* Turn on CLK for DDC */
  271. REG_FLD_MOD(base, HDMI_CORE_AV_DPD, 0x7, 2, 0);
  272. /* IN_PROG */
  273. if (REG_GET(base, HDMI_CORE_DDC_STATUS, 4, 4) == 1) {
  274. /* Abort transaction */
  275. REG_FLD_MOD(base, HDMI_CORE_DDC_CMD, 0xf, 3, 0);
  276. /* IN_PROG */
  277. if (hdmi_wait_for_bit_change(base, HDMI_CORE_DDC_STATUS,
  278. 4, 4, 0) != 0) {
  279. DSSERR("Timeout aborting DDC transaction\n");
  280. return -ETIMEDOUT;
  281. }
  282. }
  283. /* Clk SCL Devices */
  284. REG_FLD_MOD(base, HDMI_CORE_DDC_CMD, 0xA, 3, 0);
  285. /* HDMI_CORE_DDC_STATUS_IN_PROG */
  286. if (hdmi_wait_for_bit_change(base, HDMI_CORE_DDC_STATUS,
  287. 4, 4, 0) != 0) {
  288. DSSERR("Timeout starting SCL clock\n");
  289. return -ETIMEDOUT;
  290. }
  291. /* Clear FIFO */
  292. REG_FLD_MOD(base, HDMI_CORE_DDC_CMD, 0x9, 3, 0);
  293. /* HDMI_CORE_DDC_STATUS_IN_PROG */
  294. if (hdmi_wait_for_bit_change(base, HDMI_CORE_DDC_STATUS,
  295. 4, 4, 0) != 0) {
  296. DSSERR("Timeout clearing DDC fifo\n");
  297. return -ETIMEDOUT;
  298. }
  299. return 0;
  300. }
  301. static int hdmi_core_ddc_edid(struct hdmi_ip_data *ip_data,
  302. u8 *pedid, int ext)
  303. {
  304. void __iomem *base = hdmi_core_sys_base(ip_data);
  305. u32 i;
  306. char checksum;
  307. u32 offset = 0;
  308. /* HDMI_CORE_DDC_STATUS_IN_PROG */
  309. if (hdmi_wait_for_bit_change(base, HDMI_CORE_DDC_STATUS,
  310. 4, 4, 0) != 0) {
  311. DSSERR("Timeout waiting DDC to be ready\n");
  312. return -ETIMEDOUT;
  313. }
  314. if (ext % 2 != 0)
  315. offset = 0x80;
  316. /* Load Segment Address Register */
  317. REG_FLD_MOD(base, HDMI_CORE_DDC_SEGM, ext / 2, 7, 0);
  318. /* Load Slave Address Register */
  319. REG_FLD_MOD(base, HDMI_CORE_DDC_ADDR, 0xA0 >> 1, 7, 1);
  320. /* Load Offset Address Register */
  321. REG_FLD_MOD(base, HDMI_CORE_DDC_OFFSET, offset, 7, 0);
  322. /* Load Byte Count */
  323. REG_FLD_MOD(base, HDMI_CORE_DDC_COUNT1, 0x80, 7, 0);
  324. REG_FLD_MOD(base, HDMI_CORE_DDC_COUNT2, 0x0, 1, 0);
  325. /* Set DDC_CMD */
  326. if (ext)
  327. REG_FLD_MOD(base, HDMI_CORE_DDC_CMD, 0x4, 3, 0);
  328. else
  329. REG_FLD_MOD(base, HDMI_CORE_DDC_CMD, 0x2, 3, 0);
  330. /* HDMI_CORE_DDC_STATUS_BUS_LOW */
  331. if (REG_GET(base, HDMI_CORE_DDC_STATUS, 6, 6) == 1) {
  332. pr_err("I2C Bus Low?\n");
  333. return -EIO;
  334. }
  335. /* HDMI_CORE_DDC_STATUS_NO_ACK */
  336. if (REG_GET(base, HDMI_CORE_DDC_STATUS, 5, 5) == 1) {
  337. pr_err("I2C No Ack\n");
  338. return -EIO;
  339. }
  340. for (i = 0; i < 0x80; ++i) {
  341. int t;
  342. /* IN_PROG */
  343. if (REG_GET(base, HDMI_CORE_DDC_STATUS, 4, 4) == 0) {
  344. DSSERR("operation stopped when reading edid\n");
  345. return -EIO;
  346. }
  347. t = 0;
  348. /* FIFO_EMPTY */
  349. while (REG_GET(base, HDMI_CORE_DDC_STATUS, 2, 2) == 1) {
  350. if (t++ > 10000) {
  351. DSSERR("timeout reading edid\n");
  352. return -ETIMEDOUT;
  353. }
  354. udelay(1);
  355. }
  356. pedid[i] = REG_GET(base, HDMI_CORE_DDC_DATA, 7, 0);
  357. }
  358. checksum = 0;
  359. for (i = 0; i < 0x80; ++i)
  360. checksum += pedid[i];
  361. if (checksum != 0) {
  362. pr_err("E-EDID checksum failed!!\n");
  363. return -EIO;
  364. }
  365. return 0;
  366. }
  367. int ti_hdmi_4xxx_read_edid(struct hdmi_ip_data *ip_data,
  368. u8 *edid, int len)
  369. {
  370. int r, l;
  371. if (len < 128)
  372. return -EINVAL;
  373. r = hdmi_core_ddc_init(ip_data);
  374. if (r)
  375. return r;
  376. r = hdmi_core_ddc_edid(ip_data, edid, 0);
  377. if (r)
  378. return r;
  379. l = 128;
  380. if (len >= 128 * 2 && edid[0x7e] > 0) {
  381. r = hdmi_core_ddc_edid(ip_data, edid + 0x80, 1);
  382. if (r)
  383. return r;
  384. l += 128;
  385. }
  386. return l;
  387. }
  388. bool ti_hdmi_4xxx_detect(struct hdmi_ip_data *ip_data)
  389. {
  390. return gpio_get_value(ip_data->hpd_gpio);
  391. }
  392. static void hdmi_core_init(struct hdmi_core_video_config *video_cfg,
  393. struct hdmi_core_infoframe_avi *avi_cfg,
  394. struct hdmi_core_packet_enable_repeat *repeat_cfg)
  395. {
  396. pr_debug("Enter hdmi_core_init\n");
  397. /* video core */
  398. video_cfg->ip_bus_width = HDMI_INPUT_8BIT;
  399. video_cfg->op_dither_truc = HDMI_OUTPUTTRUNCATION_8BIT;
  400. video_cfg->deep_color_pkt = HDMI_DEEPCOLORPACKECTDISABLE;
  401. video_cfg->pkt_mode = HDMI_PACKETMODERESERVEDVALUE;
  402. video_cfg->hdmi_dvi = HDMI_DVI;
  403. video_cfg->tclk_sel_clkmult = HDMI_FPLL10IDCK;
  404. /* info frame */
  405. avi_cfg->db1_format = 0;
  406. avi_cfg->db1_active_info = 0;
  407. avi_cfg->db1_bar_info_dv = 0;
  408. avi_cfg->db1_scan_info = 0;
  409. avi_cfg->db2_colorimetry = 0;
  410. avi_cfg->db2_aspect_ratio = 0;
  411. avi_cfg->db2_active_fmt_ar = 0;
  412. avi_cfg->db3_itc = 0;
  413. avi_cfg->db3_ec = 0;
  414. avi_cfg->db3_q_range = 0;
  415. avi_cfg->db3_nup_scaling = 0;
  416. avi_cfg->db4_videocode = 0;
  417. avi_cfg->db5_pixel_repeat = 0;
  418. avi_cfg->db6_7_line_eoftop = 0 ;
  419. avi_cfg->db8_9_line_sofbottom = 0;
  420. avi_cfg->db10_11_pixel_eofleft = 0;
  421. avi_cfg->db12_13_pixel_sofright = 0;
  422. /* packet enable and repeat */
  423. repeat_cfg->audio_pkt = 0;
  424. repeat_cfg->audio_pkt_repeat = 0;
  425. repeat_cfg->avi_infoframe = 0;
  426. repeat_cfg->avi_infoframe_repeat = 0;
  427. repeat_cfg->gen_cntrl_pkt = 0;
  428. repeat_cfg->gen_cntrl_pkt_repeat = 0;
  429. repeat_cfg->generic_pkt = 0;
  430. repeat_cfg->generic_pkt_repeat = 0;
  431. }
  432. static void hdmi_core_powerdown_disable(struct hdmi_ip_data *ip_data)
  433. {
  434. pr_debug("Enter hdmi_core_powerdown_disable\n");
  435. REG_FLD_MOD(hdmi_core_sys_base(ip_data), HDMI_CORE_CTRL1, 0x0, 0, 0);
  436. }
  437. static void hdmi_core_swreset_release(struct hdmi_ip_data *ip_data)
  438. {
  439. pr_debug("Enter hdmi_core_swreset_release\n");
  440. REG_FLD_MOD(hdmi_core_sys_base(ip_data), HDMI_CORE_SYS_SRST, 0x0, 0, 0);
  441. }
  442. static void hdmi_core_swreset_assert(struct hdmi_ip_data *ip_data)
  443. {
  444. pr_debug("Enter hdmi_core_swreset_assert\n");
  445. REG_FLD_MOD(hdmi_core_sys_base(ip_data), HDMI_CORE_SYS_SRST, 0x1, 0, 0);
  446. }
  447. /* HDMI_CORE_VIDEO_CONFIG */
  448. static void hdmi_core_video_config(struct hdmi_ip_data *ip_data,
  449. struct hdmi_core_video_config *cfg)
  450. {
  451. u32 r = 0;
  452. void __iomem *core_sys_base = hdmi_core_sys_base(ip_data);
  453. /* sys_ctrl1 default configuration not tunable */
  454. r = hdmi_read_reg(core_sys_base, HDMI_CORE_CTRL1);
  455. r = FLD_MOD(r, HDMI_CORE_CTRL1_VEN_FOLLOWVSYNC, 5, 5);
  456. r = FLD_MOD(r, HDMI_CORE_CTRL1_HEN_FOLLOWHSYNC, 4, 4);
  457. r = FLD_MOD(r, HDMI_CORE_CTRL1_BSEL_24BITBUS, 2, 2);
  458. r = FLD_MOD(r, HDMI_CORE_CTRL1_EDGE_RISINGEDGE, 1, 1);
  459. hdmi_write_reg(core_sys_base, HDMI_CORE_CTRL1, r);
  460. REG_FLD_MOD(core_sys_base,
  461. HDMI_CORE_SYS_VID_ACEN, cfg->ip_bus_width, 7, 6);
  462. /* Vid_Mode */
  463. r = hdmi_read_reg(core_sys_base, HDMI_CORE_SYS_VID_MODE);
  464. /* dither truncation configuration */
  465. if (cfg->op_dither_truc > HDMI_OUTPUTTRUNCATION_12BIT) {
  466. r = FLD_MOD(r, cfg->op_dither_truc - 3, 7, 6);
  467. r = FLD_MOD(r, 1, 5, 5);
  468. } else {
  469. r = FLD_MOD(r, cfg->op_dither_truc, 7, 6);
  470. r = FLD_MOD(r, 0, 5, 5);
  471. }
  472. hdmi_write_reg(core_sys_base, HDMI_CORE_SYS_VID_MODE, r);
  473. /* HDMI_Ctrl */
  474. r = hdmi_read_reg(hdmi_av_base(ip_data), HDMI_CORE_AV_HDMI_CTRL);
  475. r = FLD_MOD(r, cfg->deep_color_pkt, 6, 6);
  476. r = FLD_MOD(r, cfg->pkt_mode, 5, 3);
  477. r = FLD_MOD(r, cfg->hdmi_dvi, 0, 0);
  478. hdmi_write_reg(hdmi_av_base(ip_data), HDMI_CORE_AV_HDMI_CTRL, r);
  479. /* TMDS_CTRL */
  480. REG_FLD_MOD(core_sys_base,
  481. HDMI_CORE_SYS_TMDS_CTRL, cfg->tclk_sel_clkmult, 6, 5);
  482. }
  483. static void hdmi_core_aux_infoframe_avi_config(struct hdmi_ip_data *ip_data)
  484. {
  485. u32 val;
  486. char sum = 0, checksum = 0;
  487. void __iomem *av_base = hdmi_av_base(ip_data);
  488. struct hdmi_core_infoframe_avi info_avi = ip_data->avi_cfg;
  489. sum += 0x82 + 0x002 + 0x00D;
  490. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_TYPE, 0x082);
  491. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_VERS, 0x002);
  492. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_LEN, 0x00D);
  493. val = (info_avi.db1_format << 5) |
  494. (info_avi.db1_active_info << 4) |
  495. (info_avi.db1_bar_info_dv << 2) |
  496. (info_avi.db1_scan_info);
  497. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(0), val);
  498. sum += val;
  499. val = (info_avi.db2_colorimetry << 6) |
  500. (info_avi.db2_aspect_ratio << 4) |
  501. (info_avi.db2_active_fmt_ar);
  502. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(1), val);
  503. sum += val;
  504. val = (info_avi.db3_itc << 7) |
  505. (info_avi.db3_ec << 4) |
  506. (info_avi.db3_q_range << 2) |
  507. (info_avi.db3_nup_scaling);
  508. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(2), val);
  509. sum += val;
  510. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(3),
  511. info_avi.db4_videocode);
  512. sum += info_avi.db4_videocode;
  513. val = info_avi.db5_pixel_repeat;
  514. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(4), val);
  515. sum += val;
  516. val = info_avi.db6_7_line_eoftop & 0x00FF;
  517. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(5), val);
  518. sum += val;
  519. val = ((info_avi.db6_7_line_eoftop >> 8) & 0x00FF);
  520. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(6), val);
  521. sum += val;
  522. val = info_avi.db8_9_line_sofbottom & 0x00FF;
  523. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(7), val);
  524. sum += val;
  525. val = ((info_avi.db8_9_line_sofbottom >> 8) & 0x00FF);
  526. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(8), val);
  527. sum += val;
  528. val = info_avi.db10_11_pixel_eofleft & 0x00FF;
  529. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(9), val);
  530. sum += val;
  531. val = ((info_avi.db10_11_pixel_eofleft >> 8) & 0x00FF);
  532. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(10), val);
  533. sum += val;
  534. val = info_avi.db12_13_pixel_sofright & 0x00FF;
  535. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(11), val);
  536. sum += val;
  537. val = ((info_avi.db12_13_pixel_sofright >> 8) & 0x00FF);
  538. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(12), val);
  539. sum += val;
  540. checksum = 0x100 - sum;
  541. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_CHSUM, checksum);
  542. }
  543. static void hdmi_core_av_packet_config(struct hdmi_ip_data *ip_data,
  544. struct hdmi_core_packet_enable_repeat repeat_cfg)
  545. {
  546. /* enable/repeat the infoframe */
  547. hdmi_write_reg(hdmi_av_base(ip_data), HDMI_CORE_AV_PB_CTRL1,
  548. (repeat_cfg.audio_pkt << 5) |
  549. (repeat_cfg.audio_pkt_repeat << 4) |
  550. (repeat_cfg.avi_infoframe << 1) |
  551. (repeat_cfg.avi_infoframe_repeat));
  552. /* enable/repeat the packet */
  553. hdmi_write_reg(hdmi_av_base(ip_data), HDMI_CORE_AV_PB_CTRL2,
  554. (repeat_cfg.gen_cntrl_pkt << 3) |
  555. (repeat_cfg.gen_cntrl_pkt_repeat << 2) |
  556. (repeat_cfg.generic_pkt << 1) |
  557. (repeat_cfg.generic_pkt_repeat));
  558. }
  559. static void hdmi_wp_init(struct omap_video_timings *timings,
  560. struct hdmi_video_format *video_fmt)
  561. {
  562. pr_debug("Enter hdmi_wp_init\n");
  563. timings->hbp = 0;
  564. timings->hfp = 0;
  565. timings->hsw = 0;
  566. timings->vbp = 0;
  567. timings->vfp = 0;
  568. timings->vsw = 0;
  569. video_fmt->packing_mode = HDMI_PACK_10b_RGB_YUV444;
  570. video_fmt->y_res = 0;
  571. video_fmt->x_res = 0;
  572. }
  573. int ti_hdmi_4xxx_wp_video_start(struct hdmi_ip_data *ip_data)
  574. {
  575. REG_FLD_MOD(hdmi_wp_base(ip_data), HDMI_WP_VIDEO_CFG, true, 31, 31);
  576. return 0;
  577. }
  578. void ti_hdmi_4xxx_wp_video_stop(struct hdmi_ip_data *ip_data)
  579. {
  580. REG_FLD_MOD(hdmi_wp_base(ip_data), HDMI_WP_VIDEO_CFG, false, 31, 31);
  581. }
  582. static void hdmi_wp_video_init_format(struct hdmi_video_format *video_fmt,
  583. struct omap_video_timings *timings, struct hdmi_config *param)
  584. {
  585. pr_debug("Enter hdmi_wp_video_init_format\n");
  586. video_fmt->y_res = param->timings.y_res;
  587. video_fmt->x_res = param->timings.x_res;
  588. timings->hbp = param->timings.hbp;
  589. timings->hfp = param->timings.hfp;
  590. timings->hsw = param->timings.hsw;
  591. timings->vbp = param->timings.vbp;
  592. timings->vfp = param->timings.vfp;
  593. timings->vsw = param->timings.vsw;
  594. }
  595. static void hdmi_wp_video_config_format(struct hdmi_ip_data *ip_data,
  596. struct hdmi_video_format *video_fmt)
  597. {
  598. u32 l = 0;
  599. REG_FLD_MOD(hdmi_wp_base(ip_data), HDMI_WP_VIDEO_CFG,
  600. video_fmt->packing_mode, 10, 8);
  601. l |= FLD_VAL(video_fmt->y_res, 31, 16);
  602. l |= FLD_VAL(video_fmt->x_res, 15, 0);
  603. hdmi_write_reg(hdmi_wp_base(ip_data), HDMI_WP_VIDEO_SIZE, l);
  604. }
  605. static void hdmi_wp_video_config_interface(struct hdmi_ip_data *ip_data)
  606. {
  607. u32 r;
  608. pr_debug("Enter hdmi_wp_video_config_interface\n");
  609. r = hdmi_read_reg(hdmi_wp_base(ip_data), HDMI_WP_VIDEO_CFG);
  610. r = FLD_MOD(r, ip_data->cfg.timings.vsync_pol, 7, 7);
  611. r = FLD_MOD(r, ip_data->cfg.timings.hsync_pol, 6, 6);
  612. r = FLD_MOD(r, ip_data->cfg.timings.interlace, 3, 3);
  613. r = FLD_MOD(r, 1, 1, 0); /* HDMI_TIMING_MASTER_24BIT */
  614. hdmi_write_reg(hdmi_wp_base(ip_data), HDMI_WP_VIDEO_CFG, r);
  615. }
  616. static void hdmi_wp_video_config_timing(struct hdmi_ip_data *ip_data,
  617. struct omap_video_timings *timings)
  618. {
  619. u32 timing_h = 0;
  620. u32 timing_v = 0;
  621. pr_debug("Enter hdmi_wp_video_config_timing\n");
  622. timing_h |= FLD_VAL(timings->hbp, 31, 20);
  623. timing_h |= FLD_VAL(timings->hfp, 19, 8);
  624. timing_h |= FLD_VAL(timings->hsw, 7, 0);
  625. hdmi_write_reg(hdmi_wp_base(ip_data), HDMI_WP_VIDEO_TIMING_H, timing_h);
  626. timing_v |= FLD_VAL(timings->vbp, 31, 20);
  627. timing_v |= FLD_VAL(timings->vfp, 19, 8);
  628. timing_v |= FLD_VAL(timings->vsw, 7, 0);
  629. hdmi_write_reg(hdmi_wp_base(ip_data), HDMI_WP_VIDEO_TIMING_V, timing_v);
  630. }
  631. void ti_hdmi_4xxx_basic_configure(struct hdmi_ip_data *ip_data)
  632. {
  633. /* HDMI */
  634. struct omap_video_timings video_timing;
  635. struct hdmi_video_format video_format;
  636. /* HDMI core */
  637. struct hdmi_core_infoframe_avi avi_cfg = ip_data->avi_cfg;
  638. struct hdmi_core_video_config v_core_cfg;
  639. struct hdmi_core_packet_enable_repeat repeat_cfg;
  640. struct hdmi_config *cfg = &ip_data->cfg;
  641. hdmi_wp_init(&video_timing, &video_format);
  642. hdmi_core_init(&v_core_cfg,
  643. &avi_cfg,
  644. &repeat_cfg);
  645. hdmi_wp_video_init_format(&video_format, &video_timing, cfg);
  646. hdmi_wp_video_config_timing(ip_data, &video_timing);
  647. /* video config */
  648. video_format.packing_mode = HDMI_PACK_24b_RGB_YUV444_YUV422;
  649. hdmi_wp_video_config_format(ip_data, &video_format);
  650. hdmi_wp_video_config_interface(ip_data);
  651. /*
  652. * configure core video part
  653. * set software reset in the core
  654. */
  655. hdmi_core_swreset_assert(ip_data);
  656. /* power down off */
  657. hdmi_core_powerdown_disable(ip_data);
  658. v_core_cfg.pkt_mode = HDMI_PACKETMODE24BITPERPIXEL;
  659. v_core_cfg.hdmi_dvi = cfg->cm.mode;
  660. hdmi_core_video_config(ip_data, &v_core_cfg);
  661. /* release software reset in the core */
  662. hdmi_core_swreset_release(ip_data);
  663. /*
  664. * configure packet
  665. * info frame video see doc CEA861-D page 65
  666. */
  667. avi_cfg.db1_format = HDMI_INFOFRAME_AVI_DB1Y_RGB;
  668. avi_cfg.db1_active_info =
  669. HDMI_INFOFRAME_AVI_DB1A_ACTIVE_FORMAT_OFF;
  670. avi_cfg.db1_bar_info_dv = HDMI_INFOFRAME_AVI_DB1B_NO;
  671. avi_cfg.db1_scan_info = HDMI_INFOFRAME_AVI_DB1S_0;
  672. avi_cfg.db2_colorimetry = HDMI_INFOFRAME_AVI_DB2C_NO;
  673. avi_cfg.db2_aspect_ratio = HDMI_INFOFRAME_AVI_DB2M_NO;
  674. avi_cfg.db2_active_fmt_ar = HDMI_INFOFRAME_AVI_DB2R_SAME;
  675. avi_cfg.db3_itc = HDMI_INFOFRAME_AVI_DB3ITC_NO;
  676. avi_cfg.db3_ec = HDMI_INFOFRAME_AVI_DB3EC_XVYUV601;
  677. avi_cfg.db3_q_range = HDMI_INFOFRAME_AVI_DB3Q_DEFAULT;
  678. avi_cfg.db3_nup_scaling = HDMI_INFOFRAME_AVI_DB3SC_NO;
  679. avi_cfg.db4_videocode = cfg->cm.code;
  680. avi_cfg.db5_pixel_repeat = HDMI_INFOFRAME_AVI_DB5PR_NO;
  681. avi_cfg.db6_7_line_eoftop = 0;
  682. avi_cfg.db8_9_line_sofbottom = 0;
  683. avi_cfg.db10_11_pixel_eofleft = 0;
  684. avi_cfg.db12_13_pixel_sofright = 0;
  685. hdmi_core_aux_infoframe_avi_config(ip_data);
  686. /* enable/repeat the infoframe */
  687. repeat_cfg.avi_infoframe = HDMI_PACKETENABLE;
  688. repeat_cfg.avi_infoframe_repeat = HDMI_PACKETREPEATON;
  689. /* wakeup */
  690. repeat_cfg.audio_pkt = HDMI_PACKETENABLE;
  691. repeat_cfg.audio_pkt_repeat = HDMI_PACKETREPEATON;
  692. hdmi_core_av_packet_config(ip_data, repeat_cfg);
  693. }
  694. void ti_hdmi_4xxx_wp_dump(struct hdmi_ip_data *ip_data, struct seq_file *s)
  695. {
  696. #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r,\
  697. hdmi_read_reg(hdmi_wp_base(ip_data), r))
  698. DUMPREG(HDMI_WP_REVISION);
  699. DUMPREG(HDMI_WP_SYSCONFIG);
  700. DUMPREG(HDMI_WP_IRQSTATUS_RAW);
  701. DUMPREG(HDMI_WP_IRQSTATUS);
  702. DUMPREG(HDMI_WP_PWR_CTRL);
  703. DUMPREG(HDMI_WP_IRQENABLE_SET);
  704. DUMPREG(HDMI_WP_VIDEO_CFG);
  705. DUMPREG(HDMI_WP_VIDEO_SIZE);
  706. DUMPREG(HDMI_WP_VIDEO_TIMING_H);
  707. DUMPREG(HDMI_WP_VIDEO_TIMING_V);
  708. DUMPREG(HDMI_WP_WP_CLK);
  709. DUMPREG(HDMI_WP_AUDIO_CFG);
  710. DUMPREG(HDMI_WP_AUDIO_CFG2);
  711. DUMPREG(HDMI_WP_AUDIO_CTRL);
  712. DUMPREG(HDMI_WP_AUDIO_DATA);
  713. }
  714. void ti_hdmi_4xxx_pll_dump(struct hdmi_ip_data *ip_data, struct seq_file *s)
  715. {
  716. #define DUMPPLL(r) seq_printf(s, "%-35s %08x\n", #r,\
  717. hdmi_read_reg(hdmi_pll_base(ip_data), r))
  718. DUMPPLL(PLLCTRL_PLL_CONTROL);
  719. DUMPPLL(PLLCTRL_PLL_STATUS);
  720. DUMPPLL(PLLCTRL_PLL_GO);
  721. DUMPPLL(PLLCTRL_CFG1);
  722. DUMPPLL(PLLCTRL_CFG2);
  723. DUMPPLL(PLLCTRL_CFG3);
  724. DUMPPLL(PLLCTRL_CFG4);
  725. }
  726. void ti_hdmi_4xxx_core_dump(struct hdmi_ip_data *ip_data, struct seq_file *s)
  727. {
  728. int i;
  729. #define CORE_REG(i, name) name(i)
  730. #define DUMPCORE(r) seq_printf(s, "%-35s %08x\n", #r,\
  731. hdmi_read_reg(hdmi_core_sys_base(ip_data), r))
  732. #define DUMPCOREAV(r) seq_printf(s, "%-35s %08x\n", #r,\
  733. hdmi_read_reg(hdmi_av_base(ip_data), r))
  734. #define DUMPCOREAV2(i, r) seq_printf(s, "%s[%d]%*s %08x\n", #r, i, \
  735. (i < 10) ? 32 - strlen(#r) : 31 - strlen(#r), " ", \
  736. hdmi_read_reg(hdmi_av_base(ip_data), CORE_REG(i, r)))
  737. DUMPCORE(HDMI_CORE_SYS_VND_IDL);
  738. DUMPCORE(HDMI_CORE_SYS_DEV_IDL);
  739. DUMPCORE(HDMI_CORE_SYS_DEV_IDH);
  740. DUMPCORE(HDMI_CORE_SYS_DEV_REV);
  741. DUMPCORE(HDMI_CORE_SYS_SRST);
  742. DUMPCORE(HDMI_CORE_CTRL1);
  743. DUMPCORE(HDMI_CORE_SYS_SYS_STAT);
  744. DUMPCORE(HDMI_CORE_SYS_DE_DLY);
  745. DUMPCORE(HDMI_CORE_SYS_DE_CTRL);
  746. DUMPCORE(HDMI_CORE_SYS_DE_TOP);
  747. DUMPCORE(HDMI_CORE_SYS_DE_CNTL);
  748. DUMPCORE(HDMI_CORE_SYS_DE_CNTH);
  749. DUMPCORE(HDMI_CORE_SYS_DE_LINL);
  750. DUMPCORE(HDMI_CORE_SYS_DE_LINH_1);
  751. DUMPCORE(HDMI_CORE_SYS_VID_ACEN);
  752. DUMPCORE(HDMI_CORE_SYS_VID_MODE);
  753. DUMPCORE(HDMI_CORE_SYS_INTR_STATE);
  754. DUMPCORE(HDMI_CORE_SYS_INTR1);
  755. DUMPCORE(HDMI_CORE_SYS_INTR2);
  756. DUMPCORE(HDMI_CORE_SYS_INTR3);
  757. DUMPCORE(HDMI_CORE_SYS_INTR4);
  758. DUMPCORE(HDMI_CORE_SYS_UMASK1);
  759. DUMPCORE(HDMI_CORE_SYS_TMDS_CTRL);
  760. DUMPCORE(HDMI_CORE_DDC_ADDR);
  761. DUMPCORE(HDMI_CORE_DDC_SEGM);
  762. DUMPCORE(HDMI_CORE_DDC_OFFSET);
  763. DUMPCORE(HDMI_CORE_DDC_COUNT1);
  764. DUMPCORE(HDMI_CORE_DDC_COUNT2);
  765. DUMPCORE(HDMI_CORE_DDC_STATUS);
  766. DUMPCORE(HDMI_CORE_DDC_CMD);
  767. DUMPCORE(HDMI_CORE_DDC_DATA);
  768. DUMPCOREAV(HDMI_CORE_AV_ACR_CTRL);
  769. DUMPCOREAV(HDMI_CORE_AV_FREQ_SVAL);
  770. DUMPCOREAV(HDMI_CORE_AV_N_SVAL1);
  771. DUMPCOREAV(HDMI_CORE_AV_N_SVAL2);
  772. DUMPCOREAV(HDMI_CORE_AV_N_SVAL3);
  773. DUMPCOREAV(HDMI_CORE_AV_CTS_SVAL1);
  774. DUMPCOREAV(HDMI_CORE_AV_CTS_SVAL2);
  775. DUMPCOREAV(HDMI_CORE_AV_CTS_SVAL3);
  776. DUMPCOREAV(HDMI_CORE_AV_CTS_HVAL1);
  777. DUMPCOREAV(HDMI_CORE_AV_CTS_HVAL2);
  778. DUMPCOREAV(HDMI_CORE_AV_CTS_HVAL3);
  779. DUMPCOREAV(HDMI_CORE_AV_AUD_MODE);
  780. DUMPCOREAV(HDMI_CORE_AV_SPDIF_CTRL);
  781. DUMPCOREAV(HDMI_CORE_AV_HW_SPDIF_FS);
  782. DUMPCOREAV(HDMI_CORE_AV_SWAP_I2S);
  783. DUMPCOREAV(HDMI_CORE_AV_SPDIF_ERTH);
  784. DUMPCOREAV(HDMI_CORE_AV_I2S_IN_MAP);
  785. DUMPCOREAV(HDMI_CORE_AV_I2S_IN_CTRL);
  786. DUMPCOREAV(HDMI_CORE_AV_I2S_CHST0);
  787. DUMPCOREAV(HDMI_CORE_AV_I2S_CHST1);
  788. DUMPCOREAV(HDMI_CORE_AV_I2S_CHST2);
  789. DUMPCOREAV(HDMI_CORE_AV_I2S_CHST4);
  790. DUMPCOREAV(HDMI_CORE_AV_I2S_CHST5);
  791. DUMPCOREAV(HDMI_CORE_AV_ASRC);
  792. DUMPCOREAV(HDMI_CORE_AV_I2S_IN_LEN);
  793. DUMPCOREAV(HDMI_CORE_AV_HDMI_CTRL);
  794. DUMPCOREAV(HDMI_CORE_AV_AUDO_TXSTAT);
  795. DUMPCOREAV(HDMI_CORE_AV_AUD_PAR_BUSCLK_1);
  796. DUMPCOREAV(HDMI_CORE_AV_AUD_PAR_BUSCLK_2);
  797. DUMPCOREAV(HDMI_CORE_AV_AUD_PAR_BUSCLK_3);
  798. DUMPCOREAV(HDMI_CORE_AV_TEST_TXCTRL);
  799. DUMPCOREAV(HDMI_CORE_AV_DPD);
  800. DUMPCOREAV(HDMI_CORE_AV_PB_CTRL1);
  801. DUMPCOREAV(HDMI_CORE_AV_PB_CTRL2);
  802. DUMPCOREAV(HDMI_CORE_AV_AVI_TYPE);
  803. DUMPCOREAV(HDMI_CORE_AV_AVI_VERS);
  804. DUMPCOREAV(HDMI_CORE_AV_AVI_LEN);
  805. DUMPCOREAV(HDMI_CORE_AV_AVI_CHSUM);
  806. for (i = 0; i < HDMI_CORE_AV_AVI_DBYTE_NELEMS; i++)
  807. DUMPCOREAV2(i, HDMI_CORE_AV_AVI_DBYTE);
  808. DUMPCOREAV(HDMI_CORE_AV_SPD_TYPE);
  809. DUMPCOREAV(HDMI_CORE_AV_SPD_VERS);
  810. DUMPCOREAV(HDMI_CORE_AV_SPD_LEN);
  811. DUMPCOREAV(HDMI_CORE_AV_SPD_CHSUM);
  812. for (i = 0; i < HDMI_CORE_AV_SPD_DBYTE_NELEMS; i++)
  813. DUMPCOREAV2(i, HDMI_CORE_AV_SPD_DBYTE);
  814. DUMPCOREAV(HDMI_CORE_AV_AUDIO_TYPE);
  815. DUMPCOREAV(HDMI_CORE_AV_AUDIO_VERS);
  816. DUMPCOREAV(HDMI_CORE_AV_AUDIO_LEN);
  817. DUMPCOREAV(HDMI_CORE_AV_AUDIO_CHSUM);
  818. for (i = 0; i < HDMI_CORE_AV_AUD_DBYTE_NELEMS; i++)
  819. DUMPCOREAV2(i, HDMI_CORE_AV_AUD_DBYTE);
  820. DUMPCOREAV(HDMI_CORE_AV_MPEG_TYPE);
  821. DUMPCOREAV(HDMI_CORE_AV_MPEG_VERS);
  822. DUMPCOREAV(HDMI_CORE_AV_MPEG_LEN);
  823. DUMPCOREAV(HDMI_CORE_AV_MPEG_CHSUM);
  824. for (i = 0; i < HDMI_CORE_AV_MPEG_DBYTE_NELEMS; i++)
  825. DUMPCOREAV2(i, HDMI_CORE_AV_MPEG_DBYTE);
  826. for (i = 0; i < HDMI_CORE_AV_GEN_DBYTE_NELEMS; i++)
  827. DUMPCOREAV2(i, HDMI_CORE_AV_GEN_DBYTE);
  828. DUMPCOREAV(HDMI_CORE_AV_CP_BYTE1);
  829. for (i = 0; i < HDMI_CORE_AV_GEN2_DBYTE_NELEMS; i++)
  830. DUMPCOREAV2(i, HDMI_CORE_AV_GEN2_DBYTE);
  831. DUMPCOREAV(HDMI_CORE_AV_CEC_ADDR_ID);
  832. }
  833. void ti_hdmi_4xxx_phy_dump(struct hdmi_ip_data *ip_data, struct seq_file *s)
  834. {
  835. #define DUMPPHY(r) seq_printf(s, "%-35s %08x\n", #r,\
  836. hdmi_read_reg(hdmi_phy_base(ip_data), r))
  837. DUMPPHY(HDMI_TXPHY_TX_CTRL);
  838. DUMPPHY(HDMI_TXPHY_DIGITAL_CTRL);
  839. DUMPPHY(HDMI_TXPHY_POWER_CTRL);
  840. DUMPPHY(HDMI_TXPHY_PAD_CFG_CTRL);
  841. }
  842. #if defined(CONFIG_OMAP4_DSS_HDMI_AUDIO)
  843. void hdmi_wp_audio_config_format(struct hdmi_ip_data *ip_data,
  844. struct hdmi_audio_format *aud_fmt)
  845. {
  846. u32 r;
  847. DSSDBG("Enter hdmi_wp_audio_config_format\n");
  848. r = hdmi_read_reg(hdmi_wp_base(ip_data), HDMI_WP_AUDIO_CFG);
  849. r = FLD_MOD(r, aud_fmt->stereo_channels, 26, 24);
  850. r = FLD_MOD(r, aud_fmt->active_chnnls_msk, 23, 16);
  851. r = FLD_MOD(r, aud_fmt->en_sig_blk_strt_end, 5, 5);
  852. r = FLD_MOD(r, aud_fmt->type, 4, 4);
  853. r = FLD_MOD(r, aud_fmt->justification, 3, 3);
  854. r = FLD_MOD(r, aud_fmt->sample_order, 2, 2);
  855. r = FLD_MOD(r, aud_fmt->samples_per_word, 1, 1);
  856. r = FLD_MOD(r, aud_fmt->sample_size, 0, 0);
  857. hdmi_write_reg(hdmi_wp_base(ip_data), HDMI_WP_AUDIO_CFG, r);
  858. }
  859. void hdmi_wp_audio_config_dma(struct hdmi_ip_data *ip_data,
  860. struct hdmi_audio_dma *aud_dma)
  861. {
  862. u32 r;
  863. DSSDBG("Enter hdmi_wp_audio_config_dma\n");
  864. r = hdmi_read_reg(hdmi_wp_base(ip_data), HDMI_WP_AUDIO_CFG2);
  865. r = FLD_MOD(r, aud_dma->transfer_size, 15, 8);
  866. r = FLD_MOD(r, aud_dma->block_size, 7, 0);
  867. hdmi_write_reg(hdmi_wp_base(ip_data), HDMI_WP_AUDIO_CFG2, r);
  868. r = hdmi_read_reg(hdmi_wp_base(ip_data), HDMI_WP_AUDIO_CTRL);
  869. r = FLD_MOD(r, aud_dma->mode, 9, 9);
  870. r = FLD_MOD(r, aud_dma->fifo_threshold, 8, 0);
  871. hdmi_write_reg(hdmi_wp_base(ip_data), HDMI_WP_AUDIO_CTRL, r);
  872. }
  873. void hdmi_core_audio_config(struct hdmi_ip_data *ip_data,
  874. struct hdmi_core_audio_config *cfg)
  875. {
  876. u32 r;
  877. void __iomem *av_base = hdmi_av_base(ip_data);
  878. /*
  879. * Parameters for generation of Audio Clock Recovery packets
  880. */
  881. REG_FLD_MOD(av_base, HDMI_CORE_AV_N_SVAL1, cfg->n, 7, 0);
  882. REG_FLD_MOD(av_base, HDMI_CORE_AV_N_SVAL2, cfg->n >> 8, 7, 0);
  883. REG_FLD_MOD(av_base, HDMI_CORE_AV_N_SVAL3, cfg->n >> 16, 7, 0);
  884. if (cfg->cts_mode == HDMI_AUDIO_CTS_MODE_SW) {
  885. REG_FLD_MOD(av_base, HDMI_CORE_AV_CTS_SVAL1, cfg->cts, 7, 0);
  886. REG_FLD_MOD(av_base,
  887. HDMI_CORE_AV_CTS_SVAL2, cfg->cts >> 8, 7, 0);
  888. REG_FLD_MOD(av_base,
  889. HDMI_CORE_AV_CTS_SVAL3, cfg->cts >> 16, 7, 0);
  890. } else {
  891. REG_FLD_MOD(av_base, HDMI_CORE_AV_AUD_PAR_BUSCLK_1,
  892. cfg->aud_par_busclk, 7, 0);
  893. REG_FLD_MOD(av_base, HDMI_CORE_AV_AUD_PAR_BUSCLK_2,
  894. (cfg->aud_par_busclk >> 8), 7, 0);
  895. REG_FLD_MOD(av_base, HDMI_CORE_AV_AUD_PAR_BUSCLK_3,
  896. (cfg->aud_par_busclk >> 16), 7, 0);
  897. }
  898. /* Set ACR clock divisor */
  899. REG_FLD_MOD(av_base,
  900. HDMI_CORE_AV_FREQ_SVAL, cfg->mclk_mode, 2, 0);
  901. r = hdmi_read_reg(av_base, HDMI_CORE_AV_ACR_CTRL);
  902. /*
  903. * Use TMDS clock for ACR packets. For devices that use
  904. * the MCLK, this is the first part of the MCLK initialization.
  905. */
  906. r = FLD_MOD(r, 0, 2, 2);
  907. r = FLD_MOD(r, cfg->en_acr_pkt, 1, 1);
  908. r = FLD_MOD(r, cfg->cts_mode, 0, 0);
  909. hdmi_write_reg(av_base, HDMI_CORE_AV_ACR_CTRL, r);
  910. /* For devices using MCLK, this completes its initialization. */
  911. if (cfg->use_mclk)
  912. REG_FLD_MOD(av_base, HDMI_CORE_AV_ACR_CTRL, 1, 2, 2);
  913. /* Override of SPDIF sample frequency with value in I2S_CHST4 */
  914. REG_FLD_MOD(av_base, HDMI_CORE_AV_SPDIF_CTRL,
  915. cfg->fs_override, 1, 1);
  916. /*
  917. * Set IEC-60958-3 channel status word. It is passed to the IP
  918. * just as it is received. The user of the driver is responsible
  919. * for its contents.
  920. */
  921. hdmi_write_reg(av_base, HDMI_CORE_AV_I2S_CHST0,
  922. cfg->iec60958_cfg->status[0]);
  923. hdmi_write_reg(av_base, HDMI_CORE_AV_I2S_CHST1,
  924. cfg->iec60958_cfg->status[1]);
  925. hdmi_write_reg(av_base, HDMI_CORE_AV_I2S_CHST2,
  926. cfg->iec60958_cfg->status[2]);
  927. /* yes, this is correct: status[3] goes to CHST4 register */
  928. hdmi_write_reg(av_base, HDMI_CORE_AV_I2S_CHST4,
  929. cfg->iec60958_cfg->status[3]);
  930. /* yes, this is correct: status[4] goes to CHST5 register */
  931. hdmi_write_reg(av_base, HDMI_CORE_AV_I2S_CHST5,
  932. cfg->iec60958_cfg->status[4]);
  933. /* set I2S parameters */
  934. r = hdmi_read_reg(av_base, HDMI_CORE_AV_I2S_IN_CTRL);
  935. r = FLD_MOD(r, cfg->i2s_cfg.sck_edge_mode, 6, 6);
  936. r = FLD_MOD(r, cfg->i2s_cfg.vbit, 4, 4);
  937. r = FLD_MOD(r, cfg->i2s_cfg.justification, 2, 2);
  938. r = FLD_MOD(r, cfg->i2s_cfg.direction, 1, 1);
  939. r = FLD_MOD(r, cfg->i2s_cfg.shift, 0, 0);
  940. hdmi_write_reg(av_base, HDMI_CORE_AV_I2S_IN_CTRL, r);
  941. REG_FLD_MOD(av_base, HDMI_CORE_AV_I2S_IN_LEN,
  942. cfg->i2s_cfg.in_length_bits, 3, 0);
  943. /* Audio channels and mode parameters */
  944. REG_FLD_MOD(av_base, HDMI_CORE_AV_HDMI_CTRL, cfg->layout, 2, 1);
  945. r = hdmi_read_reg(av_base, HDMI_CORE_AV_AUD_MODE);
  946. r = FLD_MOD(r, cfg->i2s_cfg.active_sds, 7, 4);
  947. r = FLD_MOD(r, cfg->en_dsd_audio, 3, 3);
  948. r = FLD_MOD(r, cfg->en_parallel_aud_input, 2, 2);
  949. r = FLD_MOD(r, cfg->en_spdif, 1, 1);
  950. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_MODE, r);
  951. }
  952. void hdmi_core_audio_infoframe_config(struct hdmi_ip_data *ip_data,
  953. struct snd_cea_861_aud_if *info_aud)
  954. {
  955. u8 sum = 0, checksum = 0;
  956. void __iomem *av_base = hdmi_av_base(ip_data);
  957. /*
  958. * Set audio info frame type, version and length as
  959. * described in HDMI 1.4a Section 8.2.2 specification.
  960. * Checksum calculation is defined in Section 5.3.5.
  961. */
  962. hdmi_write_reg(av_base, HDMI_CORE_AV_AUDIO_TYPE, 0x84);
  963. hdmi_write_reg(av_base, HDMI_CORE_AV_AUDIO_VERS, 0x01);
  964. hdmi_write_reg(av_base, HDMI_CORE_AV_AUDIO_LEN, 0x0a);
  965. sum += 0x84 + 0x001 + 0x00a;
  966. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_DBYTE(0),
  967. info_aud->db1_ct_cc);
  968. sum += info_aud->db1_ct_cc;
  969. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_DBYTE(1),
  970. info_aud->db2_sf_ss);
  971. sum += info_aud->db2_sf_ss;
  972. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_DBYTE(2), info_aud->db3);
  973. sum += info_aud->db3;
  974. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_DBYTE(3), info_aud->db4_ca);
  975. sum += info_aud->db4_ca;
  976. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_DBYTE(4),
  977. info_aud->db5_dminh_lsv);
  978. sum += info_aud->db5_dminh_lsv;
  979. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_DBYTE(5), 0x00);
  980. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_DBYTE(6), 0x00);
  981. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_DBYTE(7), 0x00);
  982. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_DBYTE(8), 0x00);
  983. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_DBYTE(9), 0x00);
  984. checksum = 0x100 - sum;
  985. hdmi_write_reg(av_base,
  986. HDMI_CORE_AV_AUDIO_CHSUM, checksum);
  987. /*
  988. * TODO: Add MPEG and SPD enable and repeat cfg when EDID parsing
  989. * is available.
  990. */
  991. }
  992. int ti_hdmi_4xxx_wp_audio_enable(struct hdmi_ip_data *ip_data)
  993. {
  994. REG_FLD_MOD(hdmi_wp_base(ip_data),
  995. HDMI_WP_AUDIO_CTRL, true, 31, 31);
  996. return 0;
  997. }
  998. void ti_hdmi_4xxx_wp_audio_disable(struct hdmi_ip_data *ip_data)
  999. {
  1000. REG_FLD_MOD(hdmi_wp_base(ip_data),
  1001. HDMI_WP_AUDIO_CTRL, false, 31, 31);
  1002. }
  1003. int ti_hdmi_4xxx_audio_start(struct hdmi_ip_data *ip_data)
  1004. {
  1005. REG_FLD_MOD(hdmi_av_base(ip_data),
  1006. HDMI_CORE_AV_AUD_MODE, true, 0, 0);
  1007. REG_FLD_MOD(hdmi_wp_base(ip_data),
  1008. HDMI_WP_AUDIO_CTRL, true, 30, 30);
  1009. return 0;
  1010. }
  1011. void ti_hdmi_4xxx_audio_stop(struct hdmi_ip_data *ip_data)
  1012. {
  1013. REG_FLD_MOD(hdmi_av_base(ip_data),
  1014. HDMI_CORE_AV_AUD_MODE, false, 0, 0);
  1015. REG_FLD_MOD(hdmi_wp_base(ip_data),
  1016. HDMI_WP_AUDIO_CTRL, false, 30, 30);
  1017. }
  1018. #endif