omap_hwmod.c 119 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221
  1. /*
  2. * omap_hwmod implementation for OMAP2/3/4
  3. *
  4. * Copyright (C) 2009-2011 Nokia Corporation
  5. * Copyright (C) 2011-2012 Texas Instruments, Inc.
  6. *
  7. * Paul Walmsley, Benoît Cousson, Kevin Hilman
  8. *
  9. * Created in collaboration with (alphabetical order): Thara Gopinath,
  10. * Tony Lindgren, Rajendra Nayak, Vikram Pandita, Sakari Poussa, Anand
  11. * Sawant, Santosh Shilimkar, Richard Woodruff
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. *
  17. * Introduction
  18. * ------------
  19. * One way to view an OMAP SoC is as a collection of largely unrelated
  20. * IP blocks connected by interconnects. The IP blocks include
  21. * devices such as ARM processors, audio serial interfaces, UARTs,
  22. * etc. Some of these devices, like the DSP, are created by TI;
  23. * others, like the SGX, largely originate from external vendors. In
  24. * TI's documentation, on-chip devices are referred to as "OMAP
  25. * modules." Some of these IP blocks are identical across several
  26. * OMAP versions. Others are revised frequently.
  27. *
  28. * These OMAP modules are tied together by various interconnects.
  29. * Most of the address and data flow between modules is via OCP-based
  30. * interconnects such as the L3 and L4 buses; but there are other
  31. * interconnects that distribute the hardware clock tree, handle idle
  32. * and reset signaling, supply power, and connect the modules to
  33. * various pads or balls on the OMAP package.
  34. *
  35. * OMAP hwmod provides a consistent way to describe the on-chip
  36. * hardware blocks and their integration into the rest of the chip.
  37. * This description can be automatically generated from the TI
  38. * hardware database. OMAP hwmod provides a standard, consistent API
  39. * to reset, enable, idle, and disable these hardware blocks. And
  40. * hwmod provides a way for other core code, such as the Linux device
  41. * code or the OMAP power management and address space mapping code,
  42. * to query the hardware database.
  43. *
  44. * Using hwmod
  45. * -----------
  46. * Drivers won't call hwmod functions directly. That is done by the
  47. * omap_device code, and in rare occasions, by custom integration code
  48. * in arch/arm/ *omap*. The omap_device code includes functions to
  49. * build a struct platform_device using omap_hwmod data, and that is
  50. * currently how hwmod data is communicated to drivers and to the
  51. * Linux driver model. Most drivers will call omap_hwmod functions only
  52. * indirectly, via pm_runtime*() functions.
  53. *
  54. * From a layering perspective, here is where the OMAP hwmod code
  55. * fits into the kernel software stack:
  56. *
  57. * +-------------------------------+
  58. * | Device driver code |
  59. * | (e.g., drivers/) |
  60. * +-------------------------------+
  61. * | Linux driver model |
  62. * | (platform_device / |
  63. * | platform_driver data/code) |
  64. * +-------------------------------+
  65. * | OMAP core-driver integration |
  66. * |(arch/arm/mach-omap2/devices.c)|
  67. * +-------------------------------+
  68. * | omap_device code |
  69. * | (../plat-omap/omap_device.c) |
  70. * +-------------------------------+
  71. * ----> | omap_hwmod code/data | <-----
  72. * | (../mach-omap2/omap_hwmod*) |
  73. * +-------------------------------+
  74. * | OMAP clock/PRCM/register fns |
  75. * | (__raw_{read,write}l, clk*) |
  76. * +-------------------------------+
  77. *
  78. * Device drivers should not contain any OMAP-specific code or data in
  79. * them. They should only contain code to operate the IP block that
  80. * the driver is responsible for. This is because these IP blocks can
  81. * also appear in other SoCs, either from TI (such as DaVinci) or from
  82. * other manufacturers; and drivers should be reusable across other
  83. * platforms.
  84. *
  85. * The OMAP hwmod code also will attempt to reset and idle all on-chip
  86. * devices upon boot. The goal here is for the kernel to be
  87. * completely self-reliant and independent from bootloaders. This is
  88. * to ensure a repeatable configuration, both to ensure consistent
  89. * runtime behavior, and to make it easier for others to reproduce
  90. * bugs.
  91. *
  92. * OMAP module activity states
  93. * ---------------------------
  94. * The hwmod code considers modules to be in one of several activity
  95. * states. IP blocks start out in an UNKNOWN state, then once they
  96. * are registered via the hwmod code, proceed to the REGISTERED state.
  97. * Once their clock names are resolved to clock pointers, the module
  98. * enters the CLKS_INITED state; and finally, once the module has been
  99. * reset and the integration registers programmed, the INITIALIZED state
  100. * is entered. The hwmod code will then place the module into either
  101. * the IDLE state to save power, or in the case of a critical system
  102. * module, the ENABLED state.
  103. *
  104. * OMAP core integration code can then call omap_hwmod*() functions
  105. * directly to move the module between the IDLE, ENABLED, and DISABLED
  106. * states, as needed. This is done during both the PM idle loop, and
  107. * in the OMAP core integration code's implementation of the PM runtime
  108. * functions.
  109. *
  110. * References
  111. * ----------
  112. * This is a partial list.
  113. * - OMAP2420 Multimedia Processor Silicon Revision 2.1.1, 2.2 (SWPU064)
  114. * - OMAP2430 Multimedia Device POP Silicon Revision 2.1 (SWPU090)
  115. * - OMAP34xx Multimedia Device Silicon Revision 3.1 (SWPU108)
  116. * - OMAP4430 Multimedia Device Silicon Revision 1.0 (SWPU140)
  117. * - Open Core Protocol Specification 2.2
  118. *
  119. * To do:
  120. * - handle IO mapping
  121. * - bus throughput & module latency measurement code
  122. *
  123. * XXX add tests at the beginning of each function to ensure the hwmod is
  124. * in the appropriate state
  125. * XXX error return values should be checked to ensure that they are
  126. * appropriate
  127. */
  128. #undef DEBUG
  129. #include <linux/kernel.h>
  130. #include <linux/errno.h>
  131. #include <linux/io.h>
  132. #include <linux/clk-provider.h>
  133. #include <linux/delay.h>
  134. #include <linux/err.h>
  135. #include <linux/list.h>
  136. #include <linux/mutex.h>
  137. #include <linux/spinlock.h>
  138. #include <linux/slab.h>
  139. #include <linux/bootmem.h>
  140. #include <linux/cpu.h>
  141. #include <linux/of.h>
  142. #include <linux/of_address.h>
  143. #include <asm/system_misc.h>
  144. #include "clock.h"
  145. #include "omap_hwmod.h"
  146. #include "soc.h"
  147. #include "common.h"
  148. #include "clockdomain.h"
  149. #include "powerdomain.h"
  150. #include "cm2xxx.h"
  151. #include "cm3xxx.h"
  152. #include "cminst44xx.h"
  153. #include "cm33xx.h"
  154. #include "prm.h"
  155. #include "prm3xxx.h"
  156. #include "prm44xx.h"
  157. #include "prm33xx.h"
  158. #include "prminst44xx.h"
  159. #include "mux.h"
  160. #include "pm.h"
  161. /* Name of the OMAP hwmod for the MPU */
  162. #define MPU_INITIATOR_NAME "mpu"
  163. /*
  164. * Number of struct omap_hwmod_link records per struct
  165. * omap_hwmod_ocp_if record (master->slave and slave->master)
  166. */
  167. #define LINKS_PER_OCP_IF 2
  168. /**
  169. * struct omap_hwmod_soc_ops - fn ptrs for some SoC-specific operations
  170. * @enable_module: function to enable a module (via MODULEMODE)
  171. * @disable_module: function to disable a module (via MODULEMODE)
  172. *
  173. * XXX Eventually this functionality will be hidden inside the PRM/CM
  174. * device drivers. Until then, this should avoid huge blocks of cpu_is_*()
  175. * conditionals in this code.
  176. */
  177. struct omap_hwmod_soc_ops {
  178. void (*enable_module)(struct omap_hwmod *oh);
  179. int (*disable_module)(struct omap_hwmod *oh);
  180. int (*wait_target_ready)(struct omap_hwmod *oh);
  181. int (*assert_hardreset)(struct omap_hwmod *oh,
  182. struct omap_hwmod_rst_info *ohri);
  183. int (*deassert_hardreset)(struct omap_hwmod *oh,
  184. struct omap_hwmod_rst_info *ohri);
  185. int (*is_hardreset_asserted)(struct omap_hwmod *oh,
  186. struct omap_hwmod_rst_info *ohri);
  187. int (*init_clkdm)(struct omap_hwmod *oh);
  188. void (*update_context_lost)(struct omap_hwmod *oh);
  189. int (*get_context_lost)(struct omap_hwmod *oh);
  190. };
  191. /* soc_ops: adapts the omap_hwmod code to the currently-booted SoC */
  192. static struct omap_hwmod_soc_ops soc_ops;
  193. /* omap_hwmod_list contains all registered struct omap_hwmods */
  194. static LIST_HEAD(omap_hwmod_list);
  195. /* mpu_oh: used to add/remove MPU initiator from sleepdep list */
  196. static struct omap_hwmod *mpu_oh;
  197. /* io_chain_lock: used to serialize reconfigurations of the I/O chain */
  198. static DEFINE_SPINLOCK(io_chain_lock);
  199. /*
  200. * linkspace: ptr to a buffer that struct omap_hwmod_link records are
  201. * allocated from - used to reduce the number of small memory
  202. * allocations, which has a significant impact on performance
  203. */
  204. static struct omap_hwmod_link *linkspace;
  205. /*
  206. * free_ls, max_ls: array indexes into linkspace; representing the
  207. * next free struct omap_hwmod_link index, and the maximum number of
  208. * struct omap_hwmod_link records allocated (respectively)
  209. */
  210. static unsigned short free_ls, max_ls, ls_supp;
  211. /* inited: set to true once the hwmod code is initialized */
  212. static bool inited;
  213. /* Private functions */
  214. /**
  215. * _fetch_next_ocp_if - return the next OCP interface in a list
  216. * @p: ptr to a ptr to the list_head inside the ocp_if to return
  217. * @i: pointer to the index of the element pointed to by @p in the list
  218. *
  219. * Return a pointer to the struct omap_hwmod_ocp_if record
  220. * containing the struct list_head pointed to by @p, and increment
  221. * @p such that a future call to this routine will return the next
  222. * record.
  223. */
  224. static struct omap_hwmod_ocp_if *_fetch_next_ocp_if(struct list_head **p,
  225. int *i)
  226. {
  227. struct omap_hwmod_ocp_if *oi;
  228. oi = list_entry(*p, struct omap_hwmod_link, node)->ocp_if;
  229. *p = (*p)->next;
  230. *i = *i + 1;
  231. return oi;
  232. }
  233. /**
  234. * _update_sysc_cache - return the module OCP_SYSCONFIG register, keep copy
  235. * @oh: struct omap_hwmod *
  236. *
  237. * Load the current value of the hwmod OCP_SYSCONFIG register into the
  238. * struct omap_hwmod for later use. Returns -EINVAL if the hwmod has no
  239. * OCP_SYSCONFIG register or 0 upon success.
  240. */
  241. static int _update_sysc_cache(struct omap_hwmod *oh)
  242. {
  243. if (!oh->class->sysc) {
  244. WARN(1, "omap_hwmod: %s: cannot read OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
  245. return -EINVAL;
  246. }
  247. /* XXX ensure module interface clock is up */
  248. oh->_sysc_cache = omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
  249. if (!(oh->class->sysc->sysc_flags & SYSC_NO_CACHE))
  250. oh->_int_flags |= _HWMOD_SYSCONFIG_LOADED;
  251. return 0;
  252. }
  253. /**
  254. * _write_sysconfig - write a value to the module's OCP_SYSCONFIG register
  255. * @v: OCP_SYSCONFIG value to write
  256. * @oh: struct omap_hwmod *
  257. *
  258. * Write @v into the module class' OCP_SYSCONFIG register, if it has
  259. * one. No return value.
  260. */
  261. static void _write_sysconfig(u32 v, struct omap_hwmod *oh)
  262. {
  263. if (!oh->class->sysc) {
  264. WARN(1, "omap_hwmod: %s: cannot write OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
  265. return;
  266. }
  267. /* XXX ensure module interface clock is up */
  268. /* Module might have lost context, always update cache and register */
  269. oh->_sysc_cache = v;
  270. omap_hwmod_write(v, oh, oh->class->sysc->sysc_offs);
  271. }
  272. /**
  273. * _set_master_standbymode: set the OCP_SYSCONFIG MIDLEMODE field in @v
  274. * @oh: struct omap_hwmod *
  275. * @standbymode: MIDLEMODE field bits
  276. * @v: pointer to register contents to modify
  277. *
  278. * Update the master standby mode bits in @v to be @standbymode for
  279. * the @oh hwmod. Does not write to the hardware. Returns -EINVAL
  280. * upon error or 0 upon success.
  281. */
  282. static int _set_master_standbymode(struct omap_hwmod *oh, u8 standbymode,
  283. u32 *v)
  284. {
  285. u32 mstandby_mask;
  286. u8 mstandby_shift;
  287. if (!oh->class->sysc ||
  288. !(oh->class->sysc->sysc_flags & SYSC_HAS_MIDLEMODE))
  289. return -EINVAL;
  290. if (!oh->class->sysc->sysc_fields) {
  291. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  292. return -EINVAL;
  293. }
  294. mstandby_shift = oh->class->sysc->sysc_fields->midle_shift;
  295. mstandby_mask = (0x3 << mstandby_shift);
  296. *v &= ~mstandby_mask;
  297. *v |= __ffs(standbymode) << mstandby_shift;
  298. return 0;
  299. }
  300. /**
  301. * _set_slave_idlemode: set the OCP_SYSCONFIG SIDLEMODE field in @v
  302. * @oh: struct omap_hwmod *
  303. * @idlemode: SIDLEMODE field bits
  304. * @v: pointer to register contents to modify
  305. *
  306. * Update the slave idle mode bits in @v to be @idlemode for the @oh
  307. * hwmod. Does not write to the hardware. Returns -EINVAL upon error
  308. * or 0 upon success.
  309. */
  310. static int _set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode, u32 *v)
  311. {
  312. u32 sidle_mask;
  313. u8 sidle_shift;
  314. if (!oh->class->sysc ||
  315. !(oh->class->sysc->sysc_flags & SYSC_HAS_SIDLEMODE))
  316. return -EINVAL;
  317. if (!oh->class->sysc->sysc_fields) {
  318. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  319. return -EINVAL;
  320. }
  321. sidle_shift = oh->class->sysc->sysc_fields->sidle_shift;
  322. sidle_mask = (0x3 << sidle_shift);
  323. *v &= ~sidle_mask;
  324. *v |= __ffs(idlemode) << sidle_shift;
  325. return 0;
  326. }
  327. /**
  328. * _set_clockactivity: set OCP_SYSCONFIG.CLOCKACTIVITY bits in @v
  329. * @oh: struct omap_hwmod *
  330. * @clockact: CLOCKACTIVITY field bits
  331. * @v: pointer to register contents to modify
  332. *
  333. * Update the clockactivity mode bits in @v to be @clockact for the
  334. * @oh hwmod. Used for additional powersaving on some modules. Does
  335. * not write to the hardware. Returns -EINVAL upon error or 0 upon
  336. * success.
  337. */
  338. static int _set_clockactivity(struct omap_hwmod *oh, u8 clockact, u32 *v)
  339. {
  340. u32 clkact_mask;
  341. u8 clkact_shift;
  342. if (!oh->class->sysc ||
  343. !(oh->class->sysc->sysc_flags & SYSC_HAS_CLOCKACTIVITY))
  344. return -EINVAL;
  345. if (!oh->class->sysc->sysc_fields) {
  346. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  347. return -EINVAL;
  348. }
  349. clkact_shift = oh->class->sysc->sysc_fields->clkact_shift;
  350. clkact_mask = (0x3 << clkact_shift);
  351. *v &= ~clkact_mask;
  352. *v |= clockact << clkact_shift;
  353. return 0;
  354. }
  355. /**
  356. * _set_softreset: set OCP_SYSCONFIG.CLOCKACTIVITY bits in @v
  357. * @oh: struct omap_hwmod *
  358. * @v: pointer to register contents to modify
  359. *
  360. * Set the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon
  361. * error or 0 upon success.
  362. */
  363. static int _set_softreset(struct omap_hwmod *oh, u32 *v)
  364. {
  365. u32 softrst_mask;
  366. if (!oh->class->sysc ||
  367. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  368. return -EINVAL;
  369. if (!oh->class->sysc->sysc_fields) {
  370. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  371. return -EINVAL;
  372. }
  373. softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
  374. *v |= softrst_mask;
  375. return 0;
  376. }
  377. /**
  378. * _wait_softreset_complete - wait for an OCP softreset to complete
  379. * @oh: struct omap_hwmod * to wait on
  380. *
  381. * Wait until the IP block represented by @oh reports that its OCP
  382. * softreset is complete. This can be triggered by software (see
  383. * _ocp_softreset()) or by hardware upon returning from off-mode (one
  384. * example is HSMMC). Waits for up to MAX_MODULE_SOFTRESET_WAIT
  385. * microseconds. Returns the number of microseconds waited.
  386. */
  387. static int _wait_softreset_complete(struct omap_hwmod *oh)
  388. {
  389. struct omap_hwmod_class_sysconfig *sysc;
  390. u32 softrst_mask;
  391. int c = 0;
  392. sysc = oh->class->sysc;
  393. if (sysc->sysc_flags & SYSS_HAS_RESET_STATUS)
  394. omap_test_timeout((omap_hwmod_read(oh, sysc->syss_offs)
  395. & SYSS_RESETDONE_MASK),
  396. MAX_MODULE_SOFTRESET_WAIT, c);
  397. else if (sysc->sysc_flags & SYSC_HAS_RESET_STATUS) {
  398. softrst_mask = (0x1 << sysc->sysc_fields->srst_shift);
  399. omap_test_timeout(!(omap_hwmod_read(oh, sysc->sysc_offs)
  400. & softrst_mask),
  401. MAX_MODULE_SOFTRESET_WAIT, c);
  402. }
  403. return c;
  404. }
  405. /**
  406. * _set_dmadisable: set OCP_SYSCONFIG.DMADISABLE bit in @v
  407. * @oh: struct omap_hwmod *
  408. *
  409. * The DMADISABLE bit is a semi-automatic bit present in sysconfig register
  410. * of some modules. When the DMA must perform read/write accesses, the
  411. * DMADISABLE bit is cleared by the hardware. But when the DMA must stop
  412. * for power management, software must set the DMADISABLE bit back to 1.
  413. *
  414. * Set the DMADISABLE bit in @v for hwmod @oh. Returns -EINVAL upon
  415. * error or 0 upon success.
  416. */
  417. static int _set_dmadisable(struct omap_hwmod *oh)
  418. {
  419. u32 v;
  420. u32 dmadisable_mask;
  421. if (!oh->class->sysc ||
  422. !(oh->class->sysc->sysc_flags & SYSC_HAS_DMADISABLE))
  423. return -EINVAL;
  424. if (!oh->class->sysc->sysc_fields) {
  425. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  426. return -EINVAL;
  427. }
  428. /* clocks must be on for this operation */
  429. if (oh->_state != _HWMOD_STATE_ENABLED) {
  430. pr_warn("omap_hwmod: %s: dma can be disabled only from enabled state\n", oh->name);
  431. return -EINVAL;
  432. }
  433. pr_debug("omap_hwmod: %s: setting DMADISABLE\n", oh->name);
  434. v = oh->_sysc_cache;
  435. dmadisable_mask =
  436. (0x1 << oh->class->sysc->sysc_fields->dmadisable_shift);
  437. v |= dmadisable_mask;
  438. _write_sysconfig(v, oh);
  439. return 0;
  440. }
  441. /**
  442. * _set_module_autoidle: set the OCP_SYSCONFIG AUTOIDLE field in @v
  443. * @oh: struct omap_hwmod *
  444. * @autoidle: desired AUTOIDLE bitfield value (0 or 1)
  445. * @v: pointer to register contents to modify
  446. *
  447. * Update the module autoidle bit in @v to be @autoidle for the @oh
  448. * hwmod. The autoidle bit controls whether the module can gate
  449. * internal clocks automatically when it isn't doing anything; the
  450. * exact function of this bit varies on a per-module basis. This
  451. * function does not write to the hardware. Returns -EINVAL upon
  452. * error or 0 upon success.
  453. */
  454. static int _set_module_autoidle(struct omap_hwmod *oh, u8 autoidle,
  455. u32 *v)
  456. {
  457. u32 autoidle_mask;
  458. u8 autoidle_shift;
  459. if (!oh->class->sysc ||
  460. !(oh->class->sysc->sysc_flags & SYSC_HAS_AUTOIDLE))
  461. return -EINVAL;
  462. if (!oh->class->sysc->sysc_fields) {
  463. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  464. return -EINVAL;
  465. }
  466. autoidle_shift = oh->class->sysc->sysc_fields->autoidle_shift;
  467. autoidle_mask = (0x1 << autoidle_shift);
  468. *v &= ~autoidle_mask;
  469. *v |= autoidle << autoidle_shift;
  470. return 0;
  471. }
  472. /**
  473. * _set_idle_ioring_wakeup - enable/disable IO pad wakeup on hwmod idle for mux
  474. * @oh: struct omap_hwmod *
  475. * @set_wake: bool value indicating to set (true) or clear (false) wakeup enable
  476. *
  477. * Set or clear the I/O pad wakeup flag in the mux entries for the
  478. * hwmod @oh. This function changes the @oh->mux->pads_dynamic array
  479. * in memory. If the hwmod is currently idled, and the new idle
  480. * values don't match the previous ones, this function will also
  481. * update the SCM PADCTRL registers. Otherwise, if the hwmod is not
  482. * currently idled, this function won't touch the hardware: the new
  483. * mux settings are written to the SCM PADCTRL registers when the
  484. * hwmod is idled. No return value.
  485. */
  486. static void _set_idle_ioring_wakeup(struct omap_hwmod *oh, bool set_wake)
  487. {
  488. struct omap_device_pad *pad;
  489. bool change = false;
  490. u16 prev_idle;
  491. int j;
  492. if (!oh->mux || !oh->mux->enabled)
  493. return;
  494. for (j = 0; j < oh->mux->nr_pads_dynamic; j++) {
  495. pad = oh->mux->pads_dynamic[j];
  496. if (!(pad->flags & OMAP_DEVICE_PAD_WAKEUP))
  497. continue;
  498. prev_idle = pad->idle;
  499. if (set_wake)
  500. pad->idle |= OMAP_WAKEUP_EN;
  501. else
  502. pad->idle &= ~OMAP_WAKEUP_EN;
  503. if (prev_idle != pad->idle)
  504. change = true;
  505. }
  506. if (change && oh->_state == _HWMOD_STATE_IDLE)
  507. omap_hwmod_mux(oh->mux, _HWMOD_STATE_IDLE);
  508. }
  509. /**
  510. * _enable_wakeup: set OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
  511. * @oh: struct omap_hwmod *
  512. *
  513. * Allow the hardware module @oh to send wakeups. Returns -EINVAL
  514. * upon error or 0 upon success.
  515. */
  516. static int _enable_wakeup(struct omap_hwmod *oh, u32 *v)
  517. {
  518. if (!oh->class->sysc ||
  519. !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
  520. (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
  521. (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
  522. return -EINVAL;
  523. if (!oh->class->sysc->sysc_fields) {
  524. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  525. return -EINVAL;
  526. }
  527. if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
  528. *v |= 0x1 << oh->class->sysc->sysc_fields->enwkup_shift;
  529. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  530. _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
  531. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  532. _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
  533. /* XXX test pwrdm_get_wken for this hwmod's subsystem */
  534. return 0;
  535. }
  536. /**
  537. * _disable_wakeup: clear OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
  538. * @oh: struct omap_hwmod *
  539. *
  540. * Prevent the hardware module @oh to send wakeups. Returns -EINVAL
  541. * upon error or 0 upon success.
  542. */
  543. static int _disable_wakeup(struct omap_hwmod *oh, u32 *v)
  544. {
  545. if (!oh->class->sysc ||
  546. !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
  547. (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
  548. (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
  549. return -EINVAL;
  550. if (!oh->class->sysc->sysc_fields) {
  551. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  552. return -EINVAL;
  553. }
  554. if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
  555. *v &= ~(0x1 << oh->class->sysc->sysc_fields->enwkup_shift);
  556. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  557. _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART, v);
  558. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  559. _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART, v);
  560. /* XXX test pwrdm_get_wken for this hwmod's subsystem */
  561. return 0;
  562. }
  563. static struct clockdomain *_get_clkdm(struct omap_hwmod *oh)
  564. {
  565. struct clk_hw_omap *clk;
  566. if (oh->clkdm) {
  567. return oh->clkdm;
  568. } else if (oh->_clk) {
  569. clk = to_clk_hw_omap(__clk_get_hw(oh->_clk));
  570. return clk->clkdm;
  571. }
  572. return NULL;
  573. }
  574. /**
  575. * _add_initiator_dep: prevent @oh from smart-idling while @init_oh is active
  576. * @oh: struct omap_hwmod *
  577. *
  578. * Prevent the hardware module @oh from entering idle while the
  579. * hardare module initiator @init_oh is active. Useful when a module
  580. * will be accessed by a particular initiator (e.g., if a module will
  581. * be accessed by the IVA, there should be a sleepdep between the IVA
  582. * initiator and the module). Only applies to modules in smart-idle
  583. * mode. If the clockdomain is marked as not needing autodeps, return
  584. * 0 without doing anything. Otherwise, returns -EINVAL upon error or
  585. * passes along clkdm_add_sleepdep() value upon success.
  586. */
  587. static int _add_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
  588. {
  589. struct clockdomain *clkdm, *init_clkdm;
  590. clkdm = _get_clkdm(oh);
  591. init_clkdm = _get_clkdm(init_oh);
  592. if (!clkdm || !init_clkdm)
  593. return -EINVAL;
  594. if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
  595. return 0;
  596. return clkdm_add_sleepdep(clkdm, init_clkdm);
  597. }
  598. /**
  599. * _del_initiator_dep: allow @oh to smart-idle even if @init_oh is active
  600. * @oh: struct omap_hwmod *
  601. *
  602. * Allow the hardware module @oh to enter idle while the hardare
  603. * module initiator @init_oh is active. Useful when a module will not
  604. * be accessed by a particular initiator (e.g., if a module will not
  605. * be accessed by the IVA, there should be no sleepdep between the IVA
  606. * initiator and the module). Only applies to modules in smart-idle
  607. * mode. If the clockdomain is marked as not needing autodeps, return
  608. * 0 without doing anything. Returns -EINVAL upon error or passes
  609. * along clkdm_del_sleepdep() value upon success.
  610. */
  611. static int _del_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
  612. {
  613. struct clockdomain *clkdm, *init_clkdm;
  614. clkdm = _get_clkdm(oh);
  615. init_clkdm = _get_clkdm(init_oh);
  616. if (!clkdm || !init_clkdm)
  617. return -EINVAL;
  618. if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
  619. return 0;
  620. return clkdm_del_sleepdep(clkdm, init_clkdm);
  621. }
  622. /**
  623. * _init_main_clk - get a struct clk * for the the hwmod's main functional clk
  624. * @oh: struct omap_hwmod *
  625. *
  626. * Called from _init_clocks(). Populates the @oh _clk (main
  627. * functional clock pointer) if a main_clk is present. Returns 0 on
  628. * success or -EINVAL on error.
  629. */
  630. static int _init_main_clk(struct omap_hwmod *oh)
  631. {
  632. int ret = 0;
  633. if (!oh->main_clk)
  634. return 0;
  635. oh->_clk = clk_get(NULL, oh->main_clk);
  636. if (IS_ERR(oh->_clk)) {
  637. pr_warning("omap_hwmod: %s: cannot clk_get main_clk %s\n",
  638. oh->name, oh->main_clk);
  639. return -EINVAL;
  640. }
  641. /*
  642. * HACK: This needs a re-visit once clk_prepare() is implemented
  643. * to do something meaningful. Today its just a no-op.
  644. * If clk_prepare() is used at some point to do things like
  645. * voltage scaling etc, then this would have to be moved to
  646. * some point where subsystems like i2c and pmic become
  647. * available.
  648. */
  649. clk_prepare(oh->_clk);
  650. if (!_get_clkdm(oh))
  651. pr_debug("omap_hwmod: %s: missing clockdomain for %s.\n",
  652. oh->name, oh->main_clk);
  653. return ret;
  654. }
  655. /**
  656. * _init_interface_clks - get a struct clk * for the the hwmod's interface clks
  657. * @oh: struct omap_hwmod *
  658. *
  659. * Called from _init_clocks(). Populates the @oh OCP slave interface
  660. * clock pointers. Returns 0 on success or -EINVAL on error.
  661. */
  662. static int _init_interface_clks(struct omap_hwmod *oh)
  663. {
  664. struct omap_hwmod_ocp_if *os;
  665. struct list_head *p;
  666. struct clk *c;
  667. int i = 0;
  668. int ret = 0;
  669. p = oh->slave_ports.next;
  670. while (i < oh->slaves_cnt) {
  671. os = _fetch_next_ocp_if(&p, &i);
  672. if (!os->clk)
  673. continue;
  674. c = clk_get(NULL, os->clk);
  675. if (IS_ERR(c)) {
  676. pr_warning("omap_hwmod: %s: cannot clk_get interface_clk %s\n",
  677. oh->name, os->clk);
  678. ret = -EINVAL;
  679. }
  680. os->_clk = c;
  681. /*
  682. * HACK: This needs a re-visit once clk_prepare() is implemented
  683. * to do something meaningful. Today its just a no-op.
  684. * If clk_prepare() is used at some point to do things like
  685. * voltage scaling etc, then this would have to be moved to
  686. * some point where subsystems like i2c and pmic become
  687. * available.
  688. */
  689. clk_prepare(os->_clk);
  690. }
  691. return ret;
  692. }
  693. /**
  694. * _init_opt_clk - get a struct clk * for the the hwmod's optional clocks
  695. * @oh: struct omap_hwmod *
  696. *
  697. * Called from _init_clocks(). Populates the @oh omap_hwmod_opt_clk
  698. * clock pointers. Returns 0 on success or -EINVAL on error.
  699. */
  700. static int _init_opt_clks(struct omap_hwmod *oh)
  701. {
  702. struct omap_hwmod_opt_clk *oc;
  703. struct clk *c;
  704. int i;
  705. int ret = 0;
  706. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++) {
  707. c = clk_get(NULL, oc->clk);
  708. if (IS_ERR(c)) {
  709. pr_warning("omap_hwmod: %s: cannot clk_get opt_clk %s\n",
  710. oh->name, oc->clk);
  711. ret = -EINVAL;
  712. }
  713. oc->_clk = c;
  714. /*
  715. * HACK: This needs a re-visit once clk_prepare() is implemented
  716. * to do something meaningful. Today its just a no-op.
  717. * If clk_prepare() is used at some point to do things like
  718. * voltage scaling etc, then this would have to be moved to
  719. * some point where subsystems like i2c and pmic become
  720. * available.
  721. */
  722. clk_prepare(oc->_clk);
  723. }
  724. return ret;
  725. }
  726. /**
  727. * _enable_clocks - enable hwmod main clock and interface clocks
  728. * @oh: struct omap_hwmod *
  729. *
  730. * Enables all clocks necessary for register reads and writes to succeed
  731. * on the hwmod @oh. Returns 0.
  732. */
  733. static int _enable_clocks(struct omap_hwmod *oh)
  734. {
  735. struct omap_hwmod_ocp_if *os;
  736. struct list_head *p;
  737. int i = 0;
  738. pr_debug("omap_hwmod: %s: enabling clocks\n", oh->name);
  739. if (oh->_clk)
  740. clk_enable(oh->_clk);
  741. p = oh->slave_ports.next;
  742. while (i < oh->slaves_cnt) {
  743. os = _fetch_next_ocp_if(&p, &i);
  744. if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
  745. clk_enable(os->_clk);
  746. }
  747. /* The opt clocks are controlled by the device driver. */
  748. return 0;
  749. }
  750. /**
  751. * _disable_clocks - disable hwmod main clock and interface clocks
  752. * @oh: struct omap_hwmod *
  753. *
  754. * Disables the hwmod @oh main functional and interface clocks. Returns 0.
  755. */
  756. static int _disable_clocks(struct omap_hwmod *oh)
  757. {
  758. struct omap_hwmod_ocp_if *os;
  759. struct list_head *p;
  760. int i = 0;
  761. pr_debug("omap_hwmod: %s: disabling clocks\n", oh->name);
  762. if (oh->_clk)
  763. clk_disable(oh->_clk);
  764. p = oh->slave_ports.next;
  765. while (i < oh->slaves_cnt) {
  766. os = _fetch_next_ocp_if(&p, &i);
  767. if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
  768. clk_disable(os->_clk);
  769. }
  770. /* The opt clocks are controlled by the device driver. */
  771. return 0;
  772. }
  773. static void _enable_optional_clocks(struct omap_hwmod *oh)
  774. {
  775. struct omap_hwmod_opt_clk *oc;
  776. int i;
  777. pr_debug("omap_hwmod: %s: enabling optional clocks\n", oh->name);
  778. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  779. if (oc->_clk) {
  780. pr_debug("omap_hwmod: enable %s:%s\n", oc->role,
  781. __clk_get_name(oc->_clk));
  782. clk_enable(oc->_clk);
  783. }
  784. }
  785. static void _disable_optional_clocks(struct omap_hwmod *oh)
  786. {
  787. struct omap_hwmod_opt_clk *oc;
  788. int i;
  789. pr_debug("omap_hwmod: %s: disabling optional clocks\n", oh->name);
  790. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  791. if (oc->_clk) {
  792. pr_debug("omap_hwmod: disable %s:%s\n", oc->role,
  793. __clk_get_name(oc->_clk));
  794. clk_disable(oc->_clk);
  795. }
  796. }
  797. /**
  798. * _omap4_enable_module - enable CLKCTRL modulemode on OMAP4
  799. * @oh: struct omap_hwmod *
  800. *
  801. * Enables the PRCM module mode related to the hwmod @oh.
  802. * No return value.
  803. */
  804. static void _omap4_enable_module(struct omap_hwmod *oh)
  805. {
  806. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  807. return;
  808. pr_debug("omap_hwmod: %s: %s: %d\n",
  809. oh->name, __func__, oh->prcm.omap4.modulemode);
  810. omap4_cminst_module_enable(oh->prcm.omap4.modulemode,
  811. oh->clkdm->prcm_partition,
  812. oh->clkdm->cm_inst,
  813. oh->clkdm->clkdm_offs,
  814. oh->prcm.omap4.clkctrl_offs);
  815. }
  816. /**
  817. * _am33xx_enable_module - enable CLKCTRL modulemode on AM33XX
  818. * @oh: struct omap_hwmod *
  819. *
  820. * Enables the PRCM module mode related to the hwmod @oh.
  821. * No return value.
  822. */
  823. static void _am33xx_enable_module(struct omap_hwmod *oh)
  824. {
  825. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  826. return;
  827. pr_debug("omap_hwmod: %s: %s: %d\n",
  828. oh->name, __func__, oh->prcm.omap4.modulemode);
  829. am33xx_cm_module_enable(oh->prcm.omap4.modulemode, oh->clkdm->cm_inst,
  830. oh->clkdm->clkdm_offs,
  831. oh->prcm.omap4.clkctrl_offs);
  832. }
  833. /**
  834. * _omap4_wait_target_disable - wait for a module to be disabled on OMAP4
  835. * @oh: struct omap_hwmod *
  836. *
  837. * Wait for a module @oh to enter slave idle. Returns 0 if the module
  838. * does not have an IDLEST bit or if the module successfully enters
  839. * slave idle; otherwise, pass along the return value of the
  840. * appropriate *_cm*_wait_module_idle() function.
  841. */
  842. static int _omap4_wait_target_disable(struct omap_hwmod *oh)
  843. {
  844. if (!oh)
  845. return -EINVAL;
  846. if (oh->_int_flags & _HWMOD_NO_MPU_PORT || !oh->clkdm)
  847. return 0;
  848. if (oh->flags & HWMOD_NO_IDLEST)
  849. return 0;
  850. return omap4_cminst_wait_module_idle(oh->clkdm->prcm_partition,
  851. oh->clkdm->cm_inst,
  852. oh->clkdm->clkdm_offs,
  853. oh->prcm.omap4.clkctrl_offs);
  854. }
  855. /**
  856. * _am33xx_wait_target_disable - wait for a module to be disabled on AM33XX
  857. * @oh: struct omap_hwmod *
  858. *
  859. * Wait for a module @oh to enter slave idle. Returns 0 if the module
  860. * does not have an IDLEST bit or if the module successfully enters
  861. * slave idle; otherwise, pass along the return value of the
  862. * appropriate *_cm*_wait_module_idle() function.
  863. */
  864. static int _am33xx_wait_target_disable(struct omap_hwmod *oh)
  865. {
  866. if (!oh)
  867. return -EINVAL;
  868. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  869. return 0;
  870. if (oh->flags & HWMOD_NO_IDLEST)
  871. return 0;
  872. return am33xx_cm_wait_module_idle(oh->clkdm->cm_inst,
  873. oh->clkdm->clkdm_offs,
  874. oh->prcm.omap4.clkctrl_offs);
  875. }
  876. /**
  877. * _count_mpu_irqs - count the number of MPU IRQ lines associated with @oh
  878. * @oh: struct omap_hwmod *oh
  879. *
  880. * Count and return the number of MPU IRQs associated with the hwmod
  881. * @oh. Used to allocate struct resource data. Returns 0 if @oh is
  882. * NULL.
  883. */
  884. static int _count_mpu_irqs(struct omap_hwmod *oh)
  885. {
  886. struct omap_hwmod_irq_info *ohii;
  887. int i = 0;
  888. if (!oh || !oh->mpu_irqs)
  889. return 0;
  890. do {
  891. ohii = &oh->mpu_irqs[i++];
  892. } while (ohii->irq != -1);
  893. return i-1;
  894. }
  895. /**
  896. * _count_sdma_reqs - count the number of SDMA request lines associated with @oh
  897. * @oh: struct omap_hwmod *oh
  898. *
  899. * Count and return the number of SDMA request lines associated with
  900. * the hwmod @oh. Used to allocate struct resource data. Returns 0
  901. * if @oh is NULL.
  902. */
  903. static int _count_sdma_reqs(struct omap_hwmod *oh)
  904. {
  905. struct omap_hwmod_dma_info *ohdi;
  906. int i = 0;
  907. if (!oh || !oh->sdma_reqs)
  908. return 0;
  909. do {
  910. ohdi = &oh->sdma_reqs[i++];
  911. } while (ohdi->dma_req != -1);
  912. return i-1;
  913. }
  914. /**
  915. * _count_ocp_if_addr_spaces - count the number of address space entries for @oh
  916. * @oh: struct omap_hwmod *oh
  917. *
  918. * Count and return the number of address space ranges associated with
  919. * the hwmod @oh. Used to allocate struct resource data. Returns 0
  920. * if @oh is NULL.
  921. */
  922. static int _count_ocp_if_addr_spaces(struct omap_hwmod_ocp_if *os)
  923. {
  924. struct omap_hwmod_addr_space *mem;
  925. int i = 0;
  926. if (!os || !os->addr)
  927. return 0;
  928. do {
  929. mem = &os->addr[i++];
  930. } while (mem->pa_start != mem->pa_end);
  931. return i-1;
  932. }
  933. /**
  934. * _get_mpu_irq_by_name - fetch MPU interrupt line number by name
  935. * @oh: struct omap_hwmod * to operate on
  936. * @name: pointer to the name of the MPU interrupt number to fetch (optional)
  937. * @irq: pointer to an unsigned int to store the MPU IRQ number to
  938. *
  939. * Retrieve a MPU hardware IRQ line number named by @name associated
  940. * with the IP block pointed to by @oh. The IRQ number will be filled
  941. * into the address pointed to by @dma. When @name is non-null, the
  942. * IRQ line number associated with the named entry will be returned.
  943. * If @name is null, the first matching entry will be returned. Data
  944. * order is not meaningful in hwmod data, so callers are strongly
  945. * encouraged to use a non-null @name whenever possible to avoid
  946. * unpredictable effects if hwmod data is later added that causes data
  947. * ordering to change. Returns 0 upon success or a negative error
  948. * code upon error.
  949. */
  950. static int _get_mpu_irq_by_name(struct omap_hwmod *oh, const char *name,
  951. unsigned int *irq)
  952. {
  953. int i;
  954. bool found = false;
  955. if (!oh->mpu_irqs)
  956. return -ENOENT;
  957. i = 0;
  958. while (oh->mpu_irqs[i].irq != -1) {
  959. if (name == oh->mpu_irqs[i].name ||
  960. !strcmp(name, oh->mpu_irqs[i].name)) {
  961. found = true;
  962. break;
  963. }
  964. i++;
  965. }
  966. if (!found)
  967. return -ENOENT;
  968. *irq = oh->mpu_irqs[i].irq;
  969. return 0;
  970. }
  971. /**
  972. * _get_sdma_req_by_name - fetch SDMA request line ID by name
  973. * @oh: struct omap_hwmod * to operate on
  974. * @name: pointer to the name of the SDMA request line to fetch (optional)
  975. * @dma: pointer to an unsigned int to store the request line ID to
  976. *
  977. * Retrieve an SDMA request line ID named by @name on the IP block
  978. * pointed to by @oh. The ID will be filled into the address pointed
  979. * to by @dma. When @name is non-null, the request line ID associated
  980. * with the named entry will be returned. If @name is null, the first
  981. * matching entry will be returned. Data order is not meaningful in
  982. * hwmod data, so callers are strongly encouraged to use a non-null
  983. * @name whenever possible to avoid unpredictable effects if hwmod
  984. * data is later added that causes data ordering to change. Returns 0
  985. * upon success or a negative error code upon error.
  986. */
  987. static int _get_sdma_req_by_name(struct omap_hwmod *oh, const char *name,
  988. unsigned int *dma)
  989. {
  990. int i;
  991. bool found = false;
  992. if (!oh->sdma_reqs)
  993. return -ENOENT;
  994. i = 0;
  995. while (oh->sdma_reqs[i].dma_req != -1) {
  996. if (name == oh->sdma_reqs[i].name ||
  997. !strcmp(name, oh->sdma_reqs[i].name)) {
  998. found = true;
  999. break;
  1000. }
  1001. i++;
  1002. }
  1003. if (!found)
  1004. return -ENOENT;
  1005. *dma = oh->sdma_reqs[i].dma_req;
  1006. return 0;
  1007. }
  1008. /**
  1009. * _get_addr_space_by_name - fetch address space start & end by name
  1010. * @oh: struct omap_hwmod * to operate on
  1011. * @name: pointer to the name of the address space to fetch (optional)
  1012. * @pa_start: pointer to a u32 to store the starting address to
  1013. * @pa_end: pointer to a u32 to store the ending address to
  1014. *
  1015. * Retrieve address space start and end addresses for the IP block
  1016. * pointed to by @oh. The data will be filled into the addresses
  1017. * pointed to by @pa_start and @pa_end. When @name is non-null, the
  1018. * address space data associated with the named entry will be
  1019. * returned. If @name is null, the first matching entry will be
  1020. * returned. Data order is not meaningful in hwmod data, so callers
  1021. * are strongly encouraged to use a non-null @name whenever possible
  1022. * to avoid unpredictable effects if hwmod data is later added that
  1023. * causes data ordering to change. Returns 0 upon success or a
  1024. * negative error code upon error.
  1025. */
  1026. static int _get_addr_space_by_name(struct omap_hwmod *oh, const char *name,
  1027. u32 *pa_start, u32 *pa_end)
  1028. {
  1029. int i, j;
  1030. struct omap_hwmod_ocp_if *os;
  1031. struct list_head *p = NULL;
  1032. bool found = false;
  1033. p = oh->slave_ports.next;
  1034. i = 0;
  1035. while (i < oh->slaves_cnt) {
  1036. os = _fetch_next_ocp_if(&p, &i);
  1037. if (!os->addr)
  1038. return -ENOENT;
  1039. j = 0;
  1040. while (os->addr[j].pa_start != os->addr[j].pa_end) {
  1041. if (name == os->addr[j].name ||
  1042. !strcmp(name, os->addr[j].name)) {
  1043. found = true;
  1044. break;
  1045. }
  1046. j++;
  1047. }
  1048. if (found)
  1049. break;
  1050. }
  1051. if (!found)
  1052. return -ENOENT;
  1053. *pa_start = os->addr[j].pa_start;
  1054. *pa_end = os->addr[j].pa_end;
  1055. return 0;
  1056. }
  1057. /**
  1058. * _save_mpu_port_index - find and save the index to @oh's MPU port
  1059. * @oh: struct omap_hwmod *
  1060. *
  1061. * Determines the array index of the OCP slave port that the MPU uses
  1062. * to address the device, and saves it into the struct omap_hwmod.
  1063. * Intended to be called during hwmod registration only. No return
  1064. * value.
  1065. */
  1066. static void __init _save_mpu_port_index(struct omap_hwmod *oh)
  1067. {
  1068. struct omap_hwmod_ocp_if *os = NULL;
  1069. struct list_head *p;
  1070. int i = 0;
  1071. if (!oh)
  1072. return;
  1073. oh->_int_flags |= _HWMOD_NO_MPU_PORT;
  1074. p = oh->slave_ports.next;
  1075. while (i < oh->slaves_cnt) {
  1076. os = _fetch_next_ocp_if(&p, &i);
  1077. if (os->user & OCP_USER_MPU) {
  1078. oh->_mpu_port = os;
  1079. oh->_int_flags &= ~_HWMOD_NO_MPU_PORT;
  1080. break;
  1081. }
  1082. }
  1083. return;
  1084. }
  1085. /**
  1086. * _find_mpu_rt_port - return omap_hwmod_ocp_if accessible by the MPU
  1087. * @oh: struct omap_hwmod *
  1088. *
  1089. * Given a pointer to a struct omap_hwmod record @oh, return a pointer
  1090. * to the struct omap_hwmod_ocp_if record that is used by the MPU to
  1091. * communicate with the IP block. This interface need not be directly
  1092. * connected to the MPU (and almost certainly is not), but is directly
  1093. * connected to the IP block represented by @oh. Returns a pointer
  1094. * to the struct omap_hwmod_ocp_if * upon success, or returns NULL upon
  1095. * error or if there does not appear to be a path from the MPU to this
  1096. * IP block.
  1097. */
  1098. static struct omap_hwmod_ocp_if *_find_mpu_rt_port(struct omap_hwmod *oh)
  1099. {
  1100. if (!oh || oh->_int_flags & _HWMOD_NO_MPU_PORT || oh->slaves_cnt == 0)
  1101. return NULL;
  1102. return oh->_mpu_port;
  1103. };
  1104. /**
  1105. * _find_mpu_rt_addr_space - return MPU register target address space for @oh
  1106. * @oh: struct omap_hwmod *
  1107. *
  1108. * Returns a pointer to the struct omap_hwmod_addr_space record representing
  1109. * the register target MPU address space; or returns NULL upon error.
  1110. */
  1111. static struct omap_hwmod_addr_space * __init _find_mpu_rt_addr_space(struct omap_hwmod *oh)
  1112. {
  1113. struct omap_hwmod_ocp_if *os;
  1114. struct omap_hwmod_addr_space *mem;
  1115. int found = 0, i = 0;
  1116. os = _find_mpu_rt_port(oh);
  1117. if (!os || !os->addr)
  1118. return NULL;
  1119. do {
  1120. mem = &os->addr[i++];
  1121. if (mem->flags & ADDR_TYPE_RT)
  1122. found = 1;
  1123. } while (!found && mem->pa_start != mem->pa_end);
  1124. return (found) ? mem : NULL;
  1125. }
  1126. /**
  1127. * _enable_sysc - try to bring a module out of idle via OCP_SYSCONFIG
  1128. * @oh: struct omap_hwmod *
  1129. *
  1130. * Ensure that the OCP_SYSCONFIG register for the IP block represented
  1131. * by @oh is set to indicate to the PRCM that the IP block is active.
  1132. * Usually this means placing the module into smart-idle mode and
  1133. * smart-standby, but if there is a bug in the automatic idle handling
  1134. * for the IP block, it may need to be placed into the force-idle or
  1135. * no-idle variants of these modes. No return value.
  1136. */
  1137. static void _enable_sysc(struct omap_hwmod *oh)
  1138. {
  1139. u8 idlemode, sf;
  1140. u32 v;
  1141. bool clkdm_act;
  1142. struct clockdomain *clkdm;
  1143. if (!oh->class->sysc)
  1144. return;
  1145. /*
  1146. * Wait until reset has completed, this is needed as the IP
  1147. * block is reset automatically by hardware in some cases
  1148. * (off-mode for example), and the drivers require the
  1149. * IP to be ready when they access it
  1150. */
  1151. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1152. _enable_optional_clocks(oh);
  1153. _wait_softreset_complete(oh);
  1154. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1155. _disable_optional_clocks(oh);
  1156. v = oh->_sysc_cache;
  1157. sf = oh->class->sysc->sysc_flags;
  1158. clkdm = _get_clkdm(oh);
  1159. if (sf & SYSC_HAS_SIDLEMODE) {
  1160. if (oh->flags & HWMOD_SWSUP_SIDLE) {
  1161. idlemode = HWMOD_IDLEMODE_NO;
  1162. } else {
  1163. if (sf & SYSC_HAS_ENAWAKEUP)
  1164. _enable_wakeup(oh, &v);
  1165. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  1166. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1167. else
  1168. idlemode = HWMOD_IDLEMODE_SMART;
  1169. }
  1170. /*
  1171. * This is special handling for some IPs like
  1172. * 32k sync timer. Force them to idle!
  1173. */
  1174. clkdm_act = (clkdm && clkdm->flags & CLKDM_ACTIVE_WITH_MPU);
  1175. if (clkdm_act && !(oh->class->sysc->idlemodes &
  1176. (SIDLE_SMART | SIDLE_SMART_WKUP)))
  1177. idlemode = HWMOD_IDLEMODE_FORCE;
  1178. _set_slave_idlemode(oh, idlemode, &v);
  1179. }
  1180. if (sf & SYSC_HAS_MIDLEMODE) {
  1181. if (oh->flags & HWMOD_FORCE_MSTANDBY) {
  1182. idlemode = HWMOD_IDLEMODE_FORCE;
  1183. } else if (oh->flags & HWMOD_SWSUP_MSTANDBY) {
  1184. idlemode = HWMOD_IDLEMODE_NO;
  1185. } else {
  1186. if (sf & SYSC_HAS_ENAWAKEUP)
  1187. _enable_wakeup(oh, &v);
  1188. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  1189. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1190. else
  1191. idlemode = HWMOD_IDLEMODE_SMART;
  1192. }
  1193. _set_master_standbymode(oh, idlemode, &v);
  1194. }
  1195. /*
  1196. * XXX The clock framework should handle this, by
  1197. * calling into this code. But this must wait until the
  1198. * clock structures are tagged with omap_hwmod entries
  1199. */
  1200. if ((oh->flags & HWMOD_SET_DEFAULT_CLOCKACT) &&
  1201. (sf & SYSC_HAS_CLOCKACTIVITY))
  1202. _set_clockactivity(oh, oh->class->sysc->clockact, &v);
  1203. _write_sysconfig(v, oh);
  1204. /*
  1205. * Set the autoidle bit only after setting the smartidle bit
  1206. * Setting this will not have any impact on the other modules.
  1207. */
  1208. if (sf & SYSC_HAS_AUTOIDLE) {
  1209. idlemode = (oh->flags & HWMOD_NO_OCP_AUTOIDLE) ?
  1210. 0 : 1;
  1211. _set_module_autoidle(oh, idlemode, &v);
  1212. _write_sysconfig(v, oh);
  1213. }
  1214. }
  1215. /**
  1216. * _idle_sysc - try to put a module into idle via OCP_SYSCONFIG
  1217. * @oh: struct omap_hwmod *
  1218. *
  1219. * If module is marked as SWSUP_SIDLE, force the module into slave
  1220. * idle; otherwise, configure it for smart-idle. If module is marked
  1221. * as SWSUP_MSUSPEND, force the module into master standby; otherwise,
  1222. * configure it for smart-standby. No return value.
  1223. */
  1224. static void _idle_sysc(struct omap_hwmod *oh)
  1225. {
  1226. u8 idlemode, sf;
  1227. u32 v;
  1228. if (!oh->class->sysc)
  1229. return;
  1230. v = oh->_sysc_cache;
  1231. sf = oh->class->sysc->sysc_flags;
  1232. if (sf & SYSC_HAS_SIDLEMODE) {
  1233. if (oh->flags & HWMOD_SWSUP_SIDLE) {
  1234. idlemode = HWMOD_IDLEMODE_FORCE;
  1235. } else {
  1236. if (sf & SYSC_HAS_ENAWAKEUP)
  1237. _enable_wakeup(oh, &v);
  1238. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  1239. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1240. else
  1241. idlemode = HWMOD_IDLEMODE_SMART;
  1242. }
  1243. _set_slave_idlemode(oh, idlemode, &v);
  1244. }
  1245. if (sf & SYSC_HAS_MIDLEMODE) {
  1246. if ((oh->flags & HWMOD_SWSUP_MSTANDBY) ||
  1247. (oh->flags & HWMOD_FORCE_MSTANDBY)) {
  1248. idlemode = HWMOD_IDLEMODE_FORCE;
  1249. } else {
  1250. if (sf & SYSC_HAS_ENAWAKEUP)
  1251. _enable_wakeup(oh, &v);
  1252. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  1253. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1254. else
  1255. idlemode = HWMOD_IDLEMODE_SMART;
  1256. }
  1257. _set_master_standbymode(oh, idlemode, &v);
  1258. }
  1259. _write_sysconfig(v, oh);
  1260. }
  1261. /**
  1262. * _shutdown_sysc - force a module into idle via OCP_SYSCONFIG
  1263. * @oh: struct omap_hwmod *
  1264. *
  1265. * Force the module into slave idle and master suspend. No return
  1266. * value.
  1267. */
  1268. static void _shutdown_sysc(struct omap_hwmod *oh)
  1269. {
  1270. u32 v;
  1271. u8 sf;
  1272. if (!oh->class->sysc)
  1273. return;
  1274. v = oh->_sysc_cache;
  1275. sf = oh->class->sysc->sysc_flags;
  1276. if (sf & SYSC_HAS_SIDLEMODE)
  1277. _set_slave_idlemode(oh, HWMOD_IDLEMODE_FORCE, &v);
  1278. if (sf & SYSC_HAS_MIDLEMODE)
  1279. _set_master_standbymode(oh, HWMOD_IDLEMODE_FORCE, &v);
  1280. if (sf & SYSC_HAS_AUTOIDLE)
  1281. _set_module_autoidle(oh, 1, &v);
  1282. _write_sysconfig(v, oh);
  1283. }
  1284. /**
  1285. * _lookup - find an omap_hwmod by name
  1286. * @name: find an omap_hwmod by name
  1287. *
  1288. * Return a pointer to an omap_hwmod by name, or NULL if not found.
  1289. */
  1290. static struct omap_hwmod *_lookup(const char *name)
  1291. {
  1292. struct omap_hwmod *oh, *temp_oh;
  1293. oh = NULL;
  1294. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  1295. if (!strcmp(name, temp_oh->name)) {
  1296. oh = temp_oh;
  1297. break;
  1298. }
  1299. }
  1300. return oh;
  1301. }
  1302. /**
  1303. * _init_clkdm - look up a clockdomain name, store pointer in omap_hwmod
  1304. * @oh: struct omap_hwmod *
  1305. *
  1306. * Convert a clockdomain name stored in a struct omap_hwmod into a
  1307. * clockdomain pointer, and save it into the struct omap_hwmod.
  1308. * Return -EINVAL if the clkdm_name lookup failed.
  1309. */
  1310. static int _init_clkdm(struct omap_hwmod *oh)
  1311. {
  1312. if (!oh->clkdm_name) {
  1313. pr_debug("omap_hwmod: %s: missing clockdomain\n", oh->name);
  1314. return 0;
  1315. }
  1316. oh->clkdm = clkdm_lookup(oh->clkdm_name);
  1317. if (!oh->clkdm) {
  1318. pr_warning("omap_hwmod: %s: could not associate to clkdm %s\n",
  1319. oh->name, oh->clkdm_name);
  1320. return -EINVAL;
  1321. }
  1322. pr_debug("omap_hwmod: %s: associated to clkdm %s\n",
  1323. oh->name, oh->clkdm_name);
  1324. return 0;
  1325. }
  1326. /**
  1327. * _init_clocks - clk_get() all clocks associated with this hwmod. Retrieve as
  1328. * well the clockdomain.
  1329. * @oh: struct omap_hwmod *
  1330. * @data: not used; pass NULL
  1331. *
  1332. * Called by omap_hwmod_setup_*() (after omap2_clk_init()).
  1333. * Resolves all clock names embedded in the hwmod. Returns 0 on
  1334. * success, or a negative error code on failure.
  1335. */
  1336. static int _init_clocks(struct omap_hwmod *oh, void *data)
  1337. {
  1338. int ret = 0;
  1339. if (oh->_state != _HWMOD_STATE_REGISTERED)
  1340. return 0;
  1341. pr_debug("omap_hwmod: %s: looking up clocks\n", oh->name);
  1342. if (soc_ops.init_clkdm)
  1343. ret |= soc_ops.init_clkdm(oh);
  1344. ret |= _init_main_clk(oh);
  1345. ret |= _init_interface_clks(oh);
  1346. ret |= _init_opt_clks(oh);
  1347. if (!ret)
  1348. oh->_state = _HWMOD_STATE_CLKS_INITED;
  1349. else
  1350. pr_warning("omap_hwmod: %s: cannot _init_clocks\n", oh->name);
  1351. return ret;
  1352. }
  1353. /**
  1354. * _lookup_hardreset - fill register bit info for this hwmod/reset line
  1355. * @oh: struct omap_hwmod *
  1356. * @name: name of the reset line in the context of this hwmod
  1357. * @ohri: struct omap_hwmod_rst_info * that this function will fill in
  1358. *
  1359. * Return the bit position of the reset line that match the
  1360. * input name. Return -ENOENT if not found.
  1361. */
  1362. static int _lookup_hardreset(struct omap_hwmod *oh, const char *name,
  1363. struct omap_hwmod_rst_info *ohri)
  1364. {
  1365. int i;
  1366. for (i = 0; i < oh->rst_lines_cnt; i++) {
  1367. const char *rst_line = oh->rst_lines[i].name;
  1368. if (!strcmp(rst_line, name)) {
  1369. ohri->rst_shift = oh->rst_lines[i].rst_shift;
  1370. ohri->st_shift = oh->rst_lines[i].st_shift;
  1371. pr_debug("omap_hwmod: %s: %s: %s: rst %d st %d\n",
  1372. oh->name, __func__, rst_line, ohri->rst_shift,
  1373. ohri->st_shift);
  1374. return 0;
  1375. }
  1376. }
  1377. return -ENOENT;
  1378. }
  1379. /**
  1380. * _assert_hardreset - assert the HW reset line of submodules
  1381. * contained in the hwmod module.
  1382. * @oh: struct omap_hwmod *
  1383. * @name: name of the reset line to lookup and assert
  1384. *
  1385. * Some IP like dsp, ipu or iva contain processor that require an HW
  1386. * reset line to be assert / deassert in order to enable fully the IP.
  1387. * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
  1388. * asserting the hardreset line on the currently-booted SoC, or passes
  1389. * along the return value from _lookup_hardreset() or the SoC's
  1390. * assert_hardreset code.
  1391. */
  1392. static int _assert_hardreset(struct omap_hwmod *oh, const char *name)
  1393. {
  1394. struct omap_hwmod_rst_info ohri;
  1395. int ret = -EINVAL;
  1396. if (!oh)
  1397. return -EINVAL;
  1398. if (!soc_ops.assert_hardreset)
  1399. return -ENOSYS;
  1400. ret = _lookup_hardreset(oh, name, &ohri);
  1401. if (ret < 0)
  1402. return ret;
  1403. ret = soc_ops.assert_hardreset(oh, &ohri);
  1404. return ret;
  1405. }
  1406. /**
  1407. * _deassert_hardreset - deassert the HW reset line of submodules contained
  1408. * in the hwmod module.
  1409. * @oh: struct omap_hwmod *
  1410. * @name: name of the reset line to look up and deassert
  1411. *
  1412. * Some IP like dsp, ipu or iva contain processor that require an HW
  1413. * reset line to be assert / deassert in order to enable fully the IP.
  1414. * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
  1415. * deasserting the hardreset line on the currently-booted SoC, or passes
  1416. * along the return value from _lookup_hardreset() or the SoC's
  1417. * deassert_hardreset code.
  1418. */
  1419. static int _deassert_hardreset(struct omap_hwmod *oh, const char *name)
  1420. {
  1421. struct omap_hwmod_rst_info ohri;
  1422. int ret = -EINVAL;
  1423. int hwsup = 0;
  1424. if (!oh)
  1425. return -EINVAL;
  1426. if (!soc_ops.deassert_hardreset)
  1427. return -ENOSYS;
  1428. ret = _lookup_hardreset(oh, name, &ohri);
  1429. if (ret < 0)
  1430. return ret;
  1431. if (oh->clkdm) {
  1432. /*
  1433. * A clockdomain must be in SW_SUP otherwise reset
  1434. * might not be completed. The clockdomain can be set
  1435. * in HW_AUTO only when the module become ready.
  1436. */
  1437. hwsup = clkdm_in_hwsup(oh->clkdm);
  1438. ret = clkdm_hwmod_enable(oh->clkdm, oh);
  1439. if (ret) {
  1440. WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
  1441. oh->name, oh->clkdm->name, ret);
  1442. return ret;
  1443. }
  1444. }
  1445. _enable_clocks(oh);
  1446. if (soc_ops.enable_module)
  1447. soc_ops.enable_module(oh);
  1448. ret = soc_ops.deassert_hardreset(oh, &ohri);
  1449. if (soc_ops.disable_module)
  1450. soc_ops.disable_module(oh);
  1451. _disable_clocks(oh);
  1452. if (ret == -EBUSY)
  1453. pr_warning("omap_hwmod: %s: failed to hardreset\n", oh->name);
  1454. if (!ret) {
  1455. /*
  1456. * Set the clockdomain to HW_AUTO, assuming that the
  1457. * previous state was HW_AUTO.
  1458. */
  1459. if (oh->clkdm && hwsup)
  1460. clkdm_allow_idle(oh->clkdm);
  1461. } else {
  1462. if (oh->clkdm)
  1463. clkdm_hwmod_disable(oh->clkdm, oh);
  1464. }
  1465. return ret;
  1466. }
  1467. /**
  1468. * _read_hardreset - read the HW reset line state of submodules
  1469. * contained in the hwmod module
  1470. * @oh: struct omap_hwmod *
  1471. * @name: name of the reset line to look up and read
  1472. *
  1473. * Return the state of the reset line. Returns -EINVAL if @oh is
  1474. * null, -ENOSYS if we have no way of reading the hardreset line
  1475. * status on the currently-booted SoC, or passes along the return
  1476. * value from _lookup_hardreset() or the SoC's is_hardreset_asserted
  1477. * code.
  1478. */
  1479. static int _read_hardreset(struct omap_hwmod *oh, const char *name)
  1480. {
  1481. struct omap_hwmod_rst_info ohri;
  1482. int ret = -EINVAL;
  1483. if (!oh)
  1484. return -EINVAL;
  1485. if (!soc_ops.is_hardreset_asserted)
  1486. return -ENOSYS;
  1487. ret = _lookup_hardreset(oh, name, &ohri);
  1488. if (ret < 0)
  1489. return ret;
  1490. return soc_ops.is_hardreset_asserted(oh, &ohri);
  1491. }
  1492. /**
  1493. * _are_all_hardreset_lines_asserted - return true if the @oh is hard-reset
  1494. * @oh: struct omap_hwmod *
  1495. *
  1496. * If all hardreset lines associated with @oh are asserted, then return true.
  1497. * Otherwise, if part of @oh is out hardreset or if no hardreset lines
  1498. * associated with @oh are asserted, then return false.
  1499. * This function is used to avoid executing some parts of the IP block
  1500. * enable/disable sequence if its hardreset line is set.
  1501. */
  1502. static bool _are_all_hardreset_lines_asserted(struct omap_hwmod *oh)
  1503. {
  1504. int i, rst_cnt = 0;
  1505. if (oh->rst_lines_cnt == 0)
  1506. return false;
  1507. for (i = 0; i < oh->rst_lines_cnt; i++)
  1508. if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
  1509. rst_cnt++;
  1510. if (oh->rst_lines_cnt == rst_cnt)
  1511. return true;
  1512. return false;
  1513. }
  1514. /**
  1515. * _are_any_hardreset_lines_asserted - return true if any part of @oh is
  1516. * hard-reset
  1517. * @oh: struct omap_hwmod *
  1518. *
  1519. * If any hardreset lines associated with @oh are asserted, then
  1520. * return true. Otherwise, if no hardreset lines associated with @oh
  1521. * are asserted, or if @oh has no hardreset lines, then return false.
  1522. * This function is used to avoid executing some parts of the IP block
  1523. * enable/disable sequence if any hardreset line is set.
  1524. */
  1525. static bool _are_any_hardreset_lines_asserted(struct omap_hwmod *oh)
  1526. {
  1527. int rst_cnt = 0;
  1528. int i;
  1529. for (i = 0; i < oh->rst_lines_cnt && rst_cnt == 0; i++)
  1530. if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
  1531. rst_cnt++;
  1532. return (rst_cnt) ? true : false;
  1533. }
  1534. /**
  1535. * _omap4_disable_module - enable CLKCTRL modulemode on OMAP4
  1536. * @oh: struct omap_hwmod *
  1537. *
  1538. * Disable the PRCM module mode related to the hwmod @oh.
  1539. * Return EINVAL if the modulemode is not supported and 0 in case of success.
  1540. */
  1541. static int _omap4_disable_module(struct omap_hwmod *oh)
  1542. {
  1543. int v;
  1544. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  1545. return -EINVAL;
  1546. /*
  1547. * Since integration code might still be doing something, only
  1548. * disable if all lines are under hardreset.
  1549. */
  1550. if (_are_any_hardreset_lines_asserted(oh))
  1551. return 0;
  1552. pr_debug("omap_hwmod: %s: %s\n", oh->name, __func__);
  1553. omap4_cminst_module_disable(oh->clkdm->prcm_partition,
  1554. oh->clkdm->cm_inst,
  1555. oh->clkdm->clkdm_offs,
  1556. oh->prcm.omap4.clkctrl_offs);
  1557. v = _omap4_wait_target_disable(oh);
  1558. if (v)
  1559. pr_warn("omap_hwmod: %s: _wait_target_disable failed\n",
  1560. oh->name);
  1561. return 0;
  1562. }
  1563. /**
  1564. * _am33xx_disable_module - enable CLKCTRL modulemode on AM33XX
  1565. * @oh: struct omap_hwmod *
  1566. *
  1567. * Disable the PRCM module mode related to the hwmod @oh.
  1568. * Return EINVAL if the modulemode is not supported and 0 in case of success.
  1569. */
  1570. static int _am33xx_disable_module(struct omap_hwmod *oh)
  1571. {
  1572. int v;
  1573. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  1574. return -EINVAL;
  1575. pr_debug("omap_hwmod: %s: %s\n", oh->name, __func__);
  1576. if (_are_any_hardreset_lines_asserted(oh))
  1577. return 0;
  1578. am33xx_cm_module_disable(oh->clkdm->cm_inst, oh->clkdm->clkdm_offs,
  1579. oh->prcm.omap4.clkctrl_offs);
  1580. v = _am33xx_wait_target_disable(oh);
  1581. if (v)
  1582. pr_warn("omap_hwmod: %s: _wait_target_disable failed\n",
  1583. oh->name);
  1584. return 0;
  1585. }
  1586. /**
  1587. * _ocp_softreset - reset an omap_hwmod via the OCP_SYSCONFIG bit
  1588. * @oh: struct omap_hwmod *
  1589. *
  1590. * Resets an omap_hwmod @oh via the OCP_SYSCONFIG bit. hwmod must be
  1591. * enabled for this to work. Returns -ENOENT if the hwmod cannot be
  1592. * reset this way, -EINVAL if the hwmod is in the wrong state,
  1593. * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
  1594. *
  1595. * In OMAP3 a specific SYSSTATUS register is used to get the reset status.
  1596. * Starting in OMAP4, some IPs do not have SYSSTATUS registers and instead
  1597. * use the SYSCONFIG softreset bit to provide the status.
  1598. *
  1599. * Note that some IP like McBSP do have reset control but don't have
  1600. * reset status.
  1601. */
  1602. static int _ocp_softreset(struct omap_hwmod *oh)
  1603. {
  1604. u32 v;
  1605. int c = 0;
  1606. int ret = 0;
  1607. if (!oh->class->sysc ||
  1608. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  1609. return -ENOENT;
  1610. /* clocks must be on for this operation */
  1611. if (oh->_state != _HWMOD_STATE_ENABLED) {
  1612. pr_warn("omap_hwmod: %s: reset can only be entered from enabled state\n",
  1613. oh->name);
  1614. return -EINVAL;
  1615. }
  1616. /* For some modules, all optionnal clocks need to be enabled as well */
  1617. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1618. _enable_optional_clocks(oh);
  1619. pr_debug("omap_hwmod: %s: resetting via OCP SOFTRESET\n", oh->name);
  1620. v = oh->_sysc_cache;
  1621. ret = _set_softreset(oh, &v);
  1622. if (ret)
  1623. goto dis_opt_clks;
  1624. _write_sysconfig(v, oh);
  1625. if (oh->class->sysc->srst_udelay)
  1626. udelay(oh->class->sysc->srst_udelay);
  1627. c = _wait_softreset_complete(oh);
  1628. if (c == MAX_MODULE_SOFTRESET_WAIT)
  1629. pr_warning("omap_hwmod: %s: softreset failed (waited %d usec)\n",
  1630. oh->name, MAX_MODULE_SOFTRESET_WAIT);
  1631. else
  1632. pr_debug("omap_hwmod: %s: softreset in %d usec\n", oh->name, c);
  1633. /*
  1634. * XXX add _HWMOD_STATE_WEDGED for modules that don't come back from
  1635. * _wait_target_ready() or _reset()
  1636. */
  1637. ret = (c == MAX_MODULE_SOFTRESET_WAIT) ? -ETIMEDOUT : 0;
  1638. dis_opt_clks:
  1639. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1640. _disable_optional_clocks(oh);
  1641. return ret;
  1642. }
  1643. /**
  1644. * _reset - reset an omap_hwmod
  1645. * @oh: struct omap_hwmod *
  1646. *
  1647. * Resets an omap_hwmod @oh. If the module has a custom reset
  1648. * function pointer defined, then call it to reset the IP block, and
  1649. * pass along its return value to the caller. Otherwise, if the IP
  1650. * block has an OCP_SYSCONFIG register with a SOFTRESET bitfield
  1651. * associated with it, call a function to reset the IP block via that
  1652. * method, and pass along the return value to the caller. Finally, if
  1653. * the IP block has some hardreset lines associated with it, assert
  1654. * all of those, but do _not_ deassert them. (This is because driver
  1655. * authors have expressed an apparent requirement to control the
  1656. * deassertion of the hardreset lines themselves.)
  1657. *
  1658. * The default software reset mechanism for most OMAP IP blocks is
  1659. * triggered via the OCP_SYSCONFIG.SOFTRESET bit. However, some
  1660. * hwmods cannot be reset via this method. Some are not targets and
  1661. * therefore have no OCP header registers to access. Others (like the
  1662. * IVA) have idiosyncratic reset sequences. So for these relatively
  1663. * rare cases, custom reset code can be supplied in the struct
  1664. * omap_hwmod_class .reset function pointer.
  1665. *
  1666. * _set_dmadisable() is called to set the DMADISABLE bit so that it
  1667. * does not prevent idling of the system. This is necessary for cases
  1668. * where ROMCODE/BOOTLOADER uses dma and transfers control to the
  1669. * kernel without disabling dma.
  1670. *
  1671. * Passes along the return value from either _ocp_softreset() or the
  1672. * custom reset function - these must return -EINVAL if the hwmod
  1673. * cannot be reset this way or if the hwmod is in the wrong state,
  1674. * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
  1675. */
  1676. static int _reset(struct omap_hwmod *oh)
  1677. {
  1678. int i, r;
  1679. pr_debug("omap_hwmod: %s: resetting\n", oh->name);
  1680. if (oh->class->reset) {
  1681. r = oh->class->reset(oh);
  1682. } else {
  1683. if (oh->rst_lines_cnt > 0) {
  1684. for (i = 0; i < oh->rst_lines_cnt; i++)
  1685. _assert_hardreset(oh, oh->rst_lines[i].name);
  1686. return 0;
  1687. } else {
  1688. r = _ocp_softreset(oh);
  1689. if (r == -ENOENT)
  1690. r = 0;
  1691. }
  1692. }
  1693. _set_dmadisable(oh);
  1694. /*
  1695. * OCP_SYSCONFIG bits need to be reprogrammed after a
  1696. * softreset. The _enable() function should be split to avoid
  1697. * the rewrite of the OCP_SYSCONFIG register.
  1698. */
  1699. if (oh->class->sysc) {
  1700. _update_sysc_cache(oh);
  1701. _enable_sysc(oh);
  1702. }
  1703. return r;
  1704. }
  1705. /**
  1706. * _reconfigure_io_chain - clear any I/O chain wakeups and reconfigure chain
  1707. *
  1708. * Call the appropriate PRM function to clear any logged I/O chain
  1709. * wakeups and to reconfigure the chain. This apparently needs to be
  1710. * done upon every mux change. Since hwmods can be concurrently
  1711. * enabled and idled, hold a spinlock around the I/O chain
  1712. * reconfiguration sequence. No return value.
  1713. *
  1714. * XXX When the PRM code is moved to drivers, this function can be removed,
  1715. * as the PRM infrastructure should abstract this.
  1716. */
  1717. static void _reconfigure_io_chain(void)
  1718. {
  1719. unsigned long flags;
  1720. spin_lock_irqsave(&io_chain_lock, flags);
  1721. if (cpu_is_omap34xx() && omap3_has_io_chain_ctrl())
  1722. omap3xxx_prm_reconfigure_io_chain();
  1723. else if (cpu_is_omap44xx())
  1724. omap44xx_prm_reconfigure_io_chain();
  1725. spin_unlock_irqrestore(&io_chain_lock, flags);
  1726. }
  1727. /**
  1728. * _omap4_update_context_lost - increment hwmod context loss counter if
  1729. * hwmod context was lost, and clear hardware context loss reg
  1730. * @oh: hwmod to check for context loss
  1731. *
  1732. * If the PRCM indicates that the hwmod @oh lost context, increment
  1733. * our in-memory context loss counter, and clear the RM_*_CONTEXT
  1734. * bits. No return value.
  1735. */
  1736. static void _omap4_update_context_lost(struct omap_hwmod *oh)
  1737. {
  1738. if (oh->prcm.omap4.flags & HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT)
  1739. return;
  1740. if (!prm_was_any_context_lost_old(oh->clkdm->pwrdm.ptr->prcm_partition,
  1741. oh->clkdm->pwrdm.ptr->prcm_offs,
  1742. oh->prcm.omap4.context_offs))
  1743. return;
  1744. oh->prcm.omap4.context_lost_counter++;
  1745. prm_clear_context_loss_flags_old(oh->clkdm->pwrdm.ptr->prcm_partition,
  1746. oh->clkdm->pwrdm.ptr->prcm_offs,
  1747. oh->prcm.omap4.context_offs);
  1748. }
  1749. /**
  1750. * _omap4_get_context_lost - get context loss counter for a hwmod
  1751. * @oh: hwmod to get context loss counter for
  1752. *
  1753. * Returns the in-memory context loss counter for a hwmod.
  1754. */
  1755. static int _omap4_get_context_lost(struct omap_hwmod *oh)
  1756. {
  1757. return oh->prcm.omap4.context_lost_counter;
  1758. }
  1759. /**
  1760. * _enable_preprogram - Pre-program an IP block during the _enable() process
  1761. * @oh: struct omap_hwmod *
  1762. *
  1763. * Some IP blocks (such as AESS) require some additional programming
  1764. * after enable before they can enter idle. If a function pointer to
  1765. * do so is present in the hwmod data, then call it and pass along the
  1766. * return value; otherwise, return 0.
  1767. */
  1768. static int __init _enable_preprogram(struct omap_hwmod *oh)
  1769. {
  1770. if (!oh->class->enable_preprogram)
  1771. return 0;
  1772. return oh->class->enable_preprogram(oh);
  1773. }
  1774. /**
  1775. * _enable - enable an omap_hwmod
  1776. * @oh: struct omap_hwmod *
  1777. *
  1778. * Enables an omap_hwmod @oh such that the MPU can access the hwmod's
  1779. * register target. Returns -EINVAL if the hwmod is in the wrong
  1780. * state or passes along the return value of _wait_target_ready().
  1781. */
  1782. static int _enable(struct omap_hwmod *oh)
  1783. {
  1784. int r;
  1785. int hwsup = 0;
  1786. pr_debug("omap_hwmod: %s: enabling\n", oh->name);
  1787. /*
  1788. * hwmods with HWMOD_INIT_NO_IDLE flag set are left in enabled
  1789. * state at init. Now that someone is really trying to enable
  1790. * them, just ensure that the hwmod mux is set.
  1791. */
  1792. if (oh->_int_flags & _HWMOD_SKIP_ENABLE) {
  1793. /*
  1794. * If the caller has mux data populated, do the mux'ing
  1795. * which wouldn't have been done as part of the _enable()
  1796. * done during setup.
  1797. */
  1798. if (oh->mux)
  1799. omap_hwmod_mux(oh->mux, _HWMOD_STATE_ENABLED);
  1800. oh->_int_flags &= ~_HWMOD_SKIP_ENABLE;
  1801. return 0;
  1802. }
  1803. if (oh->_state != _HWMOD_STATE_INITIALIZED &&
  1804. oh->_state != _HWMOD_STATE_IDLE &&
  1805. oh->_state != _HWMOD_STATE_DISABLED) {
  1806. WARN(1, "omap_hwmod: %s: enabled state can only be entered from initialized, idle, or disabled state\n",
  1807. oh->name);
  1808. return -EINVAL;
  1809. }
  1810. /*
  1811. * If an IP block contains HW reset lines and all of them are
  1812. * asserted, we let integration code associated with that
  1813. * block handle the enable. We've received very little
  1814. * information on what those driver authors need, and until
  1815. * detailed information is provided and the driver code is
  1816. * posted to the public lists, this is probably the best we
  1817. * can do.
  1818. */
  1819. if (_are_all_hardreset_lines_asserted(oh))
  1820. return 0;
  1821. /* Mux pins for device runtime if populated */
  1822. if (oh->mux && (!oh->mux->enabled ||
  1823. ((oh->_state == _HWMOD_STATE_IDLE) &&
  1824. oh->mux->pads_dynamic))) {
  1825. omap_hwmod_mux(oh->mux, _HWMOD_STATE_ENABLED);
  1826. _reconfigure_io_chain();
  1827. }
  1828. _add_initiator_dep(oh, mpu_oh);
  1829. if (oh->clkdm) {
  1830. /*
  1831. * A clockdomain must be in SW_SUP before enabling
  1832. * completely the module. The clockdomain can be set
  1833. * in HW_AUTO only when the module become ready.
  1834. */
  1835. hwsup = clkdm_in_hwsup(oh->clkdm) &&
  1836. !clkdm_missing_idle_reporting(oh->clkdm);
  1837. r = clkdm_hwmod_enable(oh->clkdm, oh);
  1838. if (r) {
  1839. WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
  1840. oh->name, oh->clkdm->name, r);
  1841. return r;
  1842. }
  1843. }
  1844. _enable_clocks(oh);
  1845. if (soc_ops.enable_module)
  1846. soc_ops.enable_module(oh);
  1847. if (oh->flags & HWMOD_BLOCK_WFI)
  1848. cpu_idle_poll_ctrl(true);
  1849. if (soc_ops.update_context_lost)
  1850. soc_ops.update_context_lost(oh);
  1851. r = (soc_ops.wait_target_ready) ? soc_ops.wait_target_ready(oh) :
  1852. -EINVAL;
  1853. if (!r) {
  1854. /*
  1855. * Set the clockdomain to HW_AUTO only if the target is ready,
  1856. * assuming that the previous state was HW_AUTO
  1857. */
  1858. if (oh->clkdm && hwsup)
  1859. clkdm_allow_idle(oh->clkdm);
  1860. oh->_state = _HWMOD_STATE_ENABLED;
  1861. /* Access the sysconfig only if the target is ready */
  1862. if (oh->class->sysc) {
  1863. if (!(oh->_int_flags & _HWMOD_SYSCONFIG_LOADED))
  1864. _update_sysc_cache(oh);
  1865. _enable_sysc(oh);
  1866. }
  1867. r = _enable_preprogram(oh);
  1868. } else {
  1869. if (soc_ops.disable_module)
  1870. soc_ops.disable_module(oh);
  1871. _disable_clocks(oh);
  1872. pr_debug("omap_hwmod: %s: _wait_target_ready: %d\n",
  1873. oh->name, r);
  1874. if (oh->clkdm)
  1875. clkdm_hwmod_disable(oh->clkdm, oh);
  1876. }
  1877. return r;
  1878. }
  1879. /**
  1880. * _idle - idle an omap_hwmod
  1881. * @oh: struct omap_hwmod *
  1882. *
  1883. * Idles an omap_hwmod @oh. This should be called once the hwmod has
  1884. * no further work. Returns -EINVAL if the hwmod is in the wrong
  1885. * state or returns 0.
  1886. */
  1887. static int _idle(struct omap_hwmod *oh)
  1888. {
  1889. pr_debug("omap_hwmod: %s: idling\n", oh->name);
  1890. if (oh->_state != _HWMOD_STATE_ENABLED) {
  1891. WARN(1, "omap_hwmod: %s: idle state can only be entered from enabled state\n",
  1892. oh->name);
  1893. return -EINVAL;
  1894. }
  1895. if (_are_all_hardreset_lines_asserted(oh))
  1896. return 0;
  1897. if (oh->class->sysc)
  1898. _idle_sysc(oh);
  1899. _del_initiator_dep(oh, mpu_oh);
  1900. if (oh->flags & HWMOD_BLOCK_WFI)
  1901. cpu_idle_poll_ctrl(false);
  1902. if (soc_ops.disable_module)
  1903. soc_ops.disable_module(oh);
  1904. /*
  1905. * The module must be in idle mode before disabling any parents
  1906. * clocks. Otherwise, the parent clock might be disabled before
  1907. * the module transition is done, and thus will prevent the
  1908. * transition to complete properly.
  1909. */
  1910. _disable_clocks(oh);
  1911. if (oh->clkdm)
  1912. clkdm_hwmod_disable(oh->clkdm, oh);
  1913. /* Mux pins for device idle if populated */
  1914. if (oh->mux && oh->mux->pads_dynamic) {
  1915. omap_hwmod_mux(oh->mux, _HWMOD_STATE_IDLE);
  1916. _reconfigure_io_chain();
  1917. }
  1918. oh->_state = _HWMOD_STATE_IDLE;
  1919. return 0;
  1920. }
  1921. /**
  1922. * omap_hwmod_set_ocp_autoidle - set the hwmod's OCP autoidle bit
  1923. * @oh: struct omap_hwmod *
  1924. * @autoidle: desired AUTOIDLE bitfield value (0 or 1)
  1925. *
  1926. * Sets the IP block's OCP autoidle bit in hardware, and updates our
  1927. * local copy. Intended to be used by drivers that require
  1928. * direct manipulation of the AUTOIDLE bits.
  1929. * Returns -EINVAL if @oh is null or is not in the ENABLED state, or passes
  1930. * along the return value from _set_module_autoidle().
  1931. *
  1932. * Any users of this function should be scrutinized carefully.
  1933. */
  1934. int omap_hwmod_set_ocp_autoidle(struct omap_hwmod *oh, u8 autoidle)
  1935. {
  1936. u32 v;
  1937. int retval = 0;
  1938. unsigned long flags;
  1939. if (!oh || oh->_state != _HWMOD_STATE_ENABLED)
  1940. return -EINVAL;
  1941. spin_lock_irqsave(&oh->_lock, flags);
  1942. v = oh->_sysc_cache;
  1943. retval = _set_module_autoidle(oh, autoidle, &v);
  1944. if (!retval)
  1945. _write_sysconfig(v, oh);
  1946. spin_unlock_irqrestore(&oh->_lock, flags);
  1947. return retval;
  1948. }
  1949. /**
  1950. * _shutdown - shutdown an omap_hwmod
  1951. * @oh: struct omap_hwmod *
  1952. *
  1953. * Shut down an omap_hwmod @oh. This should be called when the driver
  1954. * used for the hwmod is removed or unloaded or if the driver is not
  1955. * used by the system. Returns -EINVAL if the hwmod is in the wrong
  1956. * state or returns 0.
  1957. */
  1958. static int _shutdown(struct omap_hwmod *oh)
  1959. {
  1960. int ret, i;
  1961. u8 prev_state;
  1962. if (oh->_state != _HWMOD_STATE_IDLE &&
  1963. oh->_state != _HWMOD_STATE_ENABLED) {
  1964. WARN(1, "omap_hwmod: %s: disabled state can only be entered from idle, or enabled state\n",
  1965. oh->name);
  1966. return -EINVAL;
  1967. }
  1968. if (_are_all_hardreset_lines_asserted(oh))
  1969. return 0;
  1970. pr_debug("omap_hwmod: %s: disabling\n", oh->name);
  1971. if (oh->class->pre_shutdown) {
  1972. prev_state = oh->_state;
  1973. if (oh->_state == _HWMOD_STATE_IDLE)
  1974. _enable(oh);
  1975. ret = oh->class->pre_shutdown(oh);
  1976. if (ret) {
  1977. if (prev_state == _HWMOD_STATE_IDLE)
  1978. _idle(oh);
  1979. return ret;
  1980. }
  1981. }
  1982. if (oh->class->sysc) {
  1983. if (oh->_state == _HWMOD_STATE_IDLE)
  1984. _enable(oh);
  1985. _shutdown_sysc(oh);
  1986. }
  1987. /* clocks and deps are already disabled in idle */
  1988. if (oh->_state == _HWMOD_STATE_ENABLED) {
  1989. _del_initiator_dep(oh, mpu_oh);
  1990. /* XXX what about the other system initiators here? dma, dsp */
  1991. if (oh->flags & HWMOD_BLOCK_WFI)
  1992. cpu_idle_poll_ctrl(false);
  1993. if (soc_ops.disable_module)
  1994. soc_ops.disable_module(oh);
  1995. _disable_clocks(oh);
  1996. if (oh->clkdm)
  1997. clkdm_hwmod_disable(oh->clkdm, oh);
  1998. }
  1999. /* XXX Should this code also force-disable the optional clocks? */
  2000. for (i = 0; i < oh->rst_lines_cnt; i++)
  2001. _assert_hardreset(oh, oh->rst_lines[i].name);
  2002. /* Mux pins to safe mode or use populated off mode values */
  2003. if (oh->mux)
  2004. omap_hwmod_mux(oh->mux, _HWMOD_STATE_DISABLED);
  2005. oh->_state = _HWMOD_STATE_DISABLED;
  2006. return 0;
  2007. }
  2008. /**
  2009. * of_dev_hwmod_lookup - look up needed hwmod from dt blob
  2010. * @np: struct device_node *
  2011. * @oh: struct omap_hwmod *
  2012. *
  2013. * Parse the dt blob and find out needed hwmod. Recursive function is
  2014. * implemented to take care hierarchical dt blob parsing.
  2015. * Return: The device node on success or NULL on failure.
  2016. */
  2017. static struct device_node *of_dev_hwmod_lookup(struct device_node *np,
  2018. struct omap_hwmod *oh)
  2019. {
  2020. struct device_node *np0 = NULL, *np1 = NULL;
  2021. const char *p;
  2022. for_each_child_of_node(np, np0) {
  2023. if (of_find_property(np0, "ti,hwmods", NULL)) {
  2024. p = of_get_property(np0, "ti,hwmods", NULL);
  2025. if (!strcmp(p, oh->name))
  2026. return np0;
  2027. np1 = of_dev_hwmod_lookup(np0, oh);
  2028. if (np1)
  2029. return np1;
  2030. }
  2031. }
  2032. return NULL;
  2033. }
  2034. /**
  2035. * _init_mpu_rt_base - populate the virtual address for a hwmod
  2036. * @oh: struct omap_hwmod * to locate the virtual address
  2037. *
  2038. * Cache the virtual address used by the MPU to access this IP block's
  2039. * registers. This address is needed early so the OCP registers that
  2040. * are part of the device's address space can be ioremapped properly.
  2041. * No return value.
  2042. */
  2043. static void __init _init_mpu_rt_base(struct omap_hwmod *oh, void *data)
  2044. {
  2045. struct omap_hwmod_addr_space *mem;
  2046. void __iomem *va_start = NULL;
  2047. struct device_node *np;
  2048. if (!oh)
  2049. return;
  2050. _save_mpu_port_index(oh);
  2051. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  2052. return;
  2053. mem = _find_mpu_rt_addr_space(oh);
  2054. if (!mem) {
  2055. pr_debug("omap_hwmod: %s: no MPU register target found\n",
  2056. oh->name);
  2057. /* Extract the IO space from device tree blob */
  2058. if (!of_have_populated_dt())
  2059. return;
  2060. np = of_dev_hwmod_lookup(of_find_node_by_name(NULL, "ocp"), oh);
  2061. if (np)
  2062. va_start = of_iomap(np, 0);
  2063. } else {
  2064. va_start = ioremap(mem->pa_start, mem->pa_end - mem->pa_start);
  2065. }
  2066. if (!va_start) {
  2067. pr_err("omap_hwmod: %s: Could not ioremap\n", oh->name);
  2068. return;
  2069. }
  2070. pr_debug("omap_hwmod: %s: MPU register target at va %p\n",
  2071. oh->name, va_start);
  2072. oh->_mpu_rt_va = va_start;
  2073. }
  2074. /**
  2075. * _init - initialize internal data for the hwmod @oh
  2076. * @oh: struct omap_hwmod *
  2077. * @n: (unused)
  2078. *
  2079. * Look up the clocks and the address space used by the MPU to access
  2080. * registers belonging to the hwmod @oh. @oh must already be
  2081. * registered at this point. This is the first of two phases for
  2082. * hwmod initialization. Code called here does not touch any hardware
  2083. * registers, it simply prepares internal data structures. Returns 0
  2084. * upon success or if the hwmod isn't registered, or -EINVAL upon
  2085. * failure.
  2086. */
  2087. static int __init _init(struct omap_hwmod *oh, void *data)
  2088. {
  2089. int r;
  2090. if (oh->_state != _HWMOD_STATE_REGISTERED)
  2091. return 0;
  2092. if (oh->class->sysc)
  2093. _init_mpu_rt_base(oh, NULL);
  2094. r = _init_clocks(oh, NULL);
  2095. if (r < 0) {
  2096. WARN(1, "omap_hwmod: %s: couldn't init clocks\n", oh->name);
  2097. return -EINVAL;
  2098. }
  2099. oh->_state = _HWMOD_STATE_INITIALIZED;
  2100. return 0;
  2101. }
  2102. /**
  2103. * _setup_iclk_autoidle - configure an IP block's interface clocks
  2104. * @oh: struct omap_hwmod *
  2105. *
  2106. * Set up the module's interface clocks. XXX This function is still mostly
  2107. * a stub; implementing this properly requires iclk autoidle usecounting in
  2108. * the clock code. No return value.
  2109. */
  2110. static void __init _setup_iclk_autoidle(struct omap_hwmod *oh)
  2111. {
  2112. struct omap_hwmod_ocp_if *os;
  2113. struct list_head *p;
  2114. int i = 0;
  2115. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2116. return;
  2117. p = oh->slave_ports.next;
  2118. while (i < oh->slaves_cnt) {
  2119. os = _fetch_next_ocp_if(&p, &i);
  2120. if (!os->_clk)
  2121. continue;
  2122. if (os->flags & OCPIF_SWSUP_IDLE) {
  2123. /* XXX omap_iclk_deny_idle(c); */
  2124. } else {
  2125. /* XXX omap_iclk_allow_idle(c); */
  2126. clk_enable(os->_clk);
  2127. }
  2128. }
  2129. return;
  2130. }
  2131. /**
  2132. * _setup_reset - reset an IP block during the setup process
  2133. * @oh: struct omap_hwmod *
  2134. *
  2135. * Reset the IP block corresponding to the hwmod @oh during the setup
  2136. * process. The IP block is first enabled so it can be successfully
  2137. * reset. Returns 0 upon success or a negative error code upon
  2138. * failure.
  2139. */
  2140. static int __init _setup_reset(struct omap_hwmod *oh)
  2141. {
  2142. int r;
  2143. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2144. return -EINVAL;
  2145. if (oh->flags & HWMOD_EXT_OPT_MAIN_CLK)
  2146. return -EPERM;
  2147. if (oh->rst_lines_cnt == 0) {
  2148. r = _enable(oh);
  2149. if (r) {
  2150. pr_warning("omap_hwmod: %s: cannot be enabled for reset (%d)\n",
  2151. oh->name, oh->_state);
  2152. return -EINVAL;
  2153. }
  2154. }
  2155. if (!(oh->flags & HWMOD_INIT_NO_RESET))
  2156. r = _reset(oh);
  2157. return r;
  2158. }
  2159. /**
  2160. * _setup_postsetup - transition to the appropriate state after _setup
  2161. * @oh: struct omap_hwmod *
  2162. *
  2163. * Place an IP block represented by @oh into a "post-setup" state --
  2164. * either IDLE, ENABLED, or DISABLED. ("post-setup" simply means that
  2165. * this function is called at the end of _setup().) The postsetup
  2166. * state for an IP block can be changed by calling
  2167. * omap_hwmod_enter_postsetup_state() early in the boot process,
  2168. * before one of the omap_hwmod_setup*() functions are called for the
  2169. * IP block.
  2170. *
  2171. * The IP block stays in this state until a PM runtime-based driver is
  2172. * loaded for that IP block. A post-setup state of IDLE is
  2173. * appropriate for almost all IP blocks with runtime PM-enabled
  2174. * drivers, since those drivers are able to enable the IP block. A
  2175. * post-setup state of ENABLED is appropriate for kernels with PM
  2176. * runtime disabled. The DISABLED state is appropriate for unusual IP
  2177. * blocks such as the MPU WDTIMER on kernels without WDTIMER drivers
  2178. * included, since the WDTIMER starts running on reset and will reset
  2179. * the MPU if left active.
  2180. *
  2181. * This post-setup mechanism is deprecated. Once all of the OMAP
  2182. * drivers have been converted to use PM runtime, and all of the IP
  2183. * block data and interconnect data is available to the hwmod code, it
  2184. * should be possible to replace this mechanism with a "lazy reset"
  2185. * arrangement. In a "lazy reset" setup, each IP block is enabled
  2186. * when the driver first probes, then all remaining IP blocks without
  2187. * drivers are either shut down or enabled after the drivers have
  2188. * loaded. However, this cannot take place until the above
  2189. * preconditions have been met, since otherwise the late reset code
  2190. * has no way of knowing which IP blocks are in use by drivers, and
  2191. * which ones are unused.
  2192. *
  2193. * No return value.
  2194. */
  2195. static void __init _setup_postsetup(struct omap_hwmod *oh)
  2196. {
  2197. u8 postsetup_state;
  2198. if (oh->rst_lines_cnt > 0)
  2199. return;
  2200. postsetup_state = oh->_postsetup_state;
  2201. if (postsetup_state == _HWMOD_STATE_UNKNOWN)
  2202. postsetup_state = _HWMOD_STATE_ENABLED;
  2203. /*
  2204. * XXX HWMOD_INIT_NO_IDLE does not belong in hwmod data -
  2205. * it should be set by the core code as a runtime flag during startup
  2206. */
  2207. if ((oh->flags & HWMOD_INIT_NO_IDLE) &&
  2208. (postsetup_state == _HWMOD_STATE_IDLE)) {
  2209. oh->_int_flags |= _HWMOD_SKIP_ENABLE;
  2210. postsetup_state = _HWMOD_STATE_ENABLED;
  2211. }
  2212. if (postsetup_state == _HWMOD_STATE_IDLE)
  2213. _idle(oh);
  2214. else if (postsetup_state == _HWMOD_STATE_DISABLED)
  2215. _shutdown(oh);
  2216. else if (postsetup_state != _HWMOD_STATE_ENABLED)
  2217. WARN(1, "hwmod: %s: unknown postsetup state %d! defaulting to enabled\n",
  2218. oh->name, postsetup_state);
  2219. return;
  2220. }
  2221. /**
  2222. * _setup - prepare IP block hardware for use
  2223. * @oh: struct omap_hwmod *
  2224. * @n: (unused, pass NULL)
  2225. *
  2226. * Configure the IP block represented by @oh. This may include
  2227. * enabling the IP block, resetting it, and placing it into a
  2228. * post-setup state, depending on the type of IP block and applicable
  2229. * flags. IP blocks are reset to prevent any previous configuration
  2230. * by the bootloader or previous operating system from interfering
  2231. * with power management or other parts of the system. The reset can
  2232. * be avoided; see omap_hwmod_no_setup_reset(). This is the second of
  2233. * two phases for hwmod initialization. Code called here generally
  2234. * affects the IP block hardware, or system integration hardware
  2235. * associated with the IP block. Returns 0.
  2236. */
  2237. static int __init _setup(struct omap_hwmod *oh, void *data)
  2238. {
  2239. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2240. return 0;
  2241. _setup_iclk_autoidle(oh);
  2242. if (!_setup_reset(oh))
  2243. _setup_postsetup(oh);
  2244. return 0;
  2245. }
  2246. /**
  2247. * _register - register a struct omap_hwmod
  2248. * @oh: struct omap_hwmod *
  2249. *
  2250. * Registers the omap_hwmod @oh. Returns -EEXIST if an omap_hwmod
  2251. * already has been registered by the same name; -EINVAL if the
  2252. * omap_hwmod is in the wrong state, if @oh is NULL, if the
  2253. * omap_hwmod's class field is NULL; if the omap_hwmod is missing a
  2254. * name, or if the omap_hwmod's class is missing a name; or 0 upon
  2255. * success.
  2256. *
  2257. * XXX The data should be copied into bootmem, so the original data
  2258. * should be marked __initdata and freed after init. This would allow
  2259. * unneeded omap_hwmods to be freed on multi-OMAP configurations. Note
  2260. * that the copy process would be relatively complex due to the large number
  2261. * of substructures.
  2262. */
  2263. static int __init _register(struct omap_hwmod *oh)
  2264. {
  2265. if (!oh || !oh->name || !oh->class || !oh->class->name ||
  2266. (oh->_state != _HWMOD_STATE_UNKNOWN))
  2267. return -EINVAL;
  2268. pr_debug("omap_hwmod: %s: registering\n", oh->name);
  2269. if (_lookup(oh->name))
  2270. return -EEXIST;
  2271. list_add_tail(&oh->node, &omap_hwmod_list);
  2272. INIT_LIST_HEAD(&oh->master_ports);
  2273. INIT_LIST_HEAD(&oh->slave_ports);
  2274. spin_lock_init(&oh->_lock);
  2275. oh->_state = _HWMOD_STATE_REGISTERED;
  2276. /*
  2277. * XXX Rather than doing a strcmp(), this should test a flag
  2278. * set in the hwmod data, inserted by the autogenerator code.
  2279. */
  2280. if (!strcmp(oh->name, MPU_INITIATOR_NAME))
  2281. mpu_oh = oh;
  2282. return 0;
  2283. }
  2284. /**
  2285. * _alloc_links - return allocated memory for hwmod links
  2286. * @ml: pointer to a struct omap_hwmod_link * for the master link
  2287. * @sl: pointer to a struct omap_hwmod_link * for the slave link
  2288. *
  2289. * Return pointers to two struct omap_hwmod_link records, via the
  2290. * addresses pointed to by @ml and @sl. Will first attempt to return
  2291. * memory allocated as part of a large initial block, but if that has
  2292. * been exhausted, will allocate memory itself. Since ideally this
  2293. * second allocation path will never occur, the number of these
  2294. * 'supplemental' allocations will be logged when debugging is
  2295. * enabled. Returns 0.
  2296. */
  2297. static int __init _alloc_links(struct omap_hwmod_link **ml,
  2298. struct omap_hwmod_link **sl)
  2299. {
  2300. unsigned int sz;
  2301. if ((free_ls + LINKS_PER_OCP_IF) <= max_ls) {
  2302. *ml = &linkspace[free_ls++];
  2303. *sl = &linkspace[free_ls++];
  2304. return 0;
  2305. }
  2306. sz = sizeof(struct omap_hwmod_link) * LINKS_PER_OCP_IF;
  2307. *sl = NULL;
  2308. *ml = alloc_bootmem(sz);
  2309. memset(*ml, 0, sz);
  2310. *sl = (void *)(*ml) + sizeof(struct omap_hwmod_link);
  2311. ls_supp++;
  2312. pr_debug("omap_hwmod: supplemental link allocations needed: %d\n",
  2313. ls_supp * LINKS_PER_OCP_IF);
  2314. return 0;
  2315. };
  2316. /**
  2317. * _add_link - add an interconnect between two IP blocks
  2318. * @oi: pointer to a struct omap_hwmod_ocp_if record
  2319. *
  2320. * Add struct omap_hwmod_link records connecting the master IP block
  2321. * specified in @oi->master to @oi, and connecting the slave IP block
  2322. * specified in @oi->slave to @oi. This code is assumed to run before
  2323. * preemption or SMP has been enabled, thus avoiding the need for
  2324. * locking in this code. Changes to this assumption will require
  2325. * additional locking. Returns 0.
  2326. */
  2327. static int __init _add_link(struct omap_hwmod_ocp_if *oi)
  2328. {
  2329. struct omap_hwmod_link *ml, *sl;
  2330. pr_debug("omap_hwmod: %s -> %s: adding link\n", oi->master->name,
  2331. oi->slave->name);
  2332. _alloc_links(&ml, &sl);
  2333. ml->ocp_if = oi;
  2334. INIT_LIST_HEAD(&ml->node);
  2335. list_add(&ml->node, &oi->master->master_ports);
  2336. oi->master->masters_cnt++;
  2337. sl->ocp_if = oi;
  2338. INIT_LIST_HEAD(&sl->node);
  2339. list_add(&sl->node, &oi->slave->slave_ports);
  2340. oi->slave->slaves_cnt++;
  2341. return 0;
  2342. }
  2343. /**
  2344. * _register_link - register a struct omap_hwmod_ocp_if
  2345. * @oi: struct omap_hwmod_ocp_if *
  2346. *
  2347. * Registers the omap_hwmod_ocp_if record @oi. Returns -EEXIST if it
  2348. * has already been registered; -EINVAL if @oi is NULL or if the
  2349. * record pointed to by @oi is missing required fields; or 0 upon
  2350. * success.
  2351. *
  2352. * XXX The data should be copied into bootmem, so the original data
  2353. * should be marked __initdata and freed after init. This would allow
  2354. * unneeded omap_hwmods to be freed on multi-OMAP configurations.
  2355. */
  2356. static int __init _register_link(struct omap_hwmod_ocp_if *oi)
  2357. {
  2358. if (!oi || !oi->master || !oi->slave || !oi->user)
  2359. return -EINVAL;
  2360. if (oi->_int_flags & _OCPIF_INT_FLAGS_REGISTERED)
  2361. return -EEXIST;
  2362. pr_debug("omap_hwmod: registering link from %s to %s\n",
  2363. oi->master->name, oi->slave->name);
  2364. /*
  2365. * Register the connected hwmods, if they haven't been
  2366. * registered already
  2367. */
  2368. if (oi->master->_state != _HWMOD_STATE_REGISTERED)
  2369. _register(oi->master);
  2370. if (oi->slave->_state != _HWMOD_STATE_REGISTERED)
  2371. _register(oi->slave);
  2372. _add_link(oi);
  2373. oi->_int_flags |= _OCPIF_INT_FLAGS_REGISTERED;
  2374. return 0;
  2375. }
  2376. /**
  2377. * _alloc_linkspace - allocate large block of hwmod links
  2378. * @ois: pointer to an array of struct omap_hwmod_ocp_if records to count
  2379. *
  2380. * Allocate a large block of struct omap_hwmod_link records. This
  2381. * improves boot time significantly by avoiding the need to allocate
  2382. * individual records one by one. If the number of records to
  2383. * allocate in the block hasn't been manually specified, this function
  2384. * will count the number of struct omap_hwmod_ocp_if records in @ois
  2385. * and use that to determine the allocation size. For SoC families
  2386. * that require multiple list registrations, such as OMAP3xxx, this
  2387. * estimation process isn't optimal, so manual estimation is advised
  2388. * in those cases. Returns -EEXIST if the allocation has already occurred
  2389. * or 0 upon success.
  2390. */
  2391. static int __init _alloc_linkspace(struct omap_hwmod_ocp_if **ois)
  2392. {
  2393. unsigned int i = 0;
  2394. unsigned int sz;
  2395. if (linkspace) {
  2396. WARN(1, "linkspace already allocated\n");
  2397. return -EEXIST;
  2398. }
  2399. if (max_ls == 0)
  2400. while (ois[i++])
  2401. max_ls += LINKS_PER_OCP_IF;
  2402. sz = sizeof(struct omap_hwmod_link) * max_ls;
  2403. pr_debug("omap_hwmod: %s: allocating %d byte linkspace (%d links)\n",
  2404. __func__, sz, max_ls);
  2405. linkspace = alloc_bootmem(sz);
  2406. memset(linkspace, 0, sz);
  2407. return 0;
  2408. }
  2409. /* Static functions intended only for use in soc_ops field function pointers */
  2410. /**
  2411. * _omap2xxx_wait_target_ready - wait for a module to leave slave idle
  2412. * @oh: struct omap_hwmod *
  2413. *
  2414. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2415. * does not have an IDLEST bit or if the module successfully leaves
  2416. * slave idle; otherwise, pass along the return value of the
  2417. * appropriate *_cm*_wait_module_ready() function.
  2418. */
  2419. static int _omap2xxx_wait_target_ready(struct omap_hwmod *oh)
  2420. {
  2421. if (!oh)
  2422. return -EINVAL;
  2423. if (oh->flags & HWMOD_NO_IDLEST)
  2424. return 0;
  2425. if (!_find_mpu_rt_port(oh))
  2426. return 0;
  2427. /* XXX check module SIDLEMODE, hardreset status, enabled clocks */
  2428. return omap2xxx_cm_wait_module_ready(oh->prcm.omap2.module_offs,
  2429. oh->prcm.omap2.idlest_reg_id,
  2430. oh->prcm.omap2.idlest_idle_bit);
  2431. }
  2432. /**
  2433. * _omap3xxx_wait_target_ready - wait for a module to leave slave idle
  2434. * @oh: struct omap_hwmod *
  2435. *
  2436. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2437. * does not have an IDLEST bit or if the module successfully leaves
  2438. * slave idle; otherwise, pass along the return value of the
  2439. * appropriate *_cm*_wait_module_ready() function.
  2440. */
  2441. static int _omap3xxx_wait_target_ready(struct omap_hwmod *oh)
  2442. {
  2443. if (!oh)
  2444. return -EINVAL;
  2445. if (oh->flags & HWMOD_NO_IDLEST)
  2446. return 0;
  2447. if (!_find_mpu_rt_port(oh))
  2448. return 0;
  2449. /* XXX check module SIDLEMODE, hardreset status, enabled clocks */
  2450. return omap3xxx_cm_wait_module_ready(oh->prcm.omap2.module_offs,
  2451. oh->prcm.omap2.idlest_reg_id,
  2452. oh->prcm.omap2.idlest_idle_bit);
  2453. }
  2454. /**
  2455. * _omap4_wait_target_ready - wait for a module to leave slave idle
  2456. * @oh: struct omap_hwmod *
  2457. *
  2458. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2459. * does not have an IDLEST bit or if the module successfully leaves
  2460. * slave idle; otherwise, pass along the return value of the
  2461. * appropriate *_cm*_wait_module_ready() function.
  2462. */
  2463. static int _omap4_wait_target_ready(struct omap_hwmod *oh)
  2464. {
  2465. if (!oh)
  2466. return -EINVAL;
  2467. if (oh->flags & HWMOD_NO_IDLEST || !oh->clkdm)
  2468. return 0;
  2469. if (!_find_mpu_rt_port(oh))
  2470. return 0;
  2471. /* XXX check module SIDLEMODE, hardreset status */
  2472. return omap4_cminst_wait_module_ready(oh->clkdm->prcm_partition,
  2473. oh->clkdm->cm_inst,
  2474. oh->clkdm->clkdm_offs,
  2475. oh->prcm.omap4.clkctrl_offs);
  2476. }
  2477. /**
  2478. * _am33xx_wait_target_ready - wait for a module to leave slave idle
  2479. * @oh: struct omap_hwmod *
  2480. *
  2481. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2482. * does not have an IDLEST bit or if the module successfully leaves
  2483. * slave idle; otherwise, pass along the return value of the
  2484. * appropriate *_cm*_wait_module_ready() function.
  2485. */
  2486. static int _am33xx_wait_target_ready(struct omap_hwmod *oh)
  2487. {
  2488. if (!oh || !oh->clkdm)
  2489. return -EINVAL;
  2490. if (oh->flags & HWMOD_NO_IDLEST)
  2491. return 0;
  2492. if (!_find_mpu_rt_port(oh))
  2493. return 0;
  2494. /* XXX check module SIDLEMODE, hardreset status */
  2495. return am33xx_cm_wait_module_ready(oh->clkdm->cm_inst,
  2496. oh->clkdm->clkdm_offs,
  2497. oh->prcm.omap4.clkctrl_offs);
  2498. }
  2499. /**
  2500. * _omap2_assert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
  2501. * @oh: struct omap_hwmod * to assert hardreset
  2502. * @ohri: hardreset line data
  2503. *
  2504. * Call omap2_prm_assert_hardreset() with parameters extracted from
  2505. * the hwmod @oh and the hardreset line data @ohri. Only intended for
  2506. * use as an soc_ops function pointer. Passes along the return value
  2507. * from omap2_prm_assert_hardreset(). XXX This function is scheduled
  2508. * for removal when the PRM code is moved into drivers/.
  2509. */
  2510. static int _omap2_assert_hardreset(struct omap_hwmod *oh,
  2511. struct omap_hwmod_rst_info *ohri)
  2512. {
  2513. return omap2_prm_assert_hardreset(oh->prcm.omap2.module_offs,
  2514. ohri->rst_shift);
  2515. }
  2516. /**
  2517. * _omap2_deassert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
  2518. * @oh: struct omap_hwmod * to deassert hardreset
  2519. * @ohri: hardreset line data
  2520. *
  2521. * Call omap2_prm_deassert_hardreset() with parameters extracted from
  2522. * the hwmod @oh and the hardreset line data @ohri. Only intended for
  2523. * use as an soc_ops function pointer. Passes along the return value
  2524. * from omap2_prm_deassert_hardreset(). XXX This function is
  2525. * scheduled for removal when the PRM code is moved into drivers/.
  2526. */
  2527. static int _omap2_deassert_hardreset(struct omap_hwmod *oh,
  2528. struct omap_hwmod_rst_info *ohri)
  2529. {
  2530. return omap2_prm_deassert_hardreset(oh->prcm.omap2.module_offs,
  2531. ohri->rst_shift,
  2532. ohri->st_shift);
  2533. }
  2534. /**
  2535. * _omap2_is_hardreset_asserted - call OMAP2 PRM hardreset fn with hwmod args
  2536. * @oh: struct omap_hwmod * to test hardreset
  2537. * @ohri: hardreset line data
  2538. *
  2539. * Call omap2_prm_is_hardreset_asserted() with parameters extracted
  2540. * from the hwmod @oh and the hardreset line data @ohri. Only
  2541. * intended for use as an soc_ops function pointer. Passes along the
  2542. * return value from omap2_prm_is_hardreset_asserted(). XXX This
  2543. * function is scheduled for removal when the PRM code is moved into
  2544. * drivers/.
  2545. */
  2546. static int _omap2_is_hardreset_asserted(struct omap_hwmod *oh,
  2547. struct omap_hwmod_rst_info *ohri)
  2548. {
  2549. return omap2_prm_is_hardreset_asserted(oh->prcm.omap2.module_offs,
  2550. ohri->st_shift);
  2551. }
  2552. /**
  2553. * _omap4_assert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
  2554. * @oh: struct omap_hwmod * to assert hardreset
  2555. * @ohri: hardreset line data
  2556. *
  2557. * Call omap4_prminst_assert_hardreset() with parameters extracted
  2558. * from the hwmod @oh and the hardreset line data @ohri. Only
  2559. * intended for use as an soc_ops function pointer. Passes along the
  2560. * return value from omap4_prminst_assert_hardreset(). XXX This
  2561. * function is scheduled for removal when the PRM code is moved into
  2562. * drivers/.
  2563. */
  2564. static int _omap4_assert_hardreset(struct omap_hwmod *oh,
  2565. struct omap_hwmod_rst_info *ohri)
  2566. {
  2567. if (!oh->clkdm)
  2568. return -EINVAL;
  2569. return omap4_prminst_assert_hardreset(ohri->rst_shift,
  2570. oh->clkdm->pwrdm.ptr->prcm_partition,
  2571. oh->clkdm->pwrdm.ptr->prcm_offs,
  2572. oh->prcm.omap4.rstctrl_offs);
  2573. }
  2574. /**
  2575. * _omap4_deassert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
  2576. * @oh: struct omap_hwmod * to deassert hardreset
  2577. * @ohri: hardreset line data
  2578. *
  2579. * Call omap4_prminst_deassert_hardreset() with parameters extracted
  2580. * from the hwmod @oh and the hardreset line data @ohri. Only
  2581. * intended for use as an soc_ops function pointer. Passes along the
  2582. * return value from omap4_prminst_deassert_hardreset(). XXX This
  2583. * function is scheduled for removal when the PRM code is moved into
  2584. * drivers/.
  2585. */
  2586. static int _omap4_deassert_hardreset(struct omap_hwmod *oh,
  2587. struct omap_hwmod_rst_info *ohri)
  2588. {
  2589. if (!oh->clkdm)
  2590. return -EINVAL;
  2591. if (ohri->st_shift)
  2592. pr_err("omap_hwmod: %s: %s: hwmod data error: OMAP4 does not support st_shift\n",
  2593. oh->name, ohri->name);
  2594. return omap4_prminst_deassert_hardreset(ohri->rst_shift,
  2595. oh->clkdm->pwrdm.ptr->prcm_partition,
  2596. oh->clkdm->pwrdm.ptr->prcm_offs,
  2597. oh->prcm.omap4.rstctrl_offs);
  2598. }
  2599. /**
  2600. * _omap4_is_hardreset_asserted - call OMAP4 PRM hardreset fn with hwmod args
  2601. * @oh: struct omap_hwmod * to test hardreset
  2602. * @ohri: hardreset line data
  2603. *
  2604. * Call omap4_prminst_is_hardreset_asserted() with parameters
  2605. * extracted from the hwmod @oh and the hardreset line data @ohri.
  2606. * Only intended for use as an soc_ops function pointer. Passes along
  2607. * the return value from omap4_prminst_is_hardreset_asserted(). XXX
  2608. * This function is scheduled for removal when the PRM code is moved
  2609. * into drivers/.
  2610. */
  2611. static int _omap4_is_hardreset_asserted(struct omap_hwmod *oh,
  2612. struct omap_hwmod_rst_info *ohri)
  2613. {
  2614. if (!oh->clkdm)
  2615. return -EINVAL;
  2616. return omap4_prminst_is_hardreset_asserted(ohri->rst_shift,
  2617. oh->clkdm->pwrdm.ptr->prcm_partition,
  2618. oh->clkdm->pwrdm.ptr->prcm_offs,
  2619. oh->prcm.omap4.rstctrl_offs);
  2620. }
  2621. /**
  2622. * _am33xx_assert_hardreset - call AM33XX PRM hardreset fn with hwmod args
  2623. * @oh: struct omap_hwmod * to assert hardreset
  2624. * @ohri: hardreset line data
  2625. *
  2626. * Call am33xx_prminst_assert_hardreset() with parameters extracted
  2627. * from the hwmod @oh and the hardreset line data @ohri. Only
  2628. * intended for use as an soc_ops function pointer. Passes along the
  2629. * return value from am33xx_prminst_assert_hardreset(). XXX This
  2630. * function is scheduled for removal when the PRM code is moved into
  2631. * drivers/.
  2632. */
  2633. static int _am33xx_assert_hardreset(struct omap_hwmod *oh,
  2634. struct omap_hwmod_rst_info *ohri)
  2635. {
  2636. return am33xx_prm_assert_hardreset(ohri->rst_shift,
  2637. oh->clkdm->pwrdm.ptr->prcm_offs,
  2638. oh->prcm.omap4.rstctrl_offs);
  2639. }
  2640. /**
  2641. * _am33xx_deassert_hardreset - call AM33XX PRM hardreset fn with hwmod args
  2642. * @oh: struct omap_hwmod * to deassert hardreset
  2643. * @ohri: hardreset line data
  2644. *
  2645. * Call am33xx_prminst_deassert_hardreset() with parameters extracted
  2646. * from the hwmod @oh and the hardreset line data @ohri. Only
  2647. * intended for use as an soc_ops function pointer. Passes along the
  2648. * return value from am33xx_prminst_deassert_hardreset(). XXX This
  2649. * function is scheduled for removal when the PRM code is moved into
  2650. * drivers/.
  2651. */
  2652. static int _am33xx_deassert_hardreset(struct omap_hwmod *oh,
  2653. struct omap_hwmod_rst_info *ohri)
  2654. {
  2655. return am33xx_prm_deassert_hardreset(ohri->rst_shift,
  2656. ohri->st_shift,
  2657. oh->clkdm->pwrdm.ptr->prcm_offs,
  2658. oh->prcm.omap4.rstctrl_offs,
  2659. oh->prcm.omap4.rstst_offs);
  2660. }
  2661. /**
  2662. * _am33xx_is_hardreset_asserted - call AM33XX PRM hardreset fn with hwmod args
  2663. * @oh: struct omap_hwmod * to test hardreset
  2664. * @ohri: hardreset line data
  2665. *
  2666. * Call am33xx_prminst_is_hardreset_asserted() with parameters
  2667. * extracted from the hwmod @oh and the hardreset line data @ohri.
  2668. * Only intended for use as an soc_ops function pointer. Passes along
  2669. * the return value from am33xx_prminst_is_hardreset_asserted(). XXX
  2670. * This function is scheduled for removal when the PRM code is moved
  2671. * into drivers/.
  2672. */
  2673. static int _am33xx_is_hardreset_asserted(struct omap_hwmod *oh,
  2674. struct omap_hwmod_rst_info *ohri)
  2675. {
  2676. return am33xx_prm_is_hardreset_asserted(ohri->rst_shift,
  2677. oh->clkdm->pwrdm.ptr->prcm_offs,
  2678. oh->prcm.omap4.rstctrl_offs);
  2679. }
  2680. /* Public functions */
  2681. u32 omap_hwmod_read(struct omap_hwmod *oh, u16 reg_offs)
  2682. {
  2683. if (oh->flags & HWMOD_16BIT_REG)
  2684. return __raw_readw(oh->_mpu_rt_va + reg_offs);
  2685. else
  2686. return __raw_readl(oh->_mpu_rt_va + reg_offs);
  2687. }
  2688. void omap_hwmod_write(u32 v, struct omap_hwmod *oh, u16 reg_offs)
  2689. {
  2690. if (oh->flags & HWMOD_16BIT_REG)
  2691. __raw_writew(v, oh->_mpu_rt_va + reg_offs);
  2692. else
  2693. __raw_writel(v, oh->_mpu_rt_va + reg_offs);
  2694. }
  2695. /**
  2696. * omap_hwmod_softreset - reset a module via SYSCONFIG.SOFTRESET bit
  2697. * @oh: struct omap_hwmod *
  2698. *
  2699. * This is a public function exposed to drivers. Some drivers may need to do
  2700. * some settings before and after resetting the device. Those drivers after
  2701. * doing the necessary settings could use this function to start a reset by
  2702. * setting the SYSCONFIG.SOFTRESET bit.
  2703. */
  2704. int omap_hwmod_softreset(struct omap_hwmod *oh)
  2705. {
  2706. u32 v;
  2707. int ret;
  2708. if (!oh || !(oh->_sysc_cache))
  2709. return -EINVAL;
  2710. v = oh->_sysc_cache;
  2711. ret = _set_softreset(oh, &v);
  2712. if (ret)
  2713. goto error;
  2714. _write_sysconfig(v, oh);
  2715. error:
  2716. return ret;
  2717. }
  2718. /**
  2719. * omap_hwmod_set_slave_idlemode - set the hwmod's OCP slave idlemode
  2720. * @oh: struct omap_hwmod *
  2721. * @idlemode: SIDLEMODE field bits (shifted to bit 0)
  2722. *
  2723. * Sets the IP block's OCP slave idlemode in hardware, and updates our
  2724. * local copy. Intended to be used by drivers that have some erratum
  2725. * that requires direct manipulation of the SIDLEMODE bits. Returns
  2726. * -EINVAL if @oh is null, or passes along the return value from
  2727. * _set_slave_idlemode().
  2728. *
  2729. * XXX Does this function have any current users? If not, we should
  2730. * remove it; it is better to let the rest of the hwmod code handle this.
  2731. * Any users of this function should be scrutinized carefully.
  2732. */
  2733. int omap_hwmod_set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode)
  2734. {
  2735. u32 v;
  2736. int retval = 0;
  2737. if (!oh)
  2738. return -EINVAL;
  2739. v = oh->_sysc_cache;
  2740. retval = _set_slave_idlemode(oh, idlemode, &v);
  2741. if (!retval)
  2742. _write_sysconfig(v, oh);
  2743. return retval;
  2744. }
  2745. /**
  2746. * omap_hwmod_lookup - look up a registered omap_hwmod by name
  2747. * @name: name of the omap_hwmod to look up
  2748. *
  2749. * Given a @name of an omap_hwmod, return a pointer to the registered
  2750. * struct omap_hwmod *, or NULL upon error.
  2751. */
  2752. struct omap_hwmod *omap_hwmod_lookup(const char *name)
  2753. {
  2754. struct omap_hwmod *oh;
  2755. if (!name)
  2756. return NULL;
  2757. oh = _lookup(name);
  2758. return oh;
  2759. }
  2760. /**
  2761. * omap_hwmod_for_each - call function for each registered omap_hwmod
  2762. * @fn: pointer to a callback function
  2763. * @data: void * data to pass to callback function
  2764. *
  2765. * Call @fn for each registered omap_hwmod, passing @data to each
  2766. * function. @fn must return 0 for success or any other value for
  2767. * failure. If @fn returns non-zero, the iteration across omap_hwmods
  2768. * will stop and the non-zero return value will be passed to the
  2769. * caller of omap_hwmod_for_each(). @fn is called with
  2770. * omap_hwmod_for_each() held.
  2771. */
  2772. int omap_hwmod_for_each(int (*fn)(struct omap_hwmod *oh, void *data),
  2773. void *data)
  2774. {
  2775. struct omap_hwmod *temp_oh;
  2776. int ret = 0;
  2777. if (!fn)
  2778. return -EINVAL;
  2779. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  2780. ret = (*fn)(temp_oh, data);
  2781. if (ret)
  2782. break;
  2783. }
  2784. return ret;
  2785. }
  2786. /**
  2787. * omap_hwmod_register_links - register an array of hwmod links
  2788. * @ois: pointer to an array of omap_hwmod_ocp_if to register
  2789. *
  2790. * Intended to be called early in boot before the clock framework is
  2791. * initialized. If @ois is not null, will register all omap_hwmods
  2792. * listed in @ois that are valid for this chip. Returns -EINVAL if
  2793. * omap_hwmod_init() hasn't been called before calling this function,
  2794. * -ENOMEM if the link memory area can't be allocated, or 0 upon
  2795. * success.
  2796. */
  2797. int __init omap_hwmod_register_links(struct omap_hwmod_ocp_if **ois)
  2798. {
  2799. int r, i;
  2800. if (!inited)
  2801. return -EINVAL;
  2802. if (!ois)
  2803. return 0;
  2804. if (!linkspace) {
  2805. if (_alloc_linkspace(ois)) {
  2806. pr_err("omap_hwmod: could not allocate link space\n");
  2807. return -ENOMEM;
  2808. }
  2809. }
  2810. i = 0;
  2811. do {
  2812. r = _register_link(ois[i]);
  2813. WARN(r && r != -EEXIST,
  2814. "omap_hwmod: _register_link(%s -> %s) returned %d\n",
  2815. ois[i]->master->name, ois[i]->slave->name, r);
  2816. } while (ois[++i]);
  2817. return 0;
  2818. }
  2819. /**
  2820. * _ensure_mpu_hwmod_is_setup - ensure the MPU SS hwmod is init'ed and set up
  2821. * @oh: pointer to the hwmod currently being set up (usually not the MPU)
  2822. *
  2823. * If the hwmod data corresponding to the MPU subsystem IP block
  2824. * hasn't been initialized and set up yet, do so now. This must be
  2825. * done first since sleep dependencies may be added from other hwmods
  2826. * to the MPU. Intended to be called only by omap_hwmod_setup*(). No
  2827. * return value.
  2828. */
  2829. static void __init _ensure_mpu_hwmod_is_setup(struct omap_hwmod *oh)
  2830. {
  2831. if (!mpu_oh || mpu_oh->_state == _HWMOD_STATE_UNKNOWN)
  2832. pr_err("omap_hwmod: %s: MPU initiator hwmod %s not yet registered\n",
  2833. __func__, MPU_INITIATOR_NAME);
  2834. else if (mpu_oh->_state == _HWMOD_STATE_REGISTERED && oh != mpu_oh)
  2835. omap_hwmod_setup_one(MPU_INITIATOR_NAME);
  2836. }
  2837. /**
  2838. * omap_hwmod_setup_one - set up a single hwmod
  2839. * @oh_name: const char * name of the already-registered hwmod to set up
  2840. *
  2841. * Initialize and set up a single hwmod. Intended to be used for a
  2842. * small number of early devices, such as the timer IP blocks used for
  2843. * the scheduler clock. Must be called after omap2_clk_init().
  2844. * Resolves the struct clk names to struct clk pointers for each
  2845. * registered omap_hwmod. Also calls _setup() on each hwmod. Returns
  2846. * -EINVAL upon error or 0 upon success.
  2847. */
  2848. int __init omap_hwmod_setup_one(const char *oh_name)
  2849. {
  2850. struct omap_hwmod *oh;
  2851. pr_debug("omap_hwmod: %s: %s\n", oh_name, __func__);
  2852. oh = _lookup(oh_name);
  2853. if (!oh) {
  2854. WARN(1, "omap_hwmod: %s: hwmod not yet registered\n", oh_name);
  2855. return -EINVAL;
  2856. }
  2857. _ensure_mpu_hwmod_is_setup(oh);
  2858. _init(oh, NULL);
  2859. _setup(oh, NULL);
  2860. return 0;
  2861. }
  2862. /**
  2863. * omap_hwmod_setup_all - set up all registered IP blocks
  2864. *
  2865. * Initialize and set up all IP blocks registered with the hwmod code.
  2866. * Must be called after omap2_clk_init(). Resolves the struct clk
  2867. * names to struct clk pointers for each registered omap_hwmod. Also
  2868. * calls _setup() on each hwmod. Returns 0 upon success.
  2869. */
  2870. static int __init omap_hwmod_setup_all(void)
  2871. {
  2872. _ensure_mpu_hwmod_is_setup(NULL);
  2873. omap_hwmod_for_each(_init, NULL);
  2874. omap_hwmod_for_each(_setup, NULL);
  2875. return 0;
  2876. }
  2877. omap_core_initcall(omap_hwmod_setup_all);
  2878. /**
  2879. * omap_hwmod_enable - enable an omap_hwmod
  2880. * @oh: struct omap_hwmod *
  2881. *
  2882. * Enable an omap_hwmod @oh. Intended to be called by omap_device_enable().
  2883. * Returns -EINVAL on error or passes along the return value from _enable().
  2884. */
  2885. int omap_hwmod_enable(struct omap_hwmod *oh)
  2886. {
  2887. int r;
  2888. unsigned long flags;
  2889. if (!oh)
  2890. return -EINVAL;
  2891. spin_lock_irqsave(&oh->_lock, flags);
  2892. r = _enable(oh);
  2893. spin_unlock_irqrestore(&oh->_lock, flags);
  2894. return r;
  2895. }
  2896. /**
  2897. * omap_hwmod_idle - idle an omap_hwmod
  2898. * @oh: struct omap_hwmod *
  2899. *
  2900. * Idle an omap_hwmod @oh. Intended to be called by omap_device_idle().
  2901. * Returns -EINVAL on error or passes along the return value from _idle().
  2902. */
  2903. int omap_hwmod_idle(struct omap_hwmod *oh)
  2904. {
  2905. unsigned long flags;
  2906. if (!oh)
  2907. return -EINVAL;
  2908. spin_lock_irqsave(&oh->_lock, flags);
  2909. _idle(oh);
  2910. spin_unlock_irqrestore(&oh->_lock, flags);
  2911. return 0;
  2912. }
  2913. /**
  2914. * omap_hwmod_shutdown - shutdown an omap_hwmod
  2915. * @oh: struct omap_hwmod *
  2916. *
  2917. * Shutdown an omap_hwmod @oh. Intended to be called by
  2918. * omap_device_shutdown(). Returns -EINVAL on error or passes along
  2919. * the return value from _shutdown().
  2920. */
  2921. int omap_hwmod_shutdown(struct omap_hwmod *oh)
  2922. {
  2923. unsigned long flags;
  2924. if (!oh)
  2925. return -EINVAL;
  2926. spin_lock_irqsave(&oh->_lock, flags);
  2927. _shutdown(oh);
  2928. spin_unlock_irqrestore(&oh->_lock, flags);
  2929. return 0;
  2930. }
  2931. /**
  2932. * omap_hwmod_enable_clocks - enable main_clk, all interface clocks
  2933. * @oh: struct omap_hwmod *oh
  2934. *
  2935. * Intended to be called by the omap_device code.
  2936. */
  2937. int omap_hwmod_enable_clocks(struct omap_hwmod *oh)
  2938. {
  2939. unsigned long flags;
  2940. spin_lock_irqsave(&oh->_lock, flags);
  2941. _enable_clocks(oh);
  2942. spin_unlock_irqrestore(&oh->_lock, flags);
  2943. return 0;
  2944. }
  2945. /**
  2946. * omap_hwmod_disable_clocks - disable main_clk, all interface clocks
  2947. * @oh: struct omap_hwmod *oh
  2948. *
  2949. * Intended to be called by the omap_device code.
  2950. */
  2951. int omap_hwmod_disable_clocks(struct omap_hwmod *oh)
  2952. {
  2953. unsigned long flags;
  2954. spin_lock_irqsave(&oh->_lock, flags);
  2955. _disable_clocks(oh);
  2956. spin_unlock_irqrestore(&oh->_lock, flags);
  2957. return 0;
  2958. }
  2959. /**
  2960. * omap_hwmod_ocp_barrier - wait for posted writes against the hwmod to complete
  2961. * @oh: struct omap_hwmod *oh
  2962. *
  2963. * Intended to be called by drivers and core code when all posted
  2964. * writes to a device must complete before continuing further
  2965. * execution (for example, after clearing some device IRQSTATUS
  2966. * register bits)
  2967. *
  2968. * XXX what about targets with multiple OCP threads?
  2969. */
  2970. void omap_hwmod_ocp_barrier(struct omap_hwmod *oh)
  2971. {
  2972. BUG_ON(!oh);
  2973. if (!oh->class->sysc || !oh->class->sysc->sysc_flags) {
  2974. WARN(1, "omap_device: %s: OCP barrier impossible due to device configuration\n",
  2975. oh->name);
  2976. return;
  2977. }
  2978. /*
  2979. * Forces posted writes to complete on the OCP thread handling
  2980. * register writes
  2981. */
  2982. omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
  2983. }
  2984. /**
  2985. * omap_hwmod_reset - reset the hwmod
  2986. * @oh: struct omap_hwmod *
  2987. *
  2988. * Under some conditions, a driver may wish to reset the entire device.
  2989. * Called from omap_device code. Returns -EINVAL on error or passes along
  2990. * the return value from _reset().
  2991. */
  2992. int omap_hwmod_reset(struct omap_hwmod *oh)
  2993. {
  2994. int r;
  2995. unsigned long flags;
  2996. if (!oh)
  2997. return -EINVAL;
  2998. spin_lock_irqsave(&oh->_lock, flags);
  2999. r = _reset(oh);
  3000. spin_unlock_irqrestore(&oh->_lock, flags);
  3001. return r;
  3002. }
  3003. /*
  3004. * IP block data retrieval functions
  3005. */
  3006. /**
  3007. * omap_hwmod_count_resources - count number of struct resources needed by hwmod
  3008. * @oh: struct omap_hwmod *
  3009. * @flags: Type of resources to include when counting (IRQ/DMA/MEM)
  3010. *
  3011. * Count the number of struct resource array elements necessary to
  3012. * contain omap_hwmod @oh resources. Intended to be called by code
  3013. * that registers omap_devices. Intended to be used to determine the
  3014. * size of a dynamically-allocated struct resource array, before
  3015. * calling omap_hwmod_fill_resources(). Returns the number of struct
  3016. * resource array elements needed.
  3017. *
  3018. * XXX This code is not optimized. It could attempt to merge adjacent
  3019. * resource IDs.
  3020. *
  3021. */
  3022. int omap_hwmod_count_resources(struct omap_hwmod *oh, unsigned long flags)
  3023. {
  3024. int ret = 0;
  3025. if (flags & IORESOURCE_IRQ)
  3026. ret += _count_mpu_irqs(oh);
  3027. if (flags & IORESOURCE_DMA)
  3028. ret += _count_sdma_reqs(oh);
  3029. if (flags & IORESOURCE_MEM) {
  3030. int i = 0;
  3031. struct omap_hwmod_ocp_if *os;
  3032. struct list_head *p = oh->slave_ports.next;
  3033. while (i < oh->slaves_cnt) {
  3034. os = _fetch_next_ocp_if(&p, &i);
  3035. ret += _count_ocp_if_addr_spaces(os);
  3036. }
  3037. }
  3038. return ret;
  3039. }
  3040. /**
  3041. * omap_hwmod_fill_resources - fill struct resource array with hwmod data
  3042. * @oh: struct omap_hwmod *
  3043. * @res: pointer to the first element of an array of struct resource to fill
  3044. *
  3045. * Fill the struct resource array @res with resource data from the
  3046. * omap_hwmod @oh. Intended to be called by code that registers
  3047. * omap_devices. See also omap_hwmod_count_resources(). Returns the
  3048. * number of array elements filled.
  3049. */
  3050. int omap_hwmod_fill_resources(struct omap_hwmod *oh, struct resource *res)
  3051. {
  3052. struct omap_hwmod_ocp_if *os;
  3053. struct list_head *p;
  3054. int i, j, mpu_irqs_cnt, sdma_reqs_cnt, addr_cnt;
  3055. int r = 0;
  3056. /* For each IRQ, DMA, memory area, fill in array.*/
  3057. mpu_irqs_cnt = _count_mpu_irqs(oh);
  3058. for (i = 0; i < mpu_irqs_cnt; i++) {
  3059. (res + r)->name = (oh->mpu_irqs + i)->name;
  3060. (res + r)->start = (oh->mpu_irqs + i)->irq;
  3061. (res + r)->end = (oh->mpu_irqs + i)->irq;
  3062. (res + r)->flags = IORESOURCE_IRQ;
  3063. r++;
  3064. }
  3065. sdma_reqs_cnt = _count_sdma_reqs(oh);
  3066. for (i = 0; i < sdma_reqs_cnt; i++) {
  3067. (res + r)->name = (oh->sdma_reqs + i)->name;
  3068. (res + r)->start = (oh->sdma_reqs + i)->dma_req;
  3069. (res + r)->end = (oh->sdma_reqs + i)->dma_req;
  3070. (res + r)->flags = IORESOURCE_DMA;
  3071. r++;
  3072. }
  3073. p = oh->slave_ports.next;
  3074. i = 0;
  3075. while (i < oh->slaves_cnt) {
  3076. os = _fetch_next_ocp_if(&p, &i);
  3077. addr_cnt = _count_ocp_if_addr_spaces(os);
  3078. for (j = 0; j < addr_cnt; j++) {
  3079. (res + r)->name = (os->addr + j)->name;
  3080. (res + r)->start = (os->addr + j)->pa_start;
  3081. (res + r)->end = (os->addr + j)->pa_end;
  3082. (res + r)->flags = IORESOURCE_MEM;
  3083. r++;
  3084. }
  3085. }
  3086. return r;
  3087. }
  3088. /**
  3089. * omap_hwmod_fill_dma_resources - fill struct resource array with dma data
  3090. * @oh: struct omap_hwmod *
  3091. * @res: pointer to the array of struct resource to fill
  3092. *
  3093. * Fill the struct resource array @res with dma resource data from the
  3094. * omap_hwmod @oh. Intended to be called by code that registers
  3095. * omap_devices. See also omap_hwmod_count_resources(). Returns the
  3096. * number of array elements filled.
  3097. */
  3098. int omap_hwmod_fill_dma_resources(struct omap_hwmod *oh, struct resource *res)
  3099. {
  3100. int i, sdma_reqs_cnt;
  3101. int r = 0;
  3102. sdma_reqs_cnt = _count_sdma_reqs(oh);
  3103. for (i = 0; i < sdma_reqs_cnt; i++) {
  3104. (res + r)->name = (oh->sdma_reqs + i)->name;
  3105. (res + r)->start = (oh->sdma_reqs + i)->dma_req;
  3106. (res + r)->end = (oh->sdma_reqs + i)->dma_req;
  3107. (res + r)->flags = IORESOURCE_DMA;
  3108. r++;
  3109. }
  3110. return r;
  3111. }
  3112. /**
  3113. * omap_hwmod_get_resource_byname - fetch IP block integration data by name
  3114. * @oh: struct omap_hwmod * to operate on
  3115. * @type: one of the IORESOURCE_* constants from include/linux/ioport.h
  3116. * @name: pointer to the name of the data to fetch (optional)
  3117. * @rsrc: pointer to a struct resource, allocated by the caller
  3118. *
  3119. * Retrieve MPU IRQ, SDMA request line, or address space start/end
  3120. * data for the IP block pointed to by @oh. The data will be filled
  3121. * into a struct resource record pointed to by @rsrc. The struct
  3122. * resource must be allocated by the caller. When @name is non-null,
  3123. * the data associated with the matching entry in the IRQ/SDMA/address
  3124. * space hwmod data arrays will be returned. If @name is null, the
  3125. * first array entry will be returned. Data order is not meaningful
  3126. * in hwmod data, so callers are strongly encouraged to use a non-null
  3127. * @name whenever possible to avoid unpredictable effects if hwmod
  3128. * data is later added that causes data ordering to change. This
  3129. * function is only intended for use by OMAP core code. Device
  3130. * drivers should not call this function - the appropriate bus-related
  3131. * data accessor functions should be used instead. Returns 0 upon
  3132. * success or a negative error code upon error.
  3133. */
  3134. int omap_hwmod_get_resource_byname(struct omap_hwmod *oh, unsigned int type,
  3135. const char *name, struct resource *rsrc)
  3136. {
  3137. int r;
  3138. unsigned int irq, dma;
  3139. u32 pa_start, pa_end;
  3140. if (!oh || !rsrc)
  3141. return -EINVAL;
  3142. if (type == IORESOURCE_IRQ) {
  3143. r = _get_mpu_irq_by_name(oh, name, &irq);
  3144. if (r)
  3145. return r;
  3146. rsrc->start = irq;
  3147. rsrc->end = irq;
  3148. } else if (type == IORESOURCE_DMA) {
  3149. r = _get_sdma_req_by_name(oh, name, &dma);
  3150. if (r)
  3151. return r;
  3152. rsrc->start = dma;
  3153. rsrc->end = dma;
  3154. } else if (type == IORESOURCE_MEM) {
  3155. r = _get_addr_space_by_name(oh, name, &pa_start, &pa_end);
  3156. if (r)
  3157. return r;
  3158. rsrc->start = pa_start;
  3159. rsrc->end = pa_end;
  3160. } else {
  3161. return -EINVAL;
  3162. }
  3163. rsrc->flags = type;
  3164. rsrc->name = name;
  3165. return 0;
  3166. }
  3167. /**
  3168. * omap_hwmod_get_pwrdm - return pointer to this module's main powerdomain
  3169. * @oh: struct omap_hwmod *
  3170. *
  3171. * Return the powerdomain pointer associated with the OMAP module
  3172. * @oh's main clock. If @oh does not have a main clk, return the
  3173. * powerdomain associated with the interface clock associated with the
  3174. * module's MPU port. (XXX Perhaps this should use the SDMA port
  3175. * instead?) Returns NULL on error, or a struct powerdomain * on
  3176. * success.
  3177. */
  3178. struct powerdomain *omap_hwmod_get_pwrdm(struct omap_hwmod *oh)
  3179. {
  3180. struct clk *c;
  3181. struct omap_hwmod_ocp_if *oi;
  3182. struct clockdomain *clkdm;
  3183. struct clk_hw_omap *clk;
  3184. if (!oh)
  3185. return NULL;
  3186. if (oh->clkdm)
  3187. return oh->clkdm->pwrdm.ptr;
  3188. if (oh->_clk) {
  3189. c = oh->_clk;
  3190. } else {
  3191. oi = _find_mpu_rt_port(oh);
  3192. if (!oi)
  3193. return NULL;
  3194. c = oi->_clk;
  3195. }
  3196. clk = to_clk_hw_omap(__clk_get_hw(c));
  3197. clkdm = clk->clkdm;
  3198. if (!clkdm)
  3199. return NULL;
  3200. return clkdm->pwrdm.ptr;
  3201. }
  3202. /**
  3203. * omap_hwmod_get_mpu_rt_va - return the module's base address (for the MPU)
  3204. * @oh: struct omap_hwmod *
  3205. *
  3206. * Returns the virtual address corresponding to the beginning of the
  3207. * module's register target, in the address range that is intended to
  3208. * be used by the MPU. Returns the virtual address upon success or NULL
  3209. * upon error.
  3210. */
  3211. void __iomem *omap_hwmod_get_mpu_rt_va(struct omap_hwmod *oh)
  3212. {
  3213. if (!oh)
  3214. return NULL;
  3215. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  3216. return NULL;
  3217. if (oh->_state == _HWMOD_STATE_UNKNOWN)
  3218. return NULL;
  3219. return oh->_mpu_rt_va;
  3220. }
  3221. /**
  3222. * omap_hwmod_add_initiator_dep - add sleepdep from @init_oh to @oh
  3223. * @oh: struct omap_hwmod *
  3224. * @init_oh: struct omap_hwmod * (initiator)
  3225. *
  3226. * Add a sleep dependency between the initiator @init_oh and @oh.
  3227. * Intended to be called by DSP/Bridge code via platform_data for the
  3228. * DSP case; and by the DMA code in the sDMA case. DMA code, *Bridge
  3229. * code needs to add/del initiator dependencies dynamically
  3230. * before/after accessing a device. Returns the return value from
  3231. * _add_initiator_dep().
  3232. *
  3233. * XXX Keep a usecount in the clockdomain code
  3234. */
  3235. int omap_hwmod_add_initiator_dep(struct omap_hwmod *oh,
  3236. struct omap_hwmod *init_oh)
  3237. {
  3238. return _add_initiator_dep(oh, init_oh);
  3239. }
  3240. /*
  3241. * XXX what about functions for drivers to save/restore ocp_sysconfig
  3242. * for context save/restore operations?
  3243. */
  3244. /**
  3245. * omap_hwmod_del_initiator_dep - remove sleepdep from @init_oh to @oh
  3246. * @oh: struct omap_hwmod *
  3247. * @init_oh: struct omap_hwmod * (initiator)
  3248. *
  3249. * Remove a sleep dependency between the initiator @init_oh and @oh.
  3250. * Intended to be called by DSP/Bridge code via platform_data for the
  3251. * DSP case; and by the DMA code in the sDMA case. DMA code, *Bridge
  3252. * code needs to add/del initiator dependencies dynamically
  3253. * before/after accessing a device. Returns the return value from
  3254. * _del_initiator_dep().
  3255. *
  3256. * XXX Keep a usecount in the clockdomain code
  3257. */
  3258. int omap_hwmod_del_initiator_dep(struct omap_hwmod *oh,
  3259. struct omap_hwmod *init_oh)
  3260. {
  3261. return _del_initiator_dep(oh, init_oh);
  3262. }
  3263. /**
  3264. * omap_hwmod_enable_wakeup - allow device to wake up the system
  3265. * @oh: struct omap_hwmod *
  3266. *
  3267. * Sets the module OCP socket ENAWAKEUP bit to allow the module to
  3268. * send wakeups to the PRCM, and enable I/O ring wakeup events for
  3269. * this IP block if it has dynamic mux entries. Eventually this
  3270. * should set PRCM wakeup registers to cause the PRCM to receive
  3271. * wakeup events from the module. Does not set any wakeup routing
  3272. * registers beyond this point - if the module is to wake up any other
  3273. * module or subsystem, that must be set separately. Called by
  3274. * omap_device code. Returns -EINVAL on error or 0 upon success.
  3275. */
  3276. int omap_hwmod_enable_wakeup(struct omap_hwmod *oh)
  3277. {
  3278. unsigned long flags;
  3279. u32 v;
  3280. spin_lock_irqsave(&oh->_lock, flags);
  3281. if (oh->class->sysc &&
  3282. (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
  3283. v = oh->_sysc_cache;
  3284. _enable_wakeup(oh, &v);
  3285. _write_sysconfig(v, oh);
  3286. }
  3287. _set_idle_ioring_wakeup(oh, true);
  3288. spin_unlock_irqrestore(&oh->_lock, flags);
  3289. return 0;
  3290. }
  3291. /**
  3292. * omap_hwmod_disable_wakeup - prevent device from waking the system
  3293. * @oh: struct omap_hwmod *
  3294. *
  3295. * Clears the module OCP socket ENAWAKEUP bit to prevent the module
  3296. * from sending wakeups to the PRCM, and disable I/O ring wakeup
  3297. * events for this IP block if it has dynamic mux entries. Eventually
  3298. * this should clear PRCM wakeup registers to cause the PRCM to ignore
  3299. * wakeup events from the module. Does not set any wakeup routing
  3300. * registers beyond this point - if the module is to wake up any other
  3301. * module or subsystem, that must be set separately. Called by
  3302. * omap_device code. Returns -EINVAL on error or 0 upon success.
  3303. */
  3304. int omap_hwmod_disable_wakeup(struct omap_hwmod *oh)
  3305. {
  3306. unsigned long flags;
  3307. u32 v;
  3308. spin_lock_irqsave(&oh->_lock, flags);
  3309. if (oh->class->sysc &&
  3310. (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
  3311. v = oh->_sysc_cache;
  3312. _disable_wakeup(oh, &v);
  3313. _write_sysconfig(v, oh);
  3314. }
  3315. _set_idle_ioring_wakeup(oh, false);
  3316. spin_unlock_irqrestore(&oh->_lock, flags);
  3317. return 0;
  3318. }
  3319. /**
  3320. * omap_hwmod_assert_hardreset - assert the HW reset line of submodules
  3321. * contained in the hwmod module.
  3322. * @oh: struct omap_hwmod *
  3323. * @name: name of the reset line to lookup and assert
  3324. *
  3325. * Some IP like dsp, ipu or iva contain processor that require
  3326. * an HW reset line to be assert / deassert in order to enable fully
  3327. * the IP. Returns -EINVAL if @oh is null or if the operation is not
  3328. * yet supported on this OMAP; otherwise, passes along the return value
  3329. * from _assert_hardreset().
  3330. */
  3331. int omap_hwmod_assert_hardreset(struct omap_hwmod *oh, const char *name)
  3332. {
  3333. int ret;
  3334. unsigned long flags;
  3335. if (!oh)
  3336. return -EINVAL;
  3337. spin_lock_irqsave(&oh->_lock, flags);
  3338. ret = _assert_hardreset(oh, name);
  3339. spin_unlock_irqrestore(&oh->_lock, flags);
  3340. return ret;
  3341. }
  3342. /**
  3343. * omap_hwmod_deassert_hardreset - deassert the HW reset line of submodules
  3344. * contained in the hwmod module.
  3345. * @oh: struct omap_hwmod *
  3346. * @name: name of the reset line to look up and deassert
  3347. *
  3348. * Some IP like dsp, ipu or iva contain processor that require
  3349. * an HW reset line to be assert / deassert in order to enable fully
  3350. * the IP. Returns -EINVAL if @oh is null or if the operation is not
  3351. * yet supported on this OMAP; otherwise, passes along the return value
  3352. * from _deassert_hardreset().
  3353. */
  3354. int omap_hwmod_deassert_hardreset(struct omap_hwmod *oh, const char *name)
  3355. {
  3356. int ret;
  3357. unsigned long flags;
  3358. if (!oh)
  3359. return -EINVAL;
  3360. spin_lock_irqsave(&oh->_lock, flags);
  3361. ret = _deassert_hardreset(oh, name);
  3362. spin_unlock_irqrestore(&oh->_lock, flags);
  3363. return ret;
  3364. }
  3365. /**
  3366. * omap_hwmod_read_hardreset - read the HW reset line state of submodules
  3367. * contained in the hwmod module
  3368. * @oh: struct omap_hwmod *
  3369. * @name: name of the reset line to look up and read
  3370. *
  3371. * Return the current state of the hwmod @oh's reset line named @name:
  3372. * returns -EINVAL upon parameter error or if this operation
  3373. * is unsupported on the current OMAP; otherwise, passes along the return
  3374. * value from _read_hardreset().
  3375. */
  3376. int omap_hwmod_read_hardreset(struct omap_hwmod *oh, const char *name)
  3377. {
  3378. int ret;
  3379. unsigned long flags;
  3380. if (!oh)
  3381. return -EINVAL;
  3382. spin_lock_irqsave(&oh->_lock, flags);
  3383. ret = _read_hardreset(oh, name);
  3384. spin_unlock_irqrestore(&oh->_lock, flags);
  3385. return ret;
  3386. }
  3387. /**
  3388. * omap_hwmod_for_each_by_class - call @fn for each hwmod of class @classname
  3389. * @classname: struct omap_hwmod_class name to search for
  3390. * @fn: callback function pointer to call for each hwmod in class @classname
  3391. * @user: arbitrary context data to pass to the callback function
  3392. *
  3393. * For each omap_hwmod of class @classname, call @fn.
  3394. * If the callback function returns something other than
  3395. * zero, the iterator is terminated, and the callback function's return
  3396. * value is passed back to the caller. Returns 0 upon success, -EINVAL
  3397. * if @classname or @fn are NULL, or passes back the error code from @fn.
  3398. */
  3399. int omap_hwmod_for_each_by_class(const char *classname,
  3400. int (*fn)(struct omap_hwmod *oh,
  3401. void *user),
  3402. void *user)
  3403. {
  3404. struct omap_hwmod *temp_oh;
  3405. int ret = 0;
  3406. if (!classname || !fn)
  3407. return -EINVAL;
  3408. pr_debug("omap_hwmod: %s: looking for modules of class %s\n",
  3409. __func__, classname);
  3410. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  3411. if (!strcmp(temp_oh->class->name, classname)) {
  3412. pr_debug("omap_hwmod: %s: %s: calling callback fn\n",
  3413. __func__, temp_oh->name);
  3414. ret = (*fn)(temp_oh, user);
  3415. if (ret)
  3416. break;
  3417. }
  3418. }
  3419. if (ret)
  3420. pr_debug("omap_hwmod: %s: iterator terminated early: %d\n",
  3421. __func__, ret);
  3422. return ret;
  3423. }
  3424. /**
  3425. * omap_hwmod_set_postsetup_state - set the post-_setup() state for this hwmod
  3426. * @oh: struct omap_hwmod *
  3427. * @state: state that _setup() should leave the hwmod in
  3428. *
  3429. * Sets the hwmod state that @oh will enter at the end of _setup()
  3430. * (called by omap_hwmod_setup_*()). See also the documentation
  3431. * for _setup_postsetup(), above. Returns 0 upon success or
  3432. * -EINVAL if there is a problem with the arguments or if the hwmod is
  3433. * in the wrong state.
  3434. */
  3435. int omap_hwmod_set_postsetup_state(struct omap_hwmod *oh, u8 state)
  3436. {
  3437. int ret;
  3438. unsigned long flags;
  3439. if (!oh)
  3440. return -EINVAL;
  3441. if (state != _HWMOD_STATE_DISABLED &&
  3442. state != _HWMOD_STATE_ENABLED &&
  3443. state != _HWMOD_STATE_IDLE)
  3444. return -EINVAL;
  3445. spin_lock_irqsave(&oh->_lock, flags);
  3446. if (oh->_state != _HWMOD_STATE_REGISTERED) {
  3447. ret = -EINVAL;
  3448. goto ohsps_unlock;
  3449. }
  3450. oh->_postsetup_state = state;
  3451. ret = 0;
  3452. ohsps_unlock:
  3453. spin_unlock_irqrestore(&oh->_lock, flags);
  3454. return ret;
  3455. }
  3456. /**
  3457. * omap_hwmod_get_context_loss_count - get lost context count
  3458. * @oh: struct omap_hwmod *
  3459. *
  3460. * Returns the context loss count of associated @oh
  3461. * upon success, or zero if no context loss data is available.
  3462. *
  3463. * On OMAP4, this queries the per-hwmod context loss register,
  3464. * assuming one exists. If not, or on OMAP2/3, this queries the
  3465. * enclosing powerdomain context loss count.
  3466. */
  3467. int omap_hwmod_get_context_loss_count(struct omap_hwmod *oh)
  3468. {
  3469. struct powerdomain *pwrdm;
  3470. int ret = 0;
  3471. if (soc_ops.get_context_lost)
  3472. return soc_ops.get_context_lost(oh);
  3473. pwrdm = omap_hwmod_get_pwrdm(oh);
  3474. if (pwrdm)
  3475. ret = pwrdm_get_context_loss_count(pwrdm);
  3476. return ret;
  3477. }
  3478. /**
  3479. * omap_hwmod_no_setup_reset - prevent a hwmod from being reset upon setup
  3480. * @oh: struct omap_hwmod *
  3481. *
  3482. * Prevent the hwmod @oh from being reset during the setup process.
  3483. * Intended for use by board-*.c files on boards with devices that
  3484. * cannot tolerate being reset. Must be called before the hwmod has
  3485. * been set up. Returns 0 upon success or negative error code upon
  3486. * failure.
  3487. */
  3488. int omap_hwmod_no_setup_reset(struct omap_hwmod *oh)
  3489. {
  3490. if (!oh)
  3491. return -EINVAL;
  3492. if (oh->_state != _HWMOD_STATE_REGISTERED) {
  3493. pr_err("omap_hwmod: %s: cannot prevent setup reset; in wrong state\n",
  3494. oh->name);
  3495. return -EINVAL;
  3496. }
  3497. oh->flags |= HWMOD_INIT_NO_RESET;
  3498. return 0;
  3499. }
  3500. /**
  3501. * omap_hwmod_pad_route_irq - route an I/O pad wakeup to a particular MPU IRQ
  3502. * @oh: struct omap_hwmod * containing hwmod mux entries
  3503. * @pad_idx: array index in oh->mux of the hwmod mux entry to route wakeup
  3504. * @irq_idx: the hwmod mpu_irqs array index of the IRQ to trigger on wakeup
  3505. *
  3506. * When an I/O pad wakeup arrives for the dynamic or wakeup hwmod mux
  3507. * entry number @pad_idx for the hwmod @oh, trigger the interrupt
  3508. * service routine for the hwmod's mpu_irqs array index @irq_idx. If
  3509. * this function is not called for a given pad_idx, then the ISR
  3510. * associated with @oh's first MPU IRQ will be triggered when an I/O
  3511. * pad wakeup occurs on that pad. Note that @pad_idx is the index of
  3512. * the _dynamic or wakeup_ entry: if there are other entries not
  3513. * marked with OMAP_DEVICE_PAD_WAKEUP or OMAP_DEVICE_PAD_REMUX, these
  3514. * entries are NOT COUNTED in the dynamic pad index. This function
  3515. * must be called separately for each pad that requires its interrupt
  3516. * to be re-routed this way. Returns -EINVAL if there is an argument
  3517. * problem or if @oh does not have hwmod mux entries or MPU IRQs;
  3518. * returns -ENOMEM if memory cannot be allocated; or 0 upon success.
  3519. *
  3520. * XXX This function interface is fragile. Rather than using array
  3521. * indexes, which are subject to unpredictable change, it should be
  3522. * using hwmod IRQ names, and some other stable key for the hwmod mux
  3523. * pad records.
  3524. */
  3525. int omap_hwmod_pad_route_irq(struct omap_hwmod *oh, int pad_idx, int irq_idx)
  3526. {
  3527. int nr_irqs;
  3528. might_sleep();
  3529. if (!oh || !oh->mux || !oh->mpu_irqs || pad_idx < 0 ||
  3530. pad_idx >= oh->mux->nr_pads_dynamic)
  3531. return -EINVAL;
  3532. /* Check the number of available mpu_irqs */
  3533. for (nr_irqs = 0; oh->mpu_irqs[nr_irqs].irq >= 0; nr_irqs++)
  3534. ;
  3535. if (irq_idx >= nr_irqs)
  3536. return -EINVAL;
  3537. if (!oh->mux->irqs) {
  3538. /* XXX What frees this? */
  3539. oh->mux->irqs = kzalloc(sizeof(int) * oh->mux->nr_pads_dynamic,
  3540. GFP_KERNEL);
  3541. if (!oh->mux->irqs)
  3542. return -ENOMEM;
  3543. }
  3544. oh->mux->irqs[pad_idx] = irq_idx;
  3545. return 0;
  3546. }
  3547. /**
  3548. * omap_hwmod_init - initialize the hwmod code
  3549. *
  3550. * Sets up some function pointers needed by the hwmod code to operate on the
  3551. * currently-booted SoC. Intended to be called once during kernel init
  3552. * before any hwmods are registered. No return value.
  3553. */
  3554. void __init omap_hwmod_init(void)
  3555. {
  3556. if (cpu_is_omap24xx()) {
  3557. soc_ops.wait_target_ready = _omap2xxx_wait_target_ready;
  3558. soc_ops.assert_hardreset = _omap2_assert_hardreset;
  3559. soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
  3560. soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
  3561. } else if (cpu_is_omap34xx()) {
  3562. soc_ops.wait_target_ready = _omap3xxx_wait_target_ready;
  3563. soc_ops.assert_hardreset = _omap2_assert_hardreset;
  3564. soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
  3565. soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
  3566. } else if (cpu_is_omap44xx() || soc_is_omap54xx()) {
  3567. soc_ops.enable_module = _omap4_enable_module;
  3568. soc_ops.disable_module = _omap4_disable_module;
  3569. soc_ops.wait_target_ready = _omap4_wait_target_ready;
  3570. soc_ops.assert_hardreset = _omap4_assert_hardreset;
  3571. soc_ops.deassert_hardreset = _omap4_deassert_hardreset;
  3572. soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted;
  3573. soc_ops.init_clkdm = _init_clkdm;
  3574. soc_ops.update_context_lost = _omap4_update_context_lost;
  3575. soc_ops.get_context_lost = _omap4_get_context_lost;
  3576. } else if (soc_is_am33xx()) {
  3577. soc_ops.enable_module = _am33xx_enable_module;
  3578. soc_ops.disable_module = _am33xx_disable_module;
  3579. soc_ops.wait_target_ready = _am33xx_wait_target_ready;
  3580. soc_ops.assert_hardreset = _am33xx_assert_hardreset;
  3581. soc_ops.deassert_hardreset = _am33xx_deassert_hardreset;
  3582. soc_ops.is_hardreset_asserted = _am33xx_is_hardreset_asserted;
  3583. soc_ops.init_clkdm = _init_clkdm;
  3584. } else {
  3585. WARN(1, "omap_hwmod: unknown SoC type\n");
  3586. }
  3587. inited = true;
  3588. }
  3589. /**
  3590. * omap_hwmod_get_main_clk - get pointer to main clock name
  3591. * @oh: struct omap_hwmod *
  3592. *
  3593. * Returns the main clock name assocated with @oh upon success,
  3594. * or NULL if @oh is NULL.
  3595. */
  3596. const char *omap_hwmod_get_main_clk(struct omap_hwmod *oh)
  3597. {
  3598. if (!oh)
  3599. return NULL;
  3600. return oh->main_clk;
  3601. }