head.S 31 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319
  1. /*
  2. * Here is where the ball gets rolling as far as the kernel is concerned.
  3. * When control is transferred to _start, the bootload has already
  4. * loaded us to the correct address. All that's left to do here is
  5. * to set up the kernel's global pointer and jump to the kernel
  6. * entry point.
  7. *
  8. * Copyright (C) 1998-2001, 2003, 2005 Hewlett-Packard Co
  9. * David Mosberger-Tang <davidm@hpl.hp.com>
  10. * Stephane Eranian <eranian@hpl.hp.com>
  11. * Copyright (C) 1999 VA Linux Systems
  12. * Copyright (C) 1999 Walt Drummond <drummond@valinux.com>
  13. * Copyright (C) 1999 Intel Corp.
  14. * Copyright (C) 1999 Asit Mallick <Asit.K.Mallick@intel.com>
  15. * Copyright (C) 1999 Don Dugger <Don.Dugger@intel.com>
  16. * Copyright (C) 2002 Fenghua Yu <fenghua.yu@intel.com>
  17. * -Optimize __ia64_save_fpu() and __ia64_load_fpu() for Itanium 2.
  18. * Copyright (C) 2004 Ashok Raj <ashok.raj@intel.com>
  19. * Support for CPU Hotplug
  20. */
  21. #include <asm/asmmacro.h>
  22. #include <asm/fpu.h>
  23. #include <asm/kregs.h>
  24. #include <asm/mmu_context.h>
  25. #include <asm/asm-offsets.h>
  26. #include <asm/pal.h>
  27. #include <asm/paravirt.h>
  28. #include <asm/pgtable.h>
  29. #include <asm/processor.h>
  30. #include <asm/ptrace.h>
  31. #include <asm/system.h>
  32. #include <asm/mca_asm.h>
  33. #include <linux/init.h>
  34. #include <linux/linkage.h>
  35. #include "head.h"
  36. #ifdef CONFIG_HOTPLUG_CPU
  37. #define SAL_PSR_BITS_TO_SET \
  38. (IA64_PSR_AC | IA64_PSR_BN | IA64_PSR_MFH | IA64_PSR_MFL)
  39. #define SAVE_FROM_REG(src, ptr, dest) \
  40. mov dest=src;; \
  41. st8 [ptr]=dest,0x08
  42. #define RESTORE_REG(reg, ptr, _tmp) \
  43. ld8 _tmp=[ptr],0x08;; \
  44. mov reg=_tmp
  45. #define SAVE_BREAK_REGS(ptr, _idx, _breg, _dest)\
  46. mov ar.lc=IA64_NUM_DBG_REGS-1;; \
  47. mov _idx=0;; \
  48. 1: \
  49. SAVE_FROM_REG(_breg[_idx], ptr, _dest);; \
  50. add _idx=1,_idx;; \
  51. br.cloop.sptk.many 1b
  52. #define RESTORE_BREAK_REGS(ptr, _idx, _breg, _tmp, _lbl)\
  53. mov ar.lc=IA64_NUM_DBG_REGS-1;; \
  54. mov _idx=0;; \
  55. _lbl: RESTORE_REG(_breg[_idx], ptr, _tmp);; \
  56. add _idx=1, _idx;; \
  57. br.cloop.sptk.many _lbl
  58. #define SAVE_ONE_RR(num, _reg, _tmp) \
  59. movl _tmp=(num<<61);; \
  60. mov _reg=rr[_tmp]
  61. #define SAVE_REGION_REGS(_tmp, _r0, _r1, _r2, _r3, _r4, _r5, _r6, _r7) \
  62. SAVE_ONE_RR(0,_r0, _tmp);; \
  63. SAVE_ONE_RR(1,_r1, _tmp);; \
  64. SAVE_ONE_RR(2,_r2, _tmp);; \
  65. SAVE_ONE_RR(3,_r3, _tmp);; \
  66. SAVE_ONE_RR(4,_r4, _tmp);; \
  67. SAVE_ONE_RR(5,_r5, _tmp);; \
  68. SAVE_ONE_RR(6,_r6, _tmp);; \
  69. SAVE_ONE_RR(7,_r7, _tmp);;
  70. #define STORE_REGION_REGS(ptr, _r0, _r1, _r2, _r3, _r4, _r5, _r6, _r7) \
  71. st8 [ptr]=_r0, 8;; \
  72. st8 [ptr]=_r1, 8;; \
  73. st8 [ptr]=_r2, 8;; \
  74. st8 [ptr]=_r3, 8;; \
  75. st8 [ptr]=_r4, 8;; \
  76. st8 [ptr]=_r5, 8;; \
  77. st8 [ptr]=_r6, 8;; \
  78. st8 [ptr]=_r7, 8;;
  79. #define RESTORE_REGION_REGS(ptr, _idx1, _idx2, _tmp) \
  80. mov ar.lc=0x08-1;; \
  81. movl _idx1=0x00;; \
  82. RestRR: \
  83. dep.z _idx2=_idx1,61,3;; \
  84. ld8 _tmp=[ptr],8;; \
  85. mov rr[_idx2]=_tmp;; \
  86. srlz.d;; \
  87. add _idx1=1,_idx1;; \
  88. br.cloop.sptk.few RestRR
  89. #define SET_AREA_FOR_BOOTING_CPU(reg1, reg2) \
  90. movl reg1=sal_state_for_booting_cpu;; \
  91. ld8 reg2=[reg1];;
  92. /*
  93. * Adjust region registers saved before starting to save
  94. * break regs and rest of the states that need to be preserved.
  95. */
  96. #define SAL_TO_OS_BOOT_HANDOFF_STATE_SAVE(_reg1,_reg2,_pred) \
  97. SAVE_FROM_REG(b0,_reg1,_reg2);; \
  98. SAVE_FROM_REG(b1,_reg1,_reg2);; \
  99. SAVE_FROM_REG(b2,_reg1,_reg2);; \
  100. SAVE_FROM_REG(b3,_reg1,_reg2);; \
  101. SAVE_FROM_REG(b4,_reg1,_reg2);; \
  102. SAVE_FROM_REG(b5,_reg1,_reg2);; \
  103. st8 [_reg1]=r1,0x08;; \
  104. st8 [_reg1]=r12,0x08;; \
  105. st8 [_reg1]=r13,0x08;; \
  106. SAVE_FROM_REG(ar.fpsr,_reg1,_reg2);; \
  107. SAVE_FROM_REG(ar.pfs,_reg1,_reg2);; \
  108. SAVE_FROM_REG(ar.rnat,_reg1,_reg2);; \
  109. SAVE_FROM_REG(ar.unat,_reg1,_reg2);; \
  110. SAVE_FROM_REG(ar.bspstore,_reg1,_reg2);; \
  111. SAVE_FROM_REG(cr.dcr,_reg1,_reg2);; \
  112. SAVE_FROM_REG(cr.iva,_reg1,_reg2);; \
  113. SAVE_FROM_REG(cr.pta,_reg1,_reg2);; \
  114. SAVE_FROM_REG(cr.itv,_reg1,_reg2);; \
  115. SAVE_FROM_REG(cr.pmv,_reg1,_reg2);; \
  116. SAVE_FROM_REG(cr.cmcv,_reg1,_reg2);; \
  117. SAVE_FROM_REG(cr.lrr0,_reg1,_reg2);; \
  118. SAVE_FROM_REG(cr.lrr1,_reg1,_reg2);; \
  119. st8 [_reg1]=r4,0x08;; \
  120. st8 [_reg1]=r5,0x08;; \
  121. st8 [_reg1]=r6,0x08;; \
  122. st8 [_reg1]=r7,0x08;; \
  123. st8 [_reg1]=_pred,0x08;; \
  124. SAVE_FROM_REG(ar.lc, _reg1, _reg2);; \
  125. stf.spill.nta [_reg1]=f2,16;; \
  126. stf.spill.nta [_reg1]=f3,16;; \
  127. stf.spill.nta [_reg1]=f4,16;; \
  128. stf.spill.nta [_reg1]=f5,16;; \
  129. stf.spill.nta [_reg1]=f16,16;; \
  130. stf.spill.nta [_reg1]=f17,16;; \
  131. stf.spill.nta [_reg1]=f18,16;; \
  132. stf.spill.nta [_reg1]=f19,16;; \
  133. stf.spill.nta [_reg1]=f20,16;; \
  134. stf.spill.nta [_reg1]=f21,16;; \
  135. stf.spill.nta [_reg1]=f22,16;; \
  136. stf.spill.nta [_reg1]=f23,16;; \
  137. stf.spill.nta [_reg1]=f24,16;; \
  138. stf.spill.nta [_reg1]=f25,16;; \
  139. stf.spill.nta [_reg1]=f26,16;; \
  140. stf.spill.nta [_reg1]=f27,16;; \
  141. stf.spill.nta [_reg1]=f28,16;; \
  142. stf.spill.nta [_reg1]=f29,16;; \
  143. stf.spill.nta [_reg1]=f30,16;; \
  144. stf.spill.nta [_reg1]=f31,16;;
  145. #else
  146. #define SET_AREA_FOR_BOOTING_CPU(a1, a2)
  147. #define SAL_TO_OS_BOOT_HANDOFF_STATE_SAVE(a1,a2, a3)
  148. #define SAVE_REGION_REGS(_tmp, _r0, _r1, _r2, _r3, _r4, _r5, _r6, _r7)
  149. #define STORE_REGION_REGS(ptr, _r0, _r1, _r2, _r3, _r4, _r5, _r6, _r7)
  150. #endif
  151. #define SET_ONE_RR(num, pgsize, _tmp1, _tmp2, vhpt) \
  152. movl _tmp1=(num << 61);; \
  153. mov _tmp2=((ia64_rid(IA64_REGION_ID_KERNEL, (num<<61)) << 8) | (pgsize << 2) | vhpt);; \
  154. mov rr[_tmp1]=_tmp2
  155. .section __special_page_section,"ax"
  156. .global empty_zero_page
  157. empty_zero_page:
  158. .skip PAGE_SIZE
  159. .global swapper_pg_dir
  160. swapper_pg_dir:
  161. .skip PAGE_SIZE
  162. .rodata
  163. halt_msg:
  164. stringz "Halting kernel\n"
  165. .section .text.head,"ax"
  166. .global start_ap
  167. /*
  168. * Start the kernel. When the bootloader passes control to _start(), r28
  169. * points to the address of the boot parameter area. Execution reaches
  170. * here in physical mode.
  171. */
  172. GLOBAL_ENTRY(_start)
  173. start_ap:
  174. .prologue
  175. .save rp, r0 // terminate unwind chain with a NULL rp
  176. .body
  177. rsm psr.i | psr.ic
  178. ;;
  179. srlz.i
  180. ;;
  181. {
  182. flushrs // must be first insn in group
  183. srlz.i
  184. }
  185. ;;
  186. /*
  187. * Save the region registers, predicate before they get clobbered
  188. */
  189. SAVE_REGION_REGS(r2, r8,r9,r10,r11,r12,r13,r14,r15);
  190. mov r25=pr;;
  191. /*
  192. * Initialize kernel region registers:
  193. * rr[0]: VHPT enabled, page size = PAGE_SHIFT
  194. * rr[1]: VHPT enabled, page size = PAGE_SHIFT
  195. * rr[2]: VHPT enabled, page size = PAGE_SHIFT
  196. * rr[3]: VHPT enabled, page size = PAGE_SHIFT
  197. * rr[4]: VHPT enabled, page size = PAGE_SHIFT
  198. * rr[5]: VHPT enabled, page size = PAGE_SHIFT
  199. * rr[6]: VHPT disabled, page size = IA64_GRANULE_SHIFT
  200. * rr[7]: VHPT disabled, page size = IA64_GRANULE_SHIFT
  201. * We initialize all of them to prevent inadvertently assuming
  202. * something about the state of address translation early in boot.
  203. */
  204. SET_ONE_RR(0, PAGE_SHIFT, r2, r16, 1);;
  205. SET_ONE_RR(1, PAGE_SHIFT, r2, r16, 1);;
  206. SET_ONE_RR(2, PAGE_SHIFT, r2, r16, 1);;
  207. SET_ONE_RR(3, PAGE_SHIFT, r2, r16, 1);;
  208. SET_ONE_RR(4, PAGE_SHIFT, r2, r16, 1);;
  209. SET_ONE_RR(5, PAGE_SHIFT, r2, r16, 1);;
  210. SET_ONE_RR(6, IA64_GRANULE_SHIFT, r2, r16, 0);;
  211. SET_ONE_RR(7, IA64_GRANULE_SHIFT, r2, r16, 0);;
  212. /*
  213. * Now pin mappings into the TLB for kernel text and data
  214. */
  215. mov r18=KERNEL_TR_PAGE_SHIFT<<2
  216. movl r17=KERNEL_START
  217. ;;
  218. mov cr.itir=r18
  219. mov cr.ifa=r17
  220. mov r16=IA64_TR_KERNEL
  221. mov r3=ip
  222. movl r18=PAGE_KERNEL
  223. ;;
  224. dep r2=0,r3,0,KERNEL_TR_PAGE_SHIFT
  225. ;;
  226. or r18=r2,r18
  227. ;;
  228. srlz.i
  229. ;;
  230. itr.i itr[r16]=r18
  231. ;;
  232. itr.d dtr[r16]=r18
  233. ;;
  234. srlz.i
  235. /*
  236. * Switch into virtual mode:
  237. */
  238. movl r16=(IA64_PSR_IT|IA64_PSR_IC|IA64_PSR_DT|IA64_PSR_RT|IA64_PSR_DFH|IA64_PSR_BN \
  239. |IA64_PSR_DI|IA64_PSR_AC)
  240. ;;
  241. mov cr.ipsr=r16
  242. movl r17=1f
  243. ;;
  244. mov cr.iip=r17
  245. mov cr.ifs=r0
  246. ;;
  247. rfi
  248. ;;
  249. 1: // now we are in virtual mode
  250. SET_AREA_FOR_BOOTING_CPU(r2, r16);
  251. STORE_REGION_REGS(r16, r8,r9,r10,r11,r12,r13,r14,r15);
  252. SAL_TO_OS_BOOT_HANDOFF_STATE_SAVE(r16,r17,r25)
  253. ;;
  254. // set IVT entry point---can't access I/O ports without it
  255. movl r3=ia64_ivt
  256. ;;
  257. mov cr.iva=r3
  258. movl r2=FPSR_DEFAULT
  259. ;;
  260. srlz.i
  261. movl gp=__gp
  262. mov ar.fpsr=r2
  263. ;;
  264. #define isAP p2 // are we an Application Processor?
  265. #define isBP p3 // are we the Bootstrap Processor?
  266. #ifdef CONFIG_SMP
  267. /*
  268. * Find the init_task for the currently booting CPU. At poweron, and in
  269. * UP mode, task_for_booting_cpu is NULL.
  270. */
  271. movl r3=task_for_booting_cpu
  272. ;;
  273. ld8 r3=[r3]
  274. movl r2=init_task
  275. ;;
  276. cmp.eq isBP,isAP=r3,r0
  277. ;;
  278. (isAP) mov r2=r3
  279. #else
  280. movl r2=init_task
  281. cmp.eq isBP,isAP=r0,r0
  282. #endif
  283. ;;
  284. tpa r3=r2 // r3 == phys addr of task struct
  285. mov r16=-1
  286. (isBP) br.cond.dpnt .load_current // BP stack is on region 5 --- no need to map it
  287. // load mapping for stack (virtaddr in r2, physaddr in r3)
  288. rsm psr.ic
  289. movl r17=PAGE_KERNEL
  290. ;;
  291. srlz.d
  292. dep r18=0,r3,0,12
  293. ;;
  294. or r18=r17,r18
  295. dep r2=-1,r3,61,3 // IMVA of task
  296. ;;
  297. mov r17=rr[r2]
  298. shr.u r16=r3,IA64_GRANULE_SHIFT
  299. ;;
  300. dep r17=0,r17,8,24
  301. ;;
  302. mov cr.itir=r17
  303. mov cr.ifa=r2
  304. mov r19=IA64_TR_CURRENT_STACK
  305. ;;
  306. itr.d dtr[r19]=r18
  307. ;;
  308. ssm psr.ic
  309. srlz.d
  310. ;;
  311. .load_current:
  312. // load the "current" pointer (r13) and ar.k6 with the current task
  313. mov IA64_KR(CURRENT)=r2 // virtual address
  314. mov IA64_KR(CURRENT_STACK)=r16
  315. mov r13=r2
  316. /*
  317. * Reserve space at the top of the stack for "struct pt_regs". Kernel
  318. * threads don't store interesting values in that structure, but the space
  319. * still needs to be there because time-critical stuff such as the context
  320. * switching can be implemented more efficiently (for example, __switch_to()
  321. * always sets the psr.dfh bit of the task it is switching to).
  322. */
  323. addl r12=IA64_STK_OFFSET-IA64_PT_REGS_SIZE-16,r2
  324. addl r2=IA64_RBS_OFFSET,r2 // initialize the RSE
  325. mov ar.rsc=0 // place RSE in enforced lazy mode
  326. ;;
  327. loadrs // clear the dirty partition
  328. movl r19=__phys_per_cpu_start
  329. mov r18=PERCPU_PAGE_SIZE
  330. ;;
  331. #ifndef CONFIG_SMP
  332. add r19=r19,r18
  333. ;;
  334. #else
  335. (isAP) br.few 2f
  336. movl r20=__cpu0_per_cpu
  337. ;;
  338. shr.u r18=r18,3
  339. 1:
  340. ld8 r21=[r19],8;;
  341. st8[r20]=r21,8
  342. adds r18=-1,r18;;
  343. cmp4.lt p7,p6=0,r18
  344. (p7) br.cond.dptk.few 1b
  345. mov r19=r20
  346. ;;
  347. 2:
  348. #endif
  349. tpa r19=r19
  350. ;;
  351. .pred.rel.mutex isBP,isAP
  352. (isBP) mov IA64_KR(PER_CPU_DATA)=r19 // per-CPU base for cpu0
  353. (isAP) mov IA64_KR(PER_CPU_DATA)=r0 // clear physical per-CPU base
  354. ;;
  355. mov ar.bspstore=r2 // establish the new RSE stack
  356. ;;
  357. mov ar.rsc=0x3 // place RSE in eager mode
  358. (isBP) dep r28=-1,r28,61,3 // make address virtual
  359. (isBP) movl r2=ia64_boot_param
  360. ;;
  361. (isBP) st8 [r2]=r28 // save the address of the boot param area passed by the bootloader
  362. #ifdef CONFIG_PARAVIRT
  363. movl r14=hypervisor_setup_hooks
  364. movl r15=hypervisor_type
  365. mov r16=num_hypervisor_hooks
  366. ;;
  367. ld8 r2=[r15]
  368. ;;
  369. cmp.ltu p7,p0=r2,r16 // array size check
  370. shladd r8=r2,3,r14
  371. ;;
  372. (p7) ld8 r9=[r8]
  373. ;;
  374. (p7) mov b1=r9
  375. (p7) cmp.ne.unc p7,p0=r9,r0 // no actual branch to NULL
  376. ;;
  377. (p7) br.call.sptk.many rp=b1
  378. __INITDATA
  379. default_setup_hook = 0 // Currently nothing needs to be done.
  380. .weak xen_setup_hook
  381. .global hypervisor_type
  382. hypervisor_type:
  383. data8 PARAVIRT_HYPERVISOR_TYPE_DEFAULT
  384. // must have the same order with PARAVIRT_HYPERVISOR_TYPE_xxx
  385. hypervisor_setup_hooks:
  386. data8 default_setup_hook
  387. data8 xen_setup_hook
  388. num_hypervisor_hooks = (. - hypervisor_setup_hooks) / 8
  389. .previous
  390. #endif
  391. #ifdef CONFIG_SMP
  392. (isAP) br.call.sptk.many rp=start_secondary
  393. .ret0:
  394. (isAP) br.cond.sptk self
  395. #endif
  396. // This is executed by the bootstrap processor (bsp) only:
  397. #ifdef CONFIG_IA64_FW_EMU
  398. // initialize PAL & SAL emulator:
  399. br.call.sptk.many rp=sys_fw_init
  400. .ret1:
  401. #endif
  402. br.call.sptk.many rp=start_kernel
  403. .ret2: addl r3=@ltoff(halt_msg),gp
  404. ;;
  405. alloc r2=ar.pfs,8,0,2,0
  406. ;;
  407. ld8 out0=[r3]
  408. br.call.sptk.many b0=console_print
  409. self: hint @pause
  410. br.sptk.many self // endless loop
  411. END(_start)
  412. .text
  413. GLOBAL_ENTRY(ia64_save_debug_regs)
  414. alloc r16=ar.pfs,1,0,0,0
  415. mov r20=ar.lc // preserve ar.lc
  416. mov ar.lc=IA64_NUM_DBG_REGS-1
  417. mov r18=0
  418. add r19=IA64_NUM_DBG_REGS*8,in0
  419. ;;
  420. 1: mov r16=dbr[r18]
  421. #ifdef CONFIG_ITANIUM
  422. ;;
  423. srlz.d
  424. #endif
  425. mov r17=ibr[r18]
  426. add r18=1,r18
  427. ;;
  428. st8.nta [in0]=r16,8
  429. st8.nta [r19]=r17,8
  430. br.cloop.sptk.many 1b
  431. ;;
  432. mov ar.lc=r20 // restore ar.lc
  433. br.ret.sptk.many rp
  434. END(ia64_save_debug_regs)
  435. GLOBAL_ENTRY(ia64_load_debug_regs)
  436. alloc r16=ar.pfs,1,0,0,0
  437. lfetch.nta [in0]
  438. mov r20=ar.lc // preserve ar.lc
  439. add r19=IA64_NUM_DBG_REGS*8,in0
  440. mov ar.lc=IA64_NUM_DBG_REGS-1
  441. mov r18=-1
  442. ;;
  443. 1: ld8.nta r16=[in0],8
  444. ld8.nta r17=[r19],8
  445. add r18=1,r18
  446. ;;
  447. mov dbr[r18]=r16
  448. #ifdef CONFIG_ITANIUM
  449. ;;
  450. srlz.d // Errata 132 (NoFix status)
  451. #endif
  452. mov ibr[r18]=r17
  453. br.cloop.sptk.many 1b
  454. ;;
  455. mov ar.lc=r20 // restore ar.lc
  456. br.ret.sptk.many rp
  457. END(ia64_load_debug_regs)
  458. GLOBAL_ENTRY(__ia64_save_fpu)
  459. alloc r2=ar.pfs,1,4,0,0
  460. adds loc0=96*16-16,in0
  461. adds loc1=96*16-16-128,in0
  462. ;;
  463. stf.spill.nta [loc0]=f127,-256
  464. stf.spill.nta [loc1]=f119,-256
  465. ;;
  466. stf.spill.nta [loc0]=f111,-256
  467. stf.spill.nta [loc1]=f103,-256
  468. ;;
  469. stf.spill.nta [loc0]=f95,-256
  470. stf.spill.nta [loc1]=f87,-256
  471. ;;
  472. stf.spill.nta [loc0]=f79,-256
  473. stf.spill.nta [loc1]=f71,-256
  474. ;;
  475. stf.spill.nta [loc0]=f63,-256
  476. stf.spill.nta [loc1]=f55,-256
  477. adds loc2=96*16-32,in0
  478. ;;
  479. stf.spill.nta [loc0]=f47,-256
  480. stf.spill.nta [loc1]=f39,-256
  481. adds loc3=96*16-32-128,in0
  482. ;;
  483. stf.spill.nta [loc2]=f126,-256
  484. stf.spill.nta [loc3]=f118,-256
  485. ;;
  486. stf.spill.nta [loc2]=f110,-256
  487. stf.spill.nta [loc3]=f102,-256
  488. ;;
  489. stf.spill.nta [loc2]=f94,-256
  490. stf.spill.nta [loc3]=f86,-256
  491. ;;
  492. stf.spill.nta [loc2]=f78,-256
  493. stf.spill.nta [loc3]=f70,-256
  494. ;;
  495. stf.spill.nta [loc2]=f62,-256
  496. stf.spill.nta [loc3]=f54,-256
  497. adds loc0=96*16-48,in0
  498. ;;
  499. stf.spill.nta [loc2]=f46,-256
  500. stf.spill.nta [loc3]=f38,-256
  501. adds loc1=96*16-48-128,in0
  502. ;;
  503. stf.spill.nta [loc0]=f125,-256
  504. stf.spill.nta [loc1]=f117,-256
  505. ;;
  506. stf.spill.nta [loc0]=f109,-256
  507. stf.spill.nta [loc1]=f101,-256
  508. ;;
  509. stf.spill.nta [loc0]=f93,-256
  510. stf.spill.nta [loc1]=f85,-256
  511. ;;
  512. stf.spill.nta [loc0]=f77,-256
  513. stf.spill.nta [loc1]=f69,-256
  514. ;;
  515. stf.spill.nta [loc0]=f61,-256
  516. stf.spill.nta [loc1]=f53,-256
  517. adds loc2=96*16-64,in0
  518. ;;
  519. stf.spill.nta [loc0]=f45,-256
  520. stf.spill.nta [loc1]=f37,-256
  521. adds loc3=96*16-64-128,in0
  522. ;;
  523. stf.spill.nta [loc2]=f124,-256
  524. stf.spill.nta [loc3]=f116,-256
  525. ;;
  526. stf.spill.nta [loc2]=f108,-256
  527. stf.spill.nta [loc3]=f100,-256
  528. ;;
  529. stf.spill.nta [loc2]=f92,-256
  530. stf.spill.nta [loc3]=f84,-256
  531. ;;
  532. stf.spill.nta [loc2]=f76,-256
  533. stf.spill.nta [loc3]=f68,-256
  534. ;;
  535. stf.spill.nta [loc2]=f60,-256
  536. stf.spill.nta [loc3]=f52,-256
  537. adds loc0=96*16-80,in0
  538. ;;
  539. stf.spill.nta [loc2]=f44,-256
  540. stf.spill.nta [loc3]=f36,-256
  541. adds loc1=96*16-80-128,in0
  542. ;;
  543. stf.spill.nta [loc0]=f123,-256
  544. stf.spill.nta [loc1]=f115,-256
  545. ;;
  546. stf.spill.nta [loc0]=f107,-256
  547. stf.spill.nta [loc1]=f99,-256
  548. ;;
  549. stf.spill.nta [loc0]=f91,-256
  550. stf.spill.nta [loc1]=f83,-256
  551. ;;
  552. stf.spill.nta [loc0]=f75,-256
  553. stf.spill.nta [loc1]=f67,-256
  554. ;;
  555. stf.spill.nta [loc0]=f59,-256
  556. stf.spill.nta [loc1]=f51,-256
  557. adds loc2=96*16-96,in0
  558. ;;
  559. stf.spill.nta [loc0]=f43,-256
  560. stf.spill.nta [loc1]=f35,-256
  561. adds loc3=96*16-96-128,in0
  562. ;;
  563. stf.spill.nta [loc2]=f122,-256
  564. stf.spill.nta [loc3]=f114,-256
  565. ;;
  566. stf.spill.nta [loc2]=f106,-256
  567. stf.spill.nta [loc3]=f98,-256
  568. ;;
  569. stf.spill.nta [loc2]=f90,-256
  570. stf.spill.nta [loc3]=f82,-256
  571. ;;
  572. stf.spill.nta [loc2]=f74,-256
  573. stf.spill.nta [loc3]=f66,-256
  574. ;;
  575. stf.spill.nta [loc2]=f58,-256
  576. stf.spill.nta [loc3]=f50,-256
  577. adds loc0=96*16-112,in0
  578. ;;
  579. stf.spill.nta [loc2]=f42,-256
  580. stf.spill.nta [loc3]=f34,-256
  581. adds loc1=96*16-112-128,in0
  582. ;;
  583. stf.spill.nta [loc0]=f121,-256
  584. stf.spill.nta [loc1]=f113,-256
  585. ;;
  586. stf.spill.nta [loc0]=f105,-256
  587. stf.spill.nta [loc1]=f97,-256
  588. ;;
  589. stf.spill.nta [loc0]=f89,-256
  590. stf.spill.nta [loc1]=f81,-256
  591. ;;
  592. stf.spill.nta [loc0]=f73,-256
  593. stf.spill.nta [loc1]=f65,-256
  594. ;;
  595. stf.spill.nta [loc0]=f57,-256
  596. stf.spill.nta [loc1]=f49,-256
  597. adds loc2=96*16-128,in0
  598. ;;
  599. stf.spill.nta [loc0]=f41,-256
  600. stf.spill.nta [loc1]=f33,-256
  601. adds loc3=96*16-128-128,in0
  602. ;;
  603. stf.spill.nta [loc2]=f120,-256
  604. stf.spill.nta [loc3]=f112,-256
  605. ;;
  606. stf.spill.nta [loc2]=f104,-256
  607. stf.spill.nta [loc3]=f96,-256
  608. ;;
  609. stf.spill.nta [loc2]=f88,-256
  610. stf.spill.nta [loc3]=f80,-256
  611. ;;
  612. stf.spill.nta [loc2]=f72,-256
  613. stf.spill.nta [loc3]=f64,-256
  614. ;;
  615. stf.spill.nta [loc2]=f56,-256
  616. stf.spill.nta [loc3]=f48,-256
  617. ;;
  618. stf.spill.nta [loc2]=f40
  619. stf.spill.nta [loc3]=f32
  620. br.ret.sptk.many rp
  621. END(__ia64_save_fpu)
  622. GLOBAL_ENTRY(__ia64_load_fpu)
  623. alloc r2=ar.pfs,1,2,0,0
  624. adds r3=128,in0
  625. adds r14=256,in0
  626. adds r15=384,in0
  627. mov loc0=512
  628. mov loc1=-1024+16
  629. ;;
  630. ldf.fill.nta f32=[in0],loc0
  631. ldf.fill.nta f40=[ r3],loc0
  632. ldf.fill.nta f48=[r14],loc0
  633. ldf.fill.nta f56=[r15],loc0
  634. ;;
  635. ldf.fill.nta f64=[in0],loc0
  636. ldf.fill.nta f72=[ r3],loc0
  637. ldf.fill.nta f80=[r14],loc0
  638. ldf.fill.nta f88=[r15],loc0
  639. ;;
  640. ldf.fill.nta f96=[in0],loc1
  641. ldf.fill.nta f104=[ r3],loc1
  642. ldf.fill.nta f112=[r14],loc1
  643. ldf.fill.nta f120=[r15],loc1
  644. ;;
  645. ldf.fill.nta f33=[in0],loc0
  646. ldf.fill.nta f41=[ r3],loc0
  647. ldf.fill.nta f49=[r14],loc0
  648. ldf.fill.nta f57=[r15],loc0
  649. ;;
  650. ldf.fill.nta f65=[in0],loc0
  651. ldf.fill.nta f73=[ r3],loc0
  652. ldf.fill.nta f81=[r14],loc0
  653. ldf.fill.nta f89=[r15],loc0
  654. ;;
  655. ldf.fill.nta f97=[in0],loc1
  656. ldf.fill.nta f105=[ r3],loc1
  657. ldf.fill.nta f113=[r14],loc1
  658. ldf.fill.nta f121=[r15],loc1
  659. ;;
  660. ldf.fill.nta f34=[in0],loc0
  661. ldf.fill.nta f42=[ r3],loc0
  662. ldf.fill.nta f50=[r14],loc0
  663. ldf.fill.nta f58=[r15],loc0
  664. ;;
  665. ldf.fill.nta f66=[in0],loc0
  666. ldf.fill.nta f74=[ r3],loc0
  667. ldf.fill.nta f82=[r14],loc0
  668. ldf.fill.nta f90=[r15],loc0
  669. ;;
  670. ldf.fill.nta f98=[in0],loc1
  671. ldf.fill.nta f106=[ r3],loc1
  672. ldf.fill.nta f114=[r14],loc1
  673. ldf.fill.nta f122=[r15],loc1
  674. ;;
  675. ldf.fill.nta f35=[in0],loc0
  676. ldf.fill.nta f43=[ r3],loc0
  677. ldf.fill.nta f51=[r14],loc0
  678. ldf.fill.nta f59=[r15],loc0
  679. ;;
  680. ldf.fill.nta f67=[in0],loc0
  681. ldf.fill.nta f75=[ r3],loc0
  682. ldf.fill.nta f83=[r14],loc0
  683. ldf.fill.nta f91=[r15],loc0
  684. ;;
  685. ldf.fill.nta f99=[in0],loc1
  686. ldf.fill.nta f107=[ r3],loc1
  687. ldf.fill.nta f115=[r14],loc1
  688. ldf.fill.nta f123=[r15],loc1
  689. ;;
  690. ldf.fill.nta f36=[in0],loc0
  691. ldf.fill.nta f44=[ r3],loc0
  692. ldf.fill.nta f52=[r14],loc0
  693. ldf.fill.nta f60=[r15],loc0
  694. ;;
  695. ldf.fill.nta f68=[in0],loc0
  696. ldf.fill.nta f76=[ r3],loc0
  697. ldf.fill.nta f84=[r14],loc0
  698. ldf.fill.nta f92=[r15],loc0
  699. ;;
  700. ldf.fill.nta f100=[in0],loc1
  701. ldf.fill.nta f108=[ r3],loc1
  702. ldf.fill.nta f116=[r14],loc1
  703. ldf.fill.nta f124=[r15],loc1
  704. ;;
  705. ldf.fill.nta f37=[in0],loc0
  706. ldf.fill.nta f45=[ r3],loc0
  707. ldf.fill.nta f53=[r14],loc0
  708. ldf.fill.nta f61=[r15],loc0
  709. ;;
  710. ldf.fill.nta f69=[in0],loc0
  711. ldf.fill.nta f77=[ r3],loc0
  712. ldf.fill.nta f85=[r14],loc0
  713. ldf.fill.nta f93=[r15],loc0
  714. ;;
  715. ldf.fill.nta f101=[in0],loc1
  716. ldf.fill.nta f109=[ r3],loc1
  717. ldf.fill.nta f117=[r14],loc1
  718. ldf.fill.nta f125=[r15],loc1
  719. ;;
  720. ldf.fill.nta f38 =[in0],loc0
  721. ldf.fill.nta f46 =[ r3],loc0
  722. ldf.fill.nta f54 =[r14],loc0
  723. ldf.fill.nta f62 =[r15],loc0
  724. ;;
  725. ldf.fill.nta f70 =[in0],loc0
  726. ldf.fill.nta f78 =[ r3],loc0
  727. ldf.fill.nta f86 =[r14],loc0
  728. ldf.fill.nta f94 =[r15],loc0
  729. ;;
  730. ldf.fill.nta f102=[in0],loc1
  731. ldf.fill.nta f110=[ r3],loc1
  732. ldf.fill.nta f118=[r14],loc1
  733. ldf.fill.nta f126=[r15],loc1
  734. ;;
  735. ldf.fill.nta f39 =[in0],loc0
  736. ldf.fill.nta f47 =[ r3],loc0
  737. ldf.fill.nta f55 =[r14],loc0
  738. ldf.fill.nta f63 =[r15],loc0
  739. ;;
  740. ldf.fill.nta f71 =[in0],loc0
  741. ldf.fill.nta f79 =[ r3],loc0
  742. ldf.fill.nta f87 =[r14],loc0
  743. ldf.fill.nta f95 =[r15],loc0
  744. ;;
  745. ldf.fill.nta f103=[in0]
  746. ldf.fill.nta f111=[ r3]
  747. ldf.fill.nta f119=[r14]
  748. ldf.fill.nta f127=[r15]
  749. br.ret.sptk.many rp
  750. END(__ia64_load_fpu)
  751. GLOBAL_ENTRY(__ia64_init_fpu)
  752. stf.spill [sp]=f0 // M3
  753. mov f32=f0 // F
  754. nop.b 0
  755. ldfps f33,f34=[sp] // M0
  756. ldfps f35,f36=[sp] // M1
  757. mov f37=f0 // F
  758. ;;
  759. setf.s f38=r0 // M2
  760. setf.s f39=r0 // M3
  761. mov f40=f0 // F
  762. ldfps f41,f42=[sp] // M0
  763. ldfps f43,f44=[sp] // M1
  764. mov f45=f0 // F
  765. setf.s f46=r0 // M2
  766. setf.s f47=r0 // M3
  767. mov f48=f0 // F
  768. ldfps f49,f50=[sp] // M0
  769. ldfps f51,f52=[sp] // M1
  770. mov f53=f0 // F
  771. setf.s f54=r0 // M2
  772. setf.s f55=r0 // M3
  773. mov f56=f0 // F
  774. ldfps f57,f58=[sp] // M0
  775. ldfps f59,f60=[sp] // M1
  776. mov f61=f0 // F
  777. setf.s f62=r0 // M2
  778. setf.s f63=r0 // M3
  779. mov f64=f0 // F
  780. ldfps f65,f66=[sp] // M0
  781. ldfps f67,f68=[sp] // M1
  782. mov f69=f0 // F
  783. setf.s f70=r0 // M2
  784. setf.s f71=r0 // M3
  785. mov f72=f0 // F
  786. ldfps f73,f74=[sp] // M0
  787. ldfps f75,f76=[sp] // M1
  788. mov f77=f0 // F
  789. setf.s f78=r0 // M2
  790. setf.s f79=r0 // M3
  791. mov f80=f0 // F
  792. ldfps f81,f82=[sp] // M0
  793. ldfps f83,f84=[sp] // M1
  794. mov f85=f0 // F
  795. setf.s f86=r0 // M2
  796. setf.s f87=r0 // M3
  797. mov f88=f0 // F
  798. /*
  799. * When the instructions are cached, it would be faster to initialize
  800. * the remaining registers with simply mov instructions (F-unit).
  801. * This gets the time down to ~29 cycles. However, this would use up
  802. * 33 bundles, whereas continuing with the above pattern yields
  803. * 10 bundles and ~30 cycles.
  804. */
  805. ldfps f89,f90=[sp] // M0
  806. ldfps f91,f92=[sp] // M1
  807. mov f93=f0 // F
  808. setf.s f94=r0 // M2
  809. setf.s f95=r0 // M3
  810. mov f96=f0 // F
  811. ldfps f97,f98=[sp] // M0
  812. ldfps f99,f100=[sp] // M1
  813. mov f101=f0 // F
  814. setf.s f102=r0 // M2
  815. setf.s f103=r0 // M3
  816. mov f104=f0 // F
  817. ldfps f105,f106=[sp] // M0
  818. ldfps f107,f108=[sp] // M1
  819. mov f109=f0 // F
  820. setf.s f110=r0 // M2
  821. setf.s f111=r0 // M3
  822. mov f112=f0 // F
  823. ldfps f113,f114=[sp] // M0
  824. ldfps f115,f116=[sp] // M1
  825. mov f117=f0 // F
  826. setf.s f118=r0 // M2
  827. setf.s f119=r0 // M3
  828. mov f120=f0 // F
  829. ldfps f121,f122=[sp] // M0
  830. ldfps f123,f124=[sp] // M1
  831. mov f125=f0 // F
  832. setf.s f126=r0 // M2
  833. setf.s f127=r0 // M3
  834. br.ret.sptk.many rp // F
  835. END(__ia64_init_fpu)
  836. /*
  837. * Switch execution mode from virtual to physical
  838. *
  839. * Inputs:
  840. * r16 = new psr to establish
  841. * Output:
  842. * r19 = old virtual address of ar.bsp
  843. * r20 = old virtual address of sp
  844. *
  845. * Note: RSE must already be in enforced lazy mode
  846. */
  847. GLOBAL_ENTRY(ia64_switch_mode_phys)
  848. {
  849. rsm psr.i | psr.ic // disable interrupts and interrupt collection
  850. mov r15=ip
  851. }
  852. ;;
  853. {
  854. flushrs // must be first insn in group
  855. srlz.i
  856. }
  857. ;;
  858. mov cr.ipsr=r16 // set new PSR
  859. add r3=1f-ia64_switch_mode_phys,r15
  860. mov r19=ar.bsp
  861. mov r20=sp
  862. mov r14=rp // get return address into a general register
  863. ;;
  864. // going to physical mode, use tpa to translate virt->phys
  865. tpa r17=r19
  866. tpa r3=r3
  867. tpa sp=sp
  868. tpa r14=r14
  869. ;;
  870. mov r18=ar.rnat // save ar.rnat
  871. mov ar.bspstore=r17 // this steps on ar.rnat
  872. mov cr.iip=r3
  873. mov cr.ifs=r0
  874. ;;
  875. mov ar.rnat=r18 // restore ar.rnat
  876. rfi // must be last insn in group
  877. ;;
  878. 1: mov rp=r14
  879. br.ret.sptk.many rp
  880. END(ia64_switch_mode_phys)
  881. /*
  882. * Switch execution mode from physical to virtual
  883. *
  884. * Inputs:
  885. * r16 = new psr to establish
  886. * r19 = new bspstore to establish
  887. * r20 = new sp to establish
  888. *
  889. * Note: RSE must already be in enforced lazy mode
  890. */
  891. GLOBAL_ENTRY(ia64_switch_mode_virt)
  892. {
  893. rsm psr.i | psr.ic // disable interrupts and interrupt collection
  894. mov r15=ip
  895. }
  896. ;;
  897. {
  898. flushrs // must be first insn in group
  899. srlz.i
  900. }
  901. ;;
  902. mov cr.ipsr=r16 // set new PSR
  903. add r3=1f-ia64_switch_mode_virt,r15
  904. mov r14=rp // get return address into a general register
  905. ;;
  906. // going to virtual
  907. // - for code addresses, set upper bits of addr to KERNEL_START
  908. // - for stack addresses, copy from input argument
  909. movl r18=KERNEL_START
  910. dep r3=0,r3,KERNEL_TR_PAGE_SHIFT,64-KERNEL_TR_PAGE_SHIFT
  911. dep r14=0,r14,KERNEL_TR_PAGE_SHIFT,64-KERNEL_TR_PAGE_SHIFT
  912. mov sp=r20
  913. ;;
  914. or r3=r3,r18
  915. or r14=r14,r18
  916. ;;
  917. mov r18=ar.rnat // save ar.rnat
  918. mov ar.bspstore=r19 // this steps on ar.rnat
  919. mov cr.iip=r3
  920. mov cr.ifs=r0
  921. ;;
  922. mov ar.rnat=r18 // restore ar.rnat
  923. rfi // must be last insn in group
  924. ;;
  925. 1: mov rp=r14
  926. br.ret.sptk.many rp
  927. END(ia64_switch_mode_virt)
  928. GLOBAL_ENTRY(ia64_delay_loop)
  929. .prologue
  930. { nop 0 // work around GAS unwind info generation bug...
  931. .save ar.lc,r2
  932. mov r2=ar.lc
  933. .body
  934. ;;
  935. mov ar.lc=r32
  936. }
  937. ;;
  938. // force loop to be 32-byte aligned (GAS bug means we cannot use .align
  939. // inside function body without corrupting unwind info).
  940. { nop 0 }
  941. 1: br.cloop.sptk.few 1b
  942. ;;
  943. mov ar.lc=r2
  944. br.ret.sptk.many rp
  945. END(ia64_delay_loop)
  946. /*
  947. * Return a CPU-local timestamp in nano-seconds. This timestamp is
  948. * NOT synchronized across CPUs its return value must never be
  949. * compared against the values returned on another CPU. The usage in
  950. * kernel/sched.c ensures that.
  951. *
  952. * The return-value of sched_clock() is NOT supposed to wrap-around.
  953. * If it did, it would cause some scheduling hiccups (at the worst).
  954. * Fortunately, with a 64-bit cycle-counter ticking at 100GHz, even
  955. * that would happen only once every 5+ years.
  956. *
  957. * The code below basically calculates:
  958. *
  959. * (ia64_get_itc() * local_cpu_data->nsec_per_cyc) >> IA64_NSEC_PER_CYC_SHIFT
  960. *
  961. * except that the multiplication and the shift are done with 128-bit
  962. * intermediate precision so that we can produce a full 64-bit result.
  963. */
  964. GLOBAL_ENTRY(ia64_native_sched_clock)
  965. addl r8=THIS_CPU(cpu_info) + IA64_CPUINFO_NSEC_PER_CYC_OFFSET,r0
  966. mov.m r9=ar.itc // fetch cycle-counter (35 cyc)
  967. ;;
  968. ldf8 f8=[r8]
  969. ;;
  970. setf.sig f9=r9 // certain to stall, so issue it _after_ ldf8...
  971. ;;
  972. xmpy.lu f10=f9,f8 // calculate low 64 bits of 128-bit product (4 cyc)
  973. xmpy.hu f11=f9,f8 // calculate high 64 bits of 128-bit product
  974. ;;
  975. getf.sig r8=f10 // (5 cyc)
  976. getf.sig r9=f11
  977. ;;
  978. shrp r8=r9,r8,IA64_NSEC_PER_CYC_SHIFT
  979. br.ret.sptk.many rp
  980. END(ia64_native_sched_clock)
  981. #ifndef CONFIG_PARAVIRT
  982. //unsigned long long
  983. //sched_clock(void) __attribute__((alias("ia64_native_sched_clock")));
  984. .global sched_clock
  985. sched_clock = ia64_native_sched_clock
  986. #endif
  987. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  988. GLOBAL_ENTRY(cycle_to_cputime)
  989. alloc r16=ar.pfs,1,0,0,0
  990. addl r8=THIS_CPU(cpu_info) + IA64_CPUINFO_NSEC_PER_CYC_OFFSET,r0
  991. ;;
  992. ldf8 f8=[r8]
  993. ;;
  994. setf.sig f9=r32
  995. ;;
  996. xmpy.lu f10=f9,f8 // calculate low 64 bits of 128-bit product (4 cyc)
  997. xmpy.hu f11=f9,f8 // calculate high 64 bits of 128-bit product
  998. ;;
  999. getf.sig r8=f10 // (5 cyc)
  1000. getf.sig r9=f11
  1001. ;;
  1002. shrp r8=r9,r8,IA64_NSEC_PER_CYC_SHIFT
  1003. br.ret.sptk.many rp
  1004. END(cycle_to_cputime)
  1005. #endif /* CONFIG_VIRT_CPU_ACCOUNTING */
  1006. GLOBAL_ENTRY(start_kernel_thread)
  1007. .prologue
  1008. .save rp, r0 // this is the end of the call-chain
  1009. .body
  1010. alloc r2 = ar.pfs, 0, 0, 2, 0
  1011. mov out0 = r9
  1012. mov out1 = r11;;
  1013. br.call.sptk.many rp = kernel_thread_helper;;
  1014. mov out0 = r8
  1015. br.call.sptk.many rp = sys_exit;;
  1016. 1: br.sptk.few 1b // not reached
  1017. END(start_kernel_thread)
  1018. #ifdef CONFIG_IA64_BRL_EMU
  1019. /*
  1020. * Assembly routines used by brl_emu.c to set preserved register state.
  1021. */
  1022. #define SET_REG(reg) \
  1023. GLOBAL_ENTRY(ia64_set_##reg); \
  1024. alloc r16=ar.pfs,1,0,0,0; \
  1025. mov reg=r32; \
  1026. ;; \
  1027. br.ret.sptk.many rp; \
  1028. END(ia64_set_##reg)
  1029. SET_REG(b1);
  1030. SET_REG(b2);
  1031. SET_REG(b3);
  1032. SET_REG(b4);
  1033. SET_REG(b5);
  1034. #endif /* CONFIG_IA64_BRL_EMU */
  1035. #ifdef CONFIG_SMP
  1036. /*
  1037. * This routine handles spinlock contention. It uses a non-standard calling
  1038. * convention to avoid converting leaf routines into interior routines. Because
  1039. * of this special convention, there are several restrictions:
  1040. *
  1041. * - do not use gp relative variables, this code is called from the kernel
  1042. * and from modules, r1 is undefined.
  1043. * - do not use stacked registers, the caller owns them.
  1044. * - do not use the scratch stack space, the caller owns it.
  1045. * - do not use any registers other than the ones listed below
  1046. *
  1047. * Inputs:
  1048. * ar.pfs - saved CFM of caller
  1049. * ar.ccv - 0 (and available for use)
  1050. * r27 - flags from spin_lock_irqsave or 0. Must be preserved.
  1051. * r28 - available for use.
  1052. * r29 - available for use.
  1053. * r30 - available for use.
  1054. * r31 - address of lock, available for use.
  1055. * b6 - return address
  1056. * p14 - available for use.
  1057. * p15 - used to track flag status.
  1058. *
  1059. * If you patch this code to use more registers, do not forget to update
  1060. * the clobber lists for spin_lock() in arch/ia64/include/asm/spinlock.h.
  1061. */
  1062. #if (__GNUC__ == 3 && __GNUC_MINOR__ < 3)
  1063. GLOBAL_ENTRY(ia64_spinlock_contention_pre3_4)
  1064. .prologue
  1065. .save ar.pfs, r0 // this code effectively has a zero frame size
  1066. .save rp, r28
  1067. .body
  1068. nop 0
  1069. tbit.nz p15,p0=r27,IA64_PSR_I_BIT
  1070. .restore sp // pop existing prologue after next insn
  1071. mov b6 = r28
  1072. .prologue
  1073. .save ar.pfs, r0
  1074. .altrp b6
  1075. .body
  1076. ;;
  1077. (p15) ssm psr.i // reenable interrupts if they were on
  1078. // DavidM says that srlz.d is slow and is not required in this case
  1079. .wait:
  1080. // exponential backoff, kdb, lockmeter etc. go in here
  1081. hint @pause
  1082. ld4 r30=[r31] // don't use ld4.bias; if it's contended, we won't write the word
  1083. nop 0
  1084. ;;
  1085. cmp4.ne p14,p0=r30,r0
  1086. (p14) br.cond.sptk.few .wait
  1087. (p15) rsm psr.i // disable interrupts if we reenabled them
  1088. br.cond.sptk.few b6 // lock is now free, try to acquire
  1089. .global ia64_spinlock_contention_pre3_4_end // for kernprof
  1090. ia64_spinlock_contention_pre3_4_end:
  1091. END(ia64_spinlock_contention_pre3_4)
  1092. #else
  1093. GLOBAL_ENTRY(ia64_spinlock_contention)
  1094. .prologue
  1095. .altrp b6
  1096. .body
  1097. tbit.nz p15,p0=r27,IA64_PSR_I_BIT
  1098. ;;
  1099. .wait:
  1100. (p15) ssm psr.i // reenable interrupts if they were on
  1101. // DavidM says that srlz.d is slow and is not required in this case
  1102. .wait2:
  1103. // exponential backoff, kdb, lockmeter etc. go in here
  1104. hint @pause
  1105. ld4 r30=[r31] // don't use ld4.bias; if it's contended, we won't write the word
  1106. ;;
  1107. cmp4.ne p14,p0=r30,r0
  1108. mov r30 = 1
  1109. (p14) br.cond.sptk.few .wait2
  1110. (p15) rsm psr.i // disable interrupts if we reenabled them
  1111. ;;
  1112. cmpxchg4.acq r30=[r31], r30, ar.ccv
  1113. ;;
  1114. cmp4.ne p14,p0=r0,r30
  1115. (p14) br.cond.sptk.few .wait
  1116. br.ret.sptk.many b6 // lock is now taken
  1117. END(ia64_spinlock_contention)
  1118. #endif
  1119. #ifdef CONFIG_HOTPLUG_CPU
  1120. GLOBAL_ENTRY(ia64_jump_to_sal)
  1121. alloc r16=ar.pfs,1,0,0,0;;
  1122. rsm psr.i | psr.ic
  1123. {
  1124. flushrs
  1125. srlz.i
  1126. }
  1127. tpa r25=in0
  1128. movl r18=tlb_purge_done;;
  1129. DATA_VA_TO_PA(r18);;
  1130. mov b1=r18 // Return location
  1131. movl r18=ia64_do_tlb_purge;;
  1132. DATA_VA_TO_PA(r18);;
  1133. mov b2=r18 // doing tlb_flush work
  1134. mov ar.rsc=0 // Put RSE in enforced lazy, LE mode
  1135. movl r17=1f;;
  1136. DATA_VA_TO_PA(r17);;
  1137. mov cr.iip=r17
  1138. movl r16=SAL_PSR_BITS_TO_SET;;
  1139. mov cr.ipsr=r16
  1140. mov cr.ifs=r0;;
  1141. rfi;;
  1142. 1:
  1143. /*
  1144. * Invalidate all TLB data/inst
  1145. */
  1146. br.sptk.many b2;; // jump to tlb purge code
  1147. tlb_purge_done:
  1148. RESTORE_REGION_REGS(r25, r17,r18,r19);;
  1149. RESTORE_REG(b0, r25, r17);;
  1150. RESTORE_REG(b1, r25, r17);;
  1151. RESTORE_REG(b2, r25, r17);;
  1152. RESTORE_REG(b3, r25, r17);;
  1153. RESTORE_REG(b4, r25, r17);;
  1154. RESTORE_REG(b5, r25, r17);;
  1155. ld8 r1=[r25],0x08;;
  1156. ld8 r12=[r25],0x08;;
  1157. ld8 r13=[r25],0x08;;
  1158. RESTORE_REG(ar.fpsr, r25, r17);;
  1159. RESTORE_REG(ar.pfs, r25, r17);;
  1160. RESTORE_REG(ar.rnat, r25, r17);;
  1161. RESTORE_REG(ar.unat, r25, r17);;
  1162. RESTORE_REG(ar.bspstore, r25, r17);;
  1163. RESTORE_REG(cr.dcr, r25, r17);;
  1164. RESTORE_REG(cr.iva, r25, r17);;
  1165. RESTORE_REG(cr.pta, r25, r17);;
  1166. srlz.d;; // required not to violate RAW dependency
  1167. RESTORE_REG(cr.itv, r25, r17);;
  1168. RESTORE_REG(cr.pmv, r25, r17);;
  1169. RESTORE_REG(cr.cmcv, r25, r17);;
  1170. RESTORE_REG(cr.lrr0, r25, r17);;
  1171. RESTORE_REG(cr.lrr1, r25, r17);;
  1172. ld8 r4=[r25],0x08;;
  1173. ld8 r5=[r25],0x08;;
  1174. ld8 r6=[r25],0x08;;
  1175. ld8 r7=[r25],0x08;;
  1176. ld8 r17=[r25],0x08;;
  1177. mov pr=r17,-1;;
  1178. RESTORE_REG(ar.lc, r25, r17);;
  1179. /*
  1180. * Now Restore floating point regs
  1181. */
  1182. ldf.fill.nta f2=[r25],16;;
  1183. ldf.fill.nta f3=[r25],16;;
  1184. ldf.fill.nta f4=[r25],16;;
  1185. ldf.fill.nta f5=[r25],16;;
  1186. ldf.fill.nta f16=[r25],16;;
  1187. ldf.fill.nta f17=[r25],16;;
  1188. ldf.fill.nta f18=[r25],16;;
  1189. ldf.fill.nta f19=[r25],16;;
  1190. ldf.fill.nta f20=[r25],16;;
  1191. ldf.fill.nta f21=[r25],16;;
  1192. ldf.fill.nta f22=[r25],16;;
  1193. ldf.fill.nta f23=[r25],16;;
  1194. ldf.fill.nta f24=[r25],16;;
  1195. ldf.fill.nta f25=[r25],16;;
  1196. ldf.fill.nta f26=[r25],16;;
  1197. ldf.fill.nta f27=[r25],16;;
  1198. ldf.fill.nta f28=[r25],16;;
  1199. ldf.fill.nta f29=[r25],16;;
  1200. ldf.fill.nta f30=[r25],16;;
  1201. ldf.fill.nta f31=[r25],16;;
  1202. /*
  1203. * Now that we have done all the register restores
  1204. * we are now ready for the big DIVE to SAL Land
  1205. */
  1206. ssm psr.ic;;
  1207. srlz.d;;
  1208. br.ret.sptk.many b0;;
  1209. END(ia64_jump_to_sal)
  1210. #endif /* CONFIG_HOTPLUG_CPU */
  1211. #endif /* CONFIG_SMP */