omap4-common.c 6.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267
  1. /*
  2. * OMAP4 specific common source file.
  3. *
  4. * Copyright (C) 2010 Texas Instruments, Inc.
  5. * Author:
  6. * Santosh Shilimkar <santosh.shilimkar@ti.com>
  7. *
  8. *
  9. * This program is free software,you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/init.h>
  15. #include <linux/io.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/memblock.h>
  18. #include <asm/hardware/gic.h>
  19. #include <asm/hardware/cache-l2x0.h>
  20. #include <asm/mach/map.h>
  21. #include <asm/memblock.h>
  22. #include <plat/irqs.h>
  23. #include <plat/sram.h>
  24. #include <plat/omap-secure.h>
  25. #include <plat/mmc.h>
  26. #include <mach/hardware.h>
  27. #include <mach/omap-wakeupgen.h>
  28. #include "common.h"
  29. #include "hsmmc.h"
  30. #include "omap4-sar-layout.h"
  31. #include <linux/export.h>
  32. #ifdef CONFIG_CACHE_L2X0
  33. static void __iomem *l2cache_base;
  34. #endif
  35. static void __iomem *sar_ram_base;
  36. #ifdef CONFIG_OMAP4_ERRATA_I688
  37. /* Used to implement memory barrier on DRAM path */
  38. #define OMAP4_DRAM_BARRIER_VA 0xfe600000
  39. void __iomem *dram_sync, *sram_sync;
  40. static phys_addr_t paddr;
  41. static u32 size;
  42. void omap_bus_sync(void)
  43. {
  44. if (dram_sync && sram_sync) {
  45. writel_relaxed(readl_relaxed(dram_sync), dram_sync);
  46. writel_relaxed(readl_relaxed(sram_sync), sram_sync);
  47. isb();
  48. }
  49. }
  50. EXPORT_SYMBOL(omap_bus_sync);
  51. /* Steal one page physical memory for barrier implementation */
  52. int __init omap_barrier_reserve_memblock(void)
  53. {
  54. size = ALIGN(PAGE_SIZE, SZ_1M);
  55. paddr = arm_memblock_steal(size, SZ_1M);
  56. return 0;
  57. }
  58. void __init omap_barriers_init(void)
  59. {
  60. struct map_desc dram_io_desc[1];
  61. dram_io_desc[0].virtual = OMAP4_DRAM_BARRIER_VA;
  62. dram_io_desc[0].pfn = __phys_to_pfn(paddr);
  63. dram_io_desc[0].length = size;
  64. dram_io_desc[0].type = MT_MEMORY_SO;
  65. iotable_init(dram_io_desc, ARRAY_SIZE(dram_io_desc));
  66. dram_sync = (void __iomem *) dram_io_desc[0].virtual;
  67. sram_sync = (void __iomem *) OMAP4_SRAM_VA;
  68. pr_info("OMAP4: Map 0x%08llx to 0x%08lx for dram barrier\n",
  69. (long long) paddr, dram_io_desc[0].virtual);
  70. }
  71. #else
  72. void __init omap_barriers_init(void)
  73. {}
  74. #endif
  75. void __init gic_init_irq(void)
  76. {
  77. void __iomem *omap_irq_base;
  78. void __iomem *gic_dist_base_addr;
  79. /* Static mapping, never released */
  80. gic_dist_base_addr = ioremap(OMAP44XX_GIC_DIST_BASE, SZ_4K);
  81. BUG_ON(!gic_dist_base_addr);
  82. /* Static mapping, never released */
  83. omap_irq_base = ioremap(OMAP44XX_GIC_CPU_BASE, SZ_512);
  84. BUG_ON(!omap_irq_base);
  85. omap_wakeupgen_init();
  86. gic_init(0, 29, gic_dist_base_addr, omap_irq_base);
  87. }
  88. #ifdef CONFIG_CACHE_L2X0
  89. void __iomem *omap4_get_l2cache_base(void)
  90. {
  91. return l2cache_base;
  92. }
  93. static void omap4_l2x0_disable(void)
  94. {
  95. /* Disable PL310 L2 Cache controller */
  96. omap_smc1(0x102, 0x0);
  97. }
  98. static void omap4_l2x0_set_debug(unsigned long val)
  99. {
  100. /* Program PL310 L2 Cache controller debug register */
  101. omap_smc1(0x100, val);
  102. }
  103. static int __init omap_l2_cache_init(void)
  104. {
  105. u32 aux_ctrl = 0;
  106. /*
  107. * To avoid code running on other OMAPs in
  108. * multi-omap builds
  109. */
  110. if (!cpu_is_omap44xx())
  111. return -ENODEV;
  112. /* Static mapping, never released */
  113. l2cache_base = ioremap(OMAP44XX_L2CACHE_BASE, SZ_4K);
  114. if (WARN_ON(!l2cache_base))
  115. return -ENOMEM;
  116. /*
  117. * 16-way associativity, parity disabled
  118. * Way size - 32KB (es1.0)
  119. * Way size - 64KB (es2.0 +)
  120. */
  121. aux_ctrl = ((1 << L2X0_AUX_CTRL_ASSOCIATIVITY_SHIFT) |
  122. (0x1 << 25) |
  123. (0x1 << L2X0_AUX_CTRL_NS_LOCKDOWN_SHIFT) |
  124. (0x1 << L2X0_AUX_CTRL_NS_INT_CTRL_SHIFT));
  125. if (omap_rev() == OMAP4430_REV_ES1_0) {
  126. aux_ctrl |= 0x2 << L2X0_AUX_CTRL_WAY_SIZE_SHIFT;
  127. } else {
  128. aux_ctrl |= ((0x3 << L2X0_AUX_CTRL_WAY_SIZE_SHIFT) |
  129. (1 << L2X0_AUX_CTRL_SHARE_OVERRIDE_SHIFT) |
  130. (1 << L2X0_AUX_CTRL_DATA_PREFETCH_SHIFT) |
  131. (1 << L2X0_AUX_CTRL_INSTR_PREFETCH_SHIFT) |
  132. (1 << L2X0_AUX_CTRL_EARLY_BRESP_SHIFT));
  133. }
  134. if (omap_rev() != OMAP4430_REV_ES1_0)
  135. omap_smc1(0x109, aux_ctrl);
  136. /* Enable PL310 L2 Cache controller */
  137. omap_smc1(0x102, 0x1);
  138. l2x0_init(l2cache_base, aux_ctrl, L2X0_AUX_CTRL_MASK);
  139. /*
  140. * Override default outer_cache.disable with a OMAP4
  141. * specific one
  142. */
  143. outer_cache.disable = omap4_l2x0_disable;
  144. outer_cache.set_debug = omap4_l2x0_set_debug;
  145. return 0;
  146. }
  147. early_initcall(omap_l2_cache_init);
  148. #endif
  149. void __iomem *omap4_get_sar_ram_base(void)
  150. {
  151. return sar_ram_base;
  152. }
  153. /*
  154. * SAR RAM used to save and restore the HW
  155. * context in low power modes
  156. */
  157. static int __init omap4_sar_ram_init(void)
  158. {
  159. /*
  160. * To avoid code running on other OMAPs in
  161. * multi-omap builds
  162. */
  163. if (!cpu_is_omap44xx())
  164. return -ENOMEM;
  165. /* Static mapping, never released */
  166. sar_ram_base = ioremap(OMAP44XX_SAR_RAM_BASE, SZ_16K);
  167. if (WARN_ON(!sar_ram_base))
  168. return -ENOMEM;
  169. return 0;
  170. }
  171. early_initcall(omap4_sar_ram_init);
  172. #if defined(CONFIG_MMC_OMAP_HS) || defined(CONFIG_MMC_OMAP_HS_MODULE)
  173. static int omap4_twl6030_hsmmc_late_init(struct device *dev)
  174. {
  175. int irq = 0;
  176. struct platform_device *pdev = container_of(dev,
  177. struct platform_device, dev);
  178. struct omap_mmc_platform_data *pdata = dev->platform_data;
  179. /* Setting MMC1 Card detect Irq */
  180. if (pdev->id == 0) {
  181. irq = twl6030_mmc_card_detect_config();
  182. if (irq < 0) {
  183. dev_err(dev, "%s: Error card detect config(%d)\n",
  184. __func__, irq);
  185. return irq;
  186. }
  187. pdata->slots[0].card_detect_irq = irq;
  188. pdata->slots[0].card_detect = twl6030_mmc_card_detect;
  189. }
  190. return 0;
  191. }
  192. static __init void omap4_twl6030_hsmmc_set_late_init(struct device *dev)
  193. {
  194. struct omap_mmc_platform_data *pdata;
  195. /* dev can be null if CONFIG_MMC_OMAP_HS is not set */
  196. if (!dev) {
  197. pr_err("Failed %s\n", __func__);
  198. return;
  199. }
  200. pdata = dev->platform_data;
  201. pdata->init = omap4_twl6030_hsmmc_late_init;
  202. }
  203. int __init omap4_twl6030_hsmmc_init(struct omap2_hsmmc_info *controllers)
  204. {
  205. struct omap2_hsmmc_info *c;
  206. omap_hsmmc_init(controllers);
  207. for (c = controllers; c->mmc; c++) {
  208. /* pdev can be null if CONFIG_MMC_OMAP_HS is not set */
  209. if (!c->pdev)
  210. continue;
  211. omap4_twl6030_hsmmc_set_late_init(&c->pdev->dev);
  212. }
  213. return 0;
  214. }
  215. #else
  216. int __init omap4_twl6030_hsmmc_init(struct omap2_hsmmc_info *controllers)
  217. {
  218. return 0;
  219. }
  220. #endif