clock44xx_data.c 104 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453
  1. /*
  2. * OMAP4 Clock data
  3. *
  4. * Copyright (C) 2009-2010 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley (paul@pwsan.com)
  8. * Rajendra Nayak (rnayak@ti.com)
  9. * Benoit Cousson (b-cousson@ti.com)
  10. *
  11. * This file is automatically generated from the OMAP hardware databases.
  12. * We respectfully ask that any modifications to this file be coordinated
  13. * with the public linux-omap@vger.kernel.org mailing list and the
  14. * authors above to ensure that the autogeneration scripts are kept
  15. * up-to-date with the file contents.
  16. *
  17. * This program is free software; you can redistribute it and/or modify
  18. * it under the terms of the GNU General Public License version 2 as
  19. * published by the Free Software Foundation.
  20. *
  21. * XXX Some of the ES1 clocks have been removed/changed; once support
  22. * is added for discriminating clocks by ES level, these should be added back
  23. * in.
  24. */
  25. #include <linux/kernel.h>
  26. #include <linux/list.h>
  27. #include <linux/clk.h>
  28. #include <linux/io.h>
  29. #include <plat/hardware.h>
  30. #include <plat/clkdev_omap.h>
  31. #include "iomap.h"
  32. #include "clock.h"
  33. #include "clock44xx.h"
  34. #include "cm1_44xx.h"
  35. #include "cm2_44xx.h"
  36. #include "cm-regbits-44xx.h"
  37. #include "prm44xx.h"
  38. #include "prm-regbits-44xx.h"
  39. #include "control.h"
  40. #include "scrm44xx.h"
  41. /* OMAP4 modulemode control */
  42. #define OMAP4430_MODULEMODE_HWCTRL 0
  43. #define OMAP4430_MODULEMODE_SWCTRL 1
  44. /* Root clocks */
  45. static struct clk extalt_clkin_ck = {
  46. .name = "extalt_clkin_ck",
  47. .rate = 59000000,
  48. .ops = &clkops_null,
  49. };
  50. static struct clk pad_clks_ck = {
  51. .name = "pad_clks_ck",
  52. .rate = 12000000,
  53. .ops = &clkops_omap2_dflt,
  54. .enable_reg = OMAP4430_CM_CLKSEL_ABE,
  55. .enable_bit = OMAP4430_PAD_CLKS_GATE_SHIFT,
  56. };
  57. static struct clk pad_slimbus_core_clks_ck = {
  58. .name = "pad_slimbus_core_clks_ck",
  59. .rate = 12000000,
  60. .ops = &clkops_null,
  61. };
  62. static struct clk secure_32k_clk_src_ck = {
  63. .name = "secure_32k_clk_src_ck",
  64. .rate = 32768,
  65. .ops = &clkops_null,
  66. };
  67. static struct clk slimbus_clk = {
  68. .name = "slimbus_clk",
  69. .rate = 12000000,
  70. .ops = &clkops_omap2_dflt,
  71. .enable_reg = OMAP4430_CM_CLKSEL_ABE,
  72. .enable_bit = OMAP4430_SLIMBUS_CLK_GATE_SHIFT,
  73. };
  74. static struct clk sys_32k_ck = {
  75. .name = "sys_32k_ck",
  76. .clkdm_name = "prm_clkdm",
  77. .rate = 32768,
  78. .ops = &clkops_null,
  79. };
  80. static struct clk virt_12000000_ck = {
  81. .name = "virt_12000000_ck",
  82. .ops = &clkops_null,
  83. .rate = 12000000,
  84. };
  85. static struct clk virt_13000000_ck = {
  86. .name = "virt_13000000_ck",
  87. .ops = &clkops_null,
  88. .rate = 13000000,
  89. };
  90. static struct clk virt_16800000_ck = {
  91. .name = "virt_16800000_ck",
  92. .ops = &clkops_null,
  93. .rate = 16800000,
  94. };
  95. static struct clk virt_19200000_ck = {
  96. .name = "virt_19200000_ck",
  97. .ops = &clkops_null,
  98. .rate = 19200000,
  99. };
  100. static struct clk virt_26000000_ck = {
  101. .name = "virt_26000000_ck",
  102. .ops = &clkops_null,
  103. .rate = 26000000,
  104. };
  105. static struct clk virt_27000000_ck = {
  106. .name = "virt_27000000_ck",
  107. .ops = &clkops_null,
  108. .rate = 27000000,
  109. };
  110. static struct clk virt_38400000_ck = {
  111. .name = "virt_38400000_ck",
  112. .ops = &clkops_null,
  113. .rate = 38400000,
  114. };
  115. static const struct clksel_rate div_1_0_rates[] = {
  116. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  117. { .div = 0 },
  118. };
  119. static const struct clksel_rate div_1_1_rates[] = {
  120. { .div = 1, .val = 1, .flags = RATE_IN_4430 },
  121. { .div = 0 },
  122. };
  123. static const struct clksel_rate div_1_2_rates[] = {
  124. { .div = 1, .val = 2, .flags = RATE_IN_4430 },
  125. { .div = 0 },
  126. };
  127. static const struct clksel_rate div_1_3_rates[] = {
  128. { .div = 1, .val = 3, .flags = RATE_IN_4430 },
  129. { .div = 0 },
  130. };
  131. static const struct clksel_rate div_1_4_rates[] = {
  132. { .div = 1, .val = 4, .flags = RATE_IN_4430 },
  133. { .div = 0 },
  134. };
  135. static const struct clksel_rate div_1_5_rates[] = {
  136. { .div = 1, .val = 5, .flags = RATE_IN_4430 },
  137. { .div = 0 },
  138. };
  139. static const struct clksel_rate div_1_6_rates[] = {
  140. { .div = 1, .val = 6, .flags = RATE_IN_4430 },
  141. { .div = 0 },
  142. };
  143. static const struct clksel_rate div_1_7_rates[] = {
  144. { .div = 1, .val = 7, .flags = RATE_IN_4430 },
  145. { .div = 0 },
  146. };
  147. static const struct clksel sys_clkin_sel[] = {
  148. { .parent = &virt_12000000_ck, .rates = div_1_1_rates },
  149. { .parent = &virt_13000000_ck, .rates = div_1_2_rates },
  150. { .parent = &virt_16800000_ck, .rates = div_1_3_rates },
  151. { .parent = &virt_19200000_ck, .rates = div_1_4_rates },
  152. { .parent = &virt_26000000_ck, .rates = div_1_5_rates },
  153. { .parent = &virt_27000000_ck, .rates = div_1_6_rates },
  154. { .parent = &virt_38400000_ck, .rates = div_1_7_rates },
  155. { .parent = NULL },
  156. };
  157. static struct clk sys_clkin_ck = {
  158. .name = "sys_clkin_ck",
  159. .rate = 38400000,
  160. .clksel = sys_clkin_sel,
  161. .init = &omap2_init_clksel_parent,
  162. .clksel_reg = OMAP4430_CM_SYS_CLKSEL,
  163. .clksel_mask = OMAP4430_SYS_CLKSEL_MASK,
  164. .ops = &clkops_null,
  165. .recalc = &omap2_clksel_recalc,
  166. };
  167. static struct clk tie_low_clock_ck = {
  168. .name = "tie_low_clock_ck",
  169. .rate = 0,
  170. .ops = &clkops_null,
  171. };
  172. static struct clk utmi_phy_clkout_ck = {
  173. .name = "utmi_phy_clkout_ck",
  174. .rate = 60000000,
  175. .ops = &clkops_null,
  176. };
  177. static struct clk xclk60mhsp1_ck = {
  178. .name = "xclk60mhsp1_ck",
  179. .rate = 60000000,
  180. .ops = &clkops_null,
  181. };
  182. static struct clk xclk60mhsp2_ck = {
  183. .name = "xclk60mhsp2_ck",
  184. .rate = 60000000,
  185. .ops = &clkops_null,
  186. };
  187. static struct clk xclk60motg_ck = {
  188. .name = "xclk60motg_ck",
  189. .rate = 60000000,
  190. .ops = &clkops_null,
  191. };
  192. /* Module clocks and DPLL outputs */
  193. static const struct clksel abe_dpll_bypass_clk_mux_sel[] = {
  194. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  195. { .parent = &sys_32k_ck, .rates = div_1_1_rates },
  196. { .parent = NULL },
  197. };
  198. static struct clk abe_dpll_bypass_clk_mux_ck = {
  199. .name = "abe_dpll_bypass_clk_mux_ck",
  200. .parent = &sys_clkin_ck,
  201. .ops = &clkops_null,
  202. .recalc = &followparent_recalc,
  203. };
  204. static struct clk abe_dpll_refclk_mux_ck = {
  205. .name = "abe_dpll_refclk_mux_ck",
  206. .parent = &sys_clkin_ck,
  207. .clksel = abe_dpll_bypass_clk_mux_sel,
  208. .init = &omap2_init_clksel_parent,
  209. .clksel_reg = OMAP4430_CM_ABE_PLL_REF_CLKSEL,
  210. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  211. .ops = &clkops_null,
  212. .recalc = &omap2_clksel_recalc,
  213. };
  214. /* DPLL_ABE */
  215. static struct dpll_data dpll_abe_dd = {
  216. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_ABE,
  217. .clk_bypass = &abe_dpll_bypass_clk_mux_ck,
  218. .clk_ref = &abe_dpll_refclk_mux_ck,
  219. .control_reg = OMAP4430_CM_CLKMODE_DPLL_ABE,
  220. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  221. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_ABE,
  222. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_ABE,
  223. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  224. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  225. .enable_mask = OMAP4430_DPLL_EN_MASK,
  226. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  227. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  228. .max_multiplier = 2047,
  229. .max_divider = 128,
  230. .min_divider = 1,
  231. };
  232. static struct clk dpll_abe_ck = {
  233. .name = "dpll_abe_ck",
  234. .parent = &abe_dpll_refclk_mux_ck,
  235. .dpll_data = &dpll_abe_dd,
  236. .init = &omap2_init_dpll_parent,
  237. .ops = &clkops_omap3_noncore_dpll_ops,
  238. .recalc = &omap4_dpll_regm4xen_recalc,
  239. .round_rate = &omap4_dpll_regm4xen_round_rate,
  240. .set_rate = &omap3_noncore_dpll_set_rate,
  241. };
  242. static struct clk dpll_abe_x2_ck = {
  243. .name = "dpll_abe_x2_ck",
  244. .parent = &dpll_abe_ck,
  245. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_ABE,
  246. .flags = CLOCK_CLKOUTX2,
  247. .ops = &clkops_omap4_dpllmx_ops,
  248. .recalc = &omap3_clkoutx2_recalc,
  249. };
  250. static const struct clksel_rate div31_1to31_rates[] = {
  251. { .div = 1, .val = 1, .flags = RATE_IN_4430 },
  252. { .div = 2, .val = 2, .flags = RATE_IN_4430 },
  253. { .div = 3, .val = 3, .flags = RATE_IN_4430 },
  254. { .div = 4, .val = 4, .flags = RATE_IN_4430 },
  255. { .div = 5, .val = 5, .flags = RATE_IN_4430 },
  256. { .div = 6, .val = 6, .flags = RATE_IN_4430 },
  257. { .div = 7, .val = 7, .flags = RATE_IN_4430 },
  258. { .div = 8, .val = 8, .flags = RATE_IN_4430 },
  259. { .div = 9, .val = 9, .flags = RATE_IN_4430 },
  260. { .div = 10, .val = 10, .flags = RATE_IN_4430 },
  261. { .div = 11, .val = 11, .flags = RATE_IN_4430 },
  262. { .div = 12, .val = 12, .flags = RATE_IN_4430 },
  263. { .div = 13, .val = 13, .flags = RATE_IN_4430 },
  264. { .div = 14, .val = 14, .flags = RATE_IN_4430 },
  265. { .div = 15, .val = 15, .flags = RATE_IN_4430 },
  266. { .div = 16, .val = 16, .flags = RATE_IN_4430 },
  267. { .div = 17, .val = 17, .flags = RATE_IN_4430 },
  268. { .div = 18, .val = 18, .flags = RATE_IN_4430 },
  269. { .div = 19, .val = 19, .flags = RATE_IN_4430 },
  270. { .div = 20, .val = 20, .flags = RATE_IN_4430 },
  271. { .div = 21, .val = 21, .flags = RATE_IN_4430 },
  272. { .div = 22, .val = 22, .flags = RATE_IN_4430 },
  273. { .div = 23, .val = 23, .flags = RATE_IN_4430 },
  274. { .div = 24, .val = 24, .flags = RATE_IN_4430 },
  275. { .div = 25, .val = 25, .flags = RATE_IN_4430 },
  276. { .div = 26, .val = 26, .flags = RATE_IN_4430 },
  277. { .div = 27, .val = 27, .flags = RATE_IN_4430 },
  278. { .div = 28, .val = 28, .flags = RATE_IN_4430 },
  279. { .div = 29, .val = 29, .flags = RATE_IN_4430 },
  280. { .div = 30, .val = 30, .flags = RATE_IN_4430 },
  281. { .div = 31, .val = 31, .flags = RATE_IN_4430 },
  282. { .div = 0 },
  283. };
  284. static const struct clksel dpll_abe_m2x2_div[] = {
  285. { .parent = &dpll_abe_x2_ck, .rates = div31_1to31_rates },
  286. { .parent = NULL },
  287. };
  288. static struct clk dpll_abe_m2x2_ck = {
  289. .name = "dpll_abe_m2x2_ck",
  290. .parent = &dpll_abe_x2_ck,
  291. .clksel = dpll_abe_m2x2_div,
  292. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_ABE,
  293. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  294. .ops = &clkops_omap4_dpllmx_ops,
  295. .recalc = &omap2_clksel_recalc,
  296. .round_rate = &omap2_clksel_round_rate,
  297. .set_rate = &omap2_clksel_set_rate,
  298. };
  299. static struct clk abe_24m_fclk = {
  300. .name = "abe_24m_fclk",
  301. .parent = &dpll_abe_m2x2_ck,
  302. .ops = &clkops_null,
  303. .fixed_div = 8,
  304. .recalc = &omap_fixed_divisor_recalc,
  305. };
  306. static const struct clksel_rate div3_1to4_rates[] = {
  307. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  308. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  309. { .div = 4, .val = 2, .flags = RATE_IN_4430 },
  310. { .div = 0 },
  311. };
  312. static const struct clksel abe_clk_div[] = {
  313. { .parent = &dpll_abe_m2x2_ck, .rates = div3_1to4_rates },
  314. { .parent = NULL },
  315. };
  316. static struct clk abe_clk = {
  317. .name = "abe_clk",
  318. .parent = &dpll_abe_m2x2_ck,
  319. .clksel = abe_clk_div,
  320. .clksel_reg = OMAP4430_CM_CLKSEL_ABE,
  321. .clksel_mask = OMAP4430_CLKSEL_OPP_MASK,
  322. .ops = &clkops_null,
  323. .recalc = &omap2_clksel_recalc,
  324. .round_rate = &omap2_clksel_round_rate,
  325. .set_rate = &omap2_clksel_set_rate,
  326. };
  327. static const struct clksel_rate div2_1to2_rates[] = {
  328. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  329. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  330. { .div = 0 },
  331. };
  332. static const struct clksel aess_fclk_div[] = {
  333. { .parent = &abe_clk, .rates = div2_1to2_rates },
  334. { .parent = NULL },
  335. };
  336. static struct clk aess_fclk = {
  337. .name = "aess_fclk",
  338. .parent = &abe_clk,
  339. .clksel = aess_fclk_div,
  340. .clksel_reg = OMAP4430_CM1_ABE_AESS_CLKCTRL,
  341. .clksel_mask = OMAP4430_CLKSEL_AESS_FCLK_MASK,
  342. .ops = &clkops_null,
  343. .recalc = &omap2_clksel_recalc,
  344. .round_rate = &omap2_clksel_round_rate,
  345. .set_rate = &omap2_clksel_set_rate,
  346. };
  347. static struct clk dpll_abe_m3x2_ck = {
  348. .name = "dpll_abe_m3x2_ck",
  349. .parent = &dpll_abe_x2_ck,
  350. .clksel = dpll_abe_m2x2_div,
  351. .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_ABE,
  352. .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  353. .ops = &clkops_omap4_dpllmx_ops,
  354. .recalc = &omap2_clksel_recalc,
  355. .round_rate = &omap2_clksel_round_rate,
  356. .set_rate = &omap2_clksel_set_rate,
  357. };
  358. static const struct clksel core_hsd_byp_clk_mux_sel[] = {
  359. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  360. { .parent = &dpll_abe_m3x2_ck, .rates = div_1_1_rates },
  361. { .parent = NULL },
  362. };
  363. static struct clk core_hsd_byp_clk_mux_ck = {
  364. .name = "core_hsd_byp_clk_mux_ck",
  365. .parent = &sys_clkin_ck,
  366. .clksel = core_hsd_byp_clk_mux_sel,
  367. .init = &omap2_init_clksel_parent,
  368. .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_CORE,
  369. .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
  370. .ops = &clkops_null,
  371. .recalc = &omap2_clksel_recalc,
  372. };
  373. /* DPLL_CORE */
  374. static struct dpll_data dpll_core_dd = {
  375. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_CORE,
  376. .clk_bypass = &core_hsd_byp_clk_mux_ck,
  377. .clk_ref = &sys_clkin_ck,
  378. .control_reg = OMAP4430_CM_CLKMODE_DPLL_CORE,
  379. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  380. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_CORE,
  381. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_CORE,
  382. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  383. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  384. .enable_mask = OMAP4430_DPLL_EN_MASK,
  385. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  386. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  387. .max_multiplier = 2047,
  388. .max_divider = 128,
  389. .min_divider = 1,
  390. };
  391. static struct clk dpll_core_ck = {
  392. .name = "dpll_core_ck",
  393. .parent = &sys_clkin_ck,
  394. .dpll_data = &dpll_core_dd,
  395. .init = &omap2_init_dpll_parent,
  396. .ops = &clkops_omap3_core_dpll_ops,
  397. .recalc = &omap3_dpll_recalc,
  398. };
  399. static struct clk dpll_core_x2_ck = {
  400. .name = "dpll_core_x2_ck",
  401. .parent = &dpll_core_ck,
  402. .flags = CLOCK_CLKOUTX2,
  403. .ops = &clkops_null,
  404. .recalc = &omap3_clkoutx2_recalc,
  405. };
  406. static const struct clksel dpll_core_m6x2_div[] = {
  407. { .parent = &dpll_core_x2_ck, .rates = div31_1to31_rates },
  408. { .parent = NULL },
  409. };
  410. static struct clk dpll_core_m6x2_ck = {
  411. .name = "dpll_core_m6x2_ck",
  412. .parent = &dpll_core_x2_ck,
  413. .clksel = dpll_core_m6x2_div,
  414. .clksel_reg = OMAP4430_CM_DIV_M6_DPLL_CORE,
  415. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK,
  416. .ops = &clkops_omap4_dpllmx_ops,
  417. .recalc = &omap2_clksel_recalc,
  418. .round_rate = &omap2_clksel_round_rate,
  419. .set_rate = &omap2_clksel_set_rate,
  420. };
  421. static const struct clksel dbgclk_mux_sel[] = {
  422. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  423. { .parent = &dpll_core_m6x2_ck, .rates = div_1_1_rates },
  424. { .parent = NULL },
  425. };
  426. static struct clk dbgclk_mux_ck = {
  427. .name = "dbgclk_mux_ck",
  428. .parent = &sys_clkin_ck,
  429. .ops = &clkops_null,
  430. .recalc = &followparent_recalc,
  431. };
  432. static const struct clksel dpll_core_m2_div[] = {
  433. { .parent = &dpll_core_ck, .rates = div31_1to31_rates },
  434. { .parent = NULL },
  435. };
  436. static struct clk dpll_core_m2_ck = {
  437. .name = "dpll_core_m2_ck",
  438. .parent = &dpll_core_ck,
  439. .clksel = dpll_core_m2_div,
  440. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_CORE,
  441. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  442. .ops = &clkops_omap4_dpllmx_ops,
  443. .recalc = &omap2_clksel_recalc,
  444. .round_rate = &omap2_clksel_round_rate,
  445. .set_rate = &omap2_clksel_set_rate,
  446. };
  447. static struct clk ddrphy_ck = {
  448. .name = "ddrphy_ck",
  449. .parent = &dpll_core_m2_ck,
  450. .ops = &clkops_null,
  451. .clkdm_name = "l3_emif_clkdm",
  452. .fixed_div = 2,
  453. .recalc = &omap_fixed_divisor_recalc,
  454. };
  455. static struct clk dpll_core_m5x2_ck = {
  456. .name = "dpll_core_m5x2_ck",
  457. .parent = &dpll_core_x2_ck,
  458. .clksel = dpll_core_m6x2_div,
  459. .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_CORE,
  460. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
  461. .ops = &clkops_omap4_dpllmx_ops,
  462. .recalc = &omap2_clksel_recalc,
  463. .round_rate = &omap2_clksel_round_rate,
  464. .set_rate = &omap2_clksel_set_rate,
  465. };
  466. static const struct clksel div_core_div[] = {
  467. { .parent = &dpll_core_m5x2_ck, .rates = div2_1to2_rates },
  468. { .parent = NULL },
  469. };
  470. static struct clk div_core_ck = {
  471. .name = "div_core_ck",
  472. .parent = &dpll_core_m5x2_ck,
  473. .clksel = div_core_div,
  474. .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
  475. .clksel_mask = OMAP4430_CLKSEL_CORE_MASK,
  476. .ops = &clkops_null,
  477. .recalc = &omap2_clksel_recalc,
  478. .round_rate = &omap2_clksel_round_rate,
  479. .set_rate = &omap2_clksel_set_rate,
  480. };
  481. static const struct clksel_rate div4_1to8_rates[] = {
  482. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  483. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  484. { .div = 4, .val = 2, .flags = RATE_IN_4430 },
  485. { .div = 8, .val = 3, .flags = RATE_IN_4430 },
  486. { .div = 0 },
  487. };
  488. static const struct clksel div_iva_hs_clk_div[] = {
  489. { .parent = &dpll_core_m5x2_ck, .rates = div4_1to8_rates },
  490. { .parent = NULL },
  491. };
  492. static struct clk div_iva_hs_clk = {
  493. .name = "div_iva_hs_clk",
  494. .parent = &dpll_core_m5x2_ck,
  495. .clksel = div_iva_hs_clk_div,
  496. .clksel_reg = OMAP4430_CM_BYPCLK_DPLL_IVA,
  497. .clksel_mask = OMAP4430_CLKSEL_0_1_MASK,
  498. .ops = &clkops_null,
  499. .recalc = &omap2_clksel_recalc,
  500. .round_rate = &omap2_clksel_round_rate,
  501. .set_rate = &omap2_clksel_set_rate,
  502. };
  503. static struct clk div_mpu_hs_clk = {
  504. .name = "div_mpu_hs_clk",
  505. .parent = &dpll_core_m5x2_ck,
  506. .clksel = div_iva_hs_clk_div,
  507. .clksel_reg = OMAP4430_CM_BYPCLK_DPLL_MPU,
  508. .clksel_mask = OMAP4430_CLKSEL_0_1_MASK,
  509. .ops = &clkops_null,
  510. .recalc = &omap2_clksel_recalc,
  511. .round_rate = &omap2_clksel_round_rate,
  512. .set_rate = &omap2_clksel_set_rate,
  513. };
  514. static struct clk dpll_core_m4x2_ck = {
  515. .name = "dpll_core_m4x2_ck",
  516. .parent = &dpll_core_x2_ck,
  517. .clksel = dpll_core_m6x2_div,
  518. .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_CORE,
  519. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
  520. .ops = &clkops_omap4_dpllmx_ops,
  521. .recalc = &omap2_clksel_recalc,
  522. .round_rate = &omap2_clksel_round_rate,
  523. .set_rate = &omap2_clksel_set_rate,
  524. };
  525. static struct clk dll_clk_div_ck = {
  526. .name = "dll_clk_div_ck",
  527. .parent = &dpll_core_m4x2_ck,
  528. .ops = &clkops_null,
  529. .fixed_div = 2,
  530. .recalc = &omap_fixed_divisor_recalc,
  531. };
  532. static const struct clksel dpll_abe_m2_div[] = {
  533. { .parent = &dpll_abe_ck, .rates = div31_1to31_rates },
  534. { .parent = NULL },
  535. };
  536. static struct clk dpll_abe_m2_ck = {
  537. .name = "dpll_abe_m2_ck",
  538. .parent = &dpll_abe_ck,
  539. .clksel = dpll_abe_m2_div,
  540. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_ABE,
  541. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  542. .ops = &clkops_omap4_dpllmx_ops,
  543. .recalc = &omap2_clksel_recalc,
  544. .round_rate = &omap2_clksel_round_rate,
  545. .set_rate = &omap2_clksel_set_rate,
  546. };
  547. static struct clk dpll_core_m3x2_ck = {
  548. .name = "dpll_core_m3x2_ck",
  549. .parent = &dpll_core_x2_ck,
  550. .clksel = dpll_core_m6x2_div,
  551. .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_CORE,
  552. .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  553. .ops = &clkops_omap2_dflt,
  554. .recalc = &omap2_clksel_recalc,
  555. .round_rate = &omap2_clksel_round_rate,
  556. .set_rate = &omap2_clksel_set_rate,
  557. .enable_reg = OMAP4430_CM_DIV_M3_DPLL_CORE,
  558. .enable_bit = OMAP4430_DPLL_CLKOUTHIF_GATE_CTRL_SHIFT,
  559. };
  560. static struct clk dpll_core_m7x2_ck = {
  561. .name = "dpll_core_m7x2_ck",
  562. .parent = &dpll_core_x2_ck,
  563. .clksel = dpll_core_m6x2_div,
  564. .clksel_reg = OMAP4430_CM_DIV_M7_DPLL_CORE,
  565. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK,
  566. .ops = &clkops_omap4_dpllmx_ops,
  567. .recalc = &omap2_clksel_recalc,
  568. .round_rate = &omap2_clksel_round_rate,
  569. .set_rate = &omap2_clksel_set_rate,
  570. };
  571. static const struct clksel iva_hsd_byp_clk_mux_sel[] = {
  572. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  573. { .parent = &div_iva_hs_clk, .rates = div_1_1_rates },
  574. { .parent = NULL },
  575. };
  576. static struct clk iva_hsd_byp_clk_mux_ck = {
  577. .name = "iva_hsd_byp_clk_mux_ck",
  578. .parent = &sys_clkin_ck,
  579. .clksel = iva_hsd_byp_clk_mux_sel,
  580. .init = &omap2_init_clksel_parent,
  581. .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_IVA,
  582. .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
  583. .ops = &clkops_null,
  584. .recalc = &omap2_clksel_recalc,
  585. };
  586. /* DPLL_IVA */
  587. static struct dpll_data dpll_iva_dd = {
  588. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_IVA,
  589. .clk_bypass = &iva_hsd_byp_clk_mux_ck,
  590. .clk_ref = &sys_clkin_ck,
  591. .control_reg = OMAP4430_CM_CLKMODE_DPLL_IVA,
  592. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  593. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_IVA,
  594. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_IVA,
  595. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  596. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  597. .enable_mask = OMAP4430_DPLL_EN_MASK,
  598. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  599. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  600. .max_multiplier = 2047,
  601. .max_divider = 128,
  602. .min_divider = 1,
  603. };
  604. static struct clk dpll_iva_ck = {
  605. .name = "dpll_iva_ck",
  606. .parent = &sys_clkin_ck,
  607. .dpll_data = &dpll_iva_dd,
  608. .init = &omap2_init_dpll_parent,
  609. .ops = &clkops_omap3_noncore_dpll_ops,
  610. .recalc = &omap3_dpll_recalc,
  611. .round_rate = &omap2_dpll_round_rate,
  612. .set_rate = &omap3_noncore_dpll_set_rate,
  613. };
  614. static struct clk dpll_iva_x2_ck = {
  615. .name = "dpll_iva_x2_ck",
  616. .parent = &dpll_iva_ck,
  617. .flags = CLOCK_CLKOUTX2,
  618. .ops = &clkops_null,
  619. .recalc = &omap3_clkoutx2_recalc,
  620. };
  621. static const struct clksel dpll_iva_m4x2_div[] = {
  622. { .parent = &dpll_iva_x2_ck, .rates = div31_1to31_rates },
  623. { .parent = NULL },
  624. };
  625. static struct clk dpll_iva_m4x2_ck = {
  626. .name = "dpll_iva_m4x2_ck",
  627. .parent = &dpll_iva_x2_ck,
  628. .clksel = dpll_iva_m4x2_div,
  629. .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_IVA,
  630. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
  631. .ops = &clkops_omap4_dpllmx_ops,
  632. .recalc = &omap2_clksel_recalc,
  633. .round_rate = &omap2_clksel_round_rate,
  634. .set_rate = &omap2_clksel_set_rate,
  635. };
  636. static struct clk dpll_iva_m5x2_ck = {
  637. .name = "dpll_iva_m5x2_ck",
  638. .parent = &dpll_iva_x2_ck,
  639. .clksel = dpll_iva_m4x2_div,
  640. .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_IVA,
  641. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
  642. .ops = &clkops_omap4_dpllmx_ops,
  643. .recalc = &omap2_clksel_recalc,
  644. .round_rate = &omap2_clksel_round_rate,
  645. .set_rate = &omap2_clksel_set_rate,
  646. };
  647. /* DPLL_MPU */
  648. static struct dpll_data dpll_mpu_dd = {
  649. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_MPU,
  650. .clk_bypass = &div_mpu_hs_clk,
  651. .clk_ref = &sys_clkin_ck,
  652. .control_reg = OMAP4430_CM_CLKMODE_DPLL_MPU,
  653. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  654. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_MPU,
  655. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_MPU,
  656. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  657. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  658. .enable_mask = OMAP4430_DPLL_EN_MASK,
  659. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  660. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  661. .max_multiplier = 2047,
  662. .max_divider = 128,
  663. .min_divider = 1,
  664. };
  665. static struct clk dpll_mpu_ck = {
  666. .name = "dpll_mpu_ck",
  667. .parent = &sys_clkin_ck,
  668. .dpll_data = &dpll_mpu_dd,
  669. .init = &omap2_init_dpll_parent,
  670. .ops = &clkops_omap3_noncore_dpll_ops,
  671. .recalc = &omap3_dpll_recalc,
  672. .round_rate = &omap2_dpll_round_rate,
  673. .set_rate = &omap3_noncore_dpll_set_rate,
  674. };
  675. static const struct clksel dpll_mpu_m2_div[] = {
  676. { .parent = &dpll_mpu_ck, .rates = div31_1to31_rates },
  677. { .parent = NULL },
  678. };
  679. static struct clk dpll_mpu_m2_ck = {
  680. .name = "dpll_mpu_m2_ck",
  681. .parent = &dpll_mpu_ck,
  682. .clkdm_name = "cm_clkdm",
  683. .clksel = dpll_mpu_m2_div,
  684. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_MPU,
  685. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  686. .ops = &clkops_omap4_dpllmx_ops,
  687. .recalc = &omap2_clksel_recalc,
  688. .round_rate = &omap2_clksel_round_rate,
  689. .set_rate = &omap2_clksel_set_rate,
  690. };
  691. static struct clk per_hs_clk_div_ck = {
  692. .name = "per_hs_clk_div_ck",
  693. .parent = &dpll_abe_m3x2_ck,
  694. .ops = &clkops_null,
  695. .fixed_div = 2,
  696. .recalc = &omap_fixed_divisor_recalc,
  697. };
  698. static const struct clksel per_hsd_byp_clk_mux_sel[] = {
  699. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  700. { .parent = &per_hs_clk_div_ck, .rates = div_1_1_rates },
  701. { .parent = NULL },
  702. };
  703. static struct clk per_hsd_byp_clk_mux_ck = {
  704. .name = "per_hsd_byp_clk_mux_ck",
  705. .parent = &sys_clkin_ck,
  706. .clksel = per_hsd_byp_clk_mux_sel,
  707. .init = &omap2_init_clksel_parent,
  708. .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_PER,
  709. .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
  710. .ops = &clkops_null,
  711. .recalc = &omap2_clksel_recalc,
  712. };
  713. /* DPLL_PER */
  714. static struct dpll_data dpll_per_dd = {
  715. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_PER,
  716. .clk_bypass = &per_hsd_byp_clk_mux_ck,
  717. .clk_ref = &sys_clkin_ck,
  718. .control_reg = OMAP4430_CM_CLKMODE_DPLL_PER,
  719. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  720. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_PER,
  721. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_PER,
  722. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  723. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  724. .enable_mask = OMAP4430_DPLL_EN_MASK,
  725. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  726. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  727. .max_multiplier = 2047,
  728. .max_divider = 128,
  729. .min_divider = 1,
  730. };
  731. static struct clk dpll_per_ck = {
  732. .name = "dpll_per_ck",
  733. .parent = &sys_clkin_ck,
  734. .dpll_data = &dpll_per_dd,
  735. .init = &omap2_init_dpll_parent,
  736. .ops = &clkops_omap3_noncore_dpll_ops,
  737. .recalc = &omap3_dpll_recalc,
  738. .round_rate = &omap2_dpll_round_rate,
  739. .set_rate = &omap3_noncore_dpll_set_rate,
  740. };
  741. static const struct clksel dpll_per_m2_div[] = {
  742. { .parent = &dpll_per_ck, .rates = div31_1to31_rates },
  743. { .parent = NULL },
  744. };
  745. static struct clk dpll_per_m2_ck = {
  746. .name = "dpll_per_m2_ck",
  747. .parent = &dpll_per_ck,
  748. .clksel = dpll_per_m2_div,
  749. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_PER,
  750. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  751. .ops = &clkops_omap4_dpllmx_ops,
  752. .recalc = &omap2_clksel_recalc,
  753. .round_rate = &omap2_clksel_round_rate,
  754. .set_rate = &omap2_clksel_set_rate,
  755. };
  756. static struct clk dpll_per_x2_ck = {
  757. .name = "dpll_per_x2_ck",
  758. .parent = &dpll_per_ck,
  759. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_PER,
  760. .flags = CLOCK_CLKOUTX2,
  761. .ops = &clkops_omap4_dpllmx_ops,
  762. .recalc = &omap3_clkoutx2_recalc,
  763. };
  764. static const struct clksel dpll_per_m2x2_div[] = {
  765. { .parent = &dpll_per_x2_ck, .rates = div31_1to31_rates },
  766. { .parent = NULL },
  767. };
  768. static struct clk dpll_per_m2x2_ck = {
  769. .name = "dpll_per_m2x2_ck",
  770. .parent = &dpll_per_x2_ck,
  771. .clksel = dpll_per_m2x2_div,
  772. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_PER,
  773. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  774. .ops = &clkops_omap4_dpllmx_ops,
  775. .recalc = &omap2_clksel_recalc,
  776. .round_rate = &omap2_clksel_round_rate,
  777. .set_rate = &omap2_clksel_set_rate,
  778. };
  779. static struct clk dpll_per_m3x2_ck = {
  780. .name = "dpll_per_m3x2_ck",
  781. .parent = &dpll_per_x2_ck,
  782. .clksel = dpll_per_m2x2_div,
  783. .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_PER,
  784. .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  785. .ops = &clkops_omap2_dflt,
  786. .recalc = &omap2_clksel_recalc,
  787. .round_rate = &omap2_clksel_round_rate,
  788. .set_rate = &omap2_clksel_set_rate,
  789. .enable_reg = OMAP4430_CM_DIV_M3_DPLL_PER,
  790. .enable_bit = OMAP4430_DPLL_CLKOUTHIF_GATE_CTRL_SHIFT,
  791. };
  792. static struct clk dpll_per_m4x2_ck = {
  793. .name = "dpll_per_m4x2_ck",
  794. .parent = &dpll_per_x2_ck,
  795. .clksel = dpll_per_m2x2_div,
  796. .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_PER,
  797. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
  798. .ops = &clkops_omap4_dpllmx_ops,
  799. .recalc = &omap2_clksel_recalc,
  800. .round_rate = &omap2_clksel_round_rate,
  801. .set_rate = &omap2_clksel_set_rate,
  802. };
  803. static struct clk dpll_per_m5x2_ck = {
  804. .name = "dpll_per_m5x2_ck",
  805. .parent = &dpll_per_x2_ck,
  806. .clksel = dpll_per_m2x2_div,
  807. .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_PER,
  808. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
  809. .ops = &clkops_omap4_dpllmx_ops,
  810. .recalc = &omap2_clksel_recalc,
  811. .round_rate = &omap2_clksel_round_rate,
  812. .set_rate = &omap2_clksel_set_rate,
  813. };
  814. static struct clk dpll_per_m6x2_ck = {
  815. .name = "dpll_per_m6x2_ck",
  816. .parent = &dpll_per_x2_ck,
  817. .clksel = dpll_per_m2x2_div,
  818. .clksel_reg = OMAP4430_CM_DIV_M6_DPLL_PER,
  819. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK,
  820. .ops = &clkops_omap4_dpllmx_ops,
  821. .recalc = &omap2_clksel_recalc,
  822. .round_rate = &omap2_clksel_round_rate,
  823. .set_rate = &omap2_clksel_set_rate,
  824. };
  825. static struct clk dpll_per_m7x2_ck = {
  826. .name = "dpll_per_m7x2_ck",
  827. .parent = &dpll_per_x2_ck,
  828. .clksel = dpll_per_m2x2_div,
  829. .clksel_reg = OMAP4430_CM_DIV_M7_DPLL_PER,
  830. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK,
  831. .ops = &clkops_omap4_dpllmx_ops,
  832. .recalc = &omap2_clksel_recalc,
  833. .round_rate = &omap2_clksel_round_rate,
  834. .set_rate = &omap2_clksel_set_rate,
  835. };
  836. static struct clk usb_hs_clk_div_ck = {
  837. .name = "usb_hs_clk_div_ck",
  838. .parent = &dpll_abe_m3x2_ck,
  839. .ops = &clkops_null,
  840. .fixed_div = 3,
  841. .recalc = &omap_fixed_divisor_recalc,
  842. };
  843. /* DPLL_USB */
  844. static struct dpll_data dpll_usb_dd = {
  845. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_USB,
  846. .clk_bypass = &usb_hs_clk_div_ck,
  847. .flags = DPLL_J_TYPE,
  848. .clk_ref = &sys_clkin_ck,
  849. .control_reg = OMAP4430_CM_CLKMODE_DPLL_USB,
  850. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  851. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_USB,
  852. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_USB,
  853. .mult_mask = OMAP4430_DPLL_MULT_USB_MASK,
  854. .div1_mask = OMAP4430_DPLL_DIV_0_7_MASK,
  855. .enable_mask = OMAP4430_DPLL_EN_MASK,
  856. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  857. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  858. .sddiv_mask = OMAP4430_DPLL_SD_DIV_MASK,
  859. .max_multiplier = 4095,
  860. .max_divider = 256,
  861. .min_divider = 1,
  862. };
  863. static struct clk dpll_usb_ck = {
  864. .name = "dpll_usb_ck",
  865. .parent = &sys_clkin_ck,
  866. .dpll_data = &dpll_usb_dd,
  867. .init = &omap2_init_dpll_parent,
  868. .ops = &clkops_omap3_noncore_dpll_ops,
  869. .recalc = &omap3_dpll_recalc,
  870. .round_rate = &omap2_dpll_round_rate,
  871. .set_rate = &omap3_noncore_dpll_set_rate,
  872. .clkdm_name = "l3_init_clkdm",
  873. };
  874. static struct clk dpll_usb_clkdcoldo_ck = {
  875. .name = "dpll_usb_clkdcoldo_ck",
  876. .parent = &dpll_usb_ck,
  877. .clksel_reg = OMAP4430_CM_CLKDCOLDO_DPLL_USB,
  878. .ops = &clkops_omap4_dpllmx_ops,
  879. .recalc = &followparent_recalc,
  880. };
  881. static const struct clksel dpll_usb_m2_div[] = {
  882. { .parent = &dpll_usb_ck, .rates = div31_1to31_rates },
  883. { .parent = NULL },
  884. };
  885. static struct clk dpll_usb_m2_ck = {
  886. .name = "dpll_usb_m2_ck",
  887. .parent = &dpll_usb_ck,
  888. .clksel = dpll_usb_m2_div,
  889. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_USB,
  890. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_0_6_MASK,
  891. .ops = &clkops_omap4_dpllmx_ops,
  892. .recalc = &omap2_clksel_recalc,
  893. .round_rate = &omap2_clksel_round_rate,
  894. .set_rate = &omap2_clksel_set_rate,
  895. };
  896. static const struct clksel ducati_clk_mux_sel[] = {
  897. { .parent = &div_core_ck, .rates = div_1_0_rates },
  898. { .parent = &dpll_per_m6x2_ck, .rates = div_1_1_rates },
  899. { .parent = NULL },
  900. };
  901. static struct clk ducati_clk_mux_ck = {
  902. .name = "ducati_clk_mux_ck",
  903. .parent = &div_core_ck,
  904. .clksel = ducati_clk_mux_sel,
  905. .init = &omap2_init_clksel_parent,
  906. .clksel_reg = OMAP4430_CM_CLKSEL_DUCATI_ISS_ROOT,
  907. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  908. .ops = &clkops_null,
  909. .recalc = &omap2_clksel_recalc,
  910. };
  911. static struct clk func_12m_fclk = {
  912. .name = "func_12m_fclk",
  913. .parent = &dpll_per_m2x2_ck,
  914. .ops = &clkops_null,
  915. .fixed_div = 16,
  916. .recalc = &omap_fixed_divisor_recalc,
  917. };
  918. static struct clk func_24m_clk = {
  919. .name = "func_24m_clk",
  920. .parent = &dpll_per_m2_ck,
  921. .ops = &clkops_null,
  922. .fixed_div = 4,
  923. .recalc = &omap_fixed_divisor_recalc,
  924. };
  925. static struct clk func_24mc_fclk = {
  926. .name = "func_24mc_fclk",
  927. .parent = &dpll_per_m2x2_ck,
  928. .ops = &clkops_null,
  929. .fixed_div = 8,
  930. .recalc = &omap_fixed_divisor_recalc,
  931. };
  932. static const struct clksel_rate div2_4to8_rates[] = {
  933. { .div = 4, .val = 0, .flags = RATE_IN_4430 },
  934. { .div = 8, .val = 1, .flags = RATE_IN_4430 },
  935. { .div = 0 },
  936. };
  937. static const struct clksel func_48m_fclk_div[] = {
  938. { .parent = &dpll_per_m2x2_ck, .rates = div2_4to8_rates },
  939. { .parent = NULL },
  940. };
  941. static struct clk func_48m_fclk = {
  942. .name = "func_48m_fclk",
  943. .parent = &dpll_per_m2x2_ck,
  944. .clksel = func_48m_fclk_div,
  945. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  946. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  947. .ops = &clkops_null,
  948. .recalc = &omap2_clksel_recalc,
  949. .round_rate = &omap2_clksel_round_rate,
  950. .set_rate = &omap2_clksel_set_rate,
  951. };
  952. static struct clk func_48mc_fclk = {
  953. .name = "func_48mc_fclk",
  954. .parent = &dpll_per_m2x2_ck,
  955. .ops = &clkops_null,
  956. .fixed_div = 4,
  957. .recalc = &omap_fixed_divisor_recalc,
  958. };
  959. static const struct clksel_rate div2_2to4_rates[] = {
  960. { .div = 2, .val = 0, .flags = RATE_IN_4430 },
  961. { .div = 4, .val = 1, .flags = RATE_IN_4430 },
  962. { .div = 0 },
  963. };
  964. static const struct clksel func_64m_fclk_div[] = {
  965. { .parent = &dpll_per_m4x2_ck, .rates = div2_2to4_rates },
  966. { .parent = NULL },
  967. };
  968. static struct clk func_64m_fclk = {
  969. .name = "func_64m_fclk",
  970. .parent = &dpll_per_m4x2_ck,
  971. .clksel = func_64m_fclk_div,
  972. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  973. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  974. .ops = &clkops_null,
  975. .recalc = &omap2_clksel_recalc,
  976. .round_rate = &omap2_clksel_round_rate,
  977. .set_rate = &omap2_clksel_set_rate,
  978. };
  979. static const struct clksel func_96m_fclk_div[] = {
  980. { .parent = &dpll_per_m2x2_ck, .rates = div2_2to4_rates },
  981. { .parent = NULL },
  982. };
  983. static struct clk func_96m_fclk = {
  984. .name = "func_96m_fclk",
  985. .parent = &dpll_per_m2x2_ck,
  986. .clksel = func_96m_fclk_div,
  987. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  988. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  989. .ops = &clkops_null,
  990. .recalc = &omap2_clksel_recalc,
  991. .round_rate = &omap2_clksel_round_rate,
  992. .set_rate = &omap2_clksel_set_rate,
  993. };
  994. static const struct clksel_rate div2_1to8_rates[] = {
  995. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  996. { .div = 8, .val = 1, .flags = RATE_IN_4430 },
  997. { .div = 0 },
  998. };
  999. static const struct clksel init_60m_fclk_div[] = {
  1000. { .parent = &dpll_usb_m2_ck, .rates = div2_1to8_rates },
  1001. { .parent = NULL },
  1002. };
  1003. static struct clk init_60m_fclk = {
  1004. .name = "init_60m_fclk",
  1005. .parent = &dpll_usb_m2_ck,
  1006. .clksel = init_60m_fclk_div,
  1007. .clksel_reg = OMAP4430_CM_CLKSEL_USB_60MHZ,
  1008. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  1009. .ops = &clkops_null,
  1010. .recalc = &omap2_clksel_recalc,
  1011. .round_rate = &omap2_clksel_round_rate,
  1012. .set_rate = &omap2_clksel_set_rate,
  1013. };
  1014. static const struct clksel l3_div_div[] = {
  1015. { .parent = &div_core_ck, .rates = div2_1to2_rates },
  1016. { .parent = NULL },
  1017. };
  1018. static struct clk l3_div_ck = {
  1019. .name = "l3_div_ck",
  1020. .parent = &div_core_ck,
  1021. .clkdm_name = "cm_clkdm",
  1022. .clksel = l3_div_div,
  1023. .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
  1024. .clksel_mask = OMAP4430_CLKSEL_L3_MASK,
  1025. .ops = &clkops_null,
  1026. .recalc = &omap2_clksel_recalc,
  1027. .round_rate = &omap2_clksel_round_rate,
  1028. .set_rate = &omap2_clksel_set_rate,
  1029. };
  1030. static const struct clksel l4_div_div[] = {
  1031. { .parent = &l3_div_ck, .rates = div2_1to2_rates },
  1032. { .parent = NULL },
  1033. };
  1034. static struct clk l4_div_ck = {
  1035. .name = "l4_div_ck",
  1036. .parent = &l3_div_ck,
  1037. .clksel = l4_div_div,
  1038. .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
  1039. .clksel_mask = OMAP4430_CLKSEL_L4_MASK,
  1040. .ops = &clkops_null,
  1041. .recalc = &omap2_clksel_recalc,
  1042. .round_rate = &omap2_clksel_round_rate,
  1043. .set_rate = &omap2_clksel_set_rate,
  1044. };
  1045. static struct clk lp_clk_div_ck = {
  1046. .name = "lp_clk_div_ck",
  1047. .parent = &dpll_abe_m2x2_ck,
  1048. .ops = &clkops_null,
  1049. .fixed_div = 16,
  1050. .recalc = &omap_fixed_divisor_recalc,
  1051. };
  1052. static const struct clksel l4_wkup_clk_mux_sel[] = {
  1053. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  1054. { .parent = &lp_clk_div_ck, .rates = div_1_1_rates },
  1055. { .parent = NULL },
  1056. };
  1057. static struct clk l4_wkup_clk_mux_ck = {
  1058. .name = "l4_wkup_clk_mux_ck",
  1059. .parent = &sys_clkin_ck,
  1060. .clksel = l4_wkup_clk_mux_sel,
  1061. .init = &omap2_init_clksel_parent,
  1062. .clksel_reg = OMAP4430_CM_L4_WKUP_CLKSEL,
  1063. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  1064. .ops = &clkops_null,
  1065. .recalc = &omap2_clksel_recalc,
  1066. };
  1067. static const struct clksel_rate div2_2to1_rates[] = {
  1068. { .div = 1, .val = 1, .flags = RATE_IN_4430 },
  1069. { .div = 2, .val = 0, .flags = RATE_IN_4430 },
  1070. { .div = 0 },
  1071. };
  1072. static const struct clksel ocp_abe_iclk_div[] = {
  1073. { .parent = &aess_fclk, .rates = div2_2to1_rates },
  1074. { .parent = NULL },
  1075. };
  1076. static struct clk mpu_periphclk = {
  1077. .name = "mpu_periphclk",
  1078. .parent = &dpll_mpu_ck,
  1079. .ops = &clkops_null,
  1080. .fixed_div = 2,
  1081. .recalc = &omap_fixed_divisor_recalc,
  1082. };
  1083. static struct clk ocp_abe_iclk = {
  1084. .name = "ocp_abe_iclk",
  1085. .parent = &aess_fclk,
  1086. .clksel = ocp_abe_iclk_div,
  1087. .clksel_reg = OMAP4430_CM1_ABE_AESS_CLKCTRL,
  1088. .clksel_mask = OMAP4430_CLKSEL_AESS_FCLK_MASK,
  1089. .ops = &clkops_null,
  1090. .recalc = &omap2_clksel_recalc,
  1091. };
  1092. static struct clk per_abe_24m_fclk = {
  1093. .name = "per_abe_24m_fclk",
  1094. .parent = &dpll_abe_m2_ck,
  1095. .ops = &clkops_null,
  1096. .fixed_div = 4,
  1097. .recalc = &omap_fixed_divisor_recalc,
  1098. };
  1099. static const struct clksel per_abe_nc_fclk_div[] = {
  1100. { .parent = &dpll_abe_m2_ck, .rates = div2_1to2_rates },
  1101. { .parent = NULL },
  1102. };
  1103. static struct clk per_abe_nc_fclk = {
  1104. .name = "per_abe_nc_fclk",
  1105. .parent = &dpll_abe_m2_ck,
  1106. .clksel = per_abe_nc_fclk_div,
  1107. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  1108. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  1109. .ops = &clkops_null,
  1110. .recalc = &omap2_clksel_recalc,
  1111. .round_rate = &omap2_clksel_round_rate,
  1112. .set_rate = &omap2_clksel_set_rate,
  1113. };
  1114. static const struct clksel pmd_stm_clock_mux_sel[] = {
  1115. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  1116. { .parent = &dpll_core_m6x2_ck, .rates = div_1_1_rates },
  1117. { .parent = &tie_low_clock_ck, .rates = div_1_2_rates },
  1118. { .parent = NULL },
  1119. };
  1120. static struct clk pmd_stm_clock_mux_ck = {
  1121. .name = "pmd_stm_clock_mux_ck",
  1122. .parent = &sys_clkin_ck,
  1123. .ops = &clkops_null,
  1124. .recalc = &followparent_recalc,
  1125. };
  1126. static struct clk pmd_trace_clk_mux_ck = {
  1127. .name = "pmd_trace_clk_mux_ck",
  1128. .parent = &sys_clkin_ck,
  1129. .ops = &clkops_null,
  1130. .recalc = &followparent_recalc,
  1131. };
  1132. static const struct clksel syc_clk_div_div[] = {
  1133. { .parent = &sys_clkin_ck, .rates = div2_1to2_rates },
  1134. { .parent = NULL },
  1135. };
  1136. static struct clk syc_clk_div_ck = {
  1137. .name = "syc_clk_div_ck",
  1138. .parent = &sys_clkin_ck,
  1139. .clksel = syc_clk_div_div,
  1140. .clksel_reg = OMAP4430_CM_ABE_DSS_SYS_CLKSEL,
  1141. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  1142. .ops = &clkops_null,
  1143. .recalc = &omap2_clksel_recalc,
  1144. .round_rate = &omap2_clksel_round_rate,
  1145. .set_rate = &omap2_clksel_set_rate,
  1146. };
  1147. /* Leaf clocks controlled by modules */
  1148. static struct clk aes1_fck = {
  1149. .name = "aes1_fck",
  1150. .ops = &clkops_omap2_dflt,
  1151. .enable_reg = OMAP4430_CM_L4SEC_AES1_CLKCTRL,
  1152. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1153. .clkdm_name = "l4_secure_clkdm",
  1154. .parent = &l3_div_ck,
  1155. .recalc = &followparent_recalc,
  1156. };
  1157. static struct clk aes2_fck = {
  1158. .name = "aes2_fck",
  1159. .ops = &clkops_omap2_dflt,
  1160. .enable_reg = OMAP4430_CM_L4SEC_AES2_CLKCTRL,
  1161. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1162. .clkdm_name = "l4_secure_clkdm",
  1163. .parent = &l3_div_ck,
  1164. .recalc = &followparent_recalc,
  1165. };
  1166. static struct clk aess_fck = {
  1167. .name = "aess_fck",
  1168. .ops = &clkops_omap2_dflt,
  1169. .enable_reg = OMAP4430_CM1_ABE_AESS_CLKCTRL,
  1170. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1171. .clkdm_name = "abe_clkdm",
  1172. .parent = &aess_fclk,
  1173. .recalc = &followparent_recalc,
  1174. };
  1175. static struct clk bandgap_fclk = {
  1176. .name = "bandgap_fclk",
  1177. .ops = &clkops_omap2_dflt,
  1178. .enable_reg = OMAP4430_CM_WKUP_BANDGAP_CLKCTRL,
  1179. .enable_bit = OMAP4430_OPTFCLKEN_BGAP_32K_SHIFT,
  1180. .clkdm_name = "l4_wkup_clkdm",
  1181. .parent = &sys_32k_ck,
  1182. .recalc = &followparent_recalc,
  1183. };
  1184. static struct clk des3des_fck = {
  1185. .name = "des3des_fck",
  1186. .ops = &clkops_omap2_dflt,
  1187. .enable_reg = OMAP4430_CM_L4SEC_DES3DES_CLKCTRL,
  1188. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1189. .clkdm_name = "l4_secure_clkdm",
  1190. .parent = &l4_div_ck,
  1191. .recalc = &followparent_recalc,
  1192. };
  1193. static const struct clksel dmic_sync_mux_sel[] = {
  1194. { .parent = &abe_24m_fclk, .rates = div_1_0_rates },
  1195. { .parent = &syc_clk_div_ck, .rates = div_1_1_rates },
  1196. { .parent = &func_24m_clk, .rates = div_1_2_rates },
  1197. { .parent = NULL },
  1198. };
  1199. static struct clk dmic_sync_mux_ck = {
  1200. .name = "dmic_sync_mux_ck",
  1201. .parent = &abe_24m_fclk,
  1202. .clksel = dmic_sync_mux_sel,
  1203. .init = &omap2_init_clksel_parent,
  1204. .clksel_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  1205. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1206. .ops = &clkops_null,
  1207. .recalc = &omap2_clksel_recalc,
  1208. };
  1209. static const struct clksel func_dmic_abe_gfclk_sel[] = {
  1210. { .parent = &dmic_sync_mux_ck, .rates = div_1_0_rates },
  1211. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1212. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1213. { .parent = NULL },
  1214. };
  1215. /* Merged func_dmic_abe_gfclk into dmic */
  1216. static struct clk dmic_fck = {
  1217. .name = "dmic_fck",
  1218. .parent = &dmic_sync_mux_ck,
  1219. .clksel = func_dmic_abe_gfclk_sel,
  1220. .init = &omap2_init_clksel_parent,
  1221. .clksel_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  1222. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1223. .ops = &clkops_omap2_dflt,
  1224. .recalc = &omap2_clksel_recalc,
  1225. .enable_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  1226. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1227. .clkdm_name = "abe_clkdm",
  1228. };
  1229. static struct clk dsp_fck = {
  1230. .name = "dsp_fck",
  1231. .ops = &clkops_omap2_dflt,
  1232. .enable_reg = OMAP4430_CM_TESLA_TESLA_CLKCTRL,
  1233. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1234. .clkdm_name = "tesla_clkdm",
  1235. .parent = &dpll_iva_m4x2_ck,
  1236. .recalc = &followparent_recalc,
  1237. };
  1238. static struct clk dss_sys_clk = {
  1239. .name = "dss_sys_clk",
  1240. .ops = &clkops_omap2_dflt,
  1241. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1242. .enable_bit = OMAP4430_OPTFCLKEN_SYS_CLK_SHIFT,
  1243. .clkdm_name = "l3_dss_clkdm",
  1244. .parent = &syc_clk_div_ck,
  1245. .recalc = &followparent_recalc,
  1246. };
  1247. static struct clk dss_tv_clk = {
  1248. .name = "dss_tv_clk",
  1249. .ops = &clkops_omap2_dflt,
  1250. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1251. .enable_bit = OMAP4430_OPTFCLKEN_TV_CLK_SHIFT,
  1252. .clkdm_name = "l3_dss_clkdm",
  1253. .parent = &extalt_clkin_ck,
  1254. .recalc = &followparent_recalc,
  1255. };
  1256. static struct clk dss_dss_clk = {
  1257. .name = "dss_dss_clk",
  1258. .ops = &clkops_omap2_dflt,
  1259. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1260. .enable_bit = OMAP4430_OPTFCLKEN_DSSCLK_SHIFT,
  1261. .clkdm_name = "l3_dss_clkdm",
  1262. .parent = &dpll_per_m5x2_ck,
  1263. .recalc = &followparent_recalc,
  1264. };
  1265. static const struct clksel_rate div3_8to32_rates[] = {
  1266. { .div = 8, .val = 0, .flags = RATE_IN_4460 },
  1267. { .div = 16, .val = 1, .flags = RATE_IN_4460 },
  1268. { .div = 32, .val = 2, .flags = RATE_IN_4460 },
  1269. { .div = 0 },
  1270. };
  1271. static const struct clksel div_ts_div[] = {
  1272. { .parent = &l4_wkup_clk_mux_ck, .rates = div3_8to32_rates },
  1273. { .parent = NULL },
  1274. };
  1275. static struct clk div_ts_ck = {
  1276. .name = "div_ts_ck",
  1277. .parent = &l4_wkup_clk_mux_ck,
  1278. .clksel = div_ts_div,
  1279. .clksel_reg = OMAP4430_CM_WKUP_BANDGAP_CLKCTRL,
  1280. .clksel_mask = OMAP4430_CLKSEL_24_25_MASK,
  1281. .ops = &clkops_null,
  1282. .recalc = &omap2_clksel_recalc,
  1283. .round_rate = &omap2_clksel_round_rate,
  1284. .set_rate = &omap2_clksel_set_rate,
  1285. };
  1286. static struct clk bandgap_ts_fclk = {
  1287. .name = "bandgap_ts_fclk",
  1288. .ops = &clkops_omap2_dflt,
  1289. .enable_reg = OMAP4430_CM_WKUP_BANDGAP_CLKCTRL,
  1290. .enable_bit = OMAP4460_OPTFCLKEN_TS_FCLK_SHIFT,
  1291. .clkdm_name = "l4_wkup_clkdm",
  1292. .parent = &div_ts_ck,
  1293. .recalc = &followparent_recalc,
  1294. };
  1295. static struct clk dss_48mhz_clk = {
  1296. .name = "dss_48mhz_clk",
  1297. .ops = &clkops_omap2_dflt,
  1298. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1299. .enable_bit = OMAP4430_OPTFCLKEN_48MHZ_CLK_SHIFT,
  1300. .clkdm_name = "l3_dss_clkdm",
  1301. .parent = &func_48mc_fclk,
  1302. .recalc = &followparent_recalc,
  1303. };
  1304. static struct clk dss_fck = {
  1305. .name = "dss_fck",
  1306. .ops = &clkops_omap2_dflt,
  1307. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1308. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1309. .clkdm_name = "l3_dss_clkdm",
  1310. .parent = &l3_div_ck,
  1311. .recalc = &followparent_recalc,
  1312. };
  1313. static struct clk efuse_ctrl_cust_fck = {
  1314. .name = "efuse_ctrl_cust_fck",
  1315. .ops = &clkops_omap2_dflt,
  1316. .enable_reg = OMAP4430_CM_CEFUSE_CEFUSE_CLKCTRL,
  1317. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1318. .clkdm_name = "l4_cefuse_clkdm",
  1319. .parent = &sys_clkin_ck,
  1320. .recalc = &followparent_recalc,
  1321. };
  1322. static struct clk emif1_fck = {
  1323. .name = "emif1_fck",
  1324. .ops = &clkops_omap2_dflt,
  1325. .enable_reg = OMAP4430_CM_MEMIF_EMIF_1_CLKCTRL,
  1326. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1327. .flags = ENABLE_ON_INIT,
  1328. .clkdm_name = "l3_emif_clkdm",
  1329. .parent = &ddrphy_ck,
  1330. .recalc = &followparent_recalc,
  1331. };
  1332. static struct clk emif2_fck = {
  1333. .name = "emif2_fck",
  1334. .ops = &clkops_omap2_dflt,
  1335. .enable_reg = OMAP4430_CM_MEMIF_EMIF_2_CLKCTRL,
  1336. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1337. .flags = ENABLE_ON_INIT,
  1338. .clkdm_name = "l3_emif_clkdm",
  1339. .parent = &ddrphy_ck,
  1340. .recalc = &followparent_recalc,
  1341. };
  1342. static const struct clksel fdif_fclk_div[] = {
  1343. { .parent = &dpll_per_m4x2_ck, .rates = div3_1to4_rates },
  1344. { .parent = NULL },
  1345. };
  1346. /* Merged fdif_fclk into fdif */
  1347. static struct clk fdif_fck = {
  1348. .name = "fdif_fck",
  1349. .parent = &dpll_per_m4x2_ck,
  1350. .clksel = fdif_fclk_div,
  1351. .clksel_reg = OMAP4430_CM_CAM_FDIF_CLKCTRL,
  1352. .clksel_mask = OMAP4430_CLKSEL_FCLK_MASK,
  1353. .ops = &clkops_omap2_dflt,
  1354. .recalc = &omap2_clksel_recalc,
  1355. .round_rate = &omap2_clksel_round_rate,
  1356. .set_rate = &omap2_clksel_set_rate,
  1357. .enable_reg = OMAP4430_CM_CAM_FDIF_CLKCTRL,
  1358. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1359. .clkdm_name = "iss_clkdm",
  1360. };
  1361. static struct clk fpka_fck = {
  1362. .name = "fpka_fck",
  1363. .ops = &clkops_omap2_dflt,
  1364. .enable_reg = OMAP4430_CM_L4SEC_PKAEIP29_CLKCTRL,
  1365. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1366. .clkdm_name = "l4_secure_clkdm",
  1367. .parent = &l4_div_ck,
  1368. .recalc = &followparent_recalc,
  1369. };
  1370. static struct clk gpio1_dbclk = {
  1371. .name = "gpio1_dbclk",
  1372. .ops = &clkops_omap2_dflt,
  1373. .enable_reg = OMAP4430_CM_WKUP_GPIO1_CLKCTRL,
  1374. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1375. .clkdm_name = "l4_wkup_clkdm",
  1376. .parent = &sys_32k_ck,
  1377. .recalc = &followparent_recalc,
  1378. };
  1379. static struct clk gpio1_ick = {
  1380. .name = "gpio1_ick",
  1381. .ops = &clkops_omap2_dflt,
  1382. .enable_reg = OMAP4430_CM_WKUP_GPIO1_CLKCTRL,
  1383. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1384. .clkdm_name = "l4_wkup_clkdm",
  1385. .parent = &l4_wkup_clk_mux_ck,
  1386. .recalc = &followparent_recalc,
  1387. };
  1388. static struct clk gpio2_dbclk = {
  1389. .name = "gpio2_dbclk",
  1390. .ops = &clkops_omap2_dflt,
  1391. .enable_reg = OMAP4430_CM_L4PER_GPIO2_CLKCTRL,
  1392. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1393. .clkdm_name = "l4_per_clkdm",
  1394. .parent = &sys_32k_ck,
  1395. .recalc = &followparent_recalc,
  1396. };
  1397. static struct clk gpio2_ick = {
  1398. .name = "gpio2_ick",
  1399. .ops = &clkops_omap2_dflt,
  1400. .enable_reg = OMAP4430_CM_L4PER_GPIO2_CLKCTRL,
  1401. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1402. .clkdm_name = "l4_per_clkdm",
  1403. .parent = &l4_div_ck,
  1404. .recalc = &followparent_recalc,
  1405. };
  1406. static struct clk gpio3_dbclk = {
  1407. .name = "gpio3_dbclk",
  1408. .ops = &clkops_omap2_dflt,
  1409. .enable_reg = OMAP4430_CM_L4PER_GPIO3_CLKCTRL,
  1410. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1411. .clkdm_name = "l4_per_clkdm",
  1412. .parent = &sys_32k_ck,
  1413. .recalc = &followparent_recalc,
  1414. };
  1415. static struct clk gpio3_ick = {
  1416. .name = "gpio3_ick",
  1417. .ops = &clkops_omap2_dflt,
  1418. .enable_reg = OMAP4430_CM_L4PER_GPIO3_CLKCTRL,
  1419. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1420. .clkdm_name = "l4_per_clkdm",
  1421. .parent = &l4_div_ck,
  1422. .recalc = &followparent_recalc,
  1423. };
  1424. static struct clk gpio4_dbclk = {
  1425. .name = "gpio4_dbclk",
  1426. .ops = &clkops_omap2_dflt,
  1427. .enable_reg = OMAP4430_CM_L4PER_GPIO4_CLKCTRL,
  1428. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1429. .clkdm_name = "l4_per_clkdm",
  1430. .parent = &sys_32k_ck,
  1431. .recalc = &followparent_recalc,
  1432. };
  1433. static struct clk gpio4_ick = {
  1434. .name = "gpio4_ick",
  1435. .ops = &clkops_omap2_dflt,
  1436. .enable_reg = OMAP4430_CM_L4PER_GPIO4_CLKCTRL,
  1437. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1438. .clkdm_name = "l4_per_clkdm",
  1439. .parent = &l4_div_ck,
  1440. .recalc = &followparent_recalc,
  1441. };
  1442. static struct clk gpio5_dbclk = {
  1443. .name = "gpio5_dbclk",
  1444. .ops = &clkops_omap2_dflt,
  1445. .enable_reg = OMAP4430_CM_L4PER_GPIO5_CLKCTRL,
  1446. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1447. .clkdm_name = "l4_per_clkdm",
  1448. .parent = &sys_32k_ck,
  1449. .recalc = &followparent_recalc,
  1450. };
  1451. static struct clk gpio5_ick = {
  1452. .name = "gpio5_ick",
  1453. .ops = &clkops_omap2_dflt,
  1454. .enable_reg = OMAP4430_CM_L4PER_GPIO5_CLKCTRL,
  1455. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1456. .clkdm_name = "l4_per_clkdm",
  1457. .parent = &l4_div_ck,
  1458. .recalc = &followparent_recalc,
  1459. };
  1460. static struct clk gpio6_dbclk = {
  1461. .name = "gpio6_dbclk",
  1462. .ops = &clkops_omap2_dflt,
  1463. .enable_reg = OMAP4430_CM_L4PER_GPIO6_CLKCTRL,
  1464. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1465. .clkdm_name = "l4_per_clkdm",
  1466. .parent = &sys_32k_ck,
  1467. .recalc = &followparent_recalc,
  1468. };
  1469. static struct clk gpio6_ick = {
  1470. .name = "gpio6_ick",
  1471. .ops = &clkops_omap2_dflt,
  1472. .enable_reg = OMAP4430_CM_L4PER_GPIO6_CLKCTRL,
  1473. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1474. .clkdm_name = "l4_per_clkdm",
  1475. .parent = &l4_div_ck,
  1476. .recalc = &followparent_recalc,
  1477. };
  1478. static struct clk gpmc_ick = {
  1479. .name = "gpmc_ick",
  1480. .ops = &clkops_omap2_dflt,
  1481. .enable_reg = OMAP4430_CM_L3_2_GPMC_CLKCTRL,
  1482. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1483. .flags = ENABLE_ON_INIT,
  1484. .clkdm_name = "l3_2_clkdm",
  1485. .parent = &l3_div_ck,
  1486. .recalc = &followparent_recalc,
  1487. };
  1488. static const struct clksel sgx_clk_mux_sel[] = {
  1489. { .parent = &dpll_core_m7x2_ck, .rates = div_1_0_rates },
  1490. { .parent = &dpll_per_m7x2_ck, .rates = div_1_1_rates },
  1491. { .parent = NULL },
  1492. };
  1493. /* Merged sgx_clk_mux into gpu */
  1494. static struct clk gpu_fck = {
  1495. .name = "gpu_fck",
  1496. .parent = &dpll_core_m7x2_ck,
  1497. .clksel = sgx_clk_mux_sel,
  1498. .init = &omap2_init_clksel_parent,
  1499. .clksel_reg = OMAP4430_CM_GFX_GFX_CLKCTRL,
  1500. .clksel_mask = OMAP4430_CLKSEL_SGX_FCLK_MASK,
  1501. .ops = &clkops_omap2_dflt,
  1502. .recalc = &omap2_clksel_recalc,
  1503. .enable_reg = OMAP4430_CM_GFX_GFX_CLKCTRL,
  1504. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1505. .clkdm_name = "l3_gfx_clkdm",
  1506. };
  1507. static struct clk hdq1w_fck = {
  1508. .name = "hdq1w_fck",
  1509. .ops = &clkops_omap2_dflt,
  1510. .enable_reg = OMAP4430_CM_L4PER_HDQ1W_CLKCTRL,
  1511. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1512. .clkdm_name = "l4_per_clkdm",
  1513. .parent = &func_12m_fclk,
  1514. .recalc = &followparent_recalc,
  1515. };
  1516. static const struct clksel hsi_fclk_div[] = {
  1517. { .parent = &dpll_per_m2x2_ck, .rates = div3_1to4_rates },
  1518. { .parent = NULL },
  1519. };
  1520. /* Merged hsi_fclk into hsi */
  1521. static struct clk hsi_fck = {
  1522. .name = "hsi_fck",
  1523. .parent = &dpll_per_m2x2_ck,
  1524. .clksel = hsi_fclk_div,
  1525. .clksel_reg = OMAP4430_CM_L3INIT_HSI_CLKCTRL,
  1526. .clksel_mask = OMAP4430_CLKSEL_24_25_MASK,
  1527. .ops = &clkops_omap2_dflt,
  1528. .recalc = &omap2_clksel_recalc,
  1529. .round_rate = &omap2_clksel_round_rate,
  1530. .set_rate = &omap2_clksel_set_rate,
  1531. .enable_reg = OMAP4430_CM_L3INIT_HSI_CLKCTRL,
  1532. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1533. .clkdm_name = "l3_init_clkdm",
  1534. };
  1535. static struct clk i2c1_fck = {
  1536. .name = "i2c1_fck",
  1537. .ops = &clkops_omap2_dflt,
  1538. .enable_reg = OMAP4430_CM_L4PER_I2C1_CLKCTRL,
  1539. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1540. .clkdm_name = "l4_per_clkdm",
  1541. .parent = &func_96m_fclk,
  1542. .recalc = &followparent_recalc,
  1543. };
  1544. static struct clk i2c2_fck = {
  1545. .name = "i2c2_fck",
  1546. .ops = &clkops_omap2_dflt,
  1547. .enable_reg = OMAP4430_CM_L4PER_I2C2_CLKCTRL,
  1548. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1549. .clkdm_name = "l4_per_clkdm",
  1550. .parent = &func_96m_fclk,
  1551. .recalc = &followparent_recalc,
  1552. };
  1553. static struct clk i2c3_fck = {
  1554. .name = "i2c3_fck",
  1555. .ops = &clkops_omap2_dflt,
  1556. .enable_reg = OMAP4430_CM_L4PER_I2C3_CLKCTRL,
  1557. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1558. .clkdm_name = "l4_per_clkdm",
  1559. .parent = &func_96m_fclk,
  1560. .recalc = &followparent_recalc,
  1561. };
  1562. static struct clk i2c4_fck = {
  1563. .name = "i2c4_fck",
  1564. .ops = &clkops_omap2_dflt,
  1565. .enable_reg = OMAP4430_CM_L4PER_I2C4_CLKCTRL,
  1566. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1567. .clkdm_name = "l4_per_clkdm",
  1568. .parent = &func_96m_fclk,
  1569. .recalc = &followparent_recalc,
  1570. };
  1571. static struct clk ipu_fck = {
  1572. .name = "ipu_fck",
  1573. .ops = &clkops_omap2_dflt,
  1574. .enable_reg = OMAP4430_CM_DUCATI_DUCATI_CLKCTRL,
  1575. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1576. .clkdm_name = "ducati_clkdm",
  1577. .parent = &ducati_clk_mux_ck,
  1578. .recalc = &followparent_recalc,
  1579. };
  1580. static struct clk iss_ctrlclk = {
  1581. .name = "iss_ctrlclk",
  1582. .ops = &clkops_omap2_dflt,
  1583. .enable_reg = OMAP4430_CM_CAM_ISS_CLKCTRL,
  1584. .enable_bit = OMAP4430_OPTFCLKEN_CTRLCLK_SHIFT,
  1585. .clkdm_name = "iss_clkdm",
  1586. .parent = &func_96m_fclk,
  1587. .recalc = &followparent_recalc,
  1588. };
  1589. static struct clk iss_fck = {
  1590. .name = "iss_fck",
  1591. .ops = &clkops_omap2_dflt,
  1592. .enable_reg = OMAP4430_CM_CAM_ISS_CLKCTRL,
  1593. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1594. .clkdm_name = "iss_clkdm",
  1595. .parent = &ducati_clk_mux_ck,
  1596. .recalc = &followparent_recalc,
  1597. };
  1598. static struct clk iva_fck = {
  1599. .name = "iva_fck",
  1600. .ops = &clkops_omap2_dflt,
  1601. .enable_reg = OMAP4430_CM_IVAHD_IVAHD_CLKCTRL,
  1602. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1603. .clkdm_name = "ivahd_clkdm",
  1604. .parent = &dpll_iva_m5x2_ck,
  1605. .recalc = &followparent_recalc,
  1606. };
  1607. static struct clk kbd_fck = {
  1608. .name = "kbd_fck",
  1609. .ops = &clkops_omap2_dflt,
  1610. .enable_reg = OMAP4430_CM_WKUP_KEYBOARD_CLKCTRL,
  1611. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1612. .clkdm_name = "l4_wkup_clkdm",
  1613. .parent = &sys_32k_ck,
  1614. .recalc = &followparent_recalc,
  1615. };
  1616. static struct clk l3_instr_ick = {
  1617. .name = "l3_instr_ick",
  1618. .ops = &clkops_omap2_dflt,
  1619. .enable_reg = OMAP4430_CM_L3INSTR_L3_INSTR_CLKCTRL,
  1620. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1621. .flags = ENABLE_ON_INIT,
  1622. .clkdm_name = "l3_instr_clkdm",
  1623. .parent = &l3_div_ck,
  1624. .recalc = &followparent_recalc,
  1625. };
  1626. static struct clk l3_main_3_ick = {
  1627. .name = "l3_main_3_ick",
  1628. .ops = &clkops_omap2_dflt,
  1629. .enable_reg = OMAP4430_CM_L3INSTR_L3_3_CLKCTRL,
  1630. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1631. .flags = ENABLE_ON_INIT,
  1632. .clkdm_name = "l3_instr_clkdm",
  1633. .parent = &l3_div_ck,
  1634. .recalc = &followparent_recalc,
  1635. };
  1636. static struct clk mcasp_sync_mux_ck = {
  1637. .name = "mcasp_sync_mux_ck",
  1638. .parent = &abe_24m_fclk,
  1639. .clksel = dmic_sync_mux_sel,
  1640. .init = &omap2_init_clksel_parent,
  1641. .clksel_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  1642. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1643. .ops = &clkops_null,
  1644. .recalc = &omap2_clksel_recalc,
  1645. };
  1646. static const struct clksel func_mcasp_abe_gfclk_sel[] = {
  1647. { .parent = &mcasp_sync_mux_ck, .rates = div_1_0_rates },
  1648. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1649. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1650. { .parent = NULL },
  1651. };
  1652. /* Merged func_mcasp_abe_gfclk into mcasp */
  1653. static struct clk mcasp_fck = {
  1654. .name = "mcasp_fck",
  1655. .parent = &mcasp_sync_mux_ck,
  1656. .clksel = func_mcasp_abe_gfclk_sel,
  1657. .init = &omap2_init_clksel_parent,
  1658. .clksel_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  1659. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1660. .ops = &clkops_omap2_dflt,
  1661. .recalc = &omap2_clksel_recalc,
  1662. .enable_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  1663. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1664. .clkdm_name = "abe_clkdm",
  1665. };
  1666. static struct clk mcbsp1_sync_mux_ck = {
  1667. .name = "mcbsp1_sync_mux_ck",
  1668. .parent = &abe_24m_fclk,
  1669. .clksel = dmic_sync_mux_sel,
  1670. .init = &omap2_init_clksel_parent,
  1671. .clksel_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  1672. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1673. .ops = &clkops_null,
  1674. .recalc = &omap2_clksel_recalc,
  1675. };
  1676. static const struct clksel func_mcbsp1_gfclk_sel[] = {
  1677. { .parent = &mcbsp1_sync_mux_ck, .rates = div_1_0_rates },
  1678. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1679. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1680. { .parent = NULL },
  1681. };
  1682. /* Merged func_mcbsp1_gfclk into mcbsp1 */
  1683. static struct clk mcbsp1_fck = {
  1684. .name = "mcbsp1_fck",
  1685. .parent = &mcbsp1_sync_mux_ck,
  1686. .clksel = func_mcbsp1_gfclk_sel,
  1687. .init = &omap2_init_clksel_parent,
  1688. .clksel_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  1689. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1690. .ops = &clkops_omap2_dflt,
  1691. .recalc = &omap2_clksel_recalc,
  1692. .enable_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  1693. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1694. .clkdm_name = "abe_clkdm",
  1695. };
  1696. static struct clk mcbsp2_sync_mux_ck = {
  1697. .name = "mcbsp2_sync_mux_ck",
  1698. .parent = &abe_24m_fclk,
  1699. .clksel = dmic_sync_mux_sel,
  1700. .init = &omap2_init_clksel_parent,
  1701. .clksel_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  1702. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1703. .ops = &clkops_null,
  1704. .recalc = &omap2_clksel_recalc,
  1705. };
  1706. static const struct clksel func_mcbsp2_gfclk_sel[] = {
  1707. { .parent = &mcbsp2_sync_mux_ck, .rates = div_1_0_rates },
  1708. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1709. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1710. { .parent = NULL },
  1711. };
  1712. /* Merged func_mcbsp2_gfclk into mcbsp2 */
  1713. static struct clk mcbsp2_fck = {
  1714. .name = "mcbsp2_fck",
  1715. .parent = &mcbsp2_sync_mux_ck,
  1716. .clksel = func_mcbsp2_gfclk_sel,
  1717. .init = &omap2_init_clksel_parent,
  1718. .clksel_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  1719. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1720. .ops = &clkops_omap2_dflt,
  1721. .recalc = &omap2_clksel_recalc,
  1722. .enable_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  1723. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1724. .clkdm_name = "abe_clkdm",
  1725. };
  1726. static struct clk mcbsp3_sync_mux_ck = {
  1727. .name = "mcbsp3_sync_mux_ck",
  1728. .parent = &abe_24m_fclk,
  1729. .clksel = dmic_sync_mux_sel,
  1730. .init = &omap2_init_clksel_parent,
  1731. .clksel_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  1732. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1733. .ops = &clkops_null,
  1734. .recalc = &omap2_clksel_recalc,
  1735. };
  1736. static const struct clksel func_mcbsp3_gfclk_sel[] = {
  1737. { .parent = &mcbsp3_sync_mux_ck, .rates = div_1_0_rates },
  1738. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1739. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1740. { .parent = NULL },
  1741. };
  1742. /* Merged func_mcbsp3_gfclk into mcbsp3 */
  1743. static struct clk mcbsp3_fck = {
  1744. .name = "mcbsp3_fck",
  1745. .parent = &mcbsp3_sync_mux_ck,
  1746. .clksel = func_mcbsp3_gfclk_sel,
  1747. .init = &omap2_init_clksel_parent,
  1748. .clksel_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  1749. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1750. .ops = &clkops_omap2_dflt,
  1751. .recalc = &omap2_clksel_recalc,
  1752. .enable_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  1753. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1754. .clkdm_name = "abe_clkdm",
  1755. };
  1756. static const struct clksel mcbsp4_sync_mux_sel[] = {
  1757. { .parent = &func_96m_fclk, .rates = div_1_0_rates },
  1758. { .parent = &per_abe_nc_fclk, .rates = div_1_1_rates },
  1759. { .parent = NULL },
  1760. };
  1761. static struct clk mcbsp4_sync_mux_ck = {
  1762. .name = "mcbsp4_sync_mux_ck",
  1763. .parent = &func_96m_fclk,
  1764. .clksel = mcbsp4_sync_mux_sel,
  1765. .init = &omap2_init_clksel_parent,
  1766. .clksel_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  1767. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1768. .ops = &clkops_null,
  1769. .recalc = &omap2_clksel_recalc,
  1770. };
  1771. static const struct clksel per_mcbsp4_gfclk_sel[] = {
  1772. { .parent = &mcbsp4_sync_mux_ck, .rates = div_1_0_rates },
  1773. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1774. { .parent = NULL },
  1775. };
  1776. /* Merged per_mcbsp4_gfclk into mcbsp4 */
  1777. static struct clk mcbsp4_fck = {
  1778. .name = "mcbsp4_fck",
  1779. .parent = &mcbsp4_sync_mux_ck,
  1780. .clksel = per_mcbsp4_gfclk_sel,
  1781. .init = &omap2_init_clksel_parent,
  1782. .clksel_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  1783. .clksel_mask = OMAP4430_CLKSEL_SOURCE_24_24_MASK,
  1784. .ops = &clkops_omap2_dflt,
  1785. .recalc = &omap2_clksel_recalc,
  1786. .enable_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  1787. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1788. .clkdm_name = "l4_per_clkdm",
  1789. };
  1790. static struct clk mcpdm_fck = {
  1791. .name = "mcpdm_fck",
  1792. .ops = &clkops_omap2_dflt,
  1793. .enable_reg = OMAP4430_CM1_ABE_PDM_CLKCTRL,
  1794. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1795. .clkdm_name = "abe_clkdm",
  1796. .parent = &pad_clks_ck,
  1797. .recalc = &followparent_recalc,
  1798. };
  1799. static struct clk mcspi1_fck = {
  1800. .name = "mcspi1_fck",
  1801. .ops = &clkops_omap2_dflt,
  1802. .enable_reg = OMAP4430_CM_L4PER_MCSPI1_CLKCTRL,
  1803. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1804. .clkdm_name = "l4_per_clkdm",
  1805. .parent = &func_48m_fclk,
  1806. .recalc = &followparent_recalc,
  1807. };
  1808. static struct clk mcspi2_fck = {
  1809. .name = "mcspi2_fck",
  1810. .ops = &clkops_omap2_dflt,
  1811. .enable_reg = OMAP4430_CM_L4PER_MCSPI2_CLKCTRL,
  1812. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1813. .clkdm_name = "l4_per_clkdm",
  1814. .parent = &func_48m_fclk,
  1815. .recalc = &followparent_recalc,
  1816. };
  1817. static struct clk mcspi3_fck = {
  1818. .name = "mcspi3_fck",
  1819. .ops = &clkops_omap2_dflt,
  1820. .enable_reg = OMAP4430_CM_L4PER_MCSPI3_CLKCTRL,
  1821. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1822. .clkdm_name = "l4_per_clkdm",
  1823. .parent = &func_48m_fclk,
  1824. .recalc = &followparent_recalc,
  1825. };
  1826. static struct clk mcspi4_fck = {
  1827. .name = "mcspi4_fck",
  1828. .ops = &clkops_omap2_dflt,
  1829. .enable_reg = OMAP4430_CM_L4PER_MCSPI4_CLKCTRL,
  1830. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1831. .clkdm_name = "l4_per_clkdm",
  1832. .parent = &func_48m_fclk,
  1833. .recalc = &followparent_recalc,
  1834. };
  1835. static const struct clksel hsmmc1_fclk_sel[] = {
  1836. { .parent = &func_64m_fclk, .rates = div_1_0_rates },
  1837. { .parent = &func_96m_fclk, .rates = div_1_1_rates },
  1838. { .parent = NULL },
  1839. };
  1840. /* Merged hsmmc1_fclk into mmc1 */
  1841. static struct clk mmc1_fck = {
  1842. .name = "mmc1_fck",
  1843. .parent = &func_64m_fclk,
  1844. .clksel = hsmmc1_fclk_sel,
  1845. .init = &omap2_init_clksel_parent,
  1846. .clksel_reg = OMAP4430_CM_L3INIT_MMC1_CLKCTRL,
  1847. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1848. .ops = &clkops_omap2_dflt,
  1849. .recalc = &omap2_clksel_recalc,
  1850. .enable_reg = OMAP4430_CM_L3INIT_MMC1_CLKCTRL,
  1851. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1852. .clkdm_name = "l3_init_clkdm",
  1853. };
  1854. /* Merged hsmmc2_fclk into mmc2 */
  1855. static struct clk mmc2_fck = {
  1856. .name = "mmc2_fck",
  1857. .parent = &func_64m_fclk,
  1858. .clksel = hsmmc1_fclk_sel,
  1859. .init = &omap2_init_clksel_parent,
  1860. .clksel_reg = OMAP4430_CM_L3INIT_MMC2_CLKCTRL,
  1861. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1862. .ops = &clkops_omap2_dflt,
  1863. .recalc = &omap2_clksel_recalc,
  1864. .enable_reg = OMAP4430_CM_L3INIT_MMC2_CLKCTRL,
  1865. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1866. .clkdm_name = "l3_init_clkdm",
  1867. };
  1868. static struct clk mmc3_fck = {
  1869. .name = "mmc3_fck",
  1870. .ops = &clkops_omap2_dflt,
  1871. .enable_reg = OMAP4430_CM_L4PER_MMCSD3_CLKCTRL,
  1872. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1873. .clkdm_name = "l4_per_clkdm",
  1874. .parent = &func_48m_fclk,
  1875. .recalc = &followparent_recalc,
  1876. };
  1877. static struct clk mmc4_fck = {
  1878. .name = "mmc4_fck",
  1879. .ops = &clkops_omap2_dflt,
  1880. .enable_reg = OMAP4430_CM_L4PER_MMCSD4_CLKCTRL,
  1881. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1882. .clkdm_name = "l4_per_clkdm",
  1883. .parent = &func_48m_fclk,
  1884. .recalc = &followparent_recalc,
  1885. };
  1886. static struct clk mmc5_fck = {
  1887. .name = "mmc5_fck",
  1888. .ops = &clkops_omap2_dflt,
  1889. .enable_reg = OMAP4430_CM_L4PER_MMCSD5_CLKCTRL,
  1890. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1891. .clkdm_name = "l4_per_clkdm",
  1892. .parent = &func_48m_fclk,
  1893. .recalc = &followparent_recalc,
  1894. };
  1895. static struct clk ocp2scp_usb_phy_phy_48m = {
  1896. .name = "ocp2scp_usb_phy_phy_48m",
  1897. .ops = &clkops_omap2_dflt,
  1898. .enable_reg = OMAP4430_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL,
  1899. .enable_bit = OMAP4430_OPTFCLKEN_PHY_48M_SHIFT,
  1900. .clkdm_name = "l3_init_clkdm",
  1901. .parent = &func_48m_fclk,
  1902. .recalc = &followparent_recalc,
  1903. };
  1904. static struct clk ocp2scp_usb_phy_ick = {
  1905. .name = "ocp2scp_usb_phy_ick",
  1906. .ops = &clkops_omap2_dflt,
  1907. .enable_reg = OMAP4430_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL,
  1908. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1909. .clkdm_name = "l3_init_clkdm",
  1910. .parent = &l4_div_ck,
  1911. .recalc = &followparent_recalc,
  1912. };
  1913. static struct clk ocp_wp_noc_ick = {
  1914. .name = "ocp_wp_noc_ick",
  1915. .ops = &clkops_omap2_dflt,
  1916. .enable_reg = OMAP4430_CM_L3INSTR_OCP_WP1_CLKCTRL,
  1917. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1918. .flags = ENABLE_ON_INIT,
  1919. .clkdm_name = "l3_instr_clkdm",
  1920. .parent = &l3_div_ck,
  1921. .recalc = &followparent_recalc,
  1922. };
  1923. static struct clk rng_ick = {
  1924. .name = "rng_ick",
  1925. .ops = &clkops_omap2_dflt,
  1926. .enable_reg = OMAP4430_CM_L4SEC_RNG_CLKCTRL,
  1927. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1928. .clkdm_name = "l4_secure_clkdm",
  1929. .parent = &l4_div_ck,
  1930. .recalc = &followparent_recalc,
  1931. };
  1932. static struct clk sha2md5_fck = {
  1933. .name = "sha2md5_fck",
  1934. .ops = &clkops_omap2_dflt,
  1935. .enable_reg = OMAP4430_CM_L4SEC_SHA2MD51_CLKCTRL,
  1936. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1937. .clkdm_name = "l4_secure_clkdm",
  1938. .parent = &l3_div_ck,
  1939. .recalc = &followparent_recalc,
  1940. };
  1941. static struct clk sl2if_ick = {
  1942. .name = "sl2if_ick",
  1943. .ops = &clkops_omap2_dflt,
  1944. .enable_reg = OMAP4430_CM_IVAHD_SL2_CLKCTRL,
  1945. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1946. .clkdm_name = "ivahd_clkdm",
  1947. .parent = &dpll_iva_m5x2_ck,
  1948. .recalc = &followparent_recalc,
  1949. };
  1950. static struct clk slimbus1_fclk_1 = {
  1951. .name = "slimbus1_fclk_1",
  1952. .ops = &clkops_omap2_dflt,
  1953. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1954. .enable_bit = OMAP4430_OPTFCLKEN_FCLK1_SHIFT,
  1955. .clkdm_name = "abe_clkdm",
  1956. .parent = &func_24m_clk,
  1957. .recalc = &followparent_recalc,
  1958. };
  1959. static struct clk slimbus1_fclk_0 = {
  1960. .name = "slimbus1_fclk_0",
  1961. .ops = &clkops_omap2_dflt,
  1962. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1963. .enable_bit = OMAP4430_OPTFCLKEN_FCLK0_SHIFT,
  1964. .clkdm_name = "abe_clkdm",
  1965. .parent = &abe_24m_fclk,
  1966. .recalc = &followparent_recalc,
  1967. };
  1968. static struct clk slimbus1_fclk_2 = {
  1969. .name = "slimbus1_fclk_2",
  1970. .ops = &clkops_omap2_dflt,
  1971. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1972. .enable_bit = OMAP4430_OPTFCLKEN_FCLK2_SHIFT,
  1973. .clkdm_name = "abe_clkdm",
  1974. .parent = &pad_clks_ck,
  1975. .recalc = &followparent_recalc,
  1976. };
  1977. static struct clk slimbus1_slimbus_clk = {
  1978. .name = "slimbus1_slimbus_clk",
  1979. .ops = &clkops_omap2_dflt,
  1980. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1981. .enable_bit = OMAP4430_OPTFCLKEN_SLIMBUS_CLK_11_11_SHIFT,
  1982. .clkdm_name = "abe_clkdm",
  1983. .parent = &slimbus_clk,
  1984. .recalc = &followparent_recalc,
  1985. };
  1986. static struct clk slimbus1_fck = {
  1987. .name = "slimbus1_fck",
  1988. .ops = &clkops_omap2_dflt,
  1989. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1990. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1991. .clkdm_name = "abe_clkdm",
  1992. .parent = &ocp_abe_iclk,
  1993. .recalc = &followparent_recalc,
  1994. };
  1995. static struct clk slimbus2_fclk_1 = {
  1996. .name = "slimbus2_fclk_1",
  1997. .ops = &clkops_omap2_dflt,
  1998. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  1999. .enable_bit = OMAP4430_OPTFCLKEN_PERABE24M_GFCLK_SHIFT,
  2000. .clkdm_name = "l4_per_clkdm",
  2001. .parent = &per_abe_24m_fclk,
  2002. .recalc = &followparent_recalc,
  2003. };
  2004. static struct clk slimbus2_fclk_0 = {
  2005. .name = "slimbus2_fclk_0",
  2006. .ops = &clkops_omap2_dflt,
  2007. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  2008. .enable_bit = OMAP4430_OPTFCLKEN_PER24MC_GFCLK_SHIFT,
  2009. .clkdm_name = "l4_per_clkdm",
  2010. .parent = &func_24mc_fclk,
  2011. .recalc = &followparent_recalc,
  2012. };
  2013. static struct clk slimbus2_slimbus_clk = {
  2014. .name = "slimbus2_slimbus_clk",
  2015. .ops = &clkops_omap2_dflt,
  2016. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  2017. .enable_bit = OMAP4430_OPTFCLKEN_SLIMBUS_CLK_SHIFT,
  2018. .clkdm_name = "l4_per_clkdm",
  2019. .parent = &pad_slimbus_core_clks_ck,
  2020. .recalc = &followparent_recalc,
  2021. };
  2022. static struct clk slimbus2_fck = {
  2023. .name = "slimbus2_fck",
  2024. .ops = &clkops_omap2_dflt,
  2025. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  2026. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2027. .clkdm_name = "l4_per_clkdm",
  2028. .parent = &l4_div_ck,
  2029. .recalc = &followparent_recalc,
  2030. };
  2031. static struct clk smartreflex_core_fck = {
  2032. .name = "smartreflex_core_fck",
  2033. .ops = &clkops_omap2_dflt,
  2034. .enable_reg = OMAP4430_CM_ALWON_SR_CORE_CLKCTRL,
  2035. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2036. .clkdm_name = "l4_ao_clkdm",
  2037. .parent = &l4_wkup_clk_mux_ck,
  2038. .recalc = &followparent_recalc,
  2039. };
  2040. static struct clk smartreflex_iva_fck = {
  2041. .name = "smartreflex_iva_fck",
  2042. .ops = &clkops_omap2_dflt,
  2043. .enable_reg = OMAP4430_CM_ALWON_SR_IVA_CLKCTRL,
  2044. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2045. .clkdm_name = "l4_ao_clkdm",
  2046. .parent = &l4_wkup_clk_mux_ck,
  2047. .recalc = &followparent_recalc,
  2048. };
  2049. static struct clk smartreflex_mpu_fck = {
  2050. .name = "smartreflex_mpu_fck",
  2051. .ops = &clkops_omap2_dflt,
  2052. .enable_reg = OMAP4430_CM_ALWON_SR_MPU_CLKCTRL,
  2053. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2054. .clkdm_name = "l4_ao_clkdm",
  2055. .parent = &l4_wkup_clk_mux_ck,
  2056. .recalc = &followparent_recalc,
  2057. };
  2058. /* Merged dmt1_clk_mux into timer1 */
  2059. static struct clk timer1_fck = {
  2060. .name = "timer1_fck",
  2061. .parent = &sys_clkin_ck,
  2062. .clksel = abe_dpll_bypass_clk_mux_sel,
  2063. .init = &omap2_init_clksel_parent,
  2064. .clksel_reg = OMAP4430_CM_WKUP_TIMER1_CLKCTRL,
  2065. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2066. .ops = &clkops_omap2_dflt,
  2067. .recalc = &omap2_clksel_recalc,
  2068. .enable_reg = OMAP4430_CM_WKUP_TIMER1_CLKCTRL,
  2069. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2070. .clkdm_name = "l4_wkup_clkdm",
  2071. };
  2072. /* Merged cm2_dm10_mux into timer10 */
  2073. static struct clk timer10_fck = {
  2074. .name = "timer10_fck",
  2075. .parent = &sys_clkin_ck,
  2076. .clksel = abe_dpll_bypass_clk_mux_sel,
  2077. .init = &omap2_init_clksel_parent,
  2078. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER10_CLKCTRL,
  2079. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2080. .ops = &clkops_omap2_dflt,
  2081. .recalc = &omap2_clksel_recalc,
  2082. .enable_reg = OMAP4430_CM_L4PER_DMTIMER10_CLKCTRL,
  2083. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2084. .clkdm_name = "l4_per_clkdm",
  2085. };
  2086. /* Merged cm2_dm11_mux into timer11 */
  2087. static struct clk timer11_fck = {
  2088. .name = "timer11_fck",
  2089. .parent = &sys_clkin_ck,
  2090. .clksel = abe_dpll_bypass_clk_mux_sel,
  2091. .init = &omap2_init_clksel_parent,
  2092. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER11_CLKCTRL,
  2093. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2094. .ops = &clkops_omap2_dflt,
  2095. .recalc = &omap2_clksel_recalc,
  2096. .enable_reg = OMAP4430_CM_L4PER_DMTIMER11_CLKCTRL,
  2097. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2098. .clkdm_name = "l4_per_clkdm",
  2099. };
  2100. /* Merged cm2_dm2_mux into timer2 */
  2101. static struct clk timer2_fck = {
  2102. .name = "timer2_fck",
  2103. .parent = &sys_clkin_ck,
  2104. .clksel = abe_dpll_bypass_clk_mux_sel,
  2105. .init = &omap2_init_clksel_parent,
  2106. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER2_CLKCTRL,
  2107. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2108. .ops = &clkops_omap2_dflt,
  2109. .recalc = &omap2_clksel_recalc,
  2110. .enable_reg = OMAP4430_CM_L4PER_DMTIMER2_CLKCTRL,
  2111. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2112. .clkdm_name = "l4_per_clkdm",
  2113. };
  2114. /* Merged cm2_dm3_mux into timer3 */
  2115. static struct clk timer3_fck = {
  2116. .name = "timer3_fck",
  2117. .parent = &sys_clkin_ck,
  2118. .clksel = abe_dpll_bypass_clk_mux_sel,
  2119. .init = &omap2_init_clksel_parent,
  2120. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER3_CLKCTRL,
  2121. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2122. .ops = &clkops_omap2_dflt,
  2123. .recalc = &omap2_clksel_recalc,
  2124. .enable_reg = OMAP4430_CM_L4PER_DMTIMER3_CLKCTRL,
  2125. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2126. .clkdm_name = "l4_per_clkdm",
  2127. };
  2128. /* Merged cm2_dm4_mux into timer4 */
  2129. static struct clk timer4_fck = {
  2130. .name = "timer4_fck",
  2131. .parent = &sys_clkin_ck,
  2132. .clksel = abe_dpll_bypass_clk_mux_sel,
  2133. .init = &omap2_init_clksel_parent,
  2134. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER4_CLKCTRL,
  2135. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2136. .ops = &clkops_omap2_dflt,
  2137. .recalc = &omap2_clksel_recalc,
  2138. .enable_reg = OMAP4430_CM_L4PER_DMTIMER4_CLKCTRL,
  2139. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2140. .clkdm_name = "l4_per_clkdm",
  2141. };
  2142. static const struct clksel timer5_sync_mux_sel[] = {
  2143. { .parent = &syc_clk_div_ck, .rates = div_1_0_rates },
  2144. { .parent = &sys_32k_ck, .rates = div_1_1_rates },
  2145. { .parent = NULL },
  2146. };
  2147. /* Merged timer5_sync_mux into timer5 */
  2148. static struct clk timer5_fck = {
  2149. .name = "timer5_fck",
  2150. .parent = &syc_clk_div_ck,
  2151. .clksel = timer5_sync_mux_sel,
  2152. .init = &omap2_init_clksel_parent,
  2153. .clksel_reg = OMAP4430_CM1_ABE_TIMER5_CLKCTRL,
  2154. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2155. .ops = &clkops_omap2_dflt,
  2156. .recalc = &omap2_clksel_recalc,
  2157. .enable_reg = OMAP4430_CM1_ABE_TIMER5_CLKCTRL,
  2158. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2159. .clkdm_name = "abe_clkdm",
  2160. };
  2161. /* Merged timer6_sync_mux into timer6 */
  2162. static struct clk timer6_fck = {
  2163. .name = "timer6_fck",
  2164. .parent = &syc_clk_div_ck,
  2165. .clksel = timer5_sync_mux_sel,
  2166. .init = &omap2_init_clksel_parent,
  2167. .clksel_reg = OMAP4430_CM1_ABE_TIMER6_CLKCTRL,
  2168. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2169. .ops = &clkops_omap2_dflt,
  2170. .recalc = &omap2_clksel_recalc,
  2171. .enable_reg = OMAP4430_CM1_ABE_TIMER6_CLKCTRL,
  2172. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2173. .clkdm_name = "abe_clkdm",
  2174. };
  2175. /* Merged timer7_sync_mux into timer7 */
  2176. static struct clk timer7_fck = {
  2177. .name = "timer7_fck",
  2178. .parent = &syc_clk_div_ck,
  2179. .clksel = timer5_sync_mux_sel,
  2180. .init = &omap2_init_clksel_parent,
  2181. .clksel_reg = OMAP4430_CM1_ABE_TIMER7_CLKCTRL,
  2182. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2183. .ops = &clkops_omap2_dflt,
  2184. .recalc = &omap2_clksel_recalc,
  2185. .enable_reg = OMAP4430_CM1_ABE_TIMER7_CLKCTRL,
  2186. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2187. .clkdm_name = "abe_clkdm",
  2188. };
  2189. /* Merged timer8_sync_mux into timer8 */
  2190. static struct clk timer8_fck = {
  2191. .name = "timer8_fck",
  2192. .parent = &syc_clk_div_ck,
  2193. .clksel = timer5_sync_mux_sel,
  2194. .init = &omap2_init_clksel_parent,
  2195. .clksel_reg = OMAP4430_CM1_ABE_TIMER8_CLKCTRL,
  2196. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2197. .ops = &clkops_omap2_dflt,
  2198. .recalc = &omap2_clksel_recalc,
  2199. .enable_reg = OMAP4430_CM1_ABE_TIMER8_CLKCTRL,
  2200. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2201. .clkdm_name = "abe_clkdm",
  2202. };
  2203. /* Merged cm2_dm9_mux into timer9 */
  2204. static struct clk timer9_fck = {
  2205. .name = "timer9_fck",
  2206. .parent = &sys_clkin_ck,
  2207. .clksel = abe_dpll_bypass_clk_mux_sel,
  2208. .init = &omap2_init_clksel_parent,
  2209. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER9_CLKCTRL,
  2210. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2211. .ops = &clkops_omap2_dflt,
  2212. .recalc = &omap2_clksel_recalc,
  2213. .enable_reg = OMAP4430_CM_L4PER_DMTIMER9_CLKCTRL,
  2214. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2215. .clkdm_name = "l4_per_clkdm",
  2216. };
  2217. static struct clk uart1_fck = {
  2218. .name = "uart1_fck",
  2219. .ops = &clkops_omap2_dflt,
  2220. .enable_reg = OMAP4430_CM_L4PER_UART1_CLKCTRL,
  2221. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2222. .clkdm_name = "l4_per_clkdm",
  2223. .parent = &func_48m_fclk,
  2224. .recalc = &followparent_recalc,
  2225. };
  2226. static struct clk uart2_fck = {
  2227. .name = "uart2_fck",
  2228. .ops = &clkops_omap2_dflt,
  2229. .enable_reg = OMAP4430_CM_L4PER_UART2_CLKCTRL,
  2230. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2231. .clkdm_name = "l4_per_clkdm",
  2232. .parent = &func_48m_fclk,
  2233. .recalc = &followparent_recalc,
  2234. };
  2235. static struct clk uart3_fck = {
  2236. .name = "uart3_fck",
  2237. .ops = &clkops_omap2_dflt,
  2238. .enable_reg = OMAP4430_CM_L4PER_UART3_CLKCTRL,
  2239. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2240. .clkdm_name = "l4_per_clkdm",
  2241. .parent = &func_48m_fclk,
  2242. .recalc = &followparent_recalc,
  2243. };
  2244. static struct clk uart4_fck = {
  2245. .name = "uart4_fck",
  2246. .ops = &clkops_omap2_dflt,
  2247. .enable_reg = OMAP4430_CM_L4PER_UART4_CLKCTRL,
  2248. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2249. .clkdm_name = "l4_per_clkdm",
  2250. .parent = &func_48m_fclk,
  2251. .recalc = &followparent_recalc,
  2252. };
  2253. static struct clk usb_host_fs_fck = {
  2254. .name = "usb_host_fs_fck",
  2255. .ops = &clkops_omap2_dflt,
  2256. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_FS_CLKCTRL,
  2257. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2258. .clkdm_name = "l3_init_clkdm",
  2259. .parent = &func_48mc_fclk,
  2260. .recalc = &followparent_recalc,
  2261. };
  2262. static const struct clksel utmi_p1_gfclk_sel[] = {
  2263. { .parent = &init_60m_fclk, .rates = div_1_0_rates },
  2264. { .parent = &xclk60mhsp1_ck, .rates = div_1_1_rates },
  2265. { .parent = NULL },
  2266. };
  2267. static struct clk utmi_p1_gfclk = {
  2268. .name = "utmi_p1_gfclk",
  2269. .parent = &init_60m_fclk,
  2270. .clksel = utmi_p1_gfclk_sel,
  2271. .init = &omap2_init_clksel_parent,
  2272. .clksel_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2273. .clksel_mask = OMAP4430_CLKSEL_UTMI_P1_MASK,
  2274. .ops = &clkops_null,
  2275. .recalc = &omap2_clksel_recalc,
  2276. };
  2277. static struct clk usb_host_hs_utmi_p1_clk = {
  2278. .name = "usb_host_hs_utmi_p1_clk",
  2279. .ops = &clkops_omap2_dflt,
  2280. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2281. .enable_bit = OMAP4430_OPTFCLKEN_UTMI_P1_CLK_SHIFT,
  2282. .clkdm_name = "l3_init_clkdm",
  2283. .parent = &utmi_p1_gfclk,
  2284. .recalc = &followparent_recalc,
  2285. };
  2286. static const struct clksel utmi_p2_gfclk_sel[] = {
  2287. { .parent = &init_60m_fclk, .rates = div_1_0_rates },
  2288. { .parent = &xclk60mhsp2_ck, .rates = div_1_1_rates },
  2289. { .parent = NULL },
  2290. };
  2291. static struct clk utmi_p2_gfclk = {
  2292. .name = "utmi_p2_gfclk",
  2293. .parent = &init_60m_fclk,
  2294. .clksel = utmi_p2_gfclk_sel,
  2295. .init = &omap2_init_clksel_parent,
  2296. .clksel_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2297. .clksel_mask = OMAP4430_CLKSEL_UTMI_P2_MASK,
  2298. .ops = &clkops_null,
  2299. .recalc = &omap2_clksel_recalc,
  2300. };
  2301. static struct clk usb_host_hs_utmi_p2_clk = {
  2302. .name = "usb_host_hs_utmi_p2_clk",
  2303. .ops = &clkops_omap2_dflt,
  2304. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2305. .enable_bit = OMAP4430_OPTFCLKEN_UTMI_P2_CLK_SHIFT,
  2306. .clkdm_name = "l3_init_clkdm",
  2307. .parent = &utmi_p2_gfclk,
  2308. .recalc = &followparent_recalc,
  2309. };
  2310. static struct clk usb_host_hs_utmi_p3_clk = {
  2311. .name = "usb_host_hs_utmi_p3_clk",
  2312. .ops = &clkops_omap2_dflt,
  2313. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2314. .enable_bit = OMAP4430_OPTFCLKEN_UTMI_P3_CLK_SHIFT,
  2315. .clkdm_name = "l3_init_clkdm",
  2316. .parent = &init_60m_fclk,
  2317. .recalc = &followparent_recalc,
  2318. };
  2319. static struct clk usb_host_hs_hsic480m_p1_clk = {
  2320. .name = "usb_host_hs_hsic480m_p1_clk",
  2321. .ops = &clkops_omap2_dflt,
  2322. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2323. .enable_bit = OMAP4430_OPTFCLKEN_HSIC480M_P1_CLK_SHIFT,
  2324. .clkdm_name = "l3_init_clkdm",
  2325. .parent = &dpll_usb_m2_ck,
  2326. .recalc = &followparent_recalc,
  2327. };
  2328. static struct clk usb_host_hs_hsic60m_p1_clk = {
  2329. .name = "usb_host_hs_hsic60m_p1_clk",
  2330. .ops = &clkops_omap2_dflt,
  2331. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2332. .enable_bit = OMAP4430_OPTFCLKEN_HSIC60M_P1_CLK_SHIFT,
  2333. .clkdm_name = "l3_init_clkdm",
  2334. .parent = &init_60m_fclk,
  2335. .recalc = &followparent_recalc,
  2336. };
  2337. static struct clk usb_host_hs_hsic60m_p2_clk = {
  2338. .name = "usb_host_hs_hsic60m_p2_clk",
  2339. .ops = &clkops_omap2_dflt,
  2340. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2341. .enable_bit = OMAP4430_OPTFCLKEN_HSIC60M_P2_CLK_SHIFT,
  2342. .clkdm_name = "l3_init_clkdm",
  2343. .parent = &init_60m_fclk,
  2344. .recalc = &followparent_recalc,
  2345. };
  2346. static struct clk usb_host_hs_hsic480m_p2_clk = {
  2347. .name = "usb_host_hs_hsic480m_p2_clk",
  2348. .ops = &clkops_omap2_dflt,
  2349. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2350. .enable_bit = OMAP4430_OPTFCLKEN_HSIC480M_P2_CLK_SHIFT,
  2351. .clkdm_name = "l3_init_clkdm",
  2352. .parent = &dpll_usb_m2_ck,
  2353. .recalc = &followparent_recalc,
  2354. };
  2355. static struct clk usb_host_hs_func48mclk = {
  2356. .name = "usb_host_hs_func48mclk",
  2357. .ops = &clkops_omap2_dflt,
  2358. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2359. .enable_bit = OMAP4430_OPTFCLKEN_FUNC48MCLK_SHIFT,
  2360. .clkdm_name = "l3_init_clkdm",
  2361. .parent = &func_48mc_fclk,
  2362. .recalc = &followparent_recalc,
  2363. };
  2364. static struct clk usb_host_hs_fck = {
  2365. .name = "usb_host_hs_fck",
  2366. .ops = &clkops_omap2_dflt,
  2367. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2368. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2369. .clkdm_name = "l3_init_clkdm",
  2370. .parent = &init_60m_fclk,
  2371. .recalc = &followparent_recalc,
  2372. };
  2373. static const struct clksel otg_60m_gfclk_sel[] = {
  2374. { .parent = &utmi_phy_clkout_ck, .rates = div_1_0_rates },
  2375. { .parent = &xclk60motg_ck, .rates = div_1_1_rates },
  2376. { .parent = NULL },
  2377. };
  2378. static struct clk otg_60m_gfclk = {
  2379. .name = "otg_60m_gfclk",
  2380. .parent = &utmi_phy_clkout_ck,
  2381. .clksel = otg_60m_gfclk_sel,
  2382. .init = &omap2_init_clksel_parent,
  2383. .clksel_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  2384. .clksel_mask = OMAP4430_CLKSEL_60M_MASK,
  2385. .ops = &clkops_null,
  2386. .recalc = &omap2_clksel_recalc,
  2387. };
  2388. static struct clk usb_otg_hs_xclk = {
  2389. .name = "usb_otg_hs_xclk",
  2390. .ops = &clkops_omap2_dflt,
  2391. .enable_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  2392. .enable_bit = OMAP4430_OPTFCLKEN_XCLK_SHIFT,
  2393. .clkdm_name = "l3_init_clkdm",
  2394. .parent = &otg_60m_gfclk,
  2395. .recalc = &followparent_recalc,
  2396. };
  2397. static struct clk usb_otg_hs_ick = {
  2398. .name = "usb_otg_hs_ick",
  2399. .ops = &clkops_omap2_dflt,
  2400. .enable_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  2401. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  2402. .clkdm_name = "l3_init_clkdm",
  2403. .parent = &l3_div_ck,
  2404. .recalc = &followparent_recalc,
  2405. };
  2406. static struct clk usb_phy_cm_clk32k = {
  2407. .name = "usb_phy_cm_clk32k",
  2408. .ops = &clkops_omap2_dflt,
  2409. .enable_reg = OMAP4430_CM_ALWON_USBPHY_CLKCTRL,
  2410. .enable_bit = OMAP4430_OPTFCLKEN_CLK32K_SHIFT,
  2411. .clkdm_name = "l4_ao_clkdm",
  2412. .parent = &sys_32k_ck,
  2413. .recalc = &followparent_recalc,
  2414. };
  2415. static struct clk usb_tll_hs_usb_ch2_clk = {
  2416. .name = "usb_tll_hs_usb_ch2_clk",
  2417. .ops = &clkops_omap2_dflt,
  2418. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2419. .enable_bit = OMAP4430_OPTFCLKEN_USB_CH2_CLK_SHIFT,
  2420. .clkdm_name = "l3_init_clkdm",
  2421. .parent = &init_60m_fclk,
  2422. .recalc = &followparent_recalc,
  2423. };
  2424. static struct clk usb_tll_hs_usb_ch0_clk = {
  2425. .name = "usb_tll_hs_usb_ch0_clk",
  2426. .ops = &clkops_omap2_dflt,
  2427. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2428. .enable_bit = OMAP4430_OPTFCLKEN_USB_CH0_CLK_SHIFT,
  2429. .clkdm_name = "l3_init_clkdm",
  2430. .parent = &init_60m_fclk,
  2431. .recalc = &followparent_recalc,
  2432. };
  2433. static struct clk usb_tll_hs_usb_ch1_clk = {
  2434. .name = "usb_tll_hs_usb_ch1_clk",
  2435. .ops = &clkops_omap2_dflt,
  2436. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2437. .enable_bit = OMAP4430_OPTFCLKEN_USB_CH1_CLK_SHIFT,
  2438. .clkdm_name = "l3_init_clkdm",
  2439. .parent = &init_60m_fclk,
  2440. .recalc = &followparent_recalc,
  2441. };
  2442. static struct clk usb_tll_hs_ick = {
  2443. .name = "usb_tll_hs_ick",
  2444. .ops = &clkops_omap2_dflt,
  2445. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2446. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  2447. .clkdm_name = "l3_init_clkdm",
  2448. .parent = &l4_div_ck,
  2449. .recalc = &followparent_recalc,
  2450. };
  2451. static const struct clksel_rate div2_14to18_rates[] = {
  2452. { .div = 14, .val = 0, .flags = RATE_IN_4430 },
  2453. { .div = 18, .val = 1, .flags = RATE_IN_4430 },
  2454. { .div = 0 },
  2455. };
  2456. static const struct clksel usim_fclk_div[] = {
  2457. { .parent = &dpll_per_m4x2_ck, .rates = div2_14to18_rates },
  2458. { .parent = NULL },
  2459. };
  2460. static struct clk usim_ck = {
  2461. .name = "usim_ck",
  2462. .parent = &dpll_per_m4x2_ck,
  2463. .clksel = usim_fclk_div,
  2464. .clksel_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
  2465. .clksel_mask = OMAP4430_CLKSEL_DIV_MASK,
  2466. .ops = &clkops_null,
  2467. .recalc = &omap2_clksel_recalc,
  2468. .round_rate = &omap2_clksel_round_rate,
  2469. .set_rate = &omap2_clksel_set_rate,
  2470. };
  2471. static struct clk usim_fclk = {
  2472. .name = "usim_fclk",
  2473. .ops = &clkops_omap2_dflt,
  2474. .enable_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
  2475. .enable_bit = OMAP4430_OPTFCLKEN_FCLK_SHIFT,
  2476. .clkdm_name = "l4_wkup_clkdm",
  2477. .parent = &usim_ck,
  2478. .recalc = &followparent_recalc,
  2479. };
  2480. static struct clk usim_fck = {
  2481. .name = "usim_fck",
  2482. .ops = &clkops_omap2_dflt,
  2483. .enable_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
  2484. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  2485. .clkdm_name = "l4_wkup_clkdm",
  2486. .parent = &sys_32k_ck,
  2487. .recalc = &followparent_recalc,
  2488. };
  2489. static struct clk wd_timer2_fck = {
  2490. .name = "wd_timer2_fck",
  2491. .ops = &clkops_omap2_dflt,
  2492. .enable_reg = OMAP4430_CM_WKUP_WDT2_CLKCTRL,
  2493. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2494. .clkdm_name = "l4_wkup_clkdm",
  2495. .parent = &sys_32k_ck,
  2496. .recalc = &followparent_recalc,
  2497. };
  2498. static struct clk wd_timer3_fck = {
  2499. .name = "wd_timer3_fck",
  2500. .ops = &clkops_omap2_dflt,
  2501. .enable_reg = OMAP4430_CM1_ABE_WDT3_CLKCTRL,
  2502. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2503. .clkdm_name = "abe_clkdm",
  2504. .parent = &sys_32k_ck,
  2505. .recalc = &followparent_recalc,
  2506. };
  2507. /* Remaining optional clocks */
  2508. static const struct clksel stm_clk_div_div[] = {
  2509. { .parent = &pmd_stm_clock_mux_ck, .rates = div3_1to4_rates },
  2510. { .parent = NULL },
  2511. };
  2512. static struct clk stm_clk_div_ck = {
  2513. .name = "stm_clk_div_ck",
  2514. .parent = &pmd_stm_clock_mux_ck,
  2515. .clksel = stm_clk_div_div,
  2516. .clksel_reg = OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
  2517. .clksel_mask = OMAP4430_CLKSEL_PMD_STM_CLK_MASK,
  2518. .ops = &clkops_null,
  2519. .recalc = &omap2_clksel_recalc,
  2520. .round_rate = &omap2_clksel_round_rate,
  2521. .set_rate = &omap2_clksel_set_rate,
  2522. };
  2523. static const struct clksel trace_clk_div_div[] = {
  2524. { .parent = &pmd_trace_clk_mux_ck, .rates = div3_1to4_rates },
  2525. { .parent = NULL },
  2526. };
  2527. static struct clk trace_clk_div_ck = {
  2528. .name = "trace_clk_div_ck",
  2529. .parent = &pmd_trace_clk_mux_ck,
  2530. .clkdm_name = "emu_sys_clkdm",
  2531. .clksel = trace_clk_div_div,
  2532. .clksel_reg = OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
  2533. .clksel_mask = OMAP4430_CLKSEL_PMD_TRACE_CLK_MASK,
  2534. .ops = &clkops_null,
  2535. .recalc = &omap2_clksel_recalc,
  2536. .round_rate = &omap2_clksel_round_rate,
  2537. .set_rate = &omap2_clksel_set_rate,
  2538. };
  2539. /* SCRM aux clk nodes */
  2540. static const struct clksel auxclk_src_sel[] = {
  2541. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  2542. { .parent = &dpll_core_m3x2_ck, .rates = div_1_1_rates },
  2543. { .parent = &dpll_per_m3x2_ck, .rates = div_1_2_rates },
  2544. { .parent = NULL },
  2545. };
  2546. static const struct clksel_rate div16_1to16_rates[] = {
  2547. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  2548. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  2549. { .div = 3, .val = 2, .flags = RATE_IN_4430 },
  2550. { .div = 4, .val = 3, .flags = RATE_IN_4430 },
  2551. { .div = 5, .val = 4, .flags = RATE_IN_4430 },
  2552. { .div = 6, .val = 5, .flags = RATE_IN_4430 },
  2553. { .div = 7, .val = 6, .flags = RATE_IN_4430 },
  2554. { .div = 8, .val = 7, .flags = RATE_IN_4430 },
  2555. { .div = 9, .val = 8, .flags = RATE_IN_4430 },
  2556. { .div = 10, .val = 9, .flags = RATE_IN_4430 },
  2557. { .div = 11, .val = 10, .flags = RATE_IN_4430 },
  2558. { .div = 12, .val = 11, .flags = RATE_IN_4430 },
  2559. { .div = 13, .val = 12, .flags = RATE_IN_4430 },
  2560. { .div = 14, .val = 13, .flags = RATE_IN_4430 },
  2561. { .div = 15, .val = 14, .flags = RATE_IN_4430 },
  2562. { .div = 16, .val = 15, .flags = RATE_IN_4430 },
  2563. { .div = 0 },
  2564. };
  2565. static struct clk auxclk0_src_ck = {
  2566. .name = "auxclk0_src_ck",
  2567. .parent = &sys_clkin_ck,
  2568. .init = &omap2_init_clksel_parent,
  2569. .ops = &clkops_omap2_dflt,
  2570. .clksel = auxclk_src_sel,
  2571. .clksel_reg = OMAP4_SCRM_AUXCLK0,
  2572. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2573. .recalc = &omap2_clksel_recalc,
  2574. .enable_reg = OMAP4_SCRM_AUXCLK0,
  2575. .enable_bit = OMAP4_ENABLE_SHIFT,
  2576. };
  2577. static const struct clksel auxclk0_sel[] = {
  2578. { .parent = &auxclk0_src_ck, .rates = div16_1to16_rates },
  2579. { .parent = NULL },
  2580. };
  2581. static struct clk auxclk0_ck = {
  2582. .name = "auxclk0_ck",
  2583. .parent = &auxclk0_src_ck,
  2584. .clksel = auxclk0_sel,
  2585. .clksel_reg = OMAP4_SCRM_AUXCLK0,
  2586. .clksel_mask = OMAP4_CLKDIV_MASK,
  2587. .ops = &clkops_null,
  2588. .recalc = &omap2_clksel_recalc,
  2589. .round_rate = &omap2_clksel_round_rate,
  2590. .set_rate = &omap2_clksel_set_rate,
  2591. };
  2592. static struct clk auxclk1_src_ck = {
  2593. .name = "auxclk1_src_ck",
  2594. .parent = &sys_clkin_ck,
  2595. .init = &omap2_init_clksel_parent,
  2596. .ops = &clkops_omap2_dflt,
  2597. .clksel = auxclk_src_sel,
  2598. .clksel_reg = OMAP4_SCRM_AUXCLK1,
  2599. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2600. .recalc = &omap2_clksel_recalc,
  2601. .enable_reg = OMAP4_SCRM_AUXCLK1,
  2602. .enable_bit = OMAP4_ENABLE_SHIFT,
  2603. };
  2604. static const struct clksel auxclk1_sel[] = {
  2605. { .parent = &auxclk1_src_ck, .rates = div16_1to16_rates },
  2606. { .parent = NULL },
  2607. };
  2608. static struct clk auxclk1_ck = {
  2609. .name = "auxclk1_ck",
  2610. .parent = &auxclk1_src_ck,
  2611. .clksel = auxclk1_sel,
  2612. .clksel_reg = OMAP4_SCRM_AUXCLK1,
  2613. .clksel_mask = OMAP4_CLKDIV_MASK,
  2614. .ops = &clkops_null,
  2615. .recalc = &omap2_clksel_recalc,
  2616. .round_rate = &omap2_clksel_round_rate,
  2617. .set_rate = &omap2_clksel_set_rate,
  2618. };
  2619. static struct clk auxclk2_src_ck = {
  2620. .name = "auxclk2_src_ck",
  2621. .parent = &sys_clkin_ck,
  2622. .init = &omap2_init_clksel_parent,
  2623. .ops = &clkops_omap2_dflt,
  2624. .clksel = auxclk_src_sel,
  2625. .clksel_reg = OMAP4_SCRM_AUXCLK2,
  2626. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2627. .recalc = &omap2_clksel_recalc,
  2628. .enable_reg = OMAP4_SCRM_AUXCLK2,
  2629. .enable_bit = OMAP4_ENABLE_SHIFT,
  2630. };
  2631. static const struct clksel auxclk2_sel[] = {
  2632. { .parent = &auxclk2_src_ck, .rates = div16_1to16_rates },
  2633. { .parent = NULL },
  2634. };
  2635. static struct clk auxclk2_ck = {
  2636. .name = "auxclk2_ck",
  2637. .parent = &auxclk2_src_ck,
  2638. .clksel = auxclk2_sel,
  2639. .clksel_reg = OMAP4_SCRM_AUXCLK2,
  2640. .clksel_mask = OMAP4_CLKDIV_MASK,
  2641. .ops = &clkops_null,
  2642. .recalc = &omap2_clksel_recalc,
  2643. .round_rate = &omap2_clksel_round_rate,
  2644. .set_rate = &omap2_clksel_set_rate,
  2645. };
  2646. static struct clk auxclk3_src_ck = {
  2647. .name = "auxclk3_src_ck",
  2648. .parent = &sys_clkin_ck,
  2649. .init = &omap2_init_clksel_parent,
  2650. .ops = &clkops_omap2_dflt,
  2651. .clksel = auxclk_src_sel,
  2652. .clksel_reg = OMAP4_SCRM_AUXCLK3,
  2653. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2654. .recalc = &omap2_clksel_recalc,
  2655. .enable_reg = OMAP4_SCRM_AUXCLK3,
  2656. .enable_bit = OMAP4_ENABLE_SHIFT,
  2657. };
  2658. static const struct clksel auxclk3_sel[] = {
  2659. { .parent = &auxclk3_src_ck, .rates = div16_1to16_rates },
  2660. { .parent = NULL },
  2661. };
  2662. static struct clk auxclk3_ck = {
  2663. .name = "auxclk3_ck",
  2664. .parent = &auxclk3_src_ck,
  2665. .clksel = auxclk3_sel,
  2666. .clksel_reg = OMAP4_SCRM_AUXCLK3,
  2667. .clksel_mask = OMAP4_CLKDIV_MASK,
  2668. .ops = &clkops_null,
  2669. .recalc = &omap2_clksel_recalc,
  2670. .round_rate = &omap2_clksel_round_rate,
  2671. .set_rate = &omap2_clksel_set_rate,
  2672. };
  2673. static struct clk auxclk4_src_ck = {
  2674. .name = "auxclk4_src_ck",
  2675. .parent = &sys_clkin_ck,
  2676. .init = &omap2_init_clksel_parent,
  2677. .ops = &clkops_omap2_dflt,
  2678. .clksel = auxclk_src_sel,
  2679. .clksel_reg = OMAP4_SCRM_AUXCLK4,
  2680. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2681. .recalc = &omap2_clksel_recalc,
  2682. .enable_reg = OMAP4_SCRM_AUXCLK4,
  2683. .enable_bit = OMAP4_ENABLE_SHIFT,
  2684. };
  2685. static const struct clksel auxclk4_sel[] = {
  2686. { .parent = &auxclk4_src_ck, .rates = div16_1to16_rates },
  2687. { .parent = NULL },
  2688. };
  2689. static struct clk auxclk4_ck = {
  2690. .name = "auxclk4_ck",
  2691. .parent = &auxclk4_src_ck,
  2692. .clksel = auxclk4_sel,
  2693. .clksel_reg = OMAP4_SCRM_AUXCLK4,
  2694. .clksel_mask = OMAP4_CLKDIV_MASK,
  2695. .ops = &clkops_null,
  2696. .recalc = &omap2_clksel_recalc,
  2697. .round_rate = &omap2_clksel_round_rate,
  2698. .set_rate = &omap2_clksel_set_rate,
  2699. };
  2700. static struct clk auxclk5_src_ck = {
  2701. .name = "auxclk5_src_ck",
  2702. .parent = &sys_clkin_ck,
  2703. .init = &omap2_init_clksel_parent,
  2704. .ops = &clkops_omap2_dflt,
  2705. .clksel = auxclk_src_sel,
  2706. .clksel_reg = OMAP4_SCRM_AUXCLK5,
  2707. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2708. .recalc = &omap2_clksel_recalc,
  2709. .enable_reg = OMAP4_SCRM_AUXCLK5,
  2710. .enable_bit = OMAP4_ENABLE_SHIFT,
  2711. };
  2712. static const struct clksel auxclk5_sel[] = {
  2713. { .parent = &auxclk5_src_ck, .rates = div16_1to16_rates },
  2714. { .parent = NULL },
  2715. };
  2716. static struct clk auxclk5_ck = {
  2717. .name = "auxclk5_ck",
  2718. .parent = &auxclk5_src_ck,
  2719. .clksel = auxclk5_sel,
  2720. .clksel_reg = OMAP4_SCRM_AUXCLK5,
  2721. .clksel_mask = OMAP4_CLKDIV_MASK,
  2722. .ops = &clkops_null,
  2723. .recalc = &omap2_clksel_recalc,
  2724. .round_rate = &omap2_clksel_round_rate,
  2725. .set_rate = &omap2_clksel_set_rate,
  2726. };
  2727. static const struct clksel auxclkreq_sel[] = {
  2728. { .parent = &auxclk0_ck, .rates = div_1_0_rates },
  2729. { .parent = &auxclk1_ck, .rates = div_1_1_rates },
  2730. { .parent = &auxclk2_ck, .rates = div_1_2_rates },
  2731. { .parent = &auxclk3_ck, .rates = div_1_3_rates },
  2732. { .parent = &auxclk4_ck, .rates = div_1_4_rates },
  2733. { .parent = &auxclk5_ck, .rates = div_1_5_rates },
  2734. { .parent = NULL },
  2735. };
  2736. static struct clk auxclkreq0_ck = {
  2737. .name = "auxclkreq0_ck",
  2738. .parent = &auxclk0_ck,
  2739. .init = &omap2_init_clksel_parent,
  2740. .ops = &clkops_null,
  2741. .clksel = auxclkreq_sel,
  2742. .clksel_reg = OMAP4_SCRM_AUXCLKREQ0,
  2743. .clksel_mask = OMAP4_MAPPING_MASK,
  2744. .recalc = &omap2_clksel_recalc,
  2745. };
  2746. static struct clk auxclkreq1_ck = {
  2747. .name = "auxclkreq1_ck",
  2748. .parent = &auxclk1_ck,
  2749. .init = &omap2_init_clksel_parent,
  2750. .ops = &clkops_null,
  2751. .clksel = auxclkreq_sel,
  2752. .clksel_reg = OMAP4_SCRM_AUXCLKREQ1,
  2753. .clksel_mask = OMAP4_MAPPING_MASK,
  2754. .recalc = &omap2_clksel_recalc,
  2755. };
  2756. static struct clk auxclkreq2_ck = {
  2757. .name = "auxclkreq2_ck",
  2758. .parent = &auxclk2_ck,
  2759. .init = &omap2_init_clksel_parent,
  2760. .ops = &clkops_null,
  2761. .clksel = auxclkreq_sel,
  2762. .clksel_reg = OMAP4_SCRM_AUXCLKREQ2,
  2763. .clksel_mask = OMAP4_MAPPING_MASK,
  2764. .recalc = &omap2_clksel_recalc,
  2765. };
  2766. static struct clk auxclkreq3_ck = {
  2767. .name = "auxclkreq3_ck",
  2768. .parent = &auxclk3_ck,
  2769. .init = &omap2_init_clksel_parent,
  2770. .ops = &clkops_null,
  2771. .clksel = auxclkreq_sel,
  2772. .clksel_reg = OMAP4_SCRM_AUXCLKREQ3,
  2773. .clksel_mask = OMAP4_MAPPING_MASK,
  2774. .recalc = &omap2_clksel_recalc,
  2775. };
  2776. static struct clk auxclkreq4_ck = {
  2777. .name = "auxclkreq4_ck",
  2778. .parent = &auxclk4_ck,
  2779. .init = &omap2_init_clksel_parent,
  2780. .ops = &clkops_null,
  2781. .clksel = auxclkreq_sel,
  2782. .clksel_reg = OMAP4_SCRM_AUXCLKREQ4,
  2783. .clksel_mask = OMAP4_MAPPING_MASK,
  2784. .recalc = &omap2_clksel_recalc,
  2785. };
  2786. static struct clk auxclkreq5_ck = {
  2787. .name = "auxclkreq5_ck",
  2788. .parent = &auxclk5_ck,
  2789. .init = &omap2_init_clksel_parent,
  2790. .ops = &clkops_null,
  2791. .clksel = auxclkreq_sel,
  2792. .clksel_reg = OMAP4_SCRM_AUXCLKREQ5,
  2793. .clksel_mask = OMAP4_MAPPING_MASK,
  2794. .recalc = &omap2_clksel_recalc,
  2795. };
  2796. /*
  2797. * clkdev
  2798. */
  2799. static struct omap_clk omap44xx_clks[] = {
  2800. CLK(NULL, "extalt_clkin_ck", &extalt_clkin_ck, CK_443X),
  2801. CLK(NULL, "pad_clks_ck", &pad_clks_ck, CK_443X),
  2802. CLK(NULL, "pad_slimbus_core_clks_ck", &pad_slimbus_core_clks_ck, CK_443X),
  2803. CLK(NULL, "secure_32k_clk_src_ck", &secure_32k_clk_src_ck, CK_443X),
  2804. CLK(NULL, "slimbus_clk", &slimbus_clk, CK_443X),
  2805. CLK(NULL, "sys_32k_ck", &sys_32k_ck, CK_443X),
  2806. CLK(NULL, "virt_12000000_ck", &virt_12000000_ck, CK_443X),
  2807. CLK(NULL, "virt_13000000_ck", &virt_13000000_ck, CK_443X),
  2808. CLK(NULL, "virt_16800000_ck", &virt_16800000_ck, CK_443X),
  2809. CLK(NULL, "virt_19200000_ck", &virt_19200000_ck, CK_443X),
  2810. CLK(NULL, "virt_26000000_ck", &virt_26000000_ck, CK_443X),
  2811. CLK(NULL, "virt_27000000_ck", &virt_27000000_ck, CK_443X),
  2812. CLK(NULL, "virt_38400000_ck", &virt_38400000_ck, CK_443X),
  2813. CLK(NULL, "sys_clkin_ck", &sys_clkin_ck, CK_443X),
  2814. CLK(NULL, "tie_low_clock_ck", &tie_low_clock_ck, CK_443X),
  2815. CLK(NULL, "utmi_phy_clkout_ck", &utmi_phy_clkout_ck, CK_443X),
  2816. CLK(NULL, "xclk60mhsp1_ck", &xclk60mhsp1_ck, CK_443X),
  2817. CLK(NULL, "xclk60mhsp2_ck", &xclk60mhsp2_ck, CK_443X),
  2818. CLK(NULL, "xclk60motg_ck", &xclk60motg_ck, CK_443X),
  2819. CLK(NULL, "abe_dpll_bypass_clk_mux_ck", &abe_dpll_bypass_clk_mux_ck, CK_443X),
  2820. CLK(NULL, "abe_dpll_refclk_mux_ck", &abe_dpll_refclk_mux_ck, CK_443X),
  2821. CLK(NULL, "dpll_abe_ck", &dpll_abe_ck, CK_443X),
  2822. CLK(NULL, "dpll_abe_x2_ck", &dpll_abe_x2_ck, CK_443X),
  2823. CLK(NULL, "dpll_abe_m2x2_ck", &dpll_abe_m2x2_ck, CK_443X),
  2824. CLK(NULL, "abe_24m_fclk", &abe_24m_fclk, CK_443X),
  2825. CLK(NULL, "abe_clk", &abe_clk, CK_443X),
  2826. CLK(NULL, "aess_fclk", &aess_fclk, CK_443X),
  2827. CLK(NULL, "dpll_abe_m3x2_ck", &dpll_abe_m3x2_ck, CK_443X),
  2828. CLK(NULL, "core_hsd_byp_clk_mux_ck", &core_hsd_byp_clk_mux_ck, CK_443X),
  2829. CLK(NULL, "dpll_core_ck", &dpll_core_ck, CK_443X),
  2830. CLK(NULL, "dpll_core_x2_ck", &dpll_core_x2_ck, CK_443X),
  2831. CLK(NULL, "dpll_core_m6x2_ck", &dpll_core_m6x2_ck, CK_443X),
  2832. CLK(NULL, "dbgclk_mux_ck", &dbgclk_mux_ck, CK_443X),
  2833. CLK(NULL, "dpll_core_m2_ck", &dpll_core_m2_ck, CK_443X),
  2834. CLK(NULL, "ddrphy_ck", &ddrphy_ck, CK_443X),
  2835. CLK(NULL, "dpll_core_m5x2_ck", &dpll_core_m5x2_ck, CK_443X),
  2836. CLK(NULL, "div_core_ck", &div_core_ck, CK_443X),
  2837. CLK(NULL, "div_iva_hs_clk", &div_iva_hs_clk, CK_443X),
  2838. CLK(NULL, "div_mpu_hs_clk", &div_mpu_hs_clk, CK_443X),
  2839. CLK(NULL, "dpll_core_m4x2_ck", &dpll_core_m4x2_ck, CK_443X),
  2840. CLK(NULL, "dll_clk_div_ck", &dll_clk_div_ck, CK_443X),
  2841. CLK(NULL, "dpll_abe_m2_ck", &dpll_abe_m2_ck, CK_443X),
  2842. CLK(NULL, "dpll_core_m3x2_ck", &dpll_core_m3x2_ck, CK_443X),
  2843. CLK(NULL, "dpll_core_m7x2_ck", &dpll_core_m7x2_ck, CK_443X),
  2844. CLK(NULL, "iva_hsd_byp_clk_mux_ck", &iva_hsd_byp_clk_mux_ck, CK_443X),
  2845. CLK(NULL, "dpll_iva_ck", &dpll_iva_ck, CK_443X),
  2846. CLK(NULL, "dpll_iva_x2_ck", &dpll_iva_x2_ck, CK_443X),
  2847. CLK(NULL, "dpll_iva_m4x2_ck", &dpll_iva_m4x2_ck, CK_443X),
  2848. CLK(NULL, "dpll_iva_m5x2_ck", &dpll_iva_m5x2_ck, CK_443X),
  2849. CLK(NULL, "dpll_mpu_ck", &dpll_mpu_ck, CK_443X),
  2850. CLK(NULL, "dpll_mpu_m2_ck", &dpll_mpu_m2_ck, CK_443X),
  2851. CLK(NULL, "per_hs_clk_div_ck", &per_hs_clk_div_ck, CK_443X),
  2852. CLK(NULL, "per_hsd_byp_clk_mux_ck", &per_hsd_byp_clk_mux_ck, CK_443X),
  2853. CLK(NULL, "dpll_per_ck", &dpll_per_ck, CK_443X),
  2854. CLK(NULL, "dpll_per_m2_ck", &dpll_per_m2_ck, CK_443X),
  2855. CLK(NULL, "dpll_per_x2_ck", &dpll_per_x2_ck, CK_443X),
  2856. CLK(NULL, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck, CK_443X),
  2857. CLK(NULL, "dpll_per_m3x2_ck", &dpll_per_m3x2_ck, CK_443X),
  2858. CLK(NULL, "dpll_per_m4x2_ck", &dpll_per_m4x2_ck, CK_443X),
  2859. CLK(NULL, "dpll_per_m5x2_ck", &dpll_per_m5x2_ck, CK_443X),
  2860. CLK(NULL, "dpll_per_m6x2_ck", &dpll_per_m6x2_ck, CK_443X),
  2861. CLK(NULL, "dpll_per_m7x2_ck", &dpll_per_m7x2_ck, CK_443X),
  2862. CLK(NULL, "usb_hs_clk_div_ck", &usb_hs_clk_div_ck, CK_443X),
  2863. CLK(NULL, "dpll_usb_ck", &dpll_usb_ck, CK_443X),
  2864. CLK(NULL, "dpll_usb_clkdcoldo_ck", &dpll_usb_clkdcoldo_ck, CK_443X),
  2865. CLK(NULL, "dpll_usb_m2_ck", &dpll_usb_m2_ck, CK_443X),
  2866. CLK(NULL, "ducati_clk_mux_ck", &ducati_clk_mux_ck, CK_443X),
  2867. CLK(NULL, "func_12m_fclk", &func_12m_fclk, CK_443X),
  2868. CLK(NULL, "func_24m_clk", &func_24m_clk, CK_443X),
  2869. CLK(NULL, "func_24mc_fclk", &func_24mc_fclk, CK_443X),
  2870. CLK(NULL, "func_48m_fclk", &func_48m_fclk, CK_443X),
  2871. CLK(NULL, "func_48mc_fclk", &func_48mc_fclk, CK_443X),
  2872. CLK(NULL, "func_64m_fclk", &func_64m_fclk, CK_443X),
  2873. CLK(NULL, "func_96m_fclk", &func_96m_fclk, CK_443X),
  2874. CLK(NULL, "init_60m_fclk", &init_60m_fclk, CK_443X),
  2875. CLK(NULL, "l3_div_ck", &l3_div_ck, CK_443X),
  2876. CLK(NULL, "l4_div_ck", &l4_div_ck, CK_443X),
  2877. CLK(NULL, "lp_clk_div_ck", &lp_clk_div_ck, CK_443X),
  2878. CLK(NULL, "l4_wkup_clk_mux_ck", &l4_wkup_clk_mux_ck, CK_443X),
  2879. CLK("smp_twd", NULL, &mpu_periphclk, CK_443X),
  2880. CLK(NULL, "ocp_abe_iclk", &ocp_abe_iclk, CK_443X),
  2881. CLK(NULL, "per_abe_24m_fclk", &per_abe_24m_fclk, CK_443X),
  2882. CLK(NULL, "per_abe_nc_fclk", &per_abe_nc_fclk, CK_443X),
  2883. CLK(NULL, "pmd_stm_clock_mux_ck", &pmd_stm_clock_mux_ck, CK_443X),
  2884. CLK(NULL, "pmd_trace_clk_mux_ck", &pmd_trace_clk_mux_ck, CK_443X),
  2885. CLK(NULL, "syc_clk_div_ck", &syc_clk_div_ck, CK_443X),
  2886. CLK(NULL, "aes1_fck", &aes1_fck, CK_443X),
  2887. CLK(NULL, "aes2_fck", &aes2_fck, CK_443X),
  2888. CLK(NULL, "aess_fck", &aess_fck, CK_443X),
  2889. CLK(NULL, "bandgap_fclk", &bandgap_fclk, CK_443X),
  2890. CLK(NULL, "bandgap_ts_fclk", &bandgap_ts_fclk, CK_446X),
  2891. CLK(NULL, "des3des_fck", &des3des_fck, CK_443X),
  2892. CLK(NULL, "div_ts_ck", &div_ts_ck, CK_446X),
  2893. CLK(NULL, "dmic_sync_mux_ck", &dmic_sync_mux_ck, CK_443X),
  2894. CLK(NULL, "dmic_fck", &dmic_fck, CK_443X),
  2895. CLK(NULL, "dsp_fck", &dsp_fck, CK_443X),
  2896. CLK(NULL, "dss_sys_clk", &dss_sys_clk, CK_443X),
  2897. CLK(NULL, "dss_tv_clk", &dss_tv_clk, CK_443X),
  2898. CLK(NULL, "dss_48mhz_clk", &dss_48mhz_clk, CK_443X),
  2899. CLK(NULL, "dss_dss_clk", &dss_dss_clk, CK_443X),
  2900. CLK("omapdss_dss", "ick", &dss_fck, CK_443X),
  2901. CLK(NULL, "efuse_ctrl_cust_fck", &efuse_ctrl_cust_fck, CK_443X),
  2902. CLK(NULL, "emif1_fck", &emif1_fck, CK_443X),
  2903. CLK(NULL, "emif2_fck", &emif2_fck, CK_443X),
  2904. CLK(NULL, "fdif_fck", &fdif_fck, CK_443X),
  2905. CLK(NULL, "fpka_fck", &fpka_fck, CK_443X),
  2906. CLK(NULL, "gpio1_dbclk", &gpio1_dbclk, CK_443X),
  2907. CLK(NULL, "gpio1_ick", &gpio1_ick, CK_443X),
  2908. CLK(NULL, "gpio2_dbclk", &gpio2_dbclk, CK_443X),
  2909. CLK(NULL, "gpio2_ick", &gpio2_ick, CK_443X),
  2910. CLK(NULL, "gpio3_dbclk", &gpio3_dbclk, CK_443X),
  2911. CLK(NULL, "gpio3_ick", &gpio3_ick, CK_443X),
  2912. CLK(NULL, "gpio4_dbclk", &gpio4_dbclk, CK_443X),
  2913. CLK(NULL, "gpio4_ick", &gpio4_ick, CK_443X),
  2914. CLK(NULL, "gpio5_dbclk", &gpio5_dbclk, CK_443X),
  2915. CLK(NULL, "gpio5_ick", &gpio5_ick, CK_443X),
  2916. CLK(NULL, "gpio6_dbclk", &gpio6_dbclk, CK_443X),
  2917. CLK(NULL, "gpio6_ick", &gpio6_ick, CK_443X),
  2918. CLK(NULL, "gpmc_ick", &gpmc_ick, CK_443X),
  2919. CLK(NULL, "gpu_fck", &gpu_fck, CK_443X),
  2920. CLK(NULL, "hdq1w_fck", &hdq1w_fck, CK_443X),
  2921. CLK(NULL, "hsi_fck", &hsi_fck, CK_443X),
  2922. CLK(NULL, "i2c1_fck", &i2c1_fck, CK_443X),
  2923. CLK(NULL, "i2c2_fck", &i2c2_fck, CK_443X),
  2924. CLK(NULL, "i2c3_fck", &i2c3_fck, CK_443X),
  2925. CLK(NULL, "i2c4_fck", &i2c4_fck, CK_443X),
  2926. CLK(NULL, "ipu_fck", &ipu_fck, CK_443X),
  2927. CLK(NULL, "iss_ctrlclk", &iss_ctrlclk, CK_443X),
  2928. CLK(NULL, "iss_fck", &iss_fck, CK_443X),
  2929. CLK(NULL, "iva_fck", &iva_fck, CK_443X),
  2930. CLK(NULL, "kbd_fck", &kbd_fck, CK_443X),
  2931. CLK(NULL, "l3_instr_ick", &l3_instr_ick, CK_443X),
  2932. CLK(NULL, "l3_main_3_ick", &l3_main_3_ick, CK_443X),
  2933. CLK(NULL, "mcasp_sync_mux_ck", &mcasp_sync_mux_ck, CK_443X),
  2934. CLK(NULL, "mcasp_fck", &mcasp_fck, CK_443X),
  2935. CLK(NULL, "mcbsp1_sync_mux_ck", &mcbsp1_sync_mux_ck, CK_443X),
  2936. CLK(NULL, "mcbsp1_fck", &mcbsp1_fck, CK_443X),
  2937. CLK(NULL, "mcbsp2_sync_mux_ck", &mcbsp2_sync_mux_ck, CK_443X),
  2938. CLK(NULL, "mcbsp2_fck", &mcbsp2_fck, CK_443X),
  2939. CLK(NULL, "mcbsp3_sync_mux_ck", &mcbsp3_sync_mux_ck, CK_443X),
  2940. CLK(NULL, "mcbsp3_fck", &mcbsp3_fck, CK_443X),
  2941. CLK(NULL, "mcbsp4_sync_mux_ck", &mcbsp4_sync_mux_ck, CK_443X),
  2942. CLK(NULL, "mcbsp4_fck", &mcbsp4_fck, CK_443X),
  2943. CLK(NULL, "mcpdm_fck", &mcpdm_fck, CK_443X),
  2944. CLK(NULL, "mcspi1_fck", &mcspi1_fck, CK_443X),
  2945. CLK(NULL, "mcspi2_fck", &mcspi2_fck, CK_443X),
  2946. CLK(NULL, "mcspi3_fck", &mcspi3_fck, CK_443X),
  2947. CLK(NULL, "mcspi4_fck", &mcspi4_fck, CK_443X),
  2948. CLK(NULL, "mmc1_fck", &mmc1_fck, CK_443X),
  2949. CLK(NULL, "mmc2_fck", &mmc2_fck, CK_443X),
  2950. CLK(NULL, "mmc3_fck", &mmc3_fck, CK_443X),
  2951. CLK(NULL, "mmc4_fck", &mmc4_fck, CK_443X),
  2952. CLK(NULL, "mmc5_fck", &mmc5_fck, CK_443X),
  2953. CLK(NULL, "ocp2scp_usb_phy_phy_48m", &ocp2scp_usb_phy_phy_48m, CK_443X),
  2954. CLK(NULL, "ocp2scp_usb_phy_ick", &ocp2scp_usb_phy_ick, CK_443X),
  2955. CLK(NULL, "ocp_wp_noc_ick", &ocp_wp_noc_ick, CK_443X),
  2956. CLK("omap_rng", "ick", &rng_ick, CK_443X),
  2957. CLK(NULL, "sha2md5_fck", &sha2md5_fck, CK_443X),
  2958. CLK(NULL, "sl2if_ick", &sl2if_ick, CK_443X),
  2959. CLK(NULL, "slimbus1_fclk_1", &slimbus1_fclk_1, CK_443X),
  2960. CLK(NULL, "slimbus1_fclk_0", &slimbus1_fclk_0, CK_443X),
  2961. CLK(NULL, "slimbus1_fclk_2", &slimbus1_fclk_2, CK_443X),
  2962. CLK(NULL, "slimbus1_slimbus_clk", &slimbus1_slimbus_clk, CK_443X),
  2963. CLK(NULL, "slimbus1_fck", &slimbus1_fck, CK_443X),
  2964. CLK(NULL, "slimbus2_fclk_1", &slimbus2_fclk_1, CK_443X),
  2965. CLK(NULL, "slimbus2_fclk_0", &slimbus2_fclk_0, CK_443X),
  2966. CLK(NULL, "slimbus2_slimbus_clk", &slimbus2_slimbus_clk, CK_443X),
  2967. CLK(NULL, "slimbus2_fck", &slimbus2_fck, CK_443X),
  2968. CLK(NULL, "smartreflex_core_fck", &smartreflex_core_fck, CK_443X),
  2969. CLK(NULL, "smartreflex_iva_fck", &smartreflex_iva_fck, CK_443X),
  2970. CLK(NULL, "smartreflex_mpu_fck", &smartreflex_mpu_fck, CK_443X),
  2971. CLK(NULL, "gpt1_fck", &timer1_fck, CK_443X),
  2972. CLK(NULL, "gpt10_fck", &timer10_fck, CK_443X),
  2973. CLK(NULL, "gpt11_fck", &timer11_fck, CK_443X),
  2974. CLK(NULL, "gpt2_fck", &timer2_fck, CK_443X),
  2975. CLK(NULL, "gpt3_fck", &timer3_fck, CK_443X),
  2976. CLK(NULL, "gpt4_fck", &timer4_fck, CK_443X),
  2977. CLK(NULL, "gpt5_fck", &timer5_fck, CK_443X),
  2978. CLK(NULL, "gpt6_fck", &timer6_fck, CK_443X),
  2979. CLK(NULL, "gpt7_fck", &timer7_fck, CK_443X),
  2980. CLK(NULL, "gpt8_fck", &timer8_fck, CK_443X),
  2981. CLK(NULL, "gpt9_fck", &timer9_fck, CK_443X),
  2982. CLK(NULL, "uart1_fck", &uart1_fck, CK_443X),
  2983. CLK(NULL, "uart2_fck", &uart2_fck, CK_443X),
  2984. CLK(NULL, "uart3_fck", &uart3_fck, CK_443X),
  2985. CLK(NULL, "uart4_fck", &uart4_fck, CK_443X),
  2986. CLK("usbhs_omap", "fs_fck", &usb_host_fs_fck, CK_443X),
  2987. CLK(NULL, "utmi_p1_gfclk", &utmi_p1_gfclk, CK_443X),
  2988. CLK(NULL, "usb_host_hs_utmi_p1_clk", &usb_host_hs_utmi_p1_clk, CK_443X),
  2989. CLK(NULL, "utmi_p2_gfclk", &utmi_p2_gfclk, CK_443X),
  2990. CLK(NULL, "usb_host_hs_utmi_p2_clk", &usb_host_hs_utmi_p2_clk, CK_443X),
  2991. CLK(NULL, "usb_host_hs_utmi_p3_clk", &usb_host_hs_utmi_p3_clk, CK_443X),
  2992. CLK(NULL, "usb_host_hs_hsic480m_p1_clk", &usb_host_hs_hsic480m_p1_clk, CK_443X),
  2993. CLK(NULL, "usb_host_hs_hsic60m_p1_clk", &usb_host_hs_hsic60m_p1_clk, CK_443X),
  2994. CLK(NULL, "usb_host_hs_hsic60m_p2_clk", &usb_host_hs_hsic60m_p2_clk, CK_443X),
  2995. CLK(NULL, "usb_host_hs_hsic480m_p2_clk", &usb_host_hs_hsic480m_p2_clk, CK_443X),
  2996. CLK(NULL, "usb_host_hs_func48mclk", &usb_host_hs_func48mclk, CK_443X),
  2997. CLK("usbhs_omap", "hs_fck", &usb_host_hs_fck, CK_443X),
  2998. CLK(NULL, "otg_60m_gfclk", &otg_60m_gfclk, CK_443X),
  2999. CLK(NULL, "usb_otg_hs_xclk", &usb_otg_hs_xclk, CK_443X),
  3000. CLK("musb-omap2430", "ick", &usb_otg_hs_ick, CK_443X),
  3001. CLK(NULL, "usb_phy_cm_clk32k", &usb_phy_cm_clk32k, CK_443X),
  3002. CLK(NULL, "usb_tll_hs_usb_ch2_clk", &usb_tll_hs_usb_ch2_clk, CK_443X),
  3003. CLK(NULL, "usb_tll_hs_usb_ch0_clk", &usb_tll_hs_usb_ch0_clk, CK_443X),
  3004. CLK(NULL, "usb_tll_hs_usb_ch1_clk", &usb_tll_hs_usb_ch1_clk, CK_443X),
  3005. CLK("usbhs_omap", "usbtll_ick", &usb_tll_hs_ick, CK_443X),
  3006. CLK(NULL, "usim_ck", &usim_ck, CK_443X),
  3007. CLK(NULL, "usim_fclk", &usim_fclk, CK_443X),
  3008. CLK(NULL, "usim_fck", &usim_fck, CK_443X),
  3009. CLK(NULL, "wd_timer2_fck", &wd_timer2_fck, CK_443X),
  3010. CLK(NULL, "wd_timer3_fck", &wd_timer3_fck, CK_443X),
  3011. CLK(NULL, "stm_clk_div_ck", &stm_clk_div_ck, CK_443X),
  3012. CLK(NULL, "trace_clk_div_ck", &trace_clk_div_ck, CK_443X),
  3013. CLK(NULL, "auxclk0_src_ck", &auxclk0_src_ck, CK_443X),
  3014. CLK(NULL, "auxclk0_ck", &auxclk0_ck, CK_443X),
  3015. CLK(NULL, "auxclkreq0_ck", &auxclkreq0_ck, CK_443X),
  3016. CLK(NULL, "auxclk1_src_ck", &auxclk1_src_ck, CK_443X),
  3017. CLK(NULL, "auxclk1_ck", &auxclk1_ck, CK_443X),
  3018. CLK(NULL, "auxclkreq1_ck", &auxclkreq1_ck, CK_443X),
  3019. CLK(NULL, "auxclk2_src_ck", &auxclk2_src_ck, CK_443X),
  3020. CLK(NULL, "auxclk2_ck", &auxclk2_ck, CK_443X),
  3021. CLK(NULL, "auxclkreq2_ck", &auxclkreq2_ck, CK_443X),
  3022. CLK(NULL, "auxclk3_src_ck", &auxclk3_src_ck, CK_443X),
  3023. CLK(NULL, "auxclk3_ck", &auxclk3_ck, CK_443X),
  3024. CLK(NULL, "auxclkreq3_ck", &auxclkreq3_ck, CK_443X),
  3025. CLK(NULL, "auxclk4_src_ck", &auxclk4_src_ck, CK_443X),
  3026. CLK(NULL, "auxclk4_ck", &auxclk4_ck, CK_443X),
  3027. CLK(NULL, "auxclkreq4_ck", &auxclkreq4_ck, CK_443X),
  3028. CLK(NULL, "auxclk5_src_ck", &auxclk5_src_ck, CK_443X),
  3029. CLK(NULL, "auxclk5_ck", &auxclk5_ck, CK_443X),
  3030. CLK(NULL, "auxclkreq5_ck", &auxclkreq5_ck, CK_443X),
  3031. CLK(NULL, "gpmc_ck", &dummy_ck, CK_443X),
  3032. CLK("omap_i2c.1", "ick", &dummy_ck, CK_443X),
  3033. CLK("omap_i2c.2", "ick", &dummy_ck, CK_443X),
  3034. CLK("omap_i2c.3", "ick", &dummy_ck, CK_443X),
  3035. CLK("omap_i2c.4", "ick", &dummy_ck, CK_443X),
  3036. CLK(NULL, "mailboxes_ick", &dummy_ck, CK_443X),
  3037. CLK("omap_hsmmc.0", "ick", &dummy_ck, CK_443X),
  3038. CLK("omap_hsmmc.1", "ick", &dummy_ck, CK_443X),
  3039. CLK("omap_hsmmc.2", "ick", &dummy_ck, CK_443X),
  3040. CLK("omap_hsmmc.3", "ick", &dummy_ck, CK_443X),
  3041. CLK("omap_hsmmc.4", "ick", &dummy_ck, CK_443X),
  3042. CLK("omap-mcbsp.1", "ick", &dummy_ck, CK_443X),
  3043. CLK("omap-mcbsp.2", "ick", &dummy_ck, CK_443X),
  3044. CLK("omap-mcbsp.3", "ick", &dummy_ck, CK_443X),
  3045. CLK("omap-mcbsp.4", "ick", &dummy_ck, CK_443X),
  3046. CLK("omap2_mcspi.1", "ick", &dummy_ck, CK_443X),
  3047. CLK("omap2_mcspi.2", "ick", &dummy_ck, CK_443X),
  3048. CLK("omap2_mcspi.3", "ick", &dummy_ck, CK_443X),
  3049. CLK("omap2_mcspi.4", "ick", &dummy_ck, CK_443X),
  3050. CLK(NULL, "uart1_ick", &dummy_ck, CK_443X),
  3051. CLK(NULL, "uart2_ick", &dummy_ck, CK_443X),
  3052. CLK(NULL, "uart3_ick", &dummy_ck, CK_443X),
  3053. CLK(NULL, "uart4_ick", &dummy_ck, CK_443X),
  3054. CLK("usbhs_omap", "usbhost_ick", &dummy_ck, CK_443X),
  3055. CLK("usbhs_omap", "usbtll_fck", &dummy_ck, CK_443X),
  3056. CLK("omap_wdt", "ick", &dummy_ck, CK_443X),
  3057. CLK(NULL, "timer_32k_ck", &sys_32k_ck, CK_443X),
  3058. CLK("omap_timer.1", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  3059. CLK("omap_timer.2", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  3060. CLK("omap_timer.3", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  3061. CLK("omap_timer.4", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  3062. CLK("omap_timer.9", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  3063. CLK("omap_timer.10", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  3064. CLK("omap_timer.11", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  3065. CLK("omap_timer.5", "timer_sys_ck", &syc_clk_div_ck, CK_443X),
  3066. CLK("omap_timer.6", "timer_sys_ck", &syc_clk_div_ck, CK_443X),
  3067. CLK("omap_timer.7", "timer_sys_ck", &syc_clk_div_ck, CK_443X),
  3068. CLK("omap_timer.8", "timer_sys_ck", &syc_clk_div_ck, CK_443X),
  3069. };
  3070. int __init omap4xxx_clk_init(void)
  3071. {
  3072. struct omap_clk *c;
  3073. u32 cpu_clkflg;
  3074. if (cpu_is_omap443x()) {
  3075. cpu_mask = RATE_IN_4430;
  3076. cpu_clkflg = CK_443X;
  3077. } else if (cpu_is_omap446x() || cpu_is_omap447x()) {
  3078. cpu_mask = RATE_IN_4460 | RATE_IN_4430;
  3079. cpu_clkflg = CK_446X | CK_443X;
  3080. if (cpu_is_omap447x())
  3081. pr_warn("WARNING: OMAP4470 clock data incomplete!\n");
  3082. } else {
  3083. return 0;
  3084. }
  3085. clk_init(&omap2_clk_functions);
  3086. /*
  3087. * Must stay commented until all OMAP SoC drivers are
  3088. * converted to runtime PM, or drivers may start crashing
  3089. *
  3090. * omap2_clk_disable_clkdm_control();
  3091. */
  3092. for (c = omap44xx_clks; c < omap44xx_clks + ARRAY_SIZE(omap44xx_clks);
  3093. c++)
  3094. clk_preinit(c->lk.clk);
  3095. for (c = omap44xx_clks; c < omap44xx_clks + ARRAY_SIZE(omap44xx_clks);
  3096. c++)
  3097. if (c->cpu & cpu_clkflg) {
  3098. clkdev_add(&c->lk);
  3099. clk_register(c->lk.clk);
  3100. omap2_init_clk_clkdm(c->lk.clk);
  3101. }
  3102. /* Disable autoidle on all clocks; let the PM code enable it later */
  3103. omap_clk_disable_autoidle_all();
  3104. recalculate_root_clocks();
  3105. /*
  3106. * Only enable those clocks we will need, let the drivers
  3107. * enable other clocks as necessary
  3108. */
  3109. clk_enable_init_clocks();
  3110. return 0;
  3111. }