intel_ringbuffer.c 39 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_drm.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. /*
  36. * 965+ support PIPE_CONTROL commands, which provide finer grained control
  37. * over cache flushing.
  38. */
  39. struct pipe_control {
  40. struct drm_i915_gem_object *obj;
  41. volatile u32 *cpu_page;
  42. u32 gtt_offset;
  43. };
  44. static inline int ring_space(struct intel_ring_buffer *ring)
  45. {
  46. int space = (ring->head & HEAD_ADDR) - (ring->tail + 8);
  47. if (space < 0)
  48. space += ring->size;
  49. return space;
  50. }
  51. static int
  52. render_ring_flush(struct intel_ring_buffer *ring,
  53. u32 invalidate_domains,
  54. u32 flush_domains)
  55. {
  56. struct drm_device *dev = ring->dev;
  57. u32 cmd;
  58. int ret;
  59. /*
  60. * read/write caches:
  61. *
  62. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  63. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  64. * also flushed at 2d versus 3d pipeline switches.
  65. *
  66. * read-only caches:
  67. *
  68. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  69. * MI_READ_FLUSH is set, and is always flushed on 965.
  70. *
  71. * I915_GEM_DOMAIN_COMMAND may not exist?
  72. *
  73. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  74. * invalidated when MI_EXE_FLUSH is set.
  75. *
  76. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  77. * invalidated with every MI_FLUSH.
  78. *
  79. * TLBs:
  80. *
  81. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  82. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  83. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  84. * are flushed at any MI_FLUSH.
  85. */
  86. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  87. if ((invalidate_domains|flush_domains) &
  88. I915_GEM_DOMAIN_RENDER)
  89. cmd &= ~MI_NO_WRITE_FLUSH;
  90. if (INTEL_INFO(dev)->gen < 4) {
  91. /*
  92. * On the 965, the sampler cache always gets flushed
  93. * and this bit is reserved.
  94. */
  95. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  96. cmd |= MI_READ_FLUSH;
  97. }
  98. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  99. cmd |= MI_EXE_FLUSH;
  100. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  101. (IS_G4X(dev) || IS_GEN5(dev)))
  102. cmd |= MI_INVALIDATE_ISP;
  103. ret = intel_ring_begin(ring, 2);
  104. if (ret)
  105. return ret;
  106. intel_ring_emit(ring, cmd);
  107. intel_ring_emit(ring, MI_NOOP);
  108. intel_ring_advance(ring);
  109. return 0;
  110. }
  111. /**
  112. * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
  113. * implementing two workarounds on gen6. From section 1.4.7.1
  114. * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
  115. *
  116. * [DevSNB-C+{W/A}] Before any depth stall flush (including those
  117. * produced by non-pipelined state commands), software needs to first
  118. * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
  119. * 0.
  120. *
  121. * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
  122. * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
  123. *
  124. * And the workaround for these two requires this workaround first:
  125. *
  126. * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
  127. * BEFORE the pipe-control with a post-sync op and no write-cache
  128. * flushes.
  129. *
  130. * And this last workaround is tricky because of the requirements on
  131. * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
  132. * volume 2 part 1:
  133. *
  134. * "1 of the following must also be set:
  135. * - Render Target Cache Flush Enable ([12] of DW1)
  136. * - Depth Cache Flush Enable ([0] of DW1)
  137. * - Stall at Pixel Scoreboard ([1] of DW1)
  138. * - Depth Stall ([13] of DW1)
  139. * - Post-Sync Operation ([13] of DW1)
  140. * - Notify Enable ([8] of DW1)"
  141. *
  142. * The cache flushes require the workaround flush that triggered this
  143. * one, so we can't use it. Depth stall would trigger the same.
  144. * Post-sync nonzero is what triggered this second workaround, so we
  145. * can't use that one either. Notify enable is IRQs, which aren't
  146. * really our business. That leaves only stall at scoreboard.
  147. */
  148. static int
  149. intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
  150. {
  151. struct pipe_control *pc = ring->private;
  152. u32 scratch_addr = pc->gtt_offset + 128;
  153. int ret;
  154. ret = intel_ring_begin(ring, 6);
  155. if (ret)
  156. return ret;
  157. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  158. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  159. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  160. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  161. intel_ring_emit(ring, 0); /* low dword */
  162. intel_ring_emit(ring, 0); /* high dword */
  163. intel_ring_emit(ring, MI_NOOP);
  164. intel_ring_advance(ring);
  165. ret = intel_ring_begin(ring, 6);
  166. if (ret)
  167. return ret;
  168. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  169. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
  170. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  171. intel_ring_emit(ring, 0);
  172. intel_ring_emit(ring, 0);
  173. intel_ring_emit(ring, MI_NOOP);
  174. intel_ring_advance(ring);
  175. return 0;
  176. }
  177. static int
  178. gen6_render_ring_flush(struct intel_ring_buffer *ring,
  179. u32 invalidate_domains, u32 flush_domains)
  180. {
  181. u32 flags = 0;
  182. struct pipe_control *pc = ring->private;
  183. u32 scratch_addr = pc->gtt_offset + 128;
  184. int ret;
  185. /* Force SNB workarounds for PIPE_CONTROL flushes */
  186. intel_emit_post_sync_nonzero_flush(ring);
  187. /* Just flush everything. Experiments have shown that reducing the
  188. * number of bits based on the write domains has little performance
  189. * impact.
  190. */
  191. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  192. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  193. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  194. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  195. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  196. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  197. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  198. ret = intel_ring_begin(ring, 6);
  199. if (ret)
  200. return ret;
  201. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  202. intel_ring_emit(ring, flags);
  203. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  204. intel_ring_emit(ring, 0); /* lower dword */
  205. intel_ring_emit(ring, 0); /* uppwer dword */
  206. intel_ring_emit(ring, MI_NOOP);
  207. intel_ring_advance(ring);
  208. return 0;
  209. }
  210. static void ring_write_tail(struct intel_ring_buffer *ring,
  211. u32 value)
  212. {
  213. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  214. I915_WRITE_TAIL(ring, value);
  215. }
  216. u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
  217. {
  218. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  219. u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
  220. RING_ACTHD(ring->mmio_base) : ACTHD;
  221. return I915_READ(acthd_reg);
  222. }
  223. static int init_ring_common(struct intel_ring_buffer *ring)
  224. {
  225. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  226. struct drm_i915_gem_object *obj = ring->obj;
  227. u32 head;
  228. /* Stop the ring if it's running. */
  229. I915_WRITE_CTL(ring, 0);
  230. I915_WRITE_HEAD(ring, 0);
  231. ring->write_tail(ring, 0);
  232. /* Initialize the ring. */
  233. I915_WRITE_START(ring, obj->gtt_offset);
  234. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  235. /* G45 ring initialization fails to reset head to zero */
  236. if (head != 0) {
  237. DRM_DEBUG_KMS("%s head not reset to zero "
  238. "ctl %08x head %08x tail %08x start %08x\n",
  239. ring->name,
  240. I915_READ_CTL(ring),
  241. I915_READ_HEAD(ring),
  242. I915_READ_TAIL(ring),
  243. I915_READ_START(ring));
  244. I915_WRITE_HEAD(ring, 0);
  245. if (I915_READ_HEAD(ring) & HEAD_ADDR) {
  246. DRM_ERROR("failed to set %s head to zero "
  247. "ctl %08x head %08x tail %08x start %08x\n",
  248. ring->name,
  249. I915_READ_CTL(ring),
  250. I915_READ_HEAD(ring),
  251. I915_READ_TAIL(ring),
  252. I915_READ_START(ring));
  253. }
  254. }
  255. I915_WRITE_CTL(ring,
  256. ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
  257. | RING_VALID);
  258. /* If the head is still not zero, the ring is dead */
  259. if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
  260. I915_READ_START(ring) == obj->gtt_offset &&
  261. (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
  262. DRM_ERROR("%s initialization failed "
  263. "ctl %08x head %08x tail %08x start %08x\n",
  264. ring->name,
  265. I915_READ_CTL(ring),
  266. I915_READ_HEAD(ring),
  267. I915_READ_TAIL(ring),
  268. I915_READ_START(ring));
  269. return -EIO;
  270. }
  271. if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
  272. i915_kernel_lost_context(ring->dev);
  273. else {
  274. ring->head = I915_READ_HEAD(ring);
  275. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  276. ring->space = ring_space(ring);
  277. }
  278. return 0;
  279. }
  280. static int
  281. init_pipe_control(struct intel_ring_buffer *ring)
  282. {
  283. struct pipe_control *pc;
  284. struct drm_i915_gem_object *obj;
  285. int ret;
  286. if (ring->private)
  287. return 0;
  288. pc = kmalloc(sizeof(*pc), GFP_KERNEL);
  289. if (!pc)
  290. return -ENOMEM;
  291. obj = i915_gem_alloc_object(ring->dev, 4096);
  292. if (obj == NULL) {
  293. DRM_ERROR("Failed to allocate seqno page\n");
  294. ret = -ENOMEM;
  295. goto err;
  296. }
  297. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  298. ret = i915_gem_object_pin(obj, 4096, true);
  299. if (ret)
  300. goto err_unref;
  301. pc->gtt_offset = obj->gtt_offset;
  302. pc->cpu_page = kmap(obj->pages[0]);
  303. if (pc->cpu_page == NULL)
  304. goto err_unpin;
  305. pc->obj = obj;
  306. ring->private = pc;
  307. return 0;
  308. err_unpin:
  309. i915_gem_object_unpin(obj);
  310. err_unref:
  311. drm_gem_object_unreference(&obj->base);
  312. err:
  313. kfree(pc);
  314. return ret;
  315. }
  316. static void
  317. cleanup_pipe_control(struct intel_ring_buffer *ring)
  318. {
  319. struct pipe_control *pc = ring->private;
  320. struct drm_i915_gem_object *obj;
  321. if (!ring->private)
  322. return;
  323. obj = pc->obj;
  324. kunmap(obj->pages[0]);
  325. i915_gem_object_unpin(obj);
  326. drm_gem_object_unreference(&obj->base);
  327. kfree(pc);
  328. ring->private = NULL;
  329. }
  330. static int init_render_ring(struct intel_ring_buffer *ring)
  331. {
  332. struct drm_device *dev = ring->dev;
  333. struct drm_i915_private *dev_priv = dev->dev_private;
  334. int ret = init_ring_common(ring);
  335. if (INTEL_INFO(dev)->gen > 3) {
  336. int mode = VS_TIMER_DISPATCH << 16 | VS_TIMER_DISPATCH;
  337. I915_WRITE(MI_MODE, mode);
  338. if (IS_GEN7(dev))
  339. I915_WRITE(GFX_MODE_GEN7,
  340. GFX_MODE_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
  341. GFX_MODE_ENABLE(GFX_REPLAY_MODE));
  342. }
  343. if (INTEL_INFO(dev)->gen >= 5) {
  344. ret = init_pipe_control(ring);
  345. if (ret)
  346. return ret;
  347. }
  348. if (INTEL_INFO(dev)->gen >= 6) {
  349. I915_WRITE(INSTPM,
  350. INSTPM_FORCE_ORDERING << 16 | INSTPM_FORCE_ORDERING);
  351. }
  352. return ret;
  353. }
  354. static void render_ring_cleanup(struct intel_ring_buffer *ring)
  355. {
  356. if (!ring->private)
  357. return;
  358. cleanup_pipe_control(ring);
  359. }
  360. static void
  361. update_mboxes(struct intel_ring_buffer *ring,
  362. u32 seqno,
  363. u32 mmio_offset)
  364. {
  365. intel_ring_emit(ring, MI_SEMAPHORE_MBOX |
  366. MI_SEMAPHORE_GLOBAL_GTT |
  367. MI_SEMAPHORE_REGISTER |
  368. MI_SEMAPHORE_UPDATE);
  369. intel_ring_emit(ring, seqno);
  370. intel_ring_emit(ring, mmio_offset);
  371. }
  372. /**
  373. * gen6_add_request - Update the semaphore mailbox registers
  374. *
  375. * @ring - ring that is adding a request
  376. * @seqno - return seqno stuck into the ring
  377. *
  378. * Update the mailbox registers in the *other* rings with the current seqno.
  379. * This acts like a signal in the canonical semaphore.
  380. */
  381. static int
  382. gen6_add_request(struct intel_ring_buffer *ring,
  383. u32 *seqno)
  384. {
  385. u32 mbox1_reg;
  386. u32 mbox2_reg;
  387. int ret;
  388. ret = intel_ring_begin(ring, 10);
  389. if (ret)
  390. return ret;
  391. mbox1_reg = ring->signal_mbox[0];
  392. mbox2_reg = ring->signal_mbox[1];
  393. *seqno = i915_gem_next_request_seqno(ring);
  394. update_mboxes(ring, *seqno, mbox1_reg);
  395. update_mboxes(ring, *seqno, mbox2_reg);
  396. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  397. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  398. intel_ring_emit(ring, *seqno);
  399. intel_ring_emit(ring, MI_USER_INTERRUPT);
  400. intel_ring_advance(ring);
  401. return 0;
  402. }
  403. /**
  404. * intel_ring_sync - sync the waiter to the signaller on seqno
  405. *
  406. * @waiter - ring that is waiting
  407. * @signaller - ring which has, or will signal
  408. * @seqno - seqno which the waiter will block on
  409. */
  410. static int
  411. intel_ring_sync(struct intel_ring_buffer *waiter,
  412. struct intel_ring_buffer *signaller,
  413. int ring,
  414. u32 seqno)
  415. {
  416. int ret;
  417. u32 dw1 = MI_SEMAPHORE_MBOX |
  418. MI_SEMAPHORE_COMPARE |
  419. MI_SEMAPHORE_REGISTER;
  420. /* Throughout all of the GEM code, seqno passed implies our current
  421. * seqno is >= the last seqno executed. However for hardware the
  422. * comparison is strictly greater than.
  423. */
  424. seqno -= 1;
  425. ret = intel_ring_begin(waiter, 4);
  426. if (ret)
  427. return ret;
  428. intel_ring_emit(waiter, dw1 | signaller->semaphore_register[ring]);
  429. intel_ring_emit(waiter, seqno);
  430. intel_ring_emit(waiter, 0);
  431. intel_ring_emit(waiter, MI_NOOP);
  432. intel_ring_advance(waiter);
  433. return 0;
  434. }
  435. /* VCS->RCS (RVSYNC) or BCS->RCS (RBSYNC) */
  436. int
  437. render_ring_sync_to(struct intel_ring_buffer *waiter,
  438. struct intel_ring_buffer *signaller,
  439. u32 seqno)
  440. {
  441. WARN_ON(signaller->semaphore_register[RCS] == MI_SEMAPHORE_SYNC_INVALID);
  442. return intel_ring_sync(waiter,
  443. signaller,
  444. RCS,
  445. seqno);
  446. }
  447. /* RCS->VCS (VRSYNC) or BCS->VCS (VBSYNC) */
  448. int
  449. gen6_bsd_ring_sync_to(struct intel_ring_buffer *waiter,
  450. struct intel_ring_buffer *signaller,
  451. u32 seqno)
  452. {
  453. WARN_ON(signaller->semaphore_register[VCS] == MI_SEMAPHORE_SYNC_INVALID);
  454. return intel_ring_sync(waiter,
  455. signaller,
  456. VCS,
  457. seqno);
  458. }
  459. /* RCS->BCS (BRSYNC) or VCS->BCS (BVSYNC) */
  460. int
  461. gen6_blt_ring_sync_to(struct intel_ring_buffer *waiter,
  462. struct intel_ring_buffer *signaller,
  463. u32 seqno)
  464. {
  465. WARN_ON(signaller->semaphore_register[BCS] == MI_SEMAPHORE_SYNC_INVALID);
  466. return intel_ring_sync(waiter,
  467. signaller,
  468. BCS,
  469. seqno);
  470. }
  471. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  472. do { \
  473. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
  474. PIPE_CONTROL_DEPTH_STALL); \
  475. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  476. intel_ring_emit(ring__, 0); \
  477. intel_ring_emit(ring__, 0); \
  478. } while (0)
  479. static int
  480. pc_render_add_request(struct intel_ring_buffer *ring,
  481. u32 *result)
  482. {
  483. u32 seqno = i915_gem_next_request_seqno(ring);
  484. struct pipe_control *pc = ring->private;
  485. u32 scratch_addr = pc->gtt_offset + 128;
  486. int ret;
  487. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  488. * incoherent with writes to memory, i.e. completely fubar,
  489. * so we need to use PIPE_NOTIFY instead.
  490. *
  491. * However, we also need to workaround the qword write
  492. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  493. * memory before requesting an interrupt.
  494. */
  495. ret = intel_ring_begin(ring, 32);
  496. if (ret)
  497. return ret;
  498. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  499. PIPE_CONTROL_WRITE_FLUSH |
  500. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
  501. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  502. intel_ring_emit(ring, seqno);
  503. intel_ring_emit(ring, 0);
  504. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  505. scratch_addr += 128; /* write to separate cachelines */
  506. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  507. scratch_addr += 128;
  508. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  509. scratch_addr += 128;
  510. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  511. scratch_addr += 128;
  512. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  513. scratch_addr += 128;
  514. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  515. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  516. PIPE_CONTROL_WRITE_FLUSH |
  517. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
  518. PIPE_CONTROL_NOTIFY);
  519. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  520. intel_ring_emit(ring, seqno);
  521. intel_ring_emit(ring, 0);
  522. intel_ring_advance(ring);
  523. *result = seqno;
  524. return 0;
  525. }
  526. static int
  527. render_ring_add_request(struct intel_ring_buffer *ring,
  528. u32 *result)
  529. {
  530. u32 seqno = i915_gem_next_request_seqno(ring);
  531. int ret;
  532. ret = intel_ring_begin(ring, 4);
  533. if (ret)
  534. return ret;
  535. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  536. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  537. intel_ring_emit(ring, seqno);
  538. intel_ring_emit(ring, MI_USER_INTERRUPT);
  539. intel_ring_advance(ring);
  540. *result = seqno;
  541. return 0;
  542. }
  543. static u32
  544. gen6_ring_get_seqno(struct intel_ring_buffer *ring)
  545. {
  546. struct drm_device *dev = ring->dev;
  547. /* Workaround to force correct ordering between irq and seqno writes on
  548. * ivb (and maybe also on snb) by reading from a CS register (like
  549. * ACTHD) before reading the status page. */
  550. if (IS_GEN6(dev) || IS_GEN7(dev))
  551. intel_ring_get_active_head(ring);
  552. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  553. }
  554. static u32
  555. ring_get_seqno(struct intel_ring_buffer *ring)
  556. {
  557. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  558. }
  559. static u32
  560. pc_render_get_seqno(struct intel_ring_buffer *ring)
  561. {
  562. struct pipe_control *pc = ring->private;
  563. return pc->cpu_page[0];
  564. }
  565. static void
  566. ironlake_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
  567. {
  568. dev_priv->gt_irq_mask &= ~mask;
  569. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  570. POSTING_READ(GTIMR);
  571. }
  572. static void
  573. ironlake_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
  574. {
  575. dev_priv->gt_irq_mask |= mask;
  576. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  577. POSTING_READ(GTIMR);
  578. }
  579. static void
  580. i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
  581. {
  582. dev_priv->irq_mask &= ~mask;
  583. I915_WRITE(IMR, dev_priv->irq_mask);
  584. POSTING_READ(IMR);
  585. }
  586. static void
  587. i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
  588. {
  589. dev_priv->irq_mask |= mask;
  590. I915_WRITE(IMR, dev_priv->irq_mask);
  591. POSTING_READ(IMR);
  592. }
  593. static bool
  594. render_ring_get_irq(struct intel_ring_buffer *ring)
  595. {
  596. struct drm_device *dev = ring->dev;
  597. drm_i915_private_t *dev_priv = dev->dev_private;
  598. if (!dev->irq_enabled)
  599. return false;
  600. spin_lock(&ring->irq_lock);
  601. if (ring->irq_refcount++ == 0) {
  602. if (INTEL_INFO(dev)->gen >= 5)
  603. ironlake_enable_irq(dev_priv,
  604. GT_PIPE_NOTIFY | GT_USER_INTERRUPT);
  605. else
  606. i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
  607. }
  608. spin_unlock(&ring->irq_lock);
  609. return true;
  610. }
  611. static void
  612. render_ring_put_irq(struct intel_ring_buffer *ring)
  613. {
  614. struct drm_device *dev = ring->dev;
  615. drm_i915_private_t *dev_priv = dev->dev_private;
  616. spin_lock(&ring->irq_lock);
  617. if (--ring->irq_refcount == 0) {
  618. if (INTEL_INFO(dev)->gen >= 5)
  619. ironlake_disable_irq(dev_priv,
  620. GT_USER_INTERRUPT |
  621. GT_PIPE_NOTIFY);
  622. else
  623. i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
  624. }
  625. spin_unlock(&ring->irq_lock);
  626. }
  627. void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
  628. {
  629. struct drm_device *dev = ring->dev;
  630. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  631. u32 mmio = 0;
  632. /* The ring status page addresses are no longer next to the rest of
  633. * the ring registers as of gen7.
  634. */
  635. if (IS_GEN7(dev)) {
  636. switch (ring->id) {
  637. case RCS:
  638. mmio = RENDER_HWS_PGA_GEN7;
  639. break;
  640. case BCS:
  641. mmio = BLT_HWS_PGA_GEN7;
  642. break;
  643. case VCS:
  644. mmio = BSD_HWS_PGA_GEN7;
  645. break;
  646. }
  647. } else if (IS_GEN6(ring->dev)) {
  648. mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
  649. } else {
  650. mmio = RING_HWS_PGA(ring->mmio_base);
  651. }
  652. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  653. POSTING_READ(mmio);
  654. }
  655. static int
  656. bsd_ring_flush(struct intel_ring_buffer *ring,
  657. u32 invalidate_domains,
  658. u32 flush_domains)
  659. {
  660. int ret;
  661. ret = intel_ring_begin(ring, 2);
  662. if (ret)
  663. return ret;
  664. intel_ring_emit(ring, MI_FLUSH);
  665. intel_ring_emit(ring, MI_NOOP);
  666. intel_ring_advance(ring);
  667. return 0;
  668. }
  669. static int
  670. ring_add_request(struct intel_ring_buffer *ring,
  671. u32 *result)
  672. {
  673. u32 seqno;
  674. int ret;
  675. ret = intel_ring_begin(ring, 4);
  676. if (ret)
  677. return ret;
  678. seqno = i915_gem_next_request_seqno(ring);
  679. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  680. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  681. intel_ring_emit(ring, seqno);
  682. intel_ring_emit(ring, MI_USER_INTERRUPT);
  683. intel_ring_advance(ring);
  684. *result = seqno;
  685. return 0;
  686. }
  687. static bool
  688. gen6_ring_get_irq(struct intel_ring_buffer *ring)
  689. {
  690. struct drm_device *dev = ring->dev;
  691. drm_i915_private_t *dev_priv = dev->dev_private;
  692. if (!dev->irq_enabled)
  693. return false;
  694. /* It looks like we need to prevent the gt from suspending while waiting
  695. * for an notifiy irq, otherwise irqs seem to get lost on at least the
  696. * blt/bsd rings on ivb. */
  697. gen6_gt_force_wake_get(dev_priv);
  698. spin_lock(&ring->irq_lock);
  699. if (ring->irq_refcount++ == 0) {
  700. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  701. ironlake_enable_irq(dev_priv, ring->irq_enable_mask);
  702. }
  703. spin_unlock(&ring->irq_lock);
  704. return true;
  705. }
  706. static void
  707. gen6_ring_put_irq(struct intel_ring_buffer *ring)
  708. {
  709. struct drm_device *dev = ring->dev;
  710. drm_i915_private_t *dev_priv = dev->dev_private;
  711. spin_lock(&ring->irq_lock);
  712. if (--ring->irq_refcount == 0) {
  713. I915_WRITE_IMR(ring, ~0);
  714. ironlake_disable_irq(dev_priv, ring->irq_enable_mask);
  715. }
  716. spin_unlock(&ring->irq_lock);
  717. gen6_gt_force_wake_put(dev_priv);
  718. }
  719. static bool
  720. bsd_ring_get_irq(struct intel_ring_buffer *ring)
  721. {
  722. struct drm_device *dev = ring->dev;
  723. drm_i915_private_t *dev_priv = dev->dev_private;
  724. if (!dev->irq_enabled)
  725. return false;
  726. spin_lock(&ring->irq_lock);
  727. if (ring->irq_refcount++ == 0) {
  728. if (IS_G4X(dev))
  729. i915_enable_irq(dev_priv, I915_BSD_USER_INTERRUPT);
  730. else
  731. ironlake_enable_irq(dev_priv, GT_BSD_USER_INTERRUPT);
  732. }
  733. spin_unlock(&ring->irq_lock);
  734. return true;
  735. }
  736. static void
  737. bsd_ring_put_irq(struct intel_ring_buffer *ring)
  738. {
  739. struct drm_device *dev = ring->dev;
  740. drm_i915_private_t *dev_priv = dev->dev_private;
  741. spin_lock(&ring->irq_lock);
  742. if (--ring->irq_refcount == 0) {
  743. if (IS_G4X(dev))
  744. i915_disable_irq(dev_priv, I915_BSD_USER_INTERRUPT);
  745. else
  746. ironlake_disable_irq(dev_priv, GT_BSD_USER_INTERRUPT);
  747. }
  748. spin_unlock(&ring->irq_lock);
  749. }
  750. static int
  751. ring_dispatch_execbuffer(struct intel_ring_buffer *ring, u32 offset, u32 length)
  752. {
  753. int ret;
  754. ret = intel_ring_begin(ring, 2);
  755. if (ret)
  756. return ret;
  757. intel_ring_emit(ring,
  758. MI_BATCH_BUFFER_START | (2 << 6) |
  759. MI_BATCH_NON_SECURE_I965);
  760. intel_ring_emit(ring, offset);
  761. intel_ring_advance(ring);
  762. return 0;
  763. }
  764. static int
  765. render_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  766. u32 offset, u32 len)
  767. {
  768. struct drm_device *dev = ring->dev;
  769. int ret;
  770. if (IS_I830(dev) || IS_845G(dev)) {
  771. ret = intel_ring_begin(ring, 4);
  772. if (ret)
  773. return ret;
  774. intel_ring_emit(ring, MI_BATCH_BUFFER);
  775. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  776. intel_ring_emit(ring, offset + len - 8);
  777. intel_ring_emit(ring, 0);
  778. } else {
  779. ret = intel_ring_begin(ring, 2);
  780. if (ret)
  781. return ret;
  782. if (INTEL_INFO(dev)->gen >= 4) {
  783. intel_ring_emit(ring,
  784. MI_BATCH_BUFFER_START | (2 << 6) |
  785. MI_BATCH_NON_SECURE_I965);
  786. intel_ring_emit(ring, offset);
  787. } else {
  788. intel_ring_emit(ring,
  789. MI_BATCH_BUFFER_START | (2 << 6));
  790. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  791. }
  792. }
  793. intel_ring_advance(ring);
  794. return 0;
  795. }
  796. static void cleanup_status_page(struct intel_ring_buffer *ring)
  797. {
  798. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  799. struct drm_i915_gem_object *obj;
  800. obj = ring->status_page.obj;
  801. if (obj == NULL)
  802. return;
  803. kunmap(obj->pages[0]);
  804. i915_gem_object_unpin(obj);
  805. drm_gem_object_unreference(&obj->base);
  806. ring->status_page.obj = NULL;
  807. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  808. }
  809. static int init_status_page(struct intel_ring_buffer *ring)
  810. {
  811. struct drm_device *dev = ring->dev;
  812. drm_i915_private_t *dev_priv = dev->dev_private;
  813. struct drm_i915_gem_object *obj;
  814. int ret;
  815. obj = i915_gem_alloc_object(dev, 4096);
  816. if (obj == NULL) {
  817. DRM_ERROR("Failed to allocate status page\n");
  818. ret = -ENOMEM;
  819. goto err;
  820. }
  821. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  822. ret = i915_gem_object_pin(obj, 4096, true);
  823. if (ret != 0) {
  824. goto err_unref;
  825. }
  826. ring->status_page.gfx_addr = obj->gtt_offset;
  827. ring->status_page.page_addr = kmap(obj->pages[0]);
  828. if (ring->status_page.page_addr == NULL) {
  829. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  830. goto err_unpin;
  831. }
  832. ring->status_page.obj = obj;
  833. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  834. intel_ring_setup_status_page(ring);
  835. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  836. ring->name, ring->status_page.gfx_addr);
  837. return 0;
  838. err_unpin:
  839. i915_gem_object_unpin(obj);
  840. err_unref:
  841. drm_gem_object_unreference(&obj->base);
  842. err:
  843. return ret;
  844. }
  845. int intel_init_ring_buffer(struct drm_device *dev,
  846. struct intel_ring_buffer *ring)
  847. {
  848. struct drm_i915_gem_object *obj;
  849. int ret;
  850. ring->dev = dev;
  851. INIT_LIST_HEAD(&ring->active_list);
  852. INIT_LIST_HEAD(&ring->request_list);
  853. INIT_LIST_HEAD(&ring->gpu_write_list);
  854. ring->size = 32 * PAGE_SIZE;
  855. init_waitqueue_head(&ring->irq_queue);
  856. spin_lock_init(&ring->irq_lock);
  857. if (I915_NEED_GFX_HWS(dev)) {
  858. ret = init_status_page(ring);
  859. if (ret)
  860. return ret;
  861. }
  862. obj = i915_gem_alloc_object(dev, ring->size);
  863. if (obj == NULL) {
  864. DRM_ERROR("Failed to allocate ringbuffer\n");
  865. ret = -ENOMEM;
  866. goto err_hws;
  867. }
  868. ring->obj = obj;
  869. ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
  870. if (ret)
  871. goto err_unref;
  872. ring->map.size = ring->size;
  873. ring->map.offset = dev->agp->base + obj->gtt_offset;
  874. ring->map.type = 0;
  875. ring->map.flags = 0;
  876. ring->map.mtrr = 0;
  877. drm_core_ioremap_wc(&ring->map, dev);
  878. if (ring->map.handle == NULL) {
  879. DRM_ERROR("Failed to map ringbuffer.\n");
  880. ret = -EINVAL;
  881. goto err_unpin;
  882. }
  883. ring->virtual_start = ring->map.handle;
  884. ret = ring->init(ring);
  885. if (ret)
  886. goto err_unmap;
  887. /* Workaround an erratum on the i830 which causes a hang if
  888. * the TAIL pointer points to within the last 2 cachelines
  889. * of the buffer.
  890. */
  891. ring->effective_size = ring->size;
  892. if (IS_I830(ring->dev))
  893. ring->effective_size -= 128;
  894. return 0;
  895. err_unmap:
  896. drm_core_ioremapfree(&ring->map, dev);
  897. err_unpin:
  898. i915_gem_object_unpin(obj);
  899. err_unref:
  900. drm_gem_object_unreference(&obj->base);
  901. ring->obj = NULL;
  902. err_hws:
  903. cleanup_status_page(ring);
  904. return ret;
  905. }
  906. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
  907. {
  908. struct drm_i915_private *dev_priv;
  909. int ret;
  910. if (ring->obj == NULL)
  911. return;
  912. /* Disable the ring buffer. The ring must be idle at this point */
  913. dev_priv = ring->dev->dev_private;
  914. ret = intel_wait_ring_idle(ring);
  915. if (ret)
  916. DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
  917. ring->name, ret);
  918. I915_WRITE_CTL(ring, 0);
  919. drm_core_ioremapfree(&ring->map, ring->dev);
  920. i915_gem_object_unpin(ring->obj);
  921. drm_gem_object_unreference(&ring->obj->base);
  922. ring->obj = NULL;
  923. if (ring->cleanup)
  924. ring->cleanup(ring);
  925. cleanup_status_page(ring);
  926. }
  927. static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
  928. {
  929. unsigned int *virt;
  930. int rem = ring->size - ring->tail;
  931. if (ring->space < rem) {
  932. int ret = intel_wait_ring_buffer(ring, rem);
  933. if (ret)
  934. return ret;
  935. }
  936. virt = (unsigned int *)(ring->virtual_start + ring->tail);
  937. rem /= 8;
  938. while (rem--) {
  939. *virt++ = MI_NOOP;
  940. *virt++ = MI_NOOP;
  941. }
  942. ring->tail = 0;
  943. ring->space = ring_space(ring);
  944. return 0;
  945. }
  946. static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
  947. {
  948. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  949. bool was_interruptible;
  950. int ret;
  951. /* XXX As we have not yet audited all the paths to check that
  952. * they are ready for ERESTARTSYS from intel_ring_begin, do not
  953. * allow us to be interruptible by a signal.
  954. */
  955. was_interruptible = dev_priv->mm.interruptible;
  956. dev_priv->mm.interruptible = false;
  957. ret = i915_wait_request(ring, seqno, true);
  958. dev_priv->mm.interruptible = was_interruptible;
  959. return ret;
  960. }
  961. static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
  962. {
  963. struct drm_i915_gem_request *request;
  964. u32 seqno = 0;
  965. int ret;
  966. i915_gem_retire_requests_ring(ring);
  967. if (ring->last_retired_head != -1) {
  968. ring->head = ring->last_retired_head;
  969. ring->last_retired_head = -1;
  970. ring->space = ring_space(ring);
  971. if (ring->space >= n)
  972. return 0;
  973. }
  974. list_for_each_entry(request, &ring->request_list, list) {
  975. int space;
  976. if (request->tail == -1)
  977. continue;
  978. space = request->tail - (ring->tail + 8);
  979. if (space < 0)
  980. space += ring->size;
  981. if (space >= n) {
  982. seqno = request->seqno;
  983. break;
  984. }
  985. /* Consume this request in case we need more space than
  986. * is available and so need to prevent a race between
  987. * updating last_retired_head and direct reads of
  988. * I915_RING_HEAD. It also provides a nice sanity check.
  989. */
  990. request->tail = -1;
  991. }
  992. if (seqno == 0)
  993. return -ENOSPC;
  994. ret = intel_ring_wait_seqno(ring, seqno);
  995. if (ret)
  996. return ret;
  997. if (WARN_ON(ring->last_retired_head == -1))
  998. return -ENOSPC;
  999. ring->head = ring->last_retired_head;
  1000. ring->last_retired_head = -1;
  1001. ring->space = ring_space(ring);
  1002. if (WARN_ON(ring->space < n))
  1003. return -ENOSPC;
  1004. return 0;
  1005. }
  1006. int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
  1007. {
  1008. struct drm_device *dev = ring->dev;
  1009. struct drm_i915_private *dev_priv = dev->dev_private;
  1010. unsigned long end;
  1011. int ret;
  1012. ret = intel_ring_wait_request(ring, n);
  1013. if (ret != -ENOSPC)
  1014. return ret;
  1015. trace_i915_ring_wait_begin(ring);
  1016. if (drm_core_check_feature(dev, DRIVER_GEM))
  1017. /* With GEM the hangcheck timer should kick us out of the loop,
  1018. * leaving it early runs the risk of corrupting GEM state (due
  1019. * to running on almost untested codepaths). But on resume
  1020. * timers don't work yet, so prevent a complete hang in that
  1021. * case by choosing an insanely large timeout. */
  1022. end = jiffies + 60 * HZ;
  1023. else
  1024. end = jiffies + 3 * HZ;
  1025. do {
  1026. ring->head = I915_READ_HEAD(ring);
  1027. ring->space = ring_space(ring);
  1028. if (ring->space >= n) {
  1029. trace_i915_ring_wait_end(ring);
  1030. return 0;
  1031. }
  1032. if (dev->primary->master) {
  1033. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  1034. if (master_priv->sarea_priv)
  1035. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  1036. }
  1037. msleep(1);
  1038. if (atomic_read(&dev_priv->mm.wedged))
  1039. return -EAGAIN;
  1040. } while (!time_after(jiffies, end));
  1041. trace_i915_ring_wait_end(ring);
  1042. return -EBUSY;
  1043. }
  1044. int intel_ring_begin(struct intel_ring_buffer *ring,
  1045. int num_dwords)
  1046. {
  1047. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1048. int n = 4*num_dwords;
  1049. int ret;
  1050. if (unlikely(atomic_read(&dev_priv->mm.wedged)))
  1051. return -EIO;
  1052. if (unlikely(ring->tail + n > ring->effective_size)) {
  1053. ret = intel_wrap_ring_buffer(ring);
  1054. if (unlikely(ret))
  1055. return ret;
  1056. }
  1057. if (unlikely(ring->space < n)) {
  1058. ret = intel_wait_ring_buffer(ring, n);
  1059. if (unlikely(ret))
  1060. return ret;
  1061. }
  1062. ring->space -= n;
  1063. return 0;
  1064. }
  1065. void intel_ring_advance(struct intel_ring_buffer *ring)
  1066. {
  1067. ring->tail &= ring->size - 1;
  1068. ring->write_tail(ring, ring->tail);
  1069. }
  1070. static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
  1071. u32 value)
  1072. {
  1073. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1074. /* Every tail move must follow the sequence below */
  1075. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1076. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  1077. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE);
  1078. I915_WRITE(GEN6_BSD_RNCID, 0x0);
  1079. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  1080. GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR) == 0,
  1081. 50))
  1082. DRM_ERROR("timed out waiting for IDLE Indicator\n");
  1083. I915_WRITE_TAIL(ring, value);
  1084. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1085. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  1086. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE);
  1087. }
  1088. static int gen6_ring_flush(struct intel_ring_buffer *ring,
  1089. u32 invalidate, u32 flush)
  1090. {
  1091. uint32_t cmd;
  1092. int ret;
  1093. ret = intel_ring_begin(ring, 4);
  1094. if (ret)
  1095. return ret;
  1096. cmd = MI_FLUSH_DW;
  1097. if (invalidate & I915_GEM_GPU_DOMAINS)
  1098. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
  1099. intel_ring_emit(ring, cmd);
  1100. intel_ring_emit(ring, 0);
  1101. intel_ring_emit(ring, 0);
  1102. intel_ring_emit(ring, MI_NOOP);
  1103. intel_ring_advance(ring);
  1104. return 0;
  1105. }
  1106. static int
  1107. gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  1108. u32 offset, u32 len)
  1109. {
  1110. int ret;
  1111. ret = intel_ring_begin(ring, 2);
  1112. if (ret)
  1113. return ret;
  1114. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
  1115. /* bit0-7 is the length on GEN6+ */
  1116. intel_ring_emit(ring, offset);
  1117. intel_ring_advance(ring);
  1118. return 0;
  1119. }
  1120. /* Blitter support (SandyBridge+) */
  1121. static int blt_ring_flush(struct intel_ring_buffer *ring,
  1122. u32 invalidate, u32 flush)
  1123. {
  1124. uint32_t cmd;
  1125. int ret;
  1126. ret = intel_ring_begin(ring, 4);
  1127. if (ret)
  1128. return ret;
  1129. cmd = MI_FLUSH_DW;
  1130. if (invalidate & I915_GEM_DOMAIN_RENDER)
  1131. cmd |= MI_INVALIDATE_TLB;
  1132. intel_ring_emit(ring, cmd);
  1133. intel_ring_emit(ring, 0);
  1134. intel_ring_emit(ring, 0);
  1135. intel_ring_emit(ring, MI_NOOP);
  1136. intel_ring_advance(ring);
  1137. return 0;
  1138. }
  1139. int intel_init_render_ring_buffer(struct drm_device *dev)
  1140. {
  1141. drm_i915_private_t *dev_priv = dev->dev_private;
  1142. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1143. ring->name = "render ring";
  1144. ring->id = RCS;
  1145. ring->mmio_base = RENDER_RING_BASE;
  1146. if (INTEL_INFO(dev)->gen >= 6) {
  1147. ring->add_request = gen6_add_request;
  1148. ring->flush = gen6_render_ring_flush;
  1149. ring->irq_get = gen6_ring_get_irq;
  1150. ring->irq_put = gen6_ring_put_irq;
  1151. ring->irq_enable_mask = GT_USER_INTERRUPT;
  1152. ring->get_seqno = gen6_ring_get_seqno;
  1153. ring->sync_to = render_ring_sync_to;
  1154. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_INVALID;
  1155. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_RV;
  1156. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_RB;
  1157. ring->signal_mbox[0] = GEN6_VRSYNC;
  1158. ring->signal_mbox[1] = GEN6_BRSYNC;
  1159. } else if (IS_GEN5(dev)) {
  1160. ring->add_request = pc_render_add_request;
  1161. ring->flush = render_ring_flush;
  1162. ring->get_seqno = pc_render_get_seqno;
  1163. ring->irq_get = render_ring_get_irq;
  1164. ring->irq_put = render_ring_put_irq;
  1165. } else {
  1166. ring->add_request = render_ring_add_request;
  1167. ring->flush = render_ring_flush;
  1168. ring->get_seqno = ring_get_seqno;
  1169. ring->irq_get = render_ring_get_irq;
  1170. ring->irq_put = render_ring_put_irq;
  1171. }
  1172. ring->write_tail = ring_write_tail;
  1173. ring->dispatch_execbuffer = render_ring_dispatch_execbuffer;
  1174. ring->init = init_render_ring;
  1175. ring->cleanup = render_ring_cleanup;
  1176. if (!I915_NEED_GFX_HWS(dev)) {
  1177. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1178. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1179. }
  1180. return intel_init_ring_buffer(dev, ring);
  1181. }
  1182. int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
  1183. {
  1184. drm_i915_private_t *dev_priv = dev->dev_private;
  1185. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1186. ring->name = "render ring";
  1187. ring->id = RCS;
  1188. ring->mmio_base = RENDER_RING_BASE;
  1189. if (INTEL_INFO(dev)->gen >= 6) {
  1190. ring->add_request = gen6_add_request;
  1191. ring->flush = gen6_render_ring_flush;
  1192. ring->irq_get = gen6_ring_get_irq;
  1193. ring->irq_put = gen6_ring_put_irq;
  1194. ring->irq_enable_mask = GT_USER_INTERRUPT;
  1195. ring->get_seqno = gen6_ring_get_seqno;
  1196. ring->sync_to = render_ring_sync_to;
  1197. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_INVALID;
  1198. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_RV;
  1199. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_RB;
  1200. ring->signal_mbox[0] = GEN6_VRSYNC;
  1201. ring->signal_mbox[1] = GEN6_BRSYNC;
  1202. } else if (IS_GEN5(dev)) {
  1203. ring->add_request = pc_render_add_request;
  1204. ring->flush = render_ring_flush;
  1205. ring->get_seqno = pc_render_get_seqno;
  1206. ring->irq_get = render_ring_get_irq;
  1207. ring->irq_put = render_ring_put_irq;
  1208. } else {
  1209. ring->add_request = render_ring_add_request;
  1210. ring->flush = render_ring_flush;
  1211. ring->get_seqno = ring_get_seqno;
  1212. ring->irq_get = render_ring_get_irq;
  1213. ring->irq_put = render_ring_put_irq;
  1214. }
  1215. ring->write_tail = ring_write_tail;
  1216. ring->dispatch_execbuffer = render_ring_dispatch_execbuffer;
  1217. ring->init = init_render_ring;
  1218. ring->cleanup = render_ring_cleanup;
  1219. if (!I915_NEED_GFX_HWS(dev))
  1220. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1221. ring->dev = dev;
  1222. INIT_LIST_HEAD(&ring->active_list);
  1223. INIT_LIST_HEAD(&ring->request_list);
  1224. INIT_LIST_HEAD(&ring->gpu_write_list);
  1225. ring->size = size;
  1226. ring->effective_size = ring->size;
  1227. if (IS_I830(ring->dev))
  1228. ring->effective_size -= 128;
  1229. ring->map.offset = start;
  1230. ring->map.size = size;
  1231. ring->map.type = 0;
  1232. ring->map.flags = 0;
  1233. ring->map.mtrr = 0;
  1234. drm_core_ioremap_wc(&ring->map, dev);
  1235. if (ring->map.handle == NULL) {
  1236. DRM_ERROR("can not ioremap virtual address for"
  1237. " ring buffer\n");
  1238. return -ENOMEM;
  1239. }
  1240. ring->virtual_start = (void __force __iomem *)ring->map.handle;
  1241. return 0;
  1242. }
  1243. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  1244. {
  1245. drm_i915_private_t *dev_priv = dev->dev_private;
  1246. struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
  1247. ring->name = "bsd ring";
  1248. ring->id = VCS;
  1249. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1250. ring->mmio_base = GEN6_BSD_RING_BASE;
  1251. ring->write_tail = gen6_bsd_ring_write_tail;
  1252. ring->flush = gen6_ring_flush;
  1253. ring->add_request = gen6_add_request;
  1254. ring->get_seqno = gen6_ring_get_seqno;
  1255. ring->irq_enable_mask = GEN6_BSD_USER_INTERRUPT;
  1256. ring->irq_get = gen6_ring_get_irq;
  1257. ring->irq_put = gen6_ring_put_irq;
  1258. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1259. ring->sync_to = gen6_bsd_ring_sync_to;
  1260. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_VR;
  1261. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_INVALID;
  1262. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_VB;
  1263. ring->signal_mbox[0] = GEN6_RVSYNC;
  1264. ring->signal_mbox[1] = GEN6_BVSYNC;
  1265. } else {
  1266. ring->mmio_base = BSD_RING_BASE;
  1267. ring->write_tail = ring_write_tail;
  1268. ring->flush = bsd_ring_flush;
  1269. ring->add_request = ring_add_request;
  1270. ring->get_seqno = ring_get_seqno;
  1271. ring->irq_get = bsd_ring_get_irq;
  1272. ring->irq_put = bsd_ring_put_irq;
  1273. ring->dispatch_execbuffer = ring_dispatch_execbuffer;
  1274. }
  1275. ring->init = init_ring_common;
  1276. return intel_init_ring_buffer(dev, ring);
  1277. }
  1278. int intel_init_blt_ring_buffer(struct drm_device *dev)
  1279. {
  1280. drm_i915_private_t *dev_priv = dev->dev_private;
  1281. struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
  1282. ring->name = "blitter ring";
  1283. ring->id = BCS;
  1284. ring->mmio_base = BLT_RING_BASE;
  1285. ring->write_tail = ring_write_tail;
  1286. ring->flush = blt_ring_flush;
  1287. ring->add_request = gen6_add_request;
  1288. ring->get_seqno = gen6_ring_get_seqno;
  1289. ring->irq_enable_mask = GEN6_BLITTER_USER_INTERRUPT;
  1290. ring->irq_get = gen6_ring_get_irq;
  1291. ring->irq_put = gen6_ring_put_irq;
  1292. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1293. ring->sync_to = gen6_blt_ring_sync_to;
  1294. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_BR;
  1295. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_BV;
  1296. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_INVALID;
  1297. ring->signal_mbox[0] = GEN6_RBSYNC;
  1298. ring->signal_mbox[1] = GEN6_VBSYNC;
  1299. ring->init = init_ring_common;
  1300. return intel_init_ring_buffer(dev, ring);
  1301. }