vsc8244_reg.h 6.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172
  1. /* $Date: 2005/11/23 16:28:53 $ $RCSfile: vsc8244_reg.h,v $ $Revision: 1.1 $ */
  2. #ifndef CHELSIO_MV8E1XXX_H
  3. #define CHELSIO_MV8E1XXX_H
  4. #ifndef BMCR_SPEED1000
  5. # define BMCR_SPEED1000 0x40
  6. #endif
  7. #ifndef ADVERTISE_PAUSE
  8. # define ADVERTISE_PAUSE 0x400
  9. #endif
  10. #ifndef ADVERTISE_PAUSE_ASYM
  11. # define ADVERTISE_PAUSE_ASYM 0x800
  12. #endif
  13. /* Gigabit MII registers */
  14. #define MII_GBMR 1 /* 1000Base-T mode register */
  15. #define MII_GBCR 9 /* 1000Base-T control register */
  16. #define MII_GBSR 10 /* 1000Base-T status register */
  17. /* 1000Base-T control register fields */
  18. #define GBCR_ADV_1000HALF 0x100
  19. #define GBCR_ADV_1000FULL 0x200
  20. #define GBCR_PREFER_MASTER 0x400
  21. #define GBCR_MANUAL_AS_MASTER 0x800
  22. #define GBCR_MANUAL_CONFIG_ENABLE 0x1000
  23. /* 1000Base-T status register fields */
  24. #define GBSR_LP_1000HALF 0x400
  25. #define GBSR_LP_1000FULL 0x800
  26. #define GBSR_REMOTE_OK 0x1000
  27. #define GBSR_LOCAL_OK 0x2000
  28. #define GBSR_LOCAL_MASTER 0x4000
  29. #define GBSR_MASTER_FAULT 0x8000
  30. /* Vitesse PHY interrupt status bits. */
  31. #if 0
  32. #define VSC8244_INTR_JABBER 0x0001
  33. #define VSC8244_INTR_POLARITY_CHNG 0x0002
  34. #define VSC8244_INTR_ENG_DETECT_CHNG 0x0010
  35. #define VSC8244_INTR_DOWNSHIFT 0x0020
  36. #define VSC8244_INTR_MDI_XOVER_CHNG 0x0040
  37. #define VSC8244_INTR_FIFO_OVER_UNDER 0x0080
  38. #define VSC8244_INTR_FALSE_CARRIER 0x0100
  39. #define VSC8244_INTR_SYMBOL_ERROR 0x0200
  40. #define VSC8244_INTR_LINK_CHNG 0x0400
  41. #define VSC8244_INTR_AUTONEG_DONE 0x0800
  42. #define VSC8244_INTR_PAGE_RECV 0x1000
  43. #define VSC8244_INTR_DUPLEX_CHNG 0x2000
  44. #define VSC8244_INTR_SPEED_CHNG 0x4000
  45. #define VSC8244_INTR_AUTONEG_ERR 0x8000
  46. #else
  47. //#define VSC8244_INTR_JABBER 0x0001
  48. //#define VSC8244_INTR_POLARITY_CHNG 0x0002
  49. //#define VSC8244_INTR_BIT2 0x0004
  50. //#define VSC8244_INTR_BIT3 0x0008
  51. #define VSC8244_INTR_RX_ERR 0x0001
  52. #define VSC8244_INTR_MASTER_SLAVE 0x0002
  53. #define VSC8244_INTR_CABLE_IMPAIRED 0x0004
  54. #define VSC8244_INTR_FALSE_CARRIER 0x0008
  55. //#define VSC8244_INTR_ENG_DETECT_CHNG 0x0010
  56. //#define VSC8244_INTR_DOWNSHIFT 0x0020
  57. //#define VSC8244_INTR_MDI_XOVER_CHNG 0x0040
  58. //#define VSC8244_INTR_FIFO_OVER_UNDER 0x0080
  59. #define VSC8244_INTR_BIT4 0x0010
  60. #define VSC8244_INTR_FIFO_RX 0x0020
  61. #define VSC8244_INTR_FIFO_OVER_UNDER 0x0040
  62. #define VSC8244_INTR_LOCK_LOST 0x0080
  63. //#define VSC8244_INTR_FALSE_CARRIER 0x0100
  64. //#define VSC8244_INTR_SYMBOL_ERROR 0x0200
  65. //#define VSC8244_INTR_LINK_CHNG 0x0400
  66. //#define VSC8244_INTR_AUTONEG_DONE 0x0800
  67. #define VSC8244_INTR_SYMBOL_ERROR 0x0100
  68. #define VSC8244_INTR_ENG_DETECT_CHNG 0x0200
  69. #define VSC8244_INTR_AUTONEG_DONE 0x0400
  70. #define VSC8244_INTR_AUTONEG_ERR 0x0800
  71. //#define VSC8244_INTR_PAGE_RECV 0x1000
  72. //#define VSC8244_INTR_DUPLEX_CHNG 0x2000
  73. //#define VSC8244_INTR_SPEED_CHNG 0x4000
  74. //#define VSC8244_INTR_AUTONEG_ERR 0x8000
  75. #define VSC8244_INTR_DUPLEX_CHNG 0x1000
  76. #define VSC8244_INTR_LINK_CHNG 0x2000
  77. #define VSC8244_INTR_SPEED_CHNG 0x4000
  78. #define VSC8244_INTR_STATUS 0x8000
  79. #endif
  80. /* Vitesse PHY specific registers. */
  81. #define VSC8244_SPECIFIC_CNTRL_REGISTER 16
  82. #define VSC8244_SPECIFIC_STATUS_REGISTER 0x1c
  83. #define VSC8244_INTERRUPT_ENABLE_REGISTER 0x19
  84. #define VSC8244_INTERRUPT_STATUS_REGISTER 0x1a
  85. #define VSC8244_EXT_PHY_SPECIFIC_CNTRL_REGISTER 20
  86. #define VSC8244_RECV_ERR_CNTR_REGISTER 21
  87. #define VSC8244_RES_REGISTER 22
  88. #define VSC8244_GLOBAL_STATUS_REGISTER 23
  89. #define VSC8244_LED_CONTROL_REGISTER 24
  90. #define VSC8244_MANUAL_LED_OVERRIDE_REGISTER 25
  91. #define VSC8244_EXT_PHY_SPECIFIC_CNTRL_2_REGISTER 26
  92. #define VSC8244_EXT_PHY_SPECIFIC_STATUS_REGISTER 27
  93. #define VSC8244_VIRTUAL_CABLE_TESTER_REGISTER 28
  94. #define VSC8244_EXTENDED_ADDR_REGISTER 29
  95. #define VSC8244_EXTENDED_REGISTER 30
  96. /* PHY specific control register fields */
  97. #define S_PSCR_MDI_XOVER_MODE 5
  98. #define M_PSCR_MDI_XOVER_MODE 0x3
  99. #define V_PSCR_MDI_XOVER_MODE(x) ((x) << S_PSCR_MDI_XOVER_MODE)
  100. #define G_PSCR_MDI_XOVER_MODE(x) (((x) >> S_PSCR_MDI_XOVER_MODE) & M_PSCR_MDI_XOVER_MODE)
  101. /* Extended PHY specific control register fields */
  102. #define S_DOWNSHIFT_ENABLE 8
  103. #define V_DOWNSHIFT_ENABLE (1 << S_DOWNSHIFT_ENABLE)
  104. #define S_DOWNSHIFT_CNT 9
  105. #define M_DOWNSHIFT_CNT 0x7
  106. #define V_DOWNSHIFT_CNT(x) ((x) << S_DOWNSHIFT_CNT)
  107. #define G_DOWNSHIFT_CNT(x) (((x) >> S_DOWNSHIFT_CNT) & M_DOWNSHIFT_CNT)
  108. /* PHY specific status register fields */
  109. #define S_PSSR_JABBER 0
  110. #define V_PSSR_JABBER (1 << S_PSSR_JABBER)
  111. #define S_PSSR_POLARITY 1
  112. #define V_PSSR_POLARITY (1 << S_PSSR_POLARITY)
  113. #define S_PSSR_RX_PAUSE 2
  114. #define V_PSSR_RX_PAUSE (1 << S_PSSR_RX_PAUSE)
  115. #define S_PSSR_TX_PAUSE 3
  116. #define V_PSSR_TX_PAUSE (1 << S_PSSR_TX_PAUSE)
  117. #define S_PSSR_ENERGY_DETECT 4
  118. #define V_PSSR_ENERGY_DETECT (1 << S_PSSR_ENERGY_DETECT)
  119. #define S_PSSR_DOWNSHIFT_STATUS 5
  120. #define V_PSSR_DOWNSHIFT_STATUS (1 << S_PSSR_DOWNSHIFT_STATUS)
  121. #define S_PSSR_MDI 6
  122. #define V_PSSR_MDI (1 << S_PSSR_MDI)
  123. #define S_PSSR_CABLE_LEN 7
  124. #define M_PSSR_CABLE_LEN 0x7
  125. #define V_PSSR_CABLE_LEN(x) ((x) << S_PSSR_CABLE_LEN)
  126. #define G_PSSR_CABLE_LEN(x) (((x) >> S_PSSR_CABLE_LEN) & M_PSSR_CABLE_LEN)
  127. //#define S_PSSR_LINK 10
  128. //#define S_PSSR_LINK 13
  129. #define S_PSSR_LINK 2
  130. #define V_PSSR_LINK (1 << S_PSSR_LINK)
  131. //#define S_PSSR_STATUS_RESOLVED 11
  132. //#define S_PSSR_STATUS_RESOLVED 10
  133. #define S_PSSR_STATUS_RESOLVED 15
  134. #define V_PSSR_STATUS_RESOLVED (1 << S_PSSR_STATUS_RESOLVED)
  135. #define S_PSSR_PAGE_RECEIVED 12
  136. #define V_PSSR_PAGE_RECEIVED (1 << S_PSSR_PAGE_RECEIVED)
  137. //#define S_PSSR_DUPLEX 13
  138. //#define S_PSSR_DUPLEX 12
  139. #define S_PSSR_DUPLEX 5
  140. #define V_PSSR_DUPLEX (1 << S_PSSR_DUPLEX)
  141. //#define S_PSSR_SPEED 14
  142. //#define S_PSSR_SPEED 14
  143. #define S_PSSR_SPEED 3
  144. #define M_PSSR_SPEED 0x3
  145. #define V_PSSR_SPEED(x) ((x) << S_PSSR_SPEED)
  146. #define G_PSSR_SPEED(x) (((x) >> S_PSSR_SPEED) & M_PSSR_SPEED)
  147. #endif