mv88e1xxx.c 10.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397
  1. /* $Date: 2005/10/24 23:18:13 $ $RCSfile: mv88e1xxx.c,v $ $Revision: 1.49 $ */
  2. #include "common.h"
  3. #include "mv88e1xxx.h"
  4. #include "cphy.h"
  5. #include "elmer0.h"
  6. /* MV88E1XXX MDI crossover register values */
  7. #define CROSSOVER_MDI 0
  8. #define CROSSOVER_MDIX 1
  9. #define CROSSOVER_AUTO 3
  10. #define INTR_ENABLE_MASK 0x6CA0
  11. /*
  12. * Set the bits given by 'bitval' in PHY register 'reg'.
  13. */
  14. static void mdio_set_bit(struct cphy *cphy, int reg, u32 bitval)
  15. {
  16. u32 val;
  17. (void) simple_mdio_read(cphy, reg, &val);
  18. (void) simple_mdio_write(cphy, reg, val | bitval);
  19. }
  20. /*
  21. * Clear the bits given by 'bitval' in PHY register 'reg'.
  22. */
  23. static void mdio_clear_bit(struct cphy *cphy, int reg, u32 bitval)
  24. {
  25. u32 val;
  26. (void) simple_mdio_read(cphy, reg, &val);
  27. (void) simple_mdio_write(cphy, reg, val & ~bitval);
  28. }
  29. /*
  30. * NAME: phy_reset
  31. *
  32. * DESC: Reset the given PHY's port. NOTE: This is not a global
  33. * chip reset.
  34. *
  35. * PARAMS: cphy - Pointer to PHY instance data.
  36. *
  37. * RETURN: 0 - Successfull reset.
  38. * -1 - Timeout.
  39. */
  40. static int mv88e1xxx_reset(struct cphy *cphy, int wait)
  41. {
  42. u32 ctl;
  43. int time_out = 1000;
  44. mdio_set_bit(cphy, MII_BMCR, BMCR_RESET);
  45. do {
  46. (void) simple_mdio_read(cphy, MII_BMCR, &ctl);
  47. ctl &= BMCR_RESET;
  48. if (ctl)
  49. udelay(1);
  50. } while (ctl && --time_out);
  51. return ctl ? -1 : 0;
  52. }
  53. static int mv88e1xxx_interrupt_enable(struct cphy *cphy)
  54. {
  55. /* Enable PHY interrupts. */
  56. (void) simple_mdio_write(cphy, MV88E1XXX_INTERRUPT_ENABLE_REGISTER,
  57. INTR_ENABLE_MASK);
  58. /* Enable Marvell interrupts through Elmer0. */
  59. if (t1_is_asic(cphy->adapter)) {
  60. u32 elmer;
  61. t1_tpi_read(cphy->adapter, A_ELMER0_INT_ENABLE, &elmer);
  62. elmer |= ELMER0_GP_BIT1;
  63. if (is_T2(cphy->adapter)) {
  64. elmer |= ELMER0_GP_BIT2|ELMER0_GP_BIT3|ELMER0_GP_BIT4;
  65. }
  66. t1_tpi_write(cphy->adapter, A_ELMER0_INT_ENABLE, elmer);
  67. }
  68. return 0;
  69. }
  70. static int mv88e1xxx_interrupt_disable(struct cphy *cphy)
  71. {
  72. /* Disable all phy interrupts. */
  73. (void) simple_mdio_write(cphy, MV88E1XXX_INTERRUPT_ENABLE_REGISTER, 0);
  74. /* Disable Marvell interrupts through Elmer0. */
  75. if (t1_is_asic(cphy->adapter)) {
  76. u32 elmer;
  77. t1_tpi_read(cphy->adapter, A_ELMER0_INT_ENABLE, &elmer);
  78. elmer &= ~ELMER0_GP_BIT1;
  79. if (is_T2(cphy->adapter)) {
  80. elmer &= ~(ELMER0_GP_BIT2|ELMER0_GP_BIT3|ELMER0_GP_BIT4);
  81. }
  82. t1_tpi_write(cphy->adapter, A_ELMER0_INT_ENABLE, elmer);
  83. }
  84. return 0;
  85. }
  86. static int mv88e1xxx_interrupt_clear(struct cphy *cphy)
  87. {
  88. u32 elmer;
  89. /* Clear PHY interrupts by reading the register. */
  90. (void) simple_mdio_read(cphy,
  91. MV88E1XXX_INTERRUPT_STATUS_REGISTER, &elmer);
  92. /* Clear Marvell interrupts through Elmer0. */
  93. if (t1_is_asic(cphy->adapter)) {
  94. t1_tpi_read(cphy->adapter, A_ELMER0_INT_CAUSE, &elmer);
  95. elmer |= ELMER0_GP_BIT1;
  96. if (is_T2(cphy->adapter)) {
  97. elmer |= ELMER0_GP_BIT2|ELMER0_GP_BIT3|ELMER0_GP_BIT4;
  98. }
  99. t1_tpi_write(cphy->adapter, A_ELMER0_INT_CAUSE, elmer);
  100. }
  101. return 0;
  102. }
  103. /*
  104. * Set the PHY speed and duplex. This also disables auto-negotiation, except
  105. * for 1Gb/s, where auto-negotiation is mandatory.
  106. */
  107. static int mv88e1xxx_set_speed_duplex(struct cphy *phy, int speed, int duplex)
  108. {
  109. u32 ctl;
  110. (void) simple_mdio_read(phy, MII_BMCR, &ctl);
  111. if (speed >= 0) {
  112. ctl &= ~(BMCR_SPEED100 | BMCR_SPEED1000 | BMCR_ANENABLE);
  113. if (speed == SPEED_100)
  114. ctl |= BMCR_SPEED100;
  115. else if (speed == SPEED_1000)
  116. ctl |= BMCR_SPEED1000;
  117. }
  118. if (duplex >= 0) {
  119. ctl &= ~(BMCR_FULLDPLX | BMCR_ANENABLE);
  120. if (duplex == DUPLEX_FULL)
  121. ctl |= BMCR_FULLDPLX;
  122. }
  123. if (ctl & BMCR_SPEED1000) /* auto-negotiation required for 1Gb/s */
  124. ctl |= BMCR_ANENABLE;
  125. (void) simple_mdio_write(phy, MII_BMCR, ctl);
  126. return 0;
  127. }
  128. static int mv88e1xxx_crossover_set(struct cphy *cphy, int crossover)
  129. {
  130. u32 data32;
  131. (void) simple_mdio_read(cphy,
  132. MV88E1XXX_SPECIFIC_CNTRL_REGISTER, &data32);
  133. data32 &= ~V_PSCR_MDI_XOVER_MODE(M_PSCR_MDI_XOVER_MODE);
  134. data32 |= V_PSCR_MDI_XOVER_MODE(crossover);
  135. (void) simple_mdio_write(cphy,
  136. MV88E1XXX_SPECIFIC_CNTRL_REGISTER, data32);
  137. return 0;
  138. }
  139. static int mv88e1xxx_autoneg_enable(struct cphy *cphy)
  140. {
  141. u32 ctl;
  142. (void) mv88e1xxx_crossover_set(cphy, CROSSOVER_AUTO);
  143. (void) simple_mdio_read(cphy, MII_BMCR, &ctl);
  144. /* restart autoneg for change to take effect */
  145. ctl |= BMCR_ANENABLE | BMCR_ANRESTART;
  146. (void) simple_mdio_write(cphy, MII_BMCR, ctl);
  147. return 0;
  148. }
  149. static int mv88e1xxx_autoneg_disable(struct cphy *cphy)
  150. {
  151. u32 ctl;
  152. /*
  153. * Crossover *must* be set to manual in order to disable auto-neg.
  154. * The Alaska FAQs document highlights this point.
  155. */
  156. (void) mv88e1xxx_crossover_set(cphy, CROSSOVER_MDI);
  157. /*
  158. * Must include autoneg reset when disabling auto-neg. This
  159. * is described in the Alaska FAQ document.
  160. */
  161. (void) simple_mdio_read(cphy, MII_BMCR, &ctl);
  162. ctl &= ~BMCR_ANENABLE;
  163. (void) simple_mdio_write(cphy, MII_BMCR, ctl | BMCR_ANRESTART);
  164. return 0;
  165. }
  166. static int mv88e1xxx_autoneg_restart(struct cphy *cphy)
  167. {
  168. mdio_set_bit(cphy, MII_BMCR, BMCR_ANRESTART);
  169. return 0;
  170. }
  171. static int mv88e1xxx_advertise(struct cphy *phy, unsigned int advertise_map)
  172. {
  173. u32 val = 0;
  174. if (advertise_map &
  175. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  176. (void) simple_mdio_read(phy, MII_GBCR, &val);
  177. val &= ~(GBCR_ADV_1000HALF | GBCR_ADV_1000FULL);
  178. if (advertise_map & ADVERTISED_1000baseT_Half)
  179. val |= GBCR_ADV_1000HALF;
  180. if (advertise_map & ADVERTISED_1000baseT_Full)
  181. val |= GBCR_ADV_1000FULL;
  182. }
  183. (void) simple_mdio_write(phy, MII_GBCR, val);
  184. val = 1;
  185. if (advertise_map & ADVERTISED_10baseT_Half)
  186. val |= ADVERTISE_10HALF;
  187. if (advertise_map & ADVERTISED_10baseT_Full)
  188. val |= ADVERTISE_10FULL;
  189. if (advertise_map & ADVERTISED_100baseT_Half)
  190. val |= ADVERTISE_100HALF;
  191. if (advertise_map & ADVERTISED_100baseT_Full)
  192. val |= ADVERTISE_100FULL;
  193. if (advertise_map & ADVERTISED_PAUSE)
  194. val |= ADVERTISE_PAUSE;
  195. if (advertise_map & ADVERTISED_ASYM_PAUSE)
  196. val |= ADVERTISE_PAUSE_ASYM;
  197. (void) simple_mdio_write(phy, MII_ADVERTISE, val);
  198. return 0;
  199. }
  200. static int mv88e1xxx_set_loopback(struct cphy *cphy, int on)
  201. {
  202. if (on)
  203. mdio_set_bit(cphy, MII_BMCR, BMCR_LOOPBACK);
  204. else
  205. mdio_clear_bit(cphy, MII_BMCR, BMCR_LOOPBACK);
  206. return 0;
  207. }
  208. static int mv88e1xxx_get_link_status(struct cphy *cphy, int *link_ok,
  209. int *speed, int *duplex, int *fc)
  210. {
  211. u32 status;
  212. int sp = -1, dplx = -1, pause = 0;
  213. (void) simple_mdio_read(cphy,
  214. MV88E1XXX_SPECIFIC_STATUS_REGISTER, &status);
  215. if ((status & V_PSSR_STATUS_RESOLVED) != 0) {
  216. if (status & V_PSSR_RX_PAUSE)
  217. pause |= PAUSE_RX;
  218. if (status & V_PSSR_TX_PAUSE)
  219. pause |= PAUSE_TX;
  220. dplx = (status & V_PSSR_DUPLEX) ? DUPLEX_FULL : DUPLEX_HALF;
  221. sp = G_PSSR_SPEED(status);
  222. if (sp == 0)
  223. sp = SPEED_10;
  224. else if (sp == 1)
  225. sp = SPEED_100;
  226. else
  227. sp = SPEED_1000;
  228. }
  229. if (link_ok)
  230. *link_ok = (status & V_PSSR_LINK) != 0;
  231. if (speed)
  232. *speed = sp;
  233. if (duplex)
  234. *duplex = dplx;
  235. if (fc)
  236. *fc = pause;
  237. return 0;
  238. }
  239. static int mv88e1xxx_downshift_set(struct cphy *cphy, int downshift_enable)
  240. {
  241. u32 val;
  242. (void) simple_mdio_read(cphy,
  243. MV88E1XXX_EXT_PHY_SPECIFIC_CNTRL_REGISTER, &val);
  244. /*
  245. * Set the downshift counter to 2 so we try to establish Gb link
  246. * twice before downshifting.
  247. */
  248. val &= ~(V_DOWNSHIFT_ENABLE | V_DOWNSHIFT_CNT(M_DOWNSHIFT_CNT));
  249. if (downshift_enable)
  250. val |= V_DOWNSHIFT_ENABLE | V_DOWNSHIFT_CNT(2);
  251. (void) simple_mdio_write(cphy,
  252. MV88E1XXX_EXT_PHY_SPECIFIC_CNTRL_REGISTER, val);
  253. return 0;
  254. }
  255. static int mv88e1xxx_interrupt_handler(struct cphy *cphy)
  256. {
  257. int cphy_cause = 0;
  258. u32 status;
  259. /*
  260. * Loop until cause reads zero. Need to handle bouncing interrupts.
  261. */
  262. while (1) {
  263. u32 cause;
  264. (void) simple_mdio_read(cphy,
  265. MV88E1XXX_INTERRUPT_STATUS_REGISTER,
  266. &cause);
  267. cause &= INTR_ENABLE_MASK;
  268. if (!cause) break;
  269. if (cause & MV88E1XXX_INTR_LINK_CHNG) {
  270. (void) simple_mdio_read(cphy,
  271. MV88E1XXX_SPECIFIC_STATUS_REGISTER, &status);
  272. if (status & MV88E1XXX_INTR_LINK_CHNG) {
  273. cphy->state |= PHY_LINK_UP;
  274. } else {
  275. cphy->state &= ~PHY_LINK_UP;
  276. if (cphy->state & PHY_AUTONEG_EN)
  277. cphy->state &= ~PHY_AUTONEG_RDY;
  278. cphy_cause |= cphy_cause_link_change;
  279. }
  280. }
  281. if (cause & MV88E1XXX_INTR_AUTONEG_DONE)
  282. cphy->state |= PHY_AUTONEG_RDY;
  283. if ((cphy->state & (PHY_LINK_UP | PHY_AUTONEG_RDY)) ==
  284. (PHY_LINK_UP | PHY_AUTONEG_RDY))
  285. cphy_cause |= cphy_cause_link_change;
  286. }
  287. return cphy_cause;
  288. }
  289. static void mv88e1xxx_destroy(struct cphy *cphy)
  290. {
  291. kfree(cphy);
  292. }
  293. static struct cphy_ops mv88e1xxx_ops = {
  294. .destroy = mv88e1xxx_destroy,
  295. .reset = mv88e1xxx_reset,
  296. .interrupt_enable = mv88e1xxx_interrupt_enable,
  297. .interrupt_disable = mv88e1xxx_interrupt_disable,
  298. .interrupt_clear = mv88e1xxx_interrupt_clear,
  299. .interrupt_handler = mv88e1xxx_interrupt_handler,
  300. .autoneg_enable = mv88e1xxx_autoneg_enable,
  301. .autoneg_disable = mv88e1xxx_autoneg_disable,
  302. .autoneg_restart = mv88e1xxx_autoneg_restart,
  303. .advertise = mv88e1xxx_advertise,
  304. .set_loopback = mv88e1xxx_set_loopback,
  305. .set_speed_duplex = mv88e1xxx_set_speed_duplex,
  306. .get_link_status = mv88e1xxx_get_link_status,
  307. };
  308. static struct cphy *mv88e1xxx_phy_create(adapter_t *adapter, int phy_addr,
  309. struct mdio_ops *mdio_ops)
  310. {
  311. struct cphy *cphy = kzalloc(sizeof(*cphy), GFP_KERNEL);
  312. if (!cphy) return NULL;
  313. cphy_init(cphy, adapter, phy_addr, &mv88e1xxx_ops, mdio_ops);
  314. /* Configure particular PHY's to run in a different mode. */
  315. if ((board_info(adapter)->caps & SUPPORTED_TP) &&
  316. board_info(adapter)->chip_phy == CHBT_PHY_88E1111) {
  317. /*
  318. * Configure the PHY transmitter as class A to reduce EMI.
  319. */
  320. (void) simple_mdio_write(cphy,
  321. MV88E1XXX_EXTENDED_ADDR_REGISTER, 0xB);
  322. (void) simple_mdio_write(cphy,
  323. MV88E1XXX_EXTENDED_REGISTER, 0x8004);
  324. }
  325. (void) mv88e1xxx_downshift_set(cphy, 1); /* Enable downshift */
  326. /* LED */
  327. if (is_T2(adapter)) {
  328. (void) simple_mdio_write(cphy,
  329. MV88E1XXX_LED_CONTROL_REGISTER, 0x1);
  330. }
  331. return cphy;
  332. }
  333. static int mv88e1xxx_phy_reset(adapter_t* adapter)
  334. {
  335. return 0;
  336. }
  337. struct gphy t1_mv88e1xxx_ops = {
  338. mv88e1xxx_phy_create,
  339. mv88e1xxx_phy_reset
  340. };