smsc75xx.c 51 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861
  1. /***************************************************************************
  2. *
  3. * Copyright (C) 2007-2010 SMSC
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  18. *
  19. *****************************************************************************/
  20. #include <linux/module.h>
  21. #include <linux/kmod.h>
  22. #include <linux/init.h>
  23. #include <linux/netdevice.h>
  24. #include <linux/etherdevice.h>
  25. #include <linux/ethtool.h>
  26. #include <linux/mii.h>
  27. #include <linux/usb.h>
  28. #include <linux/bitrev.h>
  29. #include <linux/crc16.h>
  30. #include <linux/crc32.h>
  31. #include <linux/usb/usbnet.h>
  32. #include <linux/slab.h>
  33. #include "smsc75xx.h"
  34. #define SMSC_CHIPNAME "smsc75xx"
  35. #define SMSC_DRIVER_VERSION "1.0.0"
  36. #define HS_USB_PKT_SIZE (512)
  37. #define FS_USB_PKT_SIZE (64)
  38. #define DEFAULT_HS_BURST_CAP_SIZE (16 * 1024 + 5 * HS_USB_PKT_SIZE)
  39. #define DEFAULT_FS_BURST_CAP_SIZE (6 * 1024 + 33 * FS_USB_PKT_SIZE)
  40. #define DEFAULT_BULK_IN_DELAY (0x00002000)
  41. #define MAX_SINGLE_PACKET_SIZE (9000)
  42. #define LAN75XX_EEPROM_MAGIC (0x7500)
  43. #define EEPROM_MAC_OFFSET (0x01)
  44. #define DEFAULT_TX_CSUM_ENABLE (true)
  45. #define DEFAULT_RX_CSUM_ENABLE (true)
  46. #define DEFAULT_TSO_ENABLE (true)
  47. #define SMSC75XX_INTERNAL_PHY_ID (1)
  48. #define SMSC75XX_TX_OVERHEAD (8)
  49. #define MAX_RX_FIFO_SIZE (20 * 1024)
  50. #define MAX_TX_FIFO_SIZE (12 * 1024)
  51. #define USB_VENDOR_ID_SMSC (0x0424)
  52. #define USB_PRODUCT_ID_LAN7500 (0x7500)
  53. #define USB_PRODUCT_ID_LAN7505 (0x7505)
  54. #define RXW_PADDING 2
  55. #define SUPPORTED_WAKE (WAKE_PHY | WAKE_UCAST | WAKE_BCAST | \
  56. WAKE_MCAST | WAKE_ARP | WAKE_MAGIC)
  57. #define SUSPEND_SUSPEND0 (0x01)
  58. #define SUSPEND_SUSPEND1 (0x02)
  59. #define SUSPEND_SUSPEND2 (0x04)
  60. #define SUSPEND_SUSPEND3 (0x08)
  61. #define SUSPEND_ALLMODES (SUSPEND_SUSPEND0 | SUSPEND_SUSPEND1 | \
  62. SUSPEND_SUSPEND2 | SUSPEND_SUSPEND3)
  63. #define check_warn(ret, fmt, args...) \
  64. ({ if (ret < 0) netdev_warn(dev->net, fmt, ##args); })
  65. #define check_warn_return(ret, fmt, args...) \
  66. ({ if (ret < 0) { netdev_warn(dev->net, fmt, ##args); return ret; } })
  67. #define check_warn_goto_done(ret, fmt, args...) \
  68. ({ if (ret < 0) { netdev_warn(dev->net, fmt, ##args); goto done; } })
  69. struct smsc75xx_priv {
  70. struct usbnet *dev;
  71. u32 rfe_ctl;
  72. u32 wolopts;
  73. u32 multicast_hash_table[DP_SEL_VHF_HASH_LEN];
  74. struct mutex dataport_mutex;
  75. spinlock_t rfe_ctl_lock;
  76. struct work_struct set_multicast;
  77. u8 suspend_flags;
  78. };
  79. struct usb_context {
  80. struct usb_ctrlrequest req;
  81. struct usbnet *dev;
  82. };
  83. static bool turbo_mode = true;
  84. module_param(turbo_mode, bool, 0644);
  85. MODULE_PARM_DESC(turbo_mode, "Enable multiple frames per Rx transaction");
  86. static int __must_check __smsc75xx_read_reg(struct usbnet *dev, u32 index,
  87. u32 *data, int in_pm)
  88. {
  89. u32 buf;
  90. int ret;
  91. int (*fn)(struct usbnet *, u8, u8, u16, u16, void *, u16);
  92. BUG_ON(!dev);
  93. if (!in_pm)
  94. fn = usbnet_read_cmd;
  95. else
  96. fn = usbnet_read_cmd_nopm;
  97. ret = fn(dev, USB_VENDOR_REQUEST_READ_REGISTER, USB_DIR_IN
  98. | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
  99. 0, index, &buf, 4);
  100. if (unlikely(ret < 0))
  101. netdev_warn(dev->net, "Failed to read reg index 0x%08x: %d\n",
  102. index, ret);
  103. le32_to_cpus(&buf);
  104. *data = buf;
  105. return ret;
  106. }
  107. static int __must_check __smsc75xx_write_reg(struct usbnet *dev, u32 index,
  108. u32 data, int in_pm)
  109. {
  110. u32 buf;
  111. int ret;
  112. int (*fn)(struct usbnet *, u8, u8, u16, u16, const void *, u16);
  113. BUG_ON(!dev);
  114. if (!in_pm)
  115. fn = usbnet_write_cmd;
  116. else
  117. fn = usbnet_write_cmd_nopm;
  118. buf = data;
  119. cpu_to_le32s(&buf);
  120. ret = fn(dev, USB_VENDOR_REQUEST_WRITE_REGISTER, USB_DIR_OUT
  121. | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
  122. 0, index, &buf, 4);
  123. if (unlikely(ret < 0))
  124. netdev_warn(dev->net, "Failed to write reg index 0x%08x: %d\n",
  125. index, ret);
  126. return ret;
  127. }
  128. static int __must_check smsc75xx_read_reg_nopm(struct usbnet *dev, u32 index,
  129. u32 *data)
  130. {
  131. return __smsc75xx_read_reg(dev, index, data, 1);
  132. }
  133. static int __must_check smsc75xx_write_reg_nopm(struct usbnet *dev, u32 index,
  134. u32 data)
  135. {
  136. return __smsc75xx_write_reg(dev, index, data, 1);
  137. }
  138. static int __must_check smsc75xx_read_reg(struct usbnet *dev, u32 index,
  139. u32 *data)
  140. {
  141. return __smsc75xx_read_reg(dev, index, data, 0);
  142. }
  143. static int __must_check smsc75xx_write_reg(struct usbnet *dev, u32 index,
  144. u32 data)
  145. {
  146. return __smsc75xx_write_reg(dev, index, data, 0);
  147. }
  148. /* Loop until the read is completed with timeout
  149. * called with phy_mutex held */
  150. static __must_check int __smsc75xx_phy_wait_not_busy(struct usbnet *dev,
  151. int in_pm)
  152. {
  153. unsigned long start_time = jiffies;
  154. u32 val;
  155. int ret;
  156. do {
  157. ret = __smsc75xx_read_reg(dev, MII_ACCESS, &val, in_pm);
  158. check_warn_return(ret, "Error reading MII_ACCESS\n");
  159. if (!(val & MII_ACCESS_BUSY))
  160. return 0;
  161. } while (!time_after(jiffies, start_time + HZ));
  162. return -EIO;
  163. }
  164. static int __smsc75xx_mdio_read(struct net_device *netdev, int phy_id, int idx,
  165. int in_pm)
  166. {
  167. struct usbnet *dev = netdev_priv(netdev);
  168. u32 val, addr;
  169. int ret;
  170. mutex_lock(&dev->phy_mutex);
  171. /* confirm MII not busy */
  172. ret = __smsc75xx_phy_wait_not_busy(dev, in_pm);
  173. check_warn_goto_done(ret, "MII is busy in smsc75xx_mdio_read\n");
  174. /* set the address, index & direction (read from PHY) */
  175. phy_id &= dev->mii.phy_id_mask;
  176. idx &= dev->mii.reg_num_mask;
  177. addr = ((phy_id << MII_ACCESS_PHY_ADDR_SHIFT) & MII_ACCESS_PHY_ADDR)
  178. | ((idx << MII_ACCESS_REG_ADDR_SHIFT) & MII_ACCESS_REG_ADDR)
  179. | MII_ACCESS_READ | MII_ACCESS_BUSY;
  180. ret = __smsc75xx_write_reg(dev, MII_ACCESS, addr, in_pm);
  181. check_warn_goto_done(ret, "Error writing MII_ACCESS\n");
  182. ret = __smsc75xx_phy_wait_not_busy(dev, in_pm);
  183. check_warn_goto_done(ret, "Timed out reading MII reg %02X\n", idx);
  184. ret = __smsc75xx_read_reg(dev, MII_DATA, &val, in_pm);
  185. check_warn_goto_done(ret, "Error reading MII_DATA\n");
  186. ret = (u16)(val & 0xFFFF);
  187. done:
  188. mutex_unlock(&dev->phy_mutex);
  189. return ret;
  190. }
  191. static void __smsc75xx_mdio_write(struct net_device *netdev, int phy_id,
  192. int idx, int regval, int in_pm)
  193. {
  194. struct usbnet *dev = netdev_priv(netdev);
  195. u32 val, addr;
  196. int ret;
  197. mutex_lock(&dev->phy_mutex);
  198. /* confirm MII not busy */
  199. ret = __smsc75xx_phy_wait_not_busy(dev, in_pm);
  200. check_warn_goto_done(ret, "MII is busy in smsc75xx_mdio_write\n");
  201. val = regval;
  202. ret = __smsc75xx_write_reg(dev, MII_DATA, val, in_pm);
  203. check_warn_goto_done(ret, "Error writing MII_DATA\n");
  204. /* set the address, index & direction (write to PHY) */
  205. phy_id &= dev->mii.phy_id_mask;
  206. idx &= dev->mii.reg_num_mask;
  207. addr = ((phy_id << MII_ACCESS_PHY_ADDR_SHIFT) & MII_ACCESS_PHY_ADDR)
  208. | ((idx << MII_ACCESS_REG_ADDR_SHIFT) & MII_ACCESS_REG_ADDR)
  209. | MII_ACCESS_WRITE | MII_ACCESS_BUSY;
  210. ret = __smsc75xx_write_reg(dev, MII_ACCESS, addr, in_pm);
  211. check_warn_goto_done(ret, "Error writing MII_ACCESS\n");
  212. ret = __smsc75xx_phy_wait_not_busy(dev, in_pm);
  213. check_warn_goto_done(ret, "Timed out writing MII reg %02X\n", idx);
  214. done:
  215. mutex_unlock(&dev->phy_mutex);
  216. }
  217. static int smsc75xx_mdio_read_nopm(struct net_device *netdev, int phy_id,
  218. int idx)
  219. {
  220. return __smsc75xx_mdio_read(netdev, phy_id, idx, 1);
  221. }
  222. static void smsc75xx_mdio_write_nopm(struct net_device *netdev, int phy_id,
  223. int idx, int regval)
  224. {
  225. __smsc75xx_mdio_write(netdev, phy_id, idx, regval, 1);
  226. }
  227. static int smsc75xx_mdio_read(struct net_device *netdev, int phy_id, int idx)
  228. {
  229. return __smsc75xx_mdio_read(netdev, phy_id, idx, 0);
  230. }
  231. static void smsc75xx_mdio_write(struct net_device *netdev, int phy_id, int idx,
  232. int regval)
  233. {
  234. __smsc75xx_mdio_write(netdev, phy_id, idx, regval, 0);
  235. }
  236. static int smsc75xx_wait_eeprom(struct usbnet *dev)
  237. {
  238. unsigned long start_time = jiffies;
  239. u32 val;
  240. int ret;
  241. do {
  242. ret = smsc75xx_read_reg(dev, E2P_CMD, &val);
  243. check_warn_return(ret, "Error reading E2P_CMD\n");
  244. if (!(val & E2P_CMD_BUSY) || (val & E2P_CMD_TIMEOUT))
  245. break;
  246. udelay(40);
  247. } while (!time_after(jiffies, start_time + HZ));
  248. if (val & (E2P_CMD_TIMEOUT | E2P_CMD_BUSY)) {
  249. netdev_warn(dev->net, "EEPROM read operation timeout\n");
  250. return -EIO;
  251. }
  252. return 0;
  253. }
  254. static int smsc75xx_eeprom_confirm_not_busy(struct usbnet *dev)
  255. {
  256. unsigned long start_time = jiffies;
  257. u32 val;
  258. int ret;
  259. do {
  260. ret = smsc75xx_read_reg(dev, E2P_CMD, &val);
  261. check_warn_return(ret, "Error reading E2P_CMD\n");
  262. if (!(val & E2P_CMD_BUSY))
  263. return 0;
  264. udelay(40);
  265. } while (!time_after(jiffies, start_time + HZ));
  266. netdev_warn(dev->net, "EEPROM is busy\n");
  267. return -EIO;
  268. }
  269. static int smsc75xx_read_eeprom(struct usbnet *dev, u32 offset, u32 length,
  270. u8 *data)
  271. {
  272. u32 val;
  273. int i, ret;
  274. BUG_ON(!dev);
  275. BUG_ON(!data);
  276. ret = smsc75xx_eeprom_confirm_not_busy(dev);
  277. if (ret)
  278. return ret;
  279. for (i = 0; i < length; i++) {
  280. val = E2P_CMD_BUSY | E2P_CMD_READ | (offset & E2P_CMD_ADDR);
  281. ret = smsc75xx_write_reg(dev, E2P_CMD, val);
  282. check_warn_return(ret, "Error writing E2P_CMD\n");
  283. ret = smsc75xx_wait_eeprom(dev);
  284. if (ret < 0)
  285. return ret;
  286. ret = smsc75xx_read_reg(dev, E2P_DATA, &val);
  287. check_warn_return(ret, "Error reading E2P_DATA\n");
  288. data[i] = val & 0xFF;
  289. offset++;
  290. }
  291. return 0;
  292. }
  293. static int smsc75xx_write_eeprom(struct usbnet *dev, u32 offset, u32 length,
  294. u8 *data)
  295. {
  296. u32 val;
  297. int i, ret;
  298. BUG_ON(!dev);
  299. BUG_ON(!data);
  300. ret = smsc75xx_eeprom_confirm_not_busy(dev);
  301. if (ret)
  302. return ret;
  303. /* Issue write/erase enable command */
  304. val = E2P_CMD_BUSY | E2P_CMD_EWEN;
  305. ret = smsc75xx_write_reg(dev, E2P_CMD, val);
  306. check_warn_return(ret, "Error writing E2P_CMD\n");
  307. ret = smsc75xx_wait_eeprom(dev);
  308. if (ret < 0)
  309. return ret;
  310. for (i = 0; i < length; i++) {
  311. /* Fill data register */
  312. val = data[i];
  313. ret = smsc75xx_write_reg(dev, E2P_DATA, val);
  314. check_warn_return(ret, "Error writing E2P_DATA\n");
  315. /* Send "write" command */
  316. val = E2P_CMD_BUSY | E2P_CMD_WRITE | (offset & E2P_CMD_ADDR);
  317. ret = smsc75xx_write_reg(dev, E2P_CMD, val);
  318. check_warn_return(ret, "Error writing E2P_CMD\n");
  319. ret = smsc75xx_wait_eeprom(dev);
  320. if (ret < 0)
  321. return ret;
  322. offset++;
  323. }
  324. return 0;
  325. }
  326. static int smsc75xx_dataport_wait_not_busy(struct usbnet *dev)
  327. {
  328. int i, ret;
  329. for (i = 0; i < 100; i++) {
  330. u32 dp_sel;
  331. ret = smsc75xx_read_reg(dev, DP_SEL, &dp_sel);
  332. check_warn_return(ret, "Error reading DP_SEL\n");
  333. if (dp_sel & DP_SEL_DPRDY)
  334. return 0;
  335. udelay(40);
  336. }
  337. netdev_warn(dev->net, "smsc75xx_dataport_wait_not_busy timed out\n");
  338. return -EIO;
  339. }
  340. static int smsc75xx_dataport_write(struct usbnet *dev, u32 ram_select, u32 addr,
  341. u32 length, u32 *buf)
  342. {
  343. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  344. u32 dp_sel;
  345. int i, ret;
  346. mutex_lock(&pdata->dataport_mutex);
  347. ret = smsc75xx_dataport_wait_not_busy(dev);
  348. check_warn_goto_done(ret, "smsc75xx_dataport_write busy on entry\n");
  349. ret = smsc75xx_read_reg(dev, DP_SEL, &dp_sel);
  350. check_warn_goto_done(ret, "Error reading DP_SEL\n");
  351. dp_sel &= ~DP_SEL_RSEL;
  352. dp_sel |= ram_select;
  353. ret = smsc75xx_write_reg(dev, DP_SEL, dp_sel);
  354. check_warn_goto_done(ret, "Error writing DP_SEL\n");
  355. for (i = 0; i < length; i++) {
  356. ret = smsc75xx_write_reg(dev, DP_ADDR, addr + i);
  357. check_warn_goto_done(ret, "Error writing DP_ADDR\n");
  358. ret = smsc75xx_write_reg(dev, DP_DATA, buf[i]);
  359. check_warn_goto_done(ret, "Error writing DP_DATA\n");
  360. ret = smsc75xx_write_reg(dev, DP_CMD, DP_CMD_WRITE);
  361. check_warn_goto_done(ret, "Error writing DP_CMD\n");
  362. ret = smsc75xx_dataport_wait_not_busy(dev);
  363. check_warn_goto_done(ret, "smsc75xx_dataport_write timeout\n");
  364. }
  365. done:
  366. mutex_unlock(&pdata->dataport_mutex);
  367. return ret;
  368. }
  369. /* returns hash bit number for given MAC address */
  370. static u32 smsc75xx_hash(char addr[ETH_ALEN])
  371. {
  372. return (ether_crc(ETH_ALEN, addr) >> 23) & 0x1ff;
  373. }
  374. static void smsc75xx_deferred_multicast_write(struct work_struct *param)
  375. {
  376. struct smsc75xx_priv *pdata =
  377. container_of(param, struct smsc75xx_priv, set_multicast);
  378. struct usbnet *dev = pdata->dev;
  379. int ret;
  380. netif_dbg(dev, drv, dev->net, "deferred multicast write 0x%08x\n",
  381. pdata->rfe_ctl);
  382. smsc75xx_dataport_write(dev, DP_SEL_VHF, DP_SEL_VHF_VLAN_LEN,
  383. DP_SEL_VHF_HASH_LEN, pdata->multicast_hash_table);
  384. ret = smsc75xx_write_reg(dev, RFE_CTL, pdata->rfe_ctl);
  385. check_warn(ret, "Error writing RFE_CRL\n");
  386. }
  387. static void smsc75xx_set_multicast(struct net_device *netdev)
  388. {
  389. struct usbnet *dev = netdev_priv(netdev);
  390. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  391. unsigned long flags;
  392. int i;
  393. spin_lock_irqsave(&pdata->rfe_ctl_lock, flags);
  394. pdata->rfe_ctl &=
  395. ~(RFE_CTL_AU | RFE_CTL_AM | RFE_CTL_DPF | RFE_CTL_MHF);
  396. pdata->rfe_ctl |= RFE_CTL_AB;
  397. for (i = 0; i < DP_SEL_VHF_HASH_LEN; i++)
  398. pdata->multicast_hash_table[i] = 0;
  399. if (dev->net->flags & IFF_PROMISC) {
  400. netif_dbg(dev, drv, dev->net, "promiscuous mode enabled\n");
  401. pdata->rfe_ctl |= RFE_CTL_AM | RFE_CTL_AU;
  402. } else if (dev->net->flags & IFF_ALLMULTI) {
  403. netif_dbg(dev, drv, dev->net, "receive all multicast enabled\n");
  404. pdata->rfe_ctl |= RFE_CTL_AM | RFE_CTL_DPF;
  405. } else if (!netdev_mc_empty(dev->net)) {
  406. struct netdev_hw_addr *ha;
  407. netif_dbg(dev, drv, dev->net, "receive multicast hash filter\n");
  408. pdata->rfe_ctl |= RFE_CTL_MHF | RFE_CTL_DPF;
  409. netdev_for_each_mc_addr(ha, netdev) {
  410. u32 bitnum = smsc75xx_hash(ha->addr);
  411. pdata->multicast_hash_table[bitnum / 32] |=
  412. (1 << (bitnum % 32));
  413. }
  414. } else {
  415. netif_dbg(dev, drv, dev->net, "receive own packets only\n");
  416. pdata->rfe_ctl |= RFE_CTL_DPF;
  417. }
  418. spin_unlock_irqrestore(&pdata->rfe_ctl_lock, flags);
  419. /* defer register writes to a sleepable context */
  420. schedule_work(&pdata->set_multicast);
  421. }
  422. static int smsc75xx_update_flowcontrol(struct usbnet *dev, u8 duplex,
  423. u16 lcladv, u16 rmtadv)
  424. {
  425. u32 flow = 0, fct_flow = 0;
  426. int ret;
  427. if (duplex == DUPLEX_FULL) {
  428. u8 cap = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  429. if (cap & FLOW_CTRL_TX) {
  430. flow = (FLOW_TX_FCEN | 0xFFFF);
  431. /* set fct_flow thresholds to 20% and 80% */
  432. fct_flow = (8 << 8) | 32;
  433. }
  434. if (cap & FLOW_CTRL_RX)
  435. flow |= FLOW_RX_FCEN;
  436. netif_dbg(dev, link, dev->net, "rx pause %s, tx pause %s\n",
  437. (cap & FLOW_CTRL_RX ? "enabled" : "disabled"),
  438. (cap & FLOW_CTRL_TX ? "enabled" : "disabled"));
  439. } else {
  440. netif_dbg(dev, link, dev->net, "half duplex\n");
  441. }
  442. ret = smsc75xx_write_reg(dev, FLOW, flow);
  443. check_warn_return(ret, "Error writing FLOW\n");
  444. ret = smsc75xx_write_reg(dev, FCT_FLOW, fct_flow);
  445. check_warn_return(ret, "Error writing FCT_FLOW\n");
  446. return 0;
  447. }
  448. static int smsc75xx_link_reset(struct usbnet *dev)
  449. {
  450. struct mii_if_info *mii = &dev->mii;
  451. struct ethtool_cmd ecmd = { .cmd = ETHTOOL_GSET };
  452. u16 lcladv, rmtadv;
  453. int ret;
  454. /* write to clear phy interrupt status */
  455. smsc75xx_mdio_write(dev->net, mii->phy_id, PHY_INT_SRC,
  456. PHY_INT_SRC_CLEAR_ALL);
  457. ret = smsc75xx_write_reg(dev, INT_STS, INT_STS_CLEAR_ALL);
  458. check_warn_return(ret, "Error writing INT_STS\n");
  459. mii_check_media(mii, 1, 1);
  460. mii_ethtool_gset(&dev->mii, &ecmd);
  461. lcladv = smsc75xx_mdio_read(dev->net, mii->phy_id, MII_ADVERTISE);
  462. rmtadv = smsc75xx_mdio_read(dev->net, mii->phy_id, MII_LPA);
  463. netif_dbg(dev, link, dev->net, "speed: %u duplex: %d lcladv: %04x rmtadv: %04x\n",
  464. ethtool_cmd_speed(&ecmd), ecmd.duplex, lcladv, rmtadv);
  465. return smsc75xx_update_flowcontrol(dev, ecmd.duplex, lcladv, rmtadv);
  466. }
  467. static void smsc75xx_status(struct usbnet *dev, struct urb *urb)
  468. {
  469. u32 intdata;
  470. if (urb->actual_length != 4) {
  471. netdev_warn(dev->net, "unexpected urb length %d\n",
  472. urb->actual_length);
  473. return;
  474. }
  475. memcpy(&intdata, urb->transfer_buffer, 4);
  476. le32_to_cpus(&intdata);
  477. netif_dbg(dev, link, dev->net, "intdata: 0x%08X\n", intdata);
  478. if (intdata & INT_ENP_PHY_INT)
  479. usbnet_defer_kevent(dev, EVENT_LINK_RESET);
  480. else
  481. netdev_warn(dev->net, "unexpected interrupt, intdata=0x%08X\n",
  482. intdata);
  483. }
  484. static int smsc75xx_ethtool_get_eeprom_len(struct net_device *net)
  485. {
  486. return MAX_EEPROM_SIZE;
  487. }
  488. static int smsc75xx_ethtool_get_eeprom(struct net_device *netdev,
  489. struct ethtool_eeprom *ee, u8 *data)
  490. {
  491. struct usbnet *dev = netdev_priv(netdev);
  492. ee->magic = LAN75XX_EEPROM_MAGIC;
  493. return smsc75xx_read_eeprom(dev, ee->offset, ee->len, data);
  494. }
  495. static int smsc75xx_ethtool_set_eeprom(struct net_device *netdev,
  496. struct ethtool_eeprom *ee, u8 *data)
  497. {
  498. struct usbnet *dev = netdev_priv(netdev);
  499. if (ee->magic != LAN75XX_EEPROM_MAGIC) {
  500. netdev_warn(dev->net, "EEPROM: magic value mismatch: 0x%x\n",
  501. ee->magic);
  502. return -EINVAL;
  503. }
  504. return smsc75xx_write_eeprom(dev, ee->offset, ee->len, data);
  505. }
  506. static void smsc75xx_ethtool_get_wol(struct net_device *net,
  507. struct ethtool_wolinfo *wolinfo)
  508. {
  509. struct usbnet *dev = netdev_priv(net);
  510. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  511. wolinfo->supported = SUPPORTED_WAKE;
  512. wolinfo->wolopts = pdata->wolopts;
  513. }
  514. static int smsc75xx_ethtool_set_wol(struct net_device *net,
  515. struct ethtool_wolinfo *wolinfo)
  516. {
  517. struct usbnet *dev = netdev_priv(net);
  518. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  519. int ret;
  520. pdata->wolopts = wolinfo->wolopts & SUPPORTED_WAKE;
  521. ret = device_set_wakeup_enable(&dev->udev->dev, pdata->wolopts);
  522. check_warn_return(ret, "device_set_wakeup_enable error %d\n", ret);
  523. return 0;
  524. }
  525. static const struct ethtool_ops smsc75xx_ethtool_ops = {
  526. .get_link = usbnet_get_link,
  527. .nway_reset = usbnet_nway_reset,
  528. .get_drvinfo = usbnet_get_drvinfo,
  529. .get_msglevel = usbnet_get_msglevel,
  530. .set_msglevel = usbnet_set_msglevel,
  531. .get_settings = usbnet_get_settings,
  532. .set_settings = usbnet_set_settings,
  533. .get_eeprom_len = smsc75xx_ethtool_get_eeprom_len,
  534. .get_eeprom = smsc75xx_ethtool_get_eeprom,
  535. .set_eeprom = smsc75xx_ethtool_set_eeprom,
  536. .get_wol = smsc75xx_ethtool_get_wol,
  537. .set_wol = smsc75xx_ethtool_set_wol,
  538. };
  539. static int smsc75xx_ioctl(struct net_device *netdev, struct ifreq *rq, int cmd)
  540. {
  541. struct usbnet *dev = netdev_priv(netdev);
  542. if (!netif_running(netdev))
  543. return -EINVAL;
  544. return generic_mii_ioctl(&dev->mii, if_mii(rq), cmd, NULL);
  545. }
  546. static void smsc75xx_init_mac_address(struct usbnet *dev)
  547. {
  548. /* try reading mac address from EEPROM */
  549. if (smsc75xx_read_eeprom(dev, EEPROM_MAC_OFFSET, ETH_ALEN,
  550. dev->net->dev_addr) == 0) {
  551. if (is_valid_ether_addr(dev->net->dev_addr)) {
  552. /* eeprom values are valid so use them */
  553. netif_dbg(dev, ifup, dev->net,
  554. "MAC address read from EEPROM\n");
  555. return;
  556. }
  557. }
  558. /* no eeprom, or eeprom values are invalid. generate random MAC */
  559. eth_hw_addr_random(dev->net);
  560. netif_dbg(dev, ifup, dev->net, "MAC address set to eth_random_addr\n");
  561. }
  562. static int smsc75xx_set_mac_address(struct usbnet *dev)
  563. {
  564. u32 addr_lo = dev->net->dev_addr[0] | dev->net->dev_addr[1] << 8 |
  565. dev->net->dev_addr[2] << 16 | dev->net->dev_addr[3] << 24;
  566. u32 addr_hi = dev->net->dev_addr[4] | dev->net->dev_addr[5] << 8;
  567. int ret = smsc75xx_write_reg(dev, RX_ADDRH, addr_hi);
  568. check_warn_return(ret, "Failed to write RX_ADDRH: %d\n", ret);
  569. ret = smsc75xx_write_reg(dev, RX_ADDRL, addr_lo);
  570. check_warn_return(ret, "Failed to write RX_ADDRL: %d\n", ret);
  571. addr_hi |= ADDR_FILTX_FB_VALID;
  572. ret = smsc75xx_write_reg(dev, ADDR_FILTX, addr_hi);
  573. check_warn_return(ret, "Failed to write ADDR_FILTX: %d\n", ret);
  574. ret = smsc75xx_write_reg(dev, ADDR_FILTX + 4, addr_lo);
  575. check_warn_return(ret, "Failed to write ADDR_FILTX+4: %d\n", ret);
  576. return 0;
  577. }
  578. static int smsc75xx_phy_initialize(struct usbnet *dev)
  579. {
  580. int bmcr, ret, timeout = 0;
  581. /* Initialize MII structure */
  582. dev->mii.dev = dev->net;
  583. dev->mii.mdio_read = smsc75xx_mdio_read;
  584. dev->mii.mdio_write = smsc75xx_mdio_write;
  585. dev->mii.phy_id_mask = 0x1f;
  586. dev->mii.reg_num_mask = 0x1f;
  587. dev->mii.supports_gmii = 1;
  588. dev->mii.phy_id = SMSC75XX_INTERNAL_PHY_ID;
  589. /* reset phy and wait for reset to complete */
  590. smsc75xx_mdio_write(dev->net, dev->mii.phy_id, MII_BMCR, BMCR_RESET);
  591. do {
  592. msleep(10);
  593. bmcr = smsc75xx_mdio_read(dev->net, dev->mii.phy_id, MII_BMCR);
  594. check_warn_return(bmcr, "Error reading MII_BMCR\n");
  595. timeout++;
  596. } while ((bmcr & BMCR_RESET) && (timeout < 100));
  597. if (timeout >= 100) {
  598. netdev_warn(dev->net, "timeout on PHY Reset\n");
  599. return -EIO;
  600. }
  601. smsc75xx_mdio_write(dev->net, dev->mii.phy_id, MII_ADVERTISE,
  602. ADVERTISE_ALL | ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP |
  603. ADVERTISE_PAUSE_ASYM);
  604. smsc75xx_mdio_write(dev->net, dev->mii.phy_id, MII_CTRL1000,
  605. ADVERTISE_1000FULL);
  606. /* read and write to clear phy interrupt status */
  607. ret = smsc75xx_mdio_read(dev->net, dev->mii.phy_id, PHY_INT_SRC);
  608. check_warn_return(ret, "Error reading PHY_INT_SRC\n");
  609. smsc75xx_mdio_write(dev->net, dev->mii.phy_id, PHY_INT_SRC, 0xffff);
  610. smsc75xx_mdio_write(dev->net, dev->mii.phy_id, PHY_INT_MASK,
  611. PHY_INT_MASK_DEFAULT);
  612. mii_nway_restart(&dev->mii);
  613. netif_dbg(dev, ifup, dev->net, "phy initialised successfully\n");
  614. return 0;
  615. }
  616. static int smsc75xx_set_rx_max_frame_length(struct usbnet *dev, int size)
  617. {
  618. int ret = 0;
  619. u32 buf;
  620. bool rxenabled;
  621. ret = smsc75xx_read_reg(dev, MAC_RX, &buf);
  622. check_warn_return(ret, "Failed to read MAC_RX: %d\n", ret);
  623. rxenabled = ((buf & MAC_RX_RXEN) != 0);
  624. if (rxenabled) {
  625. buf &= ~MAC_RX_RXEN;
  626. ret = smsc75xx_write_reg(dev, MAC_RX, buf);
  627. check_warn_return(ret, "Failed to write MAC_RX: %d\n", ret);
  628. }
  629. /* add 4 to size for FCS */
  630. buf &= ~MAC_RX_MAX_SIZE;
  631. buf |= (((size + 4) << MAC_RX_MAX_SIZE_SHIFT) & MAC_RX_MAX_SIZE);
  632. ret = smsc75xx_write_reg(dev, MAC_RX, buf);
  633. check_warn_return(ret, "Failed to write MAC_RX: %d\n", ret);
  634. if (rxenabled) {
  635. buf |= MAC_RX_RXEN;
  636. ret = smsc75xx_write_reg(dev, MAC_RX, buf);
  637. check_warn_return(ret, "Failed to write MAC_RX: %d\n", ret);
  638. }
  639. return 0;
  640. }
  641. static int smsc75xx_change_mtu(struct net_device *netdev, int new_mtu)
  642. {
  643. struct usbnet *dev = netdev_priv(netdev);
  644. int ret = smsc75xx_set_rx_max_frame_length(dev, new_mtu);
  645. check_warn_return(ret, "Failed to set mac rx frame length\n");
  646. return usbnet_change_mtu(netdev, new_mtu);
  647. }
  648. /* Enable or disable Rx checksum offload engine */
  649. static int smsc75xx_set_features(struct net_device *netdev,
  650. netdev_features_t features)
  651. {
  652. struct usbnet *dev = netdev_priv(netdev);
  653. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  654. unsigned long flags;
  655. int ret;
  656. spin_lock_irqsave(&pdata->rfe_ctl_lock, flags);
  657. if (features & NETIF_F_RXCSUM)
  658. pdata->rfe_ctl |= RFE_CTL_TCPUDP_CKM | RFE_CTL_IP_CKM;
  659. else
  660. pdata->rfe_ctl &= ~(RFE_CTL_TCPUDP_CKM | RFE_CTL_IP_CKM);
  661. spin_unlock_irqrestore(&pdata->rfe_ctl_lock, flags);
  662. /* it's racing here! */
  663. ret = smsc75xx_write_reg(dev, RFE_CTL, pdata->rfe_ctl);
  664. check_warn_return(ret, "Error writing RFE_CTL\n");
  665. return 0;
  666. }
  667. static int smsc75xx_wait_ready(struct usbnet *dev, int in_pm)
  668. {
  669. int timeout = 0;
  670. do {
  671. u32 buf;
  672. int ret;
  673. ret = __smsc75xx_read_reg(dev, PMT_CTL, &buf, in_pm);
  674. check_warn_return(ret, "Failed to read PMT_CTL: %d\n", ret);
  675. if (buf & PMT_CTL_DEV_RDY)
  676. return 0;
  677. msleep(10);
  678. timeout++;
  679. } while (timeout < 100);
  680. netdev_warn(dev->net, "timeout waiting for device ready\n");
  681. return -EIO;
  682. }
  683. static int smsc75xx_reset(struct usbnet *dev)
  684. {
  685. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  686. u32 buf;
  687. int ret = 0, timeout;
  688. netif_dbg(dev, ifup, dev->net, "entering smsc75xx_reset\n");
  689. ret = smsc75xx_wait_ready(dev, 0);
  690. check_warn_return(ret, "device not ready in smsc75xx_reset\n");
  691. ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
  692. check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret);
  693. buf |= HW_CFG_LRST;
  694. ret = smsc75xx_write_reg(dev, HW_CFG, buf);
  695. check_warn_return(ret, "Failed to write HW_CFG: %d\n", ret);
  696. timeout = 0;
  697. do {
  698. msleep(10);
  699. ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
  700. check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret);
  701. timeout++;
  702. } while ((buf & HW_CFG_LRST) && (timeout < 100));
  703. if (timeout >= 100) {
  704. netdev_warn(dev->net, "timeout on completion of Lite Reset\n");
  705. return -EIO;
  706. }
  707. netif_dbg(dev, ifup, dev->net, "Lite reset complete, resetting PHY\n");
  708. ret = smsc75xx_read_reg(dev, PMT_CTL, &buf);
  709. check_warn_return(ret, "Failed to read PMT_CTL: %d\n", ret);
  710. buf |= PMT_CTL_PHY_RST;
  711. ret = smsc75xx_write_reg(dev, PMT_CTL, buf);
  712. check_warn_return(ret, "Failed to write PMT_CTL: %d\n", ret);
  713. timeout = 0;
  714. do {
  715. msleep(10);
  716. ret = smsc75xx_read_reg(dev, PMT_CTL, &buf);
  717. check_warn_return(ret, "Failed to read PMT_CTL: %d\n", ret);
  718. timeout++;
  719. } while ((buf & PMT_CTL_PHY_RST) && (timeout < 100));
  720. if (timeout >= 100) {
  721. netdev_warn(dev->net, "timeout waiting for PHY Reset\n");
  722. return -EIO;
  723. }
  724. netif_dbg(dev, ifup, dev->net, "PHY reset complete\n");
  725. smsc75xx_init_mac_address(dev);
  726. ret = smsc75xx_set_mac_address(dev);
  727. check_warn_return(ret, "Failed to set mac address\n");
  728. netif_dbg(dev, ifup, dev->net, "MAC Address: %pM\n",
  729. dev->net->dev_addr);
  730. ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
  731. check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret);
  732. netif_dbg(dev, ifup, dev->net, "Read Value from HW_CFG : 0x%08x\n",
  733. buf);
  734. buf |= HW_CFG_BIR;
  735. ret = smsc75xx_write_reg(dev, HW_CFG, buf);
  736. check_warn_return(ret, "Failed to write HW_CFG: %d\n", ret);
  737. ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
  738. check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret);
  739. netif_dbg(dev, ifup, dev->net, "Read Value from HW_CFG after writing HW_CFG_BIR: 0x%08x\n",
  740. buf);
  741. if (!turbo_mode) {
  742. buf = 0;
  743. dev->rx_urb_size = MAX_SINGLE_PACKET_SIZE;
  744. } else if (dev->udev->speed == USB_SPEED_HIGH) {
  745. buf = DEFAULT_HS_BURST_CAP_SIZE / HS_USB_PKT_SIZE;
  746. dev->rx_urb_size = DEFAULT_HS_BURST_CAP_SIZE;
  747. } else {
  748. buf = DEFAULT_FS_BURST_CAP_SIZE / FS_USB_PKT_SIZE;
  749. dev->rx_urb_size = DEFAULT_FS_BURST_CAP_SIZE;
  750. }
  751. netif_dbg(dev, ifup, dev->net, "rx_urb_size=%ld\n",
  752. (ulong)dev->rx_urb_size);
  753. ret = smsc75xx_write_reg(dev, BURST_CAP, buf);
  754. check_warn_return(ret, "Failed to write BURST_CAP: %d\n", ret);
  755. ret = smsc75xx_read_reg(dev, BURST_CAP, &buf);
  756. check_warn_return(ret, "Failed to read BURST_CAP: %d\n", ret);
  757. netif_dbg(dev, ifup, dev->net,
  758. "Read Value from BURST_CAP after writing: 0x%08x\n", buf);
  759. ret = smsc75xx_write_reg(dev, BULK_IN_DLY, DEFAULT_BULK_IN_DELAY);
  760. check_warn_return(ret, "Failed to write BULK_IN_DLY: %d\n", ret);
  761. ret = smsc75xx_read_reg(dev, BULK_IN_DLY, &buf);
  762. check_warn_return(ret, "Failed to read BULK_IN_DLY: %d\n", ret);
  763. netif_dbg(dev, ifup, dev->net,
  764. "Read Value from BULK_IN_DLY after writing: 0x%08x\n", buf);
  765. if (turbo_mode) {
  766. ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
  767. check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret);
  768. netif_dbg(dev, ifup, dev->net, "HW_CFG: 0x%08x\n", buf);
  769. buf |= (HW_CFG_MEF | HW_CFG_BCE);
  770. ret = smsc75xx_write_reg(dev, HW_CFG, buf);
  771. check_warn_return(ret, "Failed to write HW_CFG: %d\n", ret);
  772. ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
  773. check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret);
  774. netif_dbg(dev, ifup, dev->net, "HW_CFG: 0x%08x\n", buf);
  775. }
  776. /* set FIFO sizes */
  777. buf = (MAX_RX_FIFO_SIZE - 512) / 512;
  778. ret = smsc75xx_write_reg(dev, FCT_RX_FIFO_END, buf);
  779. check_warn_return(ret, "Failed to write FCT_RX_FIFO_END: %d\n", ret);
  780. netif_dbg(dev, ifup, dev->net, "FCT_RX_FIFO_END set to 0x%08x\n", buf);
  781. buf = (MAX_TX_FIFO_SIZE - 512) / 512;
  782. ret = smsc75xx_write_reg(dev, FCT_TX_FIFO_END, buf);
  783. check_warn_return(ret, "Failed to write FCT_TX_FIFO_END: %d\n", ret);
  784. netif_dbg(dev, ifup, dev->net, "FCT_TX_FIFO_END set to 0x%08x\n", buf);
  785. ret = smsc75xx_write_reg(dev, INT_STS, INT_STS_CLEAR_ALL);
  786. check_warn_return(ret, "Failed to write INT_STS: %d\n", ret);
  787. ret = smsc75xx_read_reg(dev, ID_REV, &buf);
  788. check_warn_return(ret, "Failed to read ID_REV: %d\n", ret);
  789. netif_dbg(dev, ifup, dev->net, "ID_REV = 0x%08x\n", buf);
  790. ret = smsc75xx_read_reg(dev, E2P_CMD, &buf);
  791. check_warn_return(ret, "Failed to read E2P_CMD: %d\n", ret);
  792. /* only set default GPIO/LED settings if no EEPROM is detected */
  793. if (!(buf & E2P_CMD_LOADED)) {
  794. ret = smsc75xx_read_reg(dev, LED_GPIO_CFG, &buf);
  795. check_warn_return(ret, "Failed to read LED_GPIO_CFG: %d\n",
  796. ret);
  797. buf &= ~(LED_GPIO_CFG_LED2_FUN_SEL | LED_GPIO_CFG_LED10_FUN_SEL);
  798. buf |= LED_GPIO_CFG_LEDGPIO_EN | LED_GPIO_CFG_LED2_FUN_SEL;
  799. ret = smsc75xx_write_reg(dev, LED_GPIO_CFG, buf);
  800. check_warn_return(ret, "Failed to write LED_GPIO_CFG: %d\n",
  801. ret);
  802. }
  803. ret = smsc75xx_write_reg(dev, FLOW, 0);
  804. check_warn_return(ret, "Failed to write FLOW: %d\n", ret);
  805. ret = smsc75xx_write_reg(dev, FCT_FLOW, 0);
  806. check_warn_return(ret, "Failed to write FCT_FLOW: %d\n", ret);
  807. /* Don't need rfe_ctl_lock during initialisation */
  808. ret = smsc75xx_read_reg(dev, RFE_CTL, &pdata->rfe_ctl);
  809. check_warn_return(ret, "Failed to read RFE_CTL: %d\n", ret);
  810. pdata->rfe_ctl |= RFE_CTL_AB | RFE_CTL_DPF;
  811. ret = smsc75xx_write_reg(dev, RFE_CTL, pdata->rfe_ctl);
  812. check_warn_return(ret, "Failed to write RFE_CTL: %d\n", ret);
  813. ret = smsc75xx_read_reg(dev, RFE_CTL, &pdata->rfe_ctl);
  814. check_warn_return(ret, "Failed to read RFE_CTL: %d\n", ret);
  815. netif_dbg(dev, ifup, dev->net, "RFE_CTL set to 0x%08x\n",
  816. pdata->rfe_ctl);
  817. /* Enable or disable checksum offload engines */
  818. smsc75xx_set_features(dev->net, dev->net->features);
  819. smsc75xx_set_multicast(dev->net);
  820. ret = smsc75xx_phy_initialize(dev);
  821. check_warn_return(ret, "Failed to initialize PHY: %d\n", ret);
  822. ret = smsc75xx_read_reg(dev, INT_EP_CTL, &buf);
  823. check_warn_return(ret, "Failed to read INT_EP_CTL: %d\n", ret);
  824. /* enable PHY interrupts */
  825. buf |= INT_ENP_PHY_INT;
  826. ret = smsc75xx_write_reg(dev, INT_EP_CTL, buf);
  827. check_warn_return(ret, "Failed to write INT_EP_CTL: %d\n", ret);
  828. /* allow mac to detect speed and duplex from phy */
  829. ret = smsc75xx_read_reg(dev, MAC_CR, &buf);
  830. check_warn_return(ret, "Failed to read MAC_CR: %d\n", ret);
  831. buf |= (MAC_CR_ADD | MAC_CR_ASD);
  832. ret = smsc75xx_write_reg(dev, MAC_CR, buf);
  833. check_warn_return(ret, "Failed to write MAC_CR: %d\n", ret);
  834. ret = smsc75xx_read_reg(dev, MAC_TX, &buf);
  835. check_warn_return(ret, "Failed to read MAC_TX: %d\n", ret);
  836. buf |= MAC_TX_TXEN;
  837. ret = smsc75xx_write_reg(dev, MAC_TX, buf);
  838. check_warn_return(ret, "Failed to write MAC_TX: %d\n", ret);
  839. netif_dbg(dev, ifup, dev->net, "MAC_TX set to 0x%08x\n", buf);
  840. ret = smsc75xx_read_reg(dev, FCT_TX_CTL, &buf);
  841. check_warn_return(ret, "Failed to read FCT_TX_CTL: %d\n", ret);
  842. buf |= FCT_TX_CTL_EN;
  843. ret = smsc75xx_write_reg(dev, FCT_TX_CTL, buf);
  844. check_warn_return(ret, "Failed to write FCT_TX_CTL: %d\n", ret);
  845. netif_dbg(dev, ifup, dev->net, "FCT_TX_CTL set to 0x%08x\n", buf);
  846. ret = smsc75xx_set_rx_max_frame_length(dev, 1514);
  847. check_warn_return(ret, "Failed to set max rx frame length\n");
  848. ret = smsc75xx_read_reg(dev, MAC_RX, &buf);
  849. check_warn_return(ret, "Failed to read MAC_RX: %d\n", ret);
  850. buf |= MAC_RX_RXEN;
  851. ret = smsc75xx_write_reg(dev, MAC_RX, buf);
  852. check_warn_return(ret, "Failed to write MAC_RX: %d\n", ret);
  853. netif_dbg(dev, ifup, dev->net, "MAC_RX set to 0x%08x\n", buf);
  854. ret = smsc75xx_read_reg(dev, FCT_RX_CTL, &buf);
  855. check_warn_return(ret, "Failed to read FCT_RX_CTL: %d\n", ret);
  856. buf |= FCT_RX_CTL_EN;
  857. ret = smsc75xx_write_reg(dev, FCT_RX_CTL, buf);
  858. check_warn_return(ret, "Failed to write FCT_RX_CTL: %d\n", ret);
  859. netif_dbg(dev, ifup, dev->net, "FCT_RX_CTL set to 0x%08x\n", buf);
  860. netif_dbg(dev, ifup, dev->net, "smsc75xx_reset, return 0\n");
  861. return 0;
  862. }
  863. static const struct net_device_ops smsc75xx_netdev_ops = {
  864. .ndo_open = usbnet_open,
  865. .ndo_stop = usbnet_stop,
  866. .ndo_start_xmit = usbnet_start_xmit,
  867. .ndo_tx_timeout = usbnet_tx_timeout,
  868. .ndo_change_mtu = smsc75xx_change_mtu,
  869. .ndo_set_mac_address = eth_mac_addr,
  870. .ndo_validate_addr = eth_validate_addr,
  871. .ndo_do_ioctl = smsc75xx_ioctl,
  872. .ndo_set_rx_mode = smsc75xx_set_multicast,
  873. .ndo_set_features = smsc75xx_set_features,
  874. };
  875. static int smsc75xx_bind(struct usbnet *dev, struct usb_interface *intf)
  876. {
  877. struct smsc75xx_priv *pdata = NULL;
  878. int ret;
  879. printk(KERN_INFO SMSC_CHIPNAME " v" SMSC_DRIVER_VERSION "\n");
  880. ret = usbnet_get_endpoints(dev, intf);
  881. check_warn_return(ret, "usbnet_get_endpoints failed: %d\n", ret);
  882. dev->data[0] = (unsigned long)kzalloc(sizeof(struct smsc75xx_priv),
  883. GFP_KERNEL);
  884. pdata = (struct smsc75xx_priv *)(dev->data[0]);
  885. if (!pdata) {
  886. netdev_warn(dev->net, "Unable to allocate smsc75xx_priv\n");
  887. return -ENOMEM;
  888. }
  889. pdata->dev = dev;
  890. spin_lock_init(&pdata->rfe_ctl_lock);
  891. mutex_init(&pdata->dataport_mutex);
  892. INIT_WORK(&pdata->set_multicast, smsc75xx_deferred_multicast_write);
  893. if (DEFAULT_TX_CSUM_ENABLE) {
  894. dev->net->features |= NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
  895. if (DEFAULT_TSO_ENABLE)
  896. dev->net->features |= NETIF_F_SG |
  897. NETIF_F_TSO | NETIF_F_TSO6;
  898. }
  899. if (DEFAULT_RX_CSUM_ENABLE)
  900. dev->net->features |= NETIF_F_RXCSUM;
  901. dev->net->hw_features = NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
  902. NETIF_F_SG | NETIF_F_TSO | NETIF_F_TSO6 | NETIF_F_RXCSUM;
  903. /* Init all registers */
  904. ret = smsc75xx_reset(dev);
  905. check_warn_return(ret, "smsc75xx_reset error %d\n", ret);
  906. dev->net->netdev_ops = &smsc75xx_netdev_ops;
  907. dev->net->ethtool_ops = &smsc75xx_ethtool_ops;
  908. dev->net->flags |= IFF_MULTICAST;
  909. dev->net->hard_header_len += SMSC75XX_TX_OVERHEAD;
  910. dev->hard_mtu = dev->net->mtu + dev->net->hard_header_len;
  911. return 0;
  912. }
  913. static void smsc75xx_unbind(struct usbnet *dev, struct usb_interface *intf)
  914. {
  915. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  916. if (pdata) {
  917. netif_dbg(dev, ifdown, dev->net, "free pdata\n");
  918. kfree(pdata);
  919. pdata = NULL;
  920. dev->data[0] = 0;
  921. }
  922. }
  923. static u16 smsc_crc(const u8 *buffer, size_t len)
  924. {
  925. return bitrev16(crc16(0xFFFF, buffer, len));
  926. }
  927. static int smsc75xx_write_wuff(struct usbnet *dev, int filter, u32 wuf_cfg,
  928. u32 wuf_mask1)
  929. {
  930. int cfg_base = WUF_CFGX + filter * 4;
  931. int mask_base = WUF_MASKX + filter * 16;
  932. int ret;
  933. ret = smsc75xx_write_reg(dev, cfg_base, wuf_cfg);
  934. check_warn_return(ret, "Error writing WUF_CFGX\n");
  935. ret = smsc75xx_write_reg(dev, mask_base, wuf_mask1);
  936. check_warn_return(ret, "Error writing WUF_MASKX\n");
  937. ret = smsc75xx_write_reg(dev, mask_base + 4, 0);
  938. check_warn_return(ret, "Error writing WUF_MASKX\n");
  939. ret = smsc75xx_write_reg(dev, mask_base + 8, 0);
  940. check_warn_return(ret, "Error writing WUF_MASKX\n");
  941. ret = smsc75xx_write_reg(dev, mask_base + 12, 0);
  942. check_warn_return(ret, "Error writing WUF_MASKX\n");
  943. return 0;
  944. }
  945. static int smsc75xx_enter_suspend0(struct usbnet *dev)
  946. {
  947. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  948. u32 val;
  949. int ret;
  950. ret = smsc75xx_read_reg_nopm(dev, PMT_CTL, &val);
  951. check_warn_return(ret, "Error reading PMT_CTL\n");
  952. val &= (~(PMT_CTL_SUS_MODE | PMT_CTL_PHY_RST));
  953. val |= PMT_CTL_SUS_MODE_0 | PMT_CTL_WOL_EN | PMT_CTL_WUPS;
  954. ret = smsc75xx_write_reg_nopm(dev, PMT_CTL, val);
  955. check_warn_return(ret, "Error writing PMT_CTL\n");
  956. pdata->suspend_flags |= SUSPEND_SUSPEND0;
  957. return 0;
  958. }
  959. static int smsc75xx_enter_suspend1(struct usbnet *dev)
  960. {
  961. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  962. u32 val;
  963. int ret;
  964. ret = smsc75xx_read_reg_nopm(dev, PMT_CTL, &val);
  965. check_warn_return(ret, "Error reading PMT_CTL\n");
  966. val &= ~(PMT_CTL_SUS_MODE | PMT_CTL_WUPS | PMT_CTL_PHY_RST);
  967. val |= PMT_CTL_SUS_MODE_1;
  968. ret = smsc75xx_write_reg_nopm(dev, PMT_CTL, val);
  969. check_warn_return(ret, "Error writing PMT_CTL\n");
  970. /* clear wol status, enable energy detection */
  971. val &= ~PMT_CTL_WUPS;
  972. val |= (PMT_CTL_WUPS_ED | PMT_CTL_ED_EN);
  973. ret = smsc75xx_write_reg_nopm(dev, PMT_CTL, val);
  974. check_warn_return(ret, "Error writing PMT_CTL\n");
  975. pdata->suspend_flags |= SUSPEND_SUSPEND1;
  976. return 0;
  977. }
  978. static int smsc75xx_enter_suspend2(struct usbnet *dev)
  979. {
  980. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  981. u32 val;
  982. int ret;
  983. ret = smsc75xx_read_reg_nopm(dev, PMT_CTL, &val);
  984. check_warn_return(ret, "Error reading PMT_CTL\n");
  985. val &= ~(PMT_CTL_SUS_MODE | PMT_CTL_WUPS | PMT_CTL_PHY_RST);
  986. val |= PMT_CTL_SUS_MODE_2;
  987. ret = smsc75xx_write_reg_nopm(dev, PMT_CTL, val);
  988. check_warn_return(ret, "Error writing PMT_CTL\n");
  989. pdata->suspend_flags |= SUSPEND_SUSPEND2;
  990. return 0;
  991. }
  992. static int smsc75xx_enter_suspend3(struct usbnet *dev)
  993. {
  994. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  995. u32 val;
  996. int ret;
  997. ret = smsc75xx_read_reg_nopm(dev, FCT_RX_CTL, &val);
  998. check_warn_return(ret, "Error reading FCT_RX_CTL\n");
  999. if (val & FCT_RX_CTL_RXUSED) {
  1000. netdev_dbg(dev->net, "rx fifo not empty in autosuspend\n");
  1001. return -EBUSY;
  1002. }
  1003. ret = smsc75xx_read_reg_nopm(dev, PMT_CTL, &val);
  1004. check_warn_return(ret, "Error reading PMT_CTL\n");
  1005. val &= ~(PMT_CTL_SUS_MODE | PMT_CTL_WUPS | PMT_CTL_PHY_RST);
  1006. val |= PMT_CTL_SUS_MODE_3 | PMT_CTL_RES_CLR_WKP_EN;
  1007. ret = smsc75xx_write_reg_nopm(dev, PMT_CTL, val);
  1008. check_warn_return(ret, "Error writing PMT_CTL\n");
  1009. /* clear wol status */
  1010. val &= ~PMT_CTL_WUPS;
  1011. val |= PMT_CTL_WUPS_WOL;
  1012. ret = smsc75xx_write_reg_nopm(dev, PMT_CTL, val);
  1013. check_warn_return(ret, "Error writing PMT_CTL\n");
  1014. pdata->suspend_flags |= SUSPEND_SUSPEND3;
  1015. return 0;
  1016. }
  1017. static int smsc75xx_enable_phy_wakeup_interrupts(struct usbnet *dev, u16 mask)
  1018. {
  1019. struct mii_if_info *mii = &dev->mii;
  1020. int ret;
  1021. netdev_dbg(dev->net, "enabling PHY wakeup interrupts\n");
  1022. /* read to clear */
  1023. ret = smsc75xx_mdio_read_nopm(dev->net, mii->phy_id, PHY_INT_SRC);
  1024. check_warn_return(ret, "Error reading PHY_INT_SRC\n");
  1025. /* enable interrupt source */
  1026. ret = smsc75xx_mdio_read_nopm(dev->net, mii->phy_id, PHY_INT_MASK);
  1027. check_warn_return(ret, "Error reading PHY_INT_MASK\n");
  1028. ret |= mask;
  1029. smsc75xx_mdio_write_nopm(dev->net, mii->phy_id, PHY_INT_MASK, ret);
  1030. return 0;
  1031. }
  1032. static int smsc75xx_link_ok_nopm(struct usbnet *dev)
  1033. {
  1034. struct mii_if_info *mii = &dev->mii;
  1035. int ret;
  1036. /* first, a dummy read, needed to latch some MII phys */
  1037. ret = smsc75xx_mdio_read_nopm(dev->net, mii->phy_id, MII_BMSR);
  1038. check_warn_return(ret, "Error reading MII_BMSR\n");
  1039. ret = smsc75xx_mdio_read_nopm(dev->net, mii->phy_id, MII_BMSR);
  1040. check_warn_return(ret, "Error reading MII_BMSR\n");
  1041. return !!(ret & BMSR_LSTATUS);
  1042. }
  1043. static int smsc75xx_autosuspend(struct usbnet *dev, u32 link_up)
  1044. {
  1045. int ret;
  1046. if (!netif_running(dev->net)) {
  1047. /* interface is ifconfig down so fully power down hw */
  1048. netdev_dbg(dev->net, "autosuspend entering SUSPEND2\n");
  1049. return smsc75xx_enter_suspend2(dev);
  1050. }
  1051. if (!link_up) {
  1052. /* link is down so enter EDPD mode */
  1053. netdev_dbg(dev->net, "autosuspend entering SUSPEND1\n");
  1054. /* enable PHY wakeup events for if cable is attached */
  1055. ret = smsc75xx_enable_phy_wakeup_interrupts(dev,
  1056. PHY_INT_MASK_ANEG_COMP);
  1057. check_warn_return(ret, "error enabling PHY wakeup ints\n");
  1058. netdev_info(dev->net, "entering SUSPEND1 mode\n");
  1059. return smsc75xx_enter_suspend1(dev);
  1060. }
  1061. /* enable PHY wakeup events so we remote wakeup if cable is pulled */
  1062. ret = smsc75xx_enable_phy_wakeup_interrupts(dev,
  1063. PHY_INT_MASK_LINK_DOWN);
  1064. check_warn_return(ret, "error enabling PHY wakeup ints\n");
  1065. netdev_dbg(dev->net, "autosuspend entering SUSPEND3\n");
  1066. return smsc75xx_enter_suspend3(dev);
  1067. }
  1068. static int smsc75xx_suspend(struct usb_interface *intf, pm_message_t message)
  1069. {
  1070. struct usbnet *dev = usb_get_intfdata(intf);
  1071. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  1072. u32 val, link_up;
  1073. int ret;
  1074. ret = usbnet_suspend(intf, message);
  1075. check_warn_goto_done(ret, "usbnet_suspend error\n");
  1076. if (pdata->suspend_flags) {
  1077. netdev_warn(dev->net, "error during last resume\n");
  1078. pdata->suspend_flags = 0;
  1079. }
  1080. /* determine if link is up using only _nopm functions */
  1081. link_up = smsc75xx_link_ok_nopm(dev);
  1082. if (message.event == PM_EVENT_AUTO_SUSPEND) {
  1083. ret = smsc75xx_autosuspend(dev, link_up);
  1084. goto done;
  1085. }
  1086. /* if we get this far we're not autosuspending */
  1087. /* if no wol options set, or if link is down and we're not waking on
  1088. * PHY activity, enter lowest power SUSPEND2 mode
  1089. */
  1090. if (!(pdata->wolopts & SUPPORTED_WAKE) ||
  1091. !(link_up || (pdata->wolopts & WAKE_PHY))) {
  1092. netdev_info(dev->net, "entering SUSPEND2 mode\n");
  1093. /* disable energy detect (link up) & wake up events */
  1094. ret = smsc75xx_read_reg_nopm(dev, WUCSR, &val);
  1095. check_warn_goto_done(ret, "Error reading WUCSR\n");
  1096. val &= ~(WUCSR_MPEN | WUCSR_WUEN);
  1097. ret = smsc75xx_write_reg_nopm(dev, WUCSR, val);
  1098. check_warn_goto_done(ret, "Error writing WUCSR\n");
  1099. ret = smsc75xx_read_reg_nopm(dev, PMT_CTL, &val);
  1100. check_warn_goto_done(ret, "Error reading PMT_CTL\n");
  1101. val &= ~(PMT_CTL_ED_EN | PMT_CTL_WOL_EN);
  1102. ret = smsc75xx_write_reg_nopm(dev, PMT_CTL, val);
  1103. check_warn_goto_done(ret, "Error writing PMT_CTL\n");
  1104. ret = smsc75xx_enter_suspend2(dev);
  1105. goto done;
  1106. }
  1107. if (pdata->wolopts & WAKE_PHY) {
  1108. ret = smsc75xx_enable_phy_wakeup_interrupts(dev,
  1109. (PHY_INT_MASK_ANEG_COMP | PHY_INT_MASK_LINK_DOWN));
  1110. check_warn_goto_done(ret, "error enabling PHY wakeup ints\n");
  1111. /* if link is down then configure EDPD and enter SUSPEND1,
  1112. * otherwise enter SUSPEND0 below
  1113. */
  1114. if (!link_up) {
  1115. struct mii_if_info *mii = &dev->mii;
  1116. netdev_info(dev->net, "entering SUSPEND1 mode\n");
  1117. /* enable energy detect power-down mode */
  1118. ret = smsc75xx_mdio_read_nopm(dev->net, mii->phy_id,
  1119. PHY_MODE_CTRL_STS);
  1120. check_warn_goto_done(ret, "Error reading PHY_MODE_CTRL_STS\n");
  1121. ret |= MODE_CTRL_STS_EDPWRDOWN;
  1122. smsc75xx_mdio_write_nopm(dev->net, mii->phy_id,
  1123. PHY_MODE_CTRL_STS, ret);
  1124. /* enter SUSPEND1 mode */
  1125. ret = smsc75xx_enter_suspend1(dev);
  1126. goto done;
  1127. }
  1128. }
  1129. if (pdata->wolopts & (WAKE_MCAST | WAKE_ARP)) {
  1130. int i, filter = 0;
  1131. /* disable all filters */
  1132. for (i = 0; i < WUF_NUM; i++) {
  1133. ret = smsc75xx_write_reg_nopm(dev, WUF_CFGX + i * 4, 0);
  1134. check_warn_goto_done(ret, "Error writing WUF_CFGX\n");
  1135. }
  1136. if (pdata->wolopts & WAKE_MCAST) {
  1137. const u8 mcast[] = {0x01, 0x00, 0x5E};
  1138. netdev_info(dev->net, "enabling multicast detection\n");
  1139. val = WUF_CFGX_EN | WUF_CFGX_ATYPE_MULTICAST
  1140. | smsc_crc(mcast, 3);
  1141. ret = smsc75xx_write_wuff(dev, filter++, val, 0x0007);
  1142. check_warn_goto_done(ret, "Error writing wakeup filter\n");
  1143. }
  1144. if (pdata->wolopts & WAKE_ARP) {
  1145. const u8 arp[] = {0x08, 0x06};
  1146. netdev_info(dev->net, "enabling ARP detection\n");
  1147. val = WUF_CFGX_EN | WUF_CFGX_ATYPE_ALL | (0x0C << 16)
  1148. | smsc_crc(arp, 2);
  1149. ret = smsc75xx_write_wuff(dev, filter++, val, 0x0003);
  1150. check_warn_goto_done(ret, "Error writing wakeup filter\n");
  1151. }
  1152. /* clear any pending pattern match packet status */
  1153. ret = smsc75xx_read_reg_nopm(dev, WUCSR, &val);
  1154. check_warn_goto_done(ret, "Error reading WUCSR\n");
  1155. val |= WUCSR_WUFR;
  1156. ret = smsc75xx_write_reg_nopm(dev, WUCSR, val);
  1157. check_warn_goto_done(ret, "Error writing WUCSR\n");
  1158. netdev_info(dev->net, "enabling packet match detection\n");
  1159. ret = smsc75xx_read_reg_nopm(dev, WUCSR, &val);
  1160. check_warn_goto_done(ret, "Error reading WUCSR\n");
  1161. val |= WUCSR_WUEN;
  1162. ret = smsc75xx_write_reg_nopm(dev, WUCSR, val);
  1163. check_warn_goto_done(ret, "Error writing WUCSR\n");
  1164. } else {
  1165. netdev_info(dev->net, "disabling packet match detection\n");
  1166. ret = smsc75xx_read_reg_nopm(dev, WUCSR, &val);
  1167. check_warn_goto_done(ret, "Error reading WUCSR\n");
  1168. val &= ~WUCSR_WUEN;
  1169. ret = smsc75xx_write_reg_nopm(dev, WUCSR, val);
  1170. check_warn_goto_done(ret, "Error writing WUCSR\n");
  1171. }
  1172. /* disable magic, bcast & unicast wakeup sources */
  1173. ret = smsc75xx_read_reg_nopm(dev, WUCSR, &val);
  1174. check_warn_goto_done(ret, "Error reading WUCSR\n");
  1175. val &= ~(WUCSR_MPEN | WUCSR_BCST_EN | WUCSR_PFDA_EN);
  1176. ret = smsc75xx_write_reg_nopm(dev, WUCSR, val);
  1177. check_warn_goto_done(ret, "Error writing WUCSR\n");
  1178. if (pdata->wolopts & WAKE_PHY) {
  1179. netdev_info(dev->net, "enabling PHY wakeup\n");
  1180. ret = smsc75xx_read_reg_nopm(dev, PMT_CTL, &val);
  1181. check_warn_goto_done(ret, "Error reading PMT_CTL\n");
  1182. /* clear wol status, enable energy detection */
  1183. val &= ~PMT_CTL_WUPS;
  1184. val |= (PMT_CTL_WUPS_ED | PMT_CTL_ED_EN);
  1185. ret = smsc75xx_write_reg_nopm(dev, PMT_CTL, val);
  1186. check_warn_goto_done(ret, "Error writing PMT_CTL\n");
  1187. }
  1188. if (pdata->wolopts & WAKE_MAGIC) {
  1189. netdev_info(dev->net, "enabling magic packet wakeup\n");
  1190. ret = smsc75xx_read_reg_nopm(dev, WUCSR, &val);
  1191. check_warn_goto_done(ret, "Error reading WUCSR\n");
  1192. /* clear any pending magic packet status */
  1193. val |= WUCSR_MPR | WUCSR_MPEN;
  1194. ret = smsc75xx_write_reg_nopm(dev, WUCSR, val);
  1195. check_warn_goto_done(ret, "Error writing WUCSR\n");
  1196. }
  1197. if (pdata->wolopts & WAKE_BCAST) {
  1198. netdev_info(dev->net, "enabling broadcast detection\n");
  1199. ret = smsc75xx_read_reg_nopm(dev, WUCSR, &val);
  1200. check_warn_goto_done(ret, "Error reading WUCSR\n");
  1201. val |= WUCSR_BCAST_FR | WUCSR_BCST_EN;
  1202. ret = smsc75xx_write_reg_nopm(dev, WUCSR, val);
  1203. check_warn_goto_done(ret, "Error writing WUCSR\n");
  1204. }
  1205. if (pdata->wolopts & WAKE_UCAST) {
  1206. netdev_info(dev->net, "enabling unicast detection\n");
  1207. ret = smsc75xx_read_reg_nopm(dev, WUCSR, &val);
  1208. check_warn_goto_done(ret, "Error reading WUCSR\n");
  1209. val |= WUCSR_WUFR | WUCSR_PFDA_EN;
  1210. ret = smsc75xx_write_reg_nopm(dev, WUCSR, val);
  1211. check_warn_goto_done(ret, "Error writing WUCSR\n");
  1212. }
  1213. /* enable receiver to enable frame reception */
  1214. ret = smsc75xx_read_reg_nopm(dev, MAC_RX, &val);
  1215. check_warn_goto_done(ret, "Failed to read MAC_RX: %d\n", ret);
  1216. val |= MAC_RX_RXEN;
  1217. ret = smsc75xx_write_reg_nopm(dev, MAC_RX, val);
  1218. check_warn_goto_done(ret, "Failed to write MAC_RX: %d\n", ret);
  1219. /* some wol options are enabled, so enter SUSPEND0 */
  1220. netdev_info(dev->net, "entering SUSPEND0 mode\n");
  1221. ret = smsc75xx_enter_suspend0(dev);
  1222. done:
  1223. if (ret)
  1224. usbnet_resume(intf);
  1225. return ret;
  1226. }
  1227. static int smsc75xx_resume(struct usb_interface *intf)
  1228. {
  1229. struct usbnet *dev = usb_get_intfdata(intf);
  1230. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  1231. u8 suspend_flags = pdata->suspend_flags;
  1232. int ret;
  1233. u32 val;
  1234. netdev_dbg(dev->net, "resume suspend_flags=0x%02x\n", suspend_flags);
  1235. /* do this first to ensure it's cleared even in error case */
  1236. pdata->suspend_flags = 0;
  1237. if (suspend_flags & SUSPEND_ALLMODES) {
  1238. /* Disable wakeup sources */
  1239. ret = smsc75xx_read_reg_nopm(dev, WUCSR, &val);
  1240. check_warn_return(ret, "Error reading WUCSR\n");
  1241. val &= ~(WUCSR_WUEN | WUCSR_MPEN | WUCSR_PFDA_EN
  1242. | WUCSR_BCST_EN);
  1243. ret = smsc75xx_write_reg_nopm(dev, WUCSR, val);
  1244. check_warn_return(ret, "Error writing WUCSR\n");
  1245. /* clear wake-up status */
  1246. ret = smsc75xx_read_reg_nopm(dev, PMT_CTL, &val);
  1247. check_warn_return(ret, "Error reading PMT_CTL\n");
  1248. val &= ~PMT_CTL_WOL_EN;
  1249. val |= PMT_CTL_WUPS;
  1250. ret = smsc75xx_write_reg_nopm(dev, PMT_CTL, val);
  1251. check_warn_return(ret, "Error writing PMT_CTL\n");
  1252. }
  1253. if (suspend_flags & SUSPEND_SUSPEND2) {
  1254. netdev_info(dev->net, "resuming from SUSPEND2\n");
  1255. ret = smsc75xx_read_reg_nopm(dev, PMT_CTL, &val);
  1256. check_warn_return(ret, "Error reading PMT_CTL\n");
  1257. val |= PMT_CTL_PHY_PWRUP;
  1258. ret = smsc75xx_write_reg_nopm(dev, PMT_CTL, val);
  1259. check_warn_return(ret, "Error writing PMT_CTL\n");
  1260. }
  1261. ret = smsc75xx_wait_ready(dev, 1);
  1262. check_warn_return(ret, "device not ready in smsc75xx_resume\n");
  1263. return usbnet_resume(intf);
  1264. }
  1265. static void smsc75xx_rx_csum_offload(struct usbnet *dev, struct sk_buff *skb,
  1266. u32 rx_cmd_a, u32 rx_cmd_b)
  1267. {
  1268. if (!(dev->net->features & NETIF_F_RXCSUM) ||
  1269. unlikely(rx_cmd_a & RX_CMD_A_LCSM)) {
  1270. skb->ip_summed = CHECKSUM_NONE;
  1271. } else {
  1272. skb->csum = ntohs((u16)(rx_cmd_b >> RX_CMD_B_CSUM_SHIFT));
  1273. skb->ip_summed = CHECKSUM_COMPLETE;
  1274. }
  1275. }
  1276. static int smsc75xx_rx_fixup(struct usbnet *dev, struct sk_buff *skb)
  1277. {
  1278. while (skb->len > 0) {
  1279. u32 rx_cmd_a, rx_cmd_b, align_count, size;
  1280. struct sk_buff *ax_skb;
  1281. unsigned char *packet;
  1282. memcpy(&rx_cmd_a, skb->data, sizeof(rx_cmd_a));
  1283. le32_to_cpus(&rx_cmd_a);
  1284. skb_pull(skb, 4);
  1285. memcpy(&rx_cmd_b, skb->data, sizeof(rx_cmd_b));
  1286. le32_to_cpus(&rx_cmd_b);
  1287. skb_pull(skb, 4 + RXW_PADDING);
  1288. packet = skb->data;
  1289. /* get the packet length */
  1290. size = (rx_cmd_a & RX_CMD_A_LEN) - RXW_PADDING;
  1291. align_count = (4 - ((size + RXW_PADDING) % 4)) % 4;
  1292. if (unlikely(rx_cmd_a & RX_CMD_A_RED)) {
  1293. netif_dbg(dev, rx_err, dev->net,
  1294. "Error rx_cmd_a=0x%08x\n", rx_cmd_a);
  1295. dev->net->stats.rx_errors++;
  1296. dev->net->stats.rx_dropped++;
  1297. if (rx_cmd_a & RX_CMD_A_FCS)
  1298. dev->net->stats.rx_crc_errors++;
  1299. else if (rx_cmd_a & (RX_CMD_A_LONG | RX_CMD_A_RUNT))
  1300. dev->net->stats.rx_frame_errors++;
  1301. } else {
  1302. /* ETH_FRAME_LEN + 4(CRC) + 2(COE) + 4(Vlan) */
  1303. if (unlikely(size > (ETH_FRAME_LEN + 12))) {
  1304. netif_dbg(dev, rx_err, dev->net,
  1305. "size err rx_cmd_a=0x%08x\n",
  1306. rx_cmd_a);
  1307. return 0;
  1308. }
  1309. /* last frame in this batch */
  1310. if (skb->len == size) {
  1311. smsc75xx_rx_csum_offload(dev, skb, rx_cmd_a,
  1312. rx_cmd_b);
  1313. skb_trim(skb, skb->len - 4); /* remove fcs */
  1314. skb->truesize = size + sizeof(struct sk_buff);
  1315. return 1;
  1316. }
  1317. ax_skb = skb_clone(skb, GFP_ATOMIC);
  1318. if (unlikely(!ax_skb)) {
  1319. netdev_warn(dev->net, "Error allocating skb\n");
  1320. return 0;
  1321. }
  1322. ax_skb->len = size;
  1323. ax_skb->data = packet;
  1324. skb_set_tail_pointer(ax_skb, size);
  1325. smsc75xx_rx_csum_offload(dev, ax_skb, rx_cmd_a,
  1326. rx_cmd_b);
  1327. skb_trim(ax_skb, ax_skb->len - 4); /* remove fcs */
  1328. ax_skb->truesize = size + sizeof(struct sk_buff);
  1329. usbnet_skb_return(dev, ax_skb);
  1330. }
  1331. skb_pull(skb, size);
  1332. /* padding bytes before the next frame starts */
  1333. if (skb->len)
  1334. skb_pull(skb, align_count);
  1335. }
  1336. if (unlikely(skb->len < 0)) {
  1337. netdev_warn(dev->net, "invalid rx length<0 %d\n", skb->len);
  1338. return 0;
  1339. }
  1340. return 1;
  1341. }
  1342. static struct sk_buff *smsc75xx_tx_fixup(struct usbnet *dev,
  1343. struct sk_buff *skb, gfp_t flags)
  1344. {
  1345. u32 tx_cmd_a, tx_cmd_b;
  1346. skb_linearize(skb);
  1347. if (skb_headroom(skb) < SMSC75XX_TX_OVERHEAD) {
  1348. struct sk_buff *skb2 =
  1349. skb_copy_expand(skb, SMSC75XX_TX_OVERHEAD, 0, flags);
  1350. dev_kfree_skb_any(skb);
  1351. skb = skb2;
  1352. if (!skb)
  1353. return NULL;
  1354. }
  1355. tx_cmd_a = (u32)(skb->len & TX_CMD_A_LEN) | TX_CMD_A_FCS;
  1356. if (skb->ip_summed == CHECKSUM_PARTIAL)
  1357. tx_cmd_a |= TX_CMD_A_IPE | TX_CMD_A_TPE;
  1358. if (skb_is_gso(skb)) {
  1359. u16 mss = max(skb_shinfo(skb)->gso_size, TX_MSS_MIN);
  1360. tx_cmd_b = (mss << TX_CMD_B_MSS_SHIFT) & TX_CMD_B_MSS;
  1361. tx_cmd_a |= TX_CMD_A_LSO;
  1362. } else {
  1363. tx_cmd_b = 0;
  1364. }
  1365. skb_push(skb, 4);
  1366. cpu_to_le32s(&tx_cmd_b);
  1367. memcpy(skb->data, &tx_cmd_b, 4);
  1368. skb_push(skb, 4);
  1369. cpu_to_le32s(&tx_cmd_a);
  1370. memcpy(skb->data, &tx_cmd_a, 4);
  1371. return skb;
  1372. }
  1373. static int smsc75xx_manage_power(struct usbnet *dev, int on)
  1374. {
  1375. dev->intf->needs_remote_wakeup = on;
  1376. return 0;
  1377. }
  1378. static const struct driver_info smsc75xx_info = {
  1379. .description = "smsc75xx USB 2.0 Gigabit Ethernet",
  1380. .bind = smsc75xx_bind,
  1381. .unbind = smsc75xx_unbind,
  1382. .link_reset = smsc75xx_link_reset,
  1383. .reset = smsc75xx_reset,
  1384. .rx_fixup = smsc75xx_rx_fixup,
  1385. .tx_fixup = smsc75xx_tx_fixup,
  1386. .status = smsc75xx_status,
  1387. .manage_power = smsc75xx_manage_power,
  1388. .flags = FLAG_ETHER | FLAG_SEND_ZLP | FLAG_LINK_INTR,
  1389. };
  1390. static const struct usb_device_id products[] = {
  1391. {
  1392. /* SMSC7500 USB Gigabit Ethernet Device */
  1393. USB_DEVICE(USB_VENDOR_ID_SMSC, USB_PRODUCT_ID_LAN7500),
  1394. .driver_info = (unsigned long) &smsc75xx_info,
  1395. },
  1396. {
  1397. /* SMSC7500 USB Gigabit Ethernet Device */
  1398. USB_DEVICE(USB_VENDOR_ID_SMSC, USB_PRODUCT_ID_LAN7505),
  1399. .driver_info = (unsigned long) &smsc75xx_info,
  1400. },
  1401. { }, /* END */
  1402. };
  1403. MODULE_DEVICE_TABLE(usb, products);
  1404. static struct usb_driver smsc75xx_driver = {
  1405. .name = SMSC_CHIPNAME,
  1406. .id_table = products,
  1407. .probe = usbnet_probe,
  1408. .suspend = smsc75xx_suspend,
  1409. .resume = smsc75xx_resume,
  1410. .reset_resume = smsc75xx_resume,
  1411. .disconnect = usbnet_disconnect,
  1412. .disable_hub_initiated_lpm = 1,
  1413. .supports_autosuspend = 1,
  1414. };
  1415. module_usb_driver(smsc75xx_driver);
  1416. MODULE_AUTHOR("Nancy Lin");
  1417. MODULE_AUTHOR("Steve Glendinning <steve.glendinning@shawell.net>");
  1418. MODULE_DESCRIPTION("SMSC75XX USB 2.0 Gigabit Ethernet Devices");
  1419. MODULE_LICENSE("GPL");