radeon.h 46 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __RADEON_H__
  29. #define __RADEON_H__
  30. /* TODO: Here are things that needs to be done :
  31. * - surface allocator & initializer : (bit like scratch reg) should
  32. * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
  33. * related to surface
  34. * - WB : write back stuff (do it bit like scratch reg things)
  35. * - Vblank : look at Jesse's rework and what we should do
  36. * - r600/r700: gart & cp
  37. * - cs : clean cs ioctl use bitmap & things like that.
  38. * - power management stuff
  39. * - Barrier in gart code
  40. * - Unmappabled vram ?
  41. * - TESTING, TESTING, TESTING
  42. */
  43. /* Initialization path:
  44. * We expect that acceleration initialization might fail for various
  45. * reasons even thought we work hard to make it works on most
  46. * configurations. In order to still have a working userspace in such
  47. * situation the init path must succeed up to the memory controller
  48. * initialization point. Failure before this point are considered as
  49. * fatal error. Here is the init callchain :
  50. * radeon_device_init perform common structure, mutex initialization
  51. * asic_init setup the GPU memory layout and perform all
  52. * one time initialization (failure in this
  53. * function are considered fatal)
  54. * asic_startup setup the GPU acceleration, in order to
  55. * follow guideline the first thing this
  56. * function should do is setting the GPU
  57. * memory controller (only MC setup failure
  58. * are considered as fatal)
  59. */
  60. #include <asm/atomic.h>
  61. #include <linux/wait.h>
  62. #include <linux/list.h>
  63. #include <linux/kref.h>
  64. #include <ttm/ttm_bo_api.h>
  65. #include <ttm/ttm_bo_driver.h>
  66. #include <ttm/ttm_placement.h>
  67. #include <ttm/ttm_module.h>
  68. #include "radeon_family.h"
  69. #include "radeon_mode.h"
  70. #include "radeon_reg.h"
  71. /*
  72. * Modules parameters.
  73. */
  74. extern int radeon_no_wb;
  75. extern int radeon_modeset;
  76. extern int radeon_dynclks;
  77. extern int radeon_r4xx_atom;
  78. extern int radeon_agpmode;
  79. extern int radeon_vram_limit;
  80. extern int radeon_gart_size;
  81. extern int radeon_benchmarking;
  82. extern int radeon_testing;
  83. extern int radeon_connector_table;
  84. extern int radeon_tv;
  85. extern int radeon_new_pll;
  86. extern int radeon_audio;
  87. extern int radeon_disp_priority;
  88. extern int radeon_hw_i2c;
  89. /*
  90. * Copy from radeon_drv.h so we don't have to include both and have conflicting
  91. * symbol;
  92. */
  93. #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  94. #define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  95. /* RADEON_IB_POOL_SIZE must be a power of 2 */
  96. #define RADEON_IB_POOL_SIZE 16
  97. #define RADEON_DEBUGFS_MAX_NUM_FILES 32
  98. #define RADEONFB_CONN_LIMIT 4
  99. #define RADEON_BIOS_NUM_SCRATCH 8
  100. /*
  101. * Errata workarounds.
  102. */
  103. enum radeon_pll_errata {
  104. CHIP_ERRATA_R300_CG = 0x00000001,
  105. CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
  106. CHIP_ERRATA_PLL_DELAY = 0x00000004
  107. };
  108. struct radeon_device;
  109. /*
  110. * BIOS.
  111. */
  112. #define ATRM_BIOS_PAGE 4096
  113. #if defined(CONFIG_VGA_SWITCHEROO)
  114. bool radeon_atrm_supported(struct pci_dev *pdev);
  115. int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len);
  116. #else
  117. static inline bool radeon_atrm_supported(struct pci_dev *pdev)
  118. {
  119. return false;
  120. }
  121. static inline int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len){
  122. return -EINVAL;
  123. }
  124. #endif
  125. bool radeon_get_bios(struct radeon_device *rdev);
  126. /*
  127. * Dummy page
  128. */
  129. struct radeon_dummy_page {
  130. struct page *page;
  131. dma_addr_t addr;
  132. };
  133. int radeon_dummy_page_init(struct radeon_device *rdev);
  134. void radeon_dummy_page_fini(struct radeon_device *rdev);
  135. /*
  136. * Clocks
  137. */
  138. struct radeon_clock {
  139. struct radeon_pll p1pll;
  140. struct radeon_pll p2pll;
  141. struct radeon_pll dcpll;
  142. struct radeon_pll spll;
  143. struct radeon_pll mpll;
  144. /* 10 Khz units */
  145. uint32_t default_mclk;
  146. uint32_t default_sclk;
  147. uint32_t default_dispclk;
  148. uint32_t dp_extclk;
  149. };
  150. /*
  151. * Power management
  152. */
  153. int radeon_pm_init(struct radeon_device *rdev);
  154. void radeon_pm_fini(struct radeon_device *rdev);
  155. void radeon_pm_compute_clocks(struct radeon_device *rdev);
  156. void radeon_pm_suspend(struct radeon_device *rdev);
  157. void radeon_pm_resume(struct radeon_device *rdev);
  158. void radeon_combios_get_power_modes(struct radeon_device *rdev);
  159. void radeon_atombios_get_power_modes(struct radeon_device *rdev);
  160. void radeon_atom_set_voltage(struct radeon_device *rdev, u16 level);
  161. void rs690_pm_info(struct radeon_device *rdev);
  162. extern u32 rv6xx_get_temp(struct radeon_device *rdev);
  163. extern u32 rv770_get_temp(struct radeon_device *rdev);
  164. extern u32 evergreen_get_temp(struct radeon_device *rdev);
  165. /*
  166. * Fences.
  167. */
  168. struct radeon_fence_driver {
  169. uint32_t scratch_reg;
  170. atomic_t seq;
  171. uint32_t last_seq;
  172. unsigned long last_jiffies;
  173. unsigned long last_timeout;
  174. wait_queue_head_t queue;
  175. rwlock_t lock;
  176. struct list_head created;
  177. struct list_head emited;
  178. struct list_head signaled;
  179. bool initialized;
  180. };
  181. struct radeon_fence {
  182. struct radeon_device *rdev;
  183. struct kref kref;
  184. struct list_head list;
  185. /* protected by radeon_fence.lock */
  186. uint32_t seq;
  187. bool emited;
  188. bool signaled;
  189. };
  190. int radeon_fence_driver_init(struct radeon_device *rdev);
  191. void radeon_fence_driver_fini(struct radeon_device *rdev);
  192. int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence);
  193. int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
  194. void radeon_fence_process(struct radeon_device *rdev);
  195. bool radeon_fence_signaled(struct radeon_fence *fence);
  196. int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
  197. int radeon_fence_wait_next(struct radeon_device *rdev);
  198. int radeon_fence_wait_last(struct radeon_device *rdev);
  199. struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
  200. void radeon_fence_unref(struct radeon_fence **fence);
  201. /*
  202. * Tiling registers
  203. */
  204. struct radeon_surface_reg {
  205. struct radeon_bo *bo;
  206. };
  207. #define RADEON_GEM_MAX_SURFACES 8
  208. /*
  209. * TTM.
  210. */
  211. struct radeon_mman {
  212. struct ttm_bo_global_ref bo_global_ref;
  213. struct ttm_global_reference mem_global_ref;
  214. struct ttm_bo_device bdev;
  215. bool mem_global_referenced;
  216. bool initialized;
  217. };
  218. struct radeon_bo {
  219. /* Protected by gem.mutex */
  220. struct list_head list;
  221. /* Protected by tbo.reserved */
  222. u32 placements[3];
  223. struct ttm_placement placement;
  224. struct ttm_buffer_object tbo;
  225. struct ttm_bo_kmap_obj kmap;
  226. unsigned pin_count;
  227. void *kptr;
  228. u32 tiling_flags;
  229. u32 pitch;
  230. int surface_reg;
  231. /* Constant after initialization */
  232. struct radeon_device *rdev;
  233. struct drm_gem_object *gobj;
  234. };
  235. struct radeon_bo_list {
  236. struct list_head list;
  237. struct radeon_bo *bo;
  238. uint64_t gpu_offset;
  239. unsigned rdomain;
  240. unsigned wdomain;
  241. u32 tiling_flags;
  242. bool reserved;
  243. };
  244. /*
  245. * GEM objects.
  246. */
  247. struct radeon_gem {
  248. struct mutex mutex;
  249. struct list_head objects;
  250. };
  251. int radeon_gem_init(struct radeon_device *rdev);
  252. void radeon_gem_fini(struct radeon_device *rdev);
  253. int radeon_gem_object_create(struct radeon_device *rdev, int size,
  254. int alignment, int initial_domain,
  255. bool discardable, bool kernel,
  256. struct drm_gem_object **obj);
  257. int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
  258. uint64_t *gpu_addr);
  259. void radeon_gem_object_unpin(struct drm_gem_object *obj);
  260. /*
  261. * GART structures, functions & helpers
  262. */
  263. struct radeon_mc;
  264. struct radeon_gart_table_ram {
  265. volatile uint32_t *ptr;
  266. };
  267. struct radeon_gart_table_vram {
  268. struct radeon_bo *robj;
  269. volatile uint32_t *ptr;
  270. };
  271. union radeon_gart_table {
  272. struct radeon_gart_table_ram ram;
  273. struct radeon_gart_table_vram vram;
  274. };
  275. #define RADEON_GPU_PAGE_SIZE 4096
  276. #define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
  277. struct radeon_gart {
  278. dma_addr_t table_addr;
  279. unsigned num_gpu_pages;
  280. unsigned num_cpu_pages;
  281. unsigned table_size;
  282. union radeon_gart_table table;
  283. struct page **pages;
  284. dma_addr_t *pages_addr;
  285. bool ready;
  286. };
  287. int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
  288. void radeon_gart_table_ram_free(struct radeon_device *rdev);
  289. int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
  290. void radeon_gart_table_vram_free(struct radeon_device *rdev);
  291. int radeon_gart_init(struct radeon_device *rdev);
  292. void radeon_gart_fini(struct radeon_device *rdev);
  293. void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
  294. int pages);
  295. int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
  296. int pages, struct page **pagelist);
  297. /*
  298. * GPU MC structures, functions & helpers
  299. */
  300. struct radeon_mc {
  301. resource_size_t aper_size;
  302. resource_size_t aper_base;
  303. resource_size_t agp_base;
  304. /* for some chips with <= 32MB we need to lie
  305. * about vram size near mc fb location */
  306. u64 mc_vram_size;
  307. u64 visible_vram_size;
  308. u64 gtt_size;
  309. u64 gtt_start;
  310. u64 gtt_end;
  311. u64 vram_start;
  312. u64 vram_end;
  313. unsigned vram_width;
  314. u64 real_vram_size;
  315. int vram_mtrr;
  316. bool vram_is_ddr;
  317. bool igp_sideport_enabled;
  318. };
  319. bool radeon_combios_sideport_present(struct radeon_device *rdev);
  320. bool radeon_atombios_sideport_present(struct radeon_device *rdev);
  321. /*
  322. * GPU scratch registers structures, functions & helpers
  323. */
  324. struct radeon_scratch {
  325. unsigned num_reg;
  326. bool free[32];
  327. uint32_t reg[32];
  328. };
  329. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
  330. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
  331. /*
  332. * IRQS.
  333. */
  334. struct radeon_irq {
  335. bool installed;
  336. bool sw_int;
  337. /* FIXME: use a define max crtc rather than hardcode it */
  338. bool crtc_vblank_int[6];
  339. wait_queue_head_t vblank_queue;
  340. /* FIXME: use defines for max hpd/dacs */
  341. bool hpd[6];
  342. bool gui_idle;
  343. bool gui_idle_acked;
  344. wait_queue_head_t idle_queue;
  345. /* FIXME: use defines for max HDMI blocks */
  346. bool hdmi[2];
  347. spinlock_t sw_lock;
  348. int sw_refcount;
  349. };
  350. int radeon_irq_kms_init(struct radeon_device *rdev);
  351. void radeon_irq_kms_fini(struct radeon_device *rdev);
  352. void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev);
  353. void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev);
  354. /*
  355. * CP & ring.
  356. */
  357. struct radeon_ib {
  358. struct list_head list;
  359. unsigned idx;
  360. uint64_t gpu_addr;
  361. struct radeon_fence *fence;
  362. uint32_t *ptr;
  363. uint32_t length_dw;
  364. bool free;
  365. };
  366. /*
  367. * locking -
  368. * mutex protects scheduled_ibs, ready, alloc_bm
  369. */
  370. struct radeon_ib_pool {
  371. struct mutex mutex;
  372. struct radeon_bo *robj;
  373. struct list_head bogus_ib;
  374. struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
  375. bool ready;
  376. unsigned head_id;
  377. };
  378. struct radeon_cp {
  379. struct radeon_bo *ring_obj;
  380. volatile uint32_t *ring;
  381. unsigned rptr;
  382. unsigned wptr;
  383. unsigned wptr_old;
  384. unsigned ring_size;
  385. unsigned ring_free_dw;
  386. int count_dw;
  387. uint64_t gpu_addr;
  388. uint32_t align_mask;
  389. uint32_t ptr_mask;
  390. struct mutex mutex;
  391. bool ready;
  392. };
  393. /*
  394. * R6xx+ IH ring
  395. */
  396. struct r600_ih {
  397. struct radeon_bo *ring_obj;
  398. volatile uint32_t *ring;
  399. unsigned rptr;
  400. unsigned wptr;
  401. unsigned wptr_old;
  402. unsigned ring_size;
  403. uint64_t gpu_addr;
  404. uint32_t ptr_mask;
  405. spinlock_t lock;
  406. bool enabled;
  407. };
  408. struct r600_blit {
  409. struct mutex mutex;
  410. struct radeon_bo *shader_obj;
  411. u64 shader_gpu_addr;
  412. u32 vs_offset, ps_offset;
  413. u32 state_offset;
  414. u32 state_len;
  415. u32 vb_used, vb_total;
  416. struct radeon_ib *vb_ib;
  417. };
  418. int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib);
  419. void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
  420. int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
  421. int radeon_ib_pool_init(struct radeon_device *rdev);
  422. void radeon_ib_pool_fini(struct radeon_device *rdev);
  423. int radeon_ib_test(struct radeon_device *rdev);
  424. extern void radeon_ib_bogus_add(struct radeon_device *rdev, struct radeon_ib *ib);
  425. /* Ring access between begin & end cannot sleep */
  426. void radeon_ring_free_size(struct radeon_device *rdev);
  427. int radeon_ring_alloc(struct radeon_device *rdev, unsigned ndw);
  428. int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw);
  429. void radeon_ring_commit(struct radeon_device *rdev);
  430. void radeon_ring_unlock_commit(struct radeon_device *rdev);
  431. void radeon_ring_unlock_undo(struct radeon_device *rdev);
  432. int radeon_ring_test(struct radeon_device *rdev);
  433. int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size);
  434. void radeon_ring_fini(struct radeon_device *rdev);
  435. /*
  436. * CS.
  437. */
  438. struct radeon_cs_reloc {
  439. struct drm_gem_object *gobj;
  440. struct radeon_bo *robj;
  441. struct radeon_bo_list lobj;
  442. uint32_t handle;
  443. uint32_t flags;
  444. };
  445. struct radeon_cs_chunk {
  446. uint32_t chunk_id;
  447. uint32_t length_dw;
  448. int kpage_idx[2];
  449. uint32_t *kpage[2];
  450. uint32_t *kdata;
  451. void __user *user_ptr;
  452. int last_copied_page;
  453. int last_page_index;
  454. };
  455. struct radeon_cs_parser {
  456. struct device *dev;
  457. struct radeon_device *rdev;
  458. struct drm_file *filp;
  459. /* chunks */
  460. unsigned nchunks;
  461. struct radeon_cs_chunk *chunks;
  462. uint64_t *chunks_array;
  463. /* IB */
  464. unsigned idx;
  465. /* relocations */
  466. unsigned nrelocs;
  467. struct radeon_cs_reloc *relocs;
  468. struct radeon_cs_reloc **relocs_ptr;
  469. struct list_head validated;
  470. /* indices of various chunks */
  471. int chunk_ib_idx;
  472. int chunk_relocs_idx;
  473. struct radeon_ib *ib;
  474. void *track;
  475. unsigned family;
  476. int parser_error;
  477. };
  478. extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
  479. extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
  480. static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
  481. {
  482. struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
  483. u32 pg_idx, pg_offset;
  484. u32 idx_value = 0;
  485. int new_page;
  486. pg_idx = (idx * 4) / PAGE_SIZE;
  487. pg_offset = (idx * 4) % PAGE_SIZE;
  488. if (ibc->kpage_idx[0] == pg_idx)
  489. return ibc->kpage[0][pg_offset/4];
  490. if (ibc->kpage_idx[1] == pg_idx)
  491. return ibc->kpage[1][pg_offset/4];
  492. new_page = radeon_cs_update_pages(p, pg_idx);
  493. if (new_page < 0) {
  494. p->parser_error = new_page;
  495. return 0;
  496. }
  497. idx_value = ibc->kpage[new_page][pg_offset/4];
  498. return idx_value;
  499. }
  500. struct radeon_cs_packet {
  501. unsigned idx;
  502. unsigned type;
  503. unsigned reg;
  504. unsigned opcode;
  505. int count;
  506. unsigned one_reg_wr;
  507. };
  508. typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
  509. struct radeon_cs_packet *pkt,
  510. unsigned idx, unsigned reg);
  511. typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
  512. struct radeon_cs_packet *pkt);
  513. /*
  514. * AGP
  515. */
  516. int radeon_agp_init(struct radeon_device *rdev);
  517. void radeon_agp_resume(struct radeon_device *rdev);
  518. void radeon_agp_suspend(struct radeon_device *rdev);
  519. void radeon_agp_fini(struct radeon_device *rdev);
  520. /*
  521. * Writeback
  522. */
  523. struct radeon_wb {
  524. struct radeon_bo *wb_obj;
  525. volatile uint32_t *wb;
  526. uint64_t gpu_addr;
  527. };
  528. /**
  529. * struct radeon_pm - power management datas
  530. * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
  531. * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
  532. * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
  533. * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
  534. * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
  535. * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
  536. * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
  537. * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
  538. * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
  539. * @sclk: GPU clock Mhz (core bandwith depends of this clock)
  540. * @needed_bandwidth: current bandwidth needs
  541. *
  542. * It keeps track of various data needed to take powermanagement decision.
  543. * Bandwith need is used to determine minimun clock of the GPU and memory.
  544. * Equation between gpu/memory clock and available bandwidth is hw dependent
  545. * (type of memory, bus size, efficiency, ...)
  546. */
  547. enum radeon_pm_method {
  548. PM_METHOD_PROFILE,
  549. PM_METHOD_DYNPM,
  550. };
  551. enum radeon_dynpm_state {
  552. DYNPM_STATE_DISABLED,
  553. DYNPM_STATE_MINIMUM,
  554. DYNPM_STATE_PAUSED,
  555. DYNPM_STATE_ACTIVE,
  556. DYNPM_STATE_SUSPENDED,
  557. };
  558. enum radeon_dynpm_action {
  559. DYNPM_ACTION_NONE,
  560. DYNPM_ACTION_MINIMUM,
  561. DYNPM_ACTION_DOWNCLOCK,
  562. DYNPM_ACTION_UPCLOCK,
  563. DYNPM_ACTION_DEFAULT
  564. };
  565. enum radeon_voltage_type {
  566. VOLTAGE_NONE = 0,
  567. VOLTAGE_GPIO,
  568. VOLTAGE_VDDC,
  569. VOLTAGE_SW
  570. };
  571. enum radeon_pm_state_type {
  572. POWER_STATE_TYPE_DEFAULT,
  573. POWER_STATE_TYPE_POWERSAVE,
  574. POWER_STATE_TYPE_BATTERY,
  575. POWER_STATE_TYPE_BALANCED,
  576. POWER_STATE_TYPE_PERFORMANCE,
  577. };
  578. enum radeon_pm_profile_type {
  579. PM_PROFILE_DEFAULT,
  580. PM_PROFILE_AUTO,
  581. PM_PROFILE_LOW,
  582. PM_PROFILE_MID,
  583. PM_PROFILE_HIGH,
  584. };
  585. #define PM_PROFILE_DEFAULT_IDX 0
  586. #define PM_PROFILE_LOW_SH_IDX 1
  587. #define PM_PROFILE_MID_SH_IDX 2
  588. #define PM_PROFILE_HIGH_SH_IDX 3
  589. #define PM_PROFILE_LOW_MH_IDX 4
  590. #define PM_PROFILE_MID_MH_IDX 5
  591. #define PM_PROFILE_HIGH_MH_IDX 6
  592. #define PM_PROFILE_MAX 7
  593. struct radeon_pm_profile {
  594. int dpms_off_ps_idx;
  595. int dpms_on_ps_idx;
  596. int dpms_off_cm_idx;
  597. int dpms_on_cm_idx;
  598. };
  599. enum radeon_int_thermal_type {
  600. THERMAL_TYPE_NONE,
  601. THERMAL_TYPE_RV6XX,
  602. THERMAL_TYPE_RV770,
  603. THERMAL_TYPE_EVERGREEN,
  604. };
  605. struct radeon_voltage {
  606. enum radeon_voltage_type type;
  607. /* gpio voltage */
  608. struct radeon_gpio_rec gpio;
  609. u32 delay; /* delay in usec from voltage drop to sclk change */
  610. bool active_high; /* voltage drop is active when bit is high */
  611. /* VDDC voltage */
  612. u8 vddc_id; /* index into vddc voltage table */
  613. u8 vddci_id; /* index into vddci voltage table */
  614. bool vddci_enabled;
  615. /* r6xx+ sw */
  616. u32 voltage;
  617. };
  618. /* clock mode flags */
  619. #define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
  620. struct radeon_pm_clock_info {
  621. /* memory clock */
  622. u32 mclk;
  623. /* engine clock */
  624. u32 sclk;
  625. /* voltage info */
  626. struct radeon_voltage voltage;
  627. /* standardized clock flags */
  628. u32 flags;
  629. };
  630. /* state flags */
  631. #define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
  632. struct radeon_power_state {
  633. enum radeon_pm_state_type type;
  634. /* XXX: use a define for num clock modes */
  635. struct radeon_pm_clock_info clock_info[8];
  636. /* number of valid clock modes in this power state */
  637. int num_clock_modes;
  638. struct radeon_pm_clock_info *default_clock_mode;
  639. /* standardized state flags */
  640. u32 flags;
  641. u32 misc; /* vbios specific flags */
  642. u32 misc2; /* vbios specific flags */
  643. int pcie_lanes; /* pcie lanes */
  644. };
  645. /*
  646. * Some modes are overclocked by very low value, accept them
  647. */
  648. #define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
  649. struct radeon_pm {
  650. struct mutex mutex;
  651. u32 active_crtcs;
  652. int active_crtc_count;
  653. int req_vblank;
  654. bool vblank_sync;
  655. bool gui_idle;
  656. fixed20_12 max_bandwidth;
  657. fixed20_12 igp_sideport_mclk;
  658. fixed20_12 igp_system_mclk;
  659. fixed20_12 igp_ht_link_clk;
  660. fixed20_12 igp_ht_link_width;
  661. fixed20_12 k8_bandwidth;
  662. fixed20_12 sideport_bandwidth;
  663. fixed20_12 ht_bandwidth;
  664. fixed20_12 core_bandwidth;
  665. fixed20_12 sclk;
  666. fixed20_12 mclk;
  667. fixed20_12 needed_bandwidth;
  668. /* XXX: use a define for num power modes */
  669. struct radeon_power_state power_state[8];
  670. /* number of valid power states */
  671. int num_power_states;
  672. int current_power_state_index;
  673. int current_clock_mode_index;
  674. int requested_power_state_index;
  675. int requested_clock_mode_index;
  676. int default_power_state_index;
  677. u32 current_sclk;
  678. u32 current_mclk;
  679. u32 current_vddc;
  680. struct radeon_i2c_chan *i2c_bus;
  681. /* selected pm method */
  682. enum radeon_pm_method pm_method;
  683. /* dynpm power management */
  684. struct delayed_work dynpm_idle_work;
  685. enum radeon_dynpm_state dynpm_state;
  686. enum radeon_dynpm_action dynpm_planned_action;
  687. unsigned long dynpm_action_timeout;
  688. bool dynpm_can_upclock;
  689. bool dynpm_can_downclock;
  690. /* profile-based power management */
  691. enum radeon_pm_profile_type profile;
  692. int profile_index;
  693. struct radeon_pm_profile profiles[PM_PROFILE_MAX];
  694. /* internal thermal controller on rv6xx+ */
  695. enum radeon_int_thermal_type int_thermal_type;
  696. struct device *int_hwmon_dev;
  697. };
  698. /*
  699. * Benchmarking
  700. */
  701. void radeon_benchmark(struct radeon_device *rdev);
  702. /*
  703. * Testing
  704. */
  705. void radeon_test_moves(struct radeon_device *rdev);
  706. /*
  707. * Debugfs
  708. */
  709. int radeon_debugfs_add_files(struct radeon_device *rdev,
  710. struct drm_info_list *files,
  711. unsigned nfiles);
  712. int radeon_debugfs_fence_init(struct radeon_device *rdev);
  713. /*
  714. * ASIC specific functions.
  715. */
  716. struct radeon_asic {
  717. int (*init)(struct radeon_device *rdev);
  718. void (*fini)(struct radeon_device *rdev);
  719. int (*resume)(struct radeon_device *rdev);
  720. int (*suspend)(struct radeon_device *rdev);
  721. void (*vga_set_state)(struct radeon_device *rdev, bool state);
  722. bool (*gpu_is_lockup)(struct radeon_device *rdev);
  723. int (*asic_reset)(struct radeon_device *rdev);
  724. void (*gart_tlb_flush)(struct radeon_device *rdev);
  725. int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
  726. int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
  727. void (*cp_fini)(struct radeon_device *rdev);
  728. void (*cp_disable)(struct radeon_device *rdev);
  729. void (*cp_commit)(struct radeon_device *rdev);
  730. void (*ring_start)(struct radeon_device *rdev);
  731. int (*ring_test)(struct radeon_device *rdev);
  732. void (*ring_ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
  733. int (*irq_set)(struct radeon_device *rdev);
  734. int (*irq_process)(struct radeon_device *rdev);
  735. u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
  736. void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
  737. int (*cs_parse)(struct radeon_cs_parser *p);
  738. int (*copy_blit)(struct radeon_device *rdev,
  739. uint64_t src_offset,
  740. uint64_t dst_offset,
  741. unsigned num_pages,
  742. struct radeon_fence *fence);
  743. int (*copy_dma)(struct radeon_device *rdev,
  744. uint64_t src_offset,
  745. uint64_t dst_offset,
  746. unsigned num_pages,
  747. struct radeon_fence *fence);
  748. int (*copy)(struct radeon_device *rdev,
  749. uint64_t src_offset,
  750. uint64_t dst_offset,
  751. unsigned num_pages,
  752. struct radeon_fence *fence);
  753. uint32_t (*get_engine_clock)(struct radeon_device *rdev);
  754. void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
  755. uint32_t (*get_memory_clock)(struct radeon_device *rdev);
  756. void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
  757. int (*get_pcie_lanes)(struct radeon_device *rdev);
  758. void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
  759. void (*set_clock_gating)(struct radeon_device *rdev, int enable);
  760. int (*set_surface_reg)(struct radeon_device *rdev, int reg,
  761. uint32_t tiling_flags, uint32_t pitch,
  762. uint32_t offset, uint32_t obj_size);
  763. void (*clear_surface_reg)(struct radeon_device *rdev, int reg);
  764. void (*bandwidth_update)(struct radeon_device *rdev);
  765. void (*hpd_init)(struct radeon_device *rdev);
  766. void (*hpd_fini)(struct radeon_device *rdev);
  767. bool (*hpd_sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  768. void (*hpd_set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  769. /* ioctl hw specific callback. Some hw might want to perform special
  770. * operation on specific ioctl. For instance on wait idle some hw
  771. * might want to perform and HDP flush through MMIO as it seems that
  772. * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
  773. * through ring.
  774. */
  775. void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
  776. bool (*gui_idle)(struct radeon_device *rdev);
  777. /* power management */
  778. void (*pm_misc)(struct radeon_device *rdev);
  779. void (*pm_prepare)(struct radeon_device *rdev);
  780. void (*pm_finish)(struct radeon_device *rdev);
  781. void (*pm_init_profile)(struct radeon_device *rdev);
  782. void (*pm_get_dynpm_state)(struct radeon_device *rdev);
  783. };
  784. /*
  785. * Asic structures
  786. */
  787. struct r100_gpu_lockup {
  788. unsigned long last_jiffies;
  789. u32 last_cp_rptr;
  790. };
  791. struct r100_asic {
  792. const unsigned *reg_safe_bm;
  793. unsigned reg_safe_bm_size;
  794. u32 hdp_cntl;
  795. struct r100_gpu_lockup lockup;
  796. };
  797. struct r300_asic {
  798. const unsigned *reg_safe_bm;
  799. unsigned reg_safe_bm_size;
  800. u32 resync_scratch;
  801. u32 hdp_cntl;
  802. struct r100_gpu_lockup lockup;
  803. };
  804. struct r600_asic {
  805. unsigned max_pipes;
  806. unsigned max_tile_pipes;
  807. unsigned max_simds;
  808. unsigned max_backends;
  809. unsigned max_gprs;
  810. unsigned max_threads;
  811. unsigned max_stack_entries;
  812. unsigned max_hw_contexts;
  813. unsigned max_gs_threads;
  814. unsigned sx_max_export_size;
  815. unsigned sx_max_export_pos_size;
  816. unsigned sx_max_export_smx_size;
  817. unsigned sq_num_cf_insts;
  818. unsigned tiling_nbanks;
  819. unsigned tiling_npipes;
  820. unsigned tiling_group_size;
  821. unsigned tile_config;
  822. struct r100_gpu_lockup lockup;
  823. };
  824. struct rv770_asic {
  825. unsigned max_pipes;
  826. unsigned max_tile_pipes;
  827. unsigned max_simds;
  828. unsigned max_backends;
  829. unsigned max_gprs;
  830. unsigned max_threads;
  831. unsigned max_stack_entries;
  832. unsigned max_hw_contexts;
  833. unsigned max_gs_threads;
  834. unsigned sx_max_export_size;
  835. unsigned sx_max_export_pos_size;
  836. unsigned sx_max_export_smx_size;
  837. unsigned sq_num_cf_insts;
  838. unsigned sx_num_of_sets;
  839. unsigned sc_prim_fifo_size;
  840. unsigned sc_hiz_tile_fifo_size;
  841. unsigned sc_earlyz_tile_fifo_fize;
  842. unsigned tiling_nbanks;
  843. unsigned tiling_npipes;
  844. unsigned tiling_group_size;
  845. unsigned tile_config;
  846. struct r100_gpu_lockup lockup;
  847. };
  848. struct evergreen_asic {
  849. unsigned num_ses;
  850. unsigned max_pipes;
  851. unsigned max_tile_pipes;
  852. unsigned max_simds;
  853. unsigned max_backends;
  854. unsigned max_gprs;
  855. unsigned max_threads;
  856. unsigned max_stack_entries;
  857. unsigned max_hw_contexts;
  858. unsigned max_gs_threads;
  859. unsigned sx_max_export_size;
  860. unsigned sx_max_export_pos_size;
  861. unsigned sx_max_export_smx_size;
  862. unsigned sq_num_cf_insts;
  863. unsigned sx_num_of_sets;
  864. unsigned sc_prim_fifo_size;
  865. unsigned sc_hiz_tile_fifo_size;
  866. unsigned sc_earlyz_tile_fifo_size;
  867. unsigned tiling_nbanks;
  868. unsigned tiling_npipes;
  869. unsigned tiling_group_size;
  870. unsigned tile_config;
  871. };
  872. union radeon_asic_config {
  873. struct r300_asic r300;
  874. struct r100_asic r100;
  875. struct r600_asic r600;
  876. struct rv770_asic rv770;
  877. struct evergreen_asic evergreen;
  878. };
  879. /*
  880. * asic initizalization from radeon_asic.c
  881. */
  882. void radeon_agp_disable(struct radeon_device *rdev);
  883. int radeon_asic_init(struct radeon_device *rdev);
  884. /*
  885. * IOCTL.
  886. */
  887. int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
  888. struct drm_file *filp);
  889. int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
  890. struct drm_file *filp);
  891. int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
  892. struct drm_file *file_priv);
  893. int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
  894. struct drm_file *file_priv);
  895. int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  896. struct drm_file *file_priv);
  897. int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
  898. struct drm_file *file_priv);
  899. int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  900. struct drm_file *filp);
  901. int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
  902. struct drm_file *filp);
  903. int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
  904. struct drm_file *filp);
  905. int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  906. struct drm_file *filp);
  907. int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  908. int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
  909. struct drm_file *filp);
  910. int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
  911. struct drm_file *filp);
  912. /*
  913. * Core structure, functions and helpers.
  914. */
  915. typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
  916. typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
  917. struct radeon_device {
  918. struct device *dev;
  919. struct drm_device *ddev;
  920. struct pci_dev *pdev;
  921. /* ASIC */
  922. union radeon_asic_config config;
  923. enum radeon_family family;
  924. unsigned long flags;
  925. int usec_timeout;
  926. enum radeon_pll_errata pll_errata;
  927. int num_gb_pipes;
  928. int num_z_pipes;
  929. int disp_priority;
  930. /* BIOS */
  931. uint8_t *bios;
  932. bool is_atom_bios;
  933. uint16_t bios_header_start;
  934. struct radeon_bo *stollen_vga_memory;
  935. /* Register mmio */
  936. resource_size_t rmmio_base;
  937. resource_size_t rmmio_size;
  938. void *rmmio;
  939. radeon_rreg_t mc_rreg;
  940. radeon_wreg_t mc_wreg;
  941. radeon_rreg_t pll_rreg;
  942. radeon_wreg_t pll_wreg;
  943. uint32_t pcie_reg_mask;
  944. radeon_rreg_t pciep_rreg;
  945. radeon_wreg_t pciep_wreg;
  946. /* io port */
  947. void __iomem *rio_mem;
  948. resource_size_t rio_mem_size;
  949. struct radeon_clock clock;
  950. struct radeon_mc mc;
  951. struct radeon_gart gart;
  952. struct radeon_mode_info mode_info;
  953. struct radeon_scratch scratch;
  954. struct radeon_mman mman;
  955. struct radeon_fence_driver fence_drv;
  956. struct radeon_cp cp;
  957. struct radeon_ib_pool ib_pool;
  958. struct radeon_irq irq;
  959. struct radeon_asic *asic;
  960. struct radeon_gem gem;
  961. struct radeon_pm pm;
  962. uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
  963. struct mutex cs_mutex;
  964. struct radeon_wb wb;
  965. struct radeon_dummy_page dummy_page;
  966. bool gpu_lockup;
  967. bool shutdown;
  968. bool suspend;
  969. bool need_dma32;
  970. bool accel_working;
  971. struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
  972. const struct firmware *me_fw; /* all family ME firmware */
  973. const struct firmware *pfp_fw; /* r6/700 PFP firmware */
  974. const struct firmware *rlc_fw; /* r6/700 RLC firmware */
  975. struct r600_blit r600_blit;
  976. int msi_enabled; /* msi enabled */
  977. struct r600_ih ih; /* r6/700 interrupt ring */
  978. struct workqueue_struct *wq;
  979. struct work_struct hotplug_work;
  980. int num_crtc; /* number of crtcs */
  981. struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
  982. struct mutex vram_mutex;
  983. /* audio stuff */
  984. bool audio_enabled;
  985. struct timer_list audio_timer;
  986. int audio_channels;
  987. int audio_rate;
  988. int audio_bits_per_sample;
  989. uint8_t audio_status_bits;
  990. uint8_t audio_category_code;
  991. bool powered_down;
  992. struct notifier_block acpi_nb;
  993. };
  994. int radeon_device_init(struct radeon_device *rdev,
  995. struct drm_device *ddev,
  996. struct pci_dev *pdev,
  997. uint32_t flags);
  998. void radeon_device_fini(struct radeon_device *rdev);
  999. int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
  1000. /* r600 blit */
  1001. int r600_blit_prepare_copy(struct radeon_device *rdev, int size_bytes);
  1002. void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence);
  1003. void r600_kms_blit_copy(struct radeon_device *rdev,
  1004. u64 src_gpu_addr, u64 dst_gpu_addr,
  1005. int size_bytes);
  1006. static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
  1007. {
  1008. if (reg < rdev->rmmio_size)
  1009. return readl(((void __iomem *)rdev->rmmio) + reg);
  1010. else {
  1011. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  1012. return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  1013. }
  1014. }
  1015. static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  1016. {
  1017. if (reg < rdev->rmmio_size)
  1018. writel(v, ((void __iomem *)rdev->rmmio) + reg);
  1019. else {
  1020. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  1021. writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  1022. }
  1023. }
  1024. static inline u32 r100_io_rreg(struct radeon_device *rdev, u32 reg)
  1025. {
  1026. if (reg < rdev->rio_mem_size)
  1027. return ioread32(rdev->rio_mem + reg);
  1028. else {
  1029. iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
  1030. return ioread32(rdev->rio_mem + RADEON_MM_DATA);
  1031. }
  1032. }
  1033. static inline void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1034. {
  1035. if (reg < rdev->rio_mem_size)
  1036. iowrite32(v, rdev->rio_mem + reg);
  1037. else {
  1038. iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
  1039. iowrite32(v, rdev->rio_mem + RADEON_MM_DATA);
  1040. }
  1041. }
  1042. /*
  1043. * Cast helper
  1044. */
  1045. #define to_radeon_fence(p) ((struct radeon_fence *)(p))
  1046. /*
  1047. * Registers read & write functions.
  1048. */
  1049. #define RREG8(reg) readb(((void __iomem *)rdev->rmmio) + (reg))
  1050. #define WREG8(reg, v) writeb(v, ((void __iomem *)rdev->rmmio) + (reg))
  1051. #define RREG32(reg) r100_mm_rreg(rdev, (reg))
  1052. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
  1053. #define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
  1054. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1055. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1056. #define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
  1057. #define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
  1058. #define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
  1059. #define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
  1060. #define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
  1061. #define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
  1062. #define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
  1063. #define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
  1064. #define WREG32_P(reg, val, mask) \
  1065. do { \
  1066. uint32_t tmp_ = RREG32(reg); \
  1067. tmp_ &= (mask); \
  1068. tmp_ |= ((val) & ~(mask)); \
  1069. WREG32(reg, tmp_); \
  1070. } while (0)
  1071. #define WREG32_PLL_P(reg, val, mask) \
  1072. do { \
  1073. uint32_t tmp_ = RREG32_PLL(reg); \
  1074. tmp_ &= (mask); \
  1075. tmp_ |= ((val) & ~(mask)); \
  1076. WREG32_PLL(reg, tmp_); \
  1077. } while (0)
  1078. #define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
  1079. #define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
  1080. #define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
  1081. /*
  1082. * Indirect registers accessor
  1083. */
  1084. static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
  1085. {
  1086. uint32_t r;
  1087. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  1088. r = RREG32(RADEON_PCIE_DATA);
  1089. return r;
  1090. }
  1091. static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  1092. {
  1093. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  1094. WREG32(RADEON_PCIE_DATA, (v));
  1095. }
  1096. void r100_pll_errata_after_index(struct radeon_device *rdev);
  1097. /*
  1098. * ASICs helpers.
  1099. */
  1100. #define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
  1101. (rdev->pdev->device == 0x5969))
  1102. #define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
  1103. (rdev->family == CHIP_RV200) || \
  1104. (rdev->family == CHIP_RS100) || \
  1105. (rdev->family == CHIP_RS200) || \
  1106. (rdev->family == CHIP_RV250) || \
  1107. (rdev->family == CHIP_RV280) || \
  1108. (rdev->family == CHIP_RS300))
  1109. #define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
  1110. (rdev->family == CHIP_RV350) || \
  1111. (rdev->family == CHIP_R350) || \
  1112. (rdev->family == CHIP_RV380) || \
  1113. (rdev->family == CHIP_R420) || \
  1114. (rdev->family == CHIP_R423) || \
  1115. (rdev->family == CHIP_RV410) || \
  1116. (rdev->family == CHIP_RS400) || \
  1117. (rdev->family == CHIP_RS480))
  1118. #define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
  1119. #define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
  1120. #define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
  1121. #define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
  1122. /*
  1123. * BIOS helpers.
  1124. */
  1125. #define RBIOS8(i) (rdev->bios[i])
  1126. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  1127. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  1128. int radeon_combios_init(struct radeon_device *rdev);
  1129. void radeon_combios_fini(struct radeon_device *rdev);
  1130. int radeon_atombios_init(struct radeon_device *rdev);
  1131. void radeon_atombios_fini(struct radeon_device *rdev);
  1132. /*
  1133. * RING helpers.
  1134. */
  1135. static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v)
  1136. {
  1137. #if DRM_DEBUG_CODE
  1138. if (rdev->cp.count_dw <= 0) {
  1139. DRM_ERROR("radeon: writting more dword to ring than expected !\n");
  1140. }
  1141. #endif
  1142. rdev->cp.ring[rdev->cp.wptr++] = v;
  1143. rdev->cp.wptr &= rdev->cp.ptr_mask;
  1144. rdev->cp.count_dw--;
  1145. rdev->cp.ring_free_dw--;
  1146. }
  1147. /*
  1148. * ASICs macro.
  1149. */
  1150. #define radeon_init(rdev) (rdev)->asic->init((rdev))
  1151. #define radeon_fini(rdev) (rdev)->asic->fini((rdev))
  1152. #define radeon_resume(rdev) (rdev)->asic->resume((rdev))
  1153. #define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
  1154. #define radeon_cs_parse(p) rdev->asic->cs_parse((p))
  1155. #define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
  1156. #define radeon_gpu_is_lockup(rdev) (rdev)->asic->gpu_is_lockup((rdev))
  1157. #define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
  1158. #define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
  1159. #define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
  1160. #define radeon_cp_commit(rdev) (rdev)->asic->cp_commit((rdev))
  1161. #define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
  1162. #define radeon_ring_test(rdev) (rdev)->asic->ring_test((rdev))
  1163. #define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
  1164. #define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
  1165. #define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
  1166. #define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
  1167. #define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
  1168. #define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
  1169. #define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
  1170. #define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
  1171. #define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
  1172. #define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
  1173. #define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
  1174. #define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e))
  1175. #define radeon_get_pcie_lanes(rdev) (rdev)->asic->get_pcie_lanes((rdev))
  1176. #define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
  1177. #define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
  1178. #define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
  1179. #define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
  1180. #define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
  1181. #define radeon_hpd_init(rdev) (rdev)->asic->hpd_init((rdev))
  1182. #define radeon_hpd_fini(rdev) (rdev)->asic->hpd_fini((rdev))
  1183. #define radeon_hpd_sense(rdev, hpd) (rdev)->asic->hpd_sense((rdev), (hpd))
  1184. #define radeon_hpd_set_polarity(rdev, hpd) (rdev)->asic->hpd_set_polarity((rdev), (hpd))
  1185. #define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
  1186. #define radeon_pm_misc(rdev) (rdev)->asic->pm_misc((rdev))
  1187. #define radeon_pm_prepare(rdev) (rdev)->asic->pm_prepare((rdev))
  1188. #define radeon_pm_finish(rdev) (rdev)->asic->pm_finish((rdev))
  1189. #define radeon_pm_init_profile(rdev) (rdev)->asic->pm_init_profile((rdev))
  1190. #define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm_get_dynpm_state((rdev))
  1191. /* Common functions */
  1192. /* AGP */
  1193. extern int radeon_gpu_reset(struct radeon_device *rdev);
  1194. extern void radeon_agp_disable(struct radeon_device *rdev);
  1195. extern int radeon_gart_table_vram_pin(struct radeon_device *rdev);
  1196. extern void radeon_gart_restore(struct radeon_device *rdev);
  1197. extern int radeon_modeset_init(struct radeon_device *rdev);
  1198. extern void radeon_modeset_fini(struct radeon_device *rdev);
  1199. extern bool radeon_card_posted(struct radeon_device *rdev);
  1200. extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
  1201. extern void radeon_update_display_priority(struct radeon_device *rdev);
  1202. extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
  1203. extern int radeon_clocks_init(struct radeon_device *rdev);
  1204. extern void radeon_clocks_fini(struct radeon_device *rdev);
  1205. extern void radeon_scratch_init(struct radeon_device *rdev);
  1206. extern void radeon_surface_init(struct radeon_device *rdev);
  1207. extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
  1208. extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
  1209. extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
  1210. extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
  1211. extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
  1212. extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
  1213. extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  1214. extern int radeon_resume_kms(struct drm_device *dev);
  1215. extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
  1216. /* r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 */
  1217. extern void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_cp *cp);
  1218. extern bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_cp *cp);
  1219. /* rv200,rv250,rv280 */
  1220. extern void r200_set_safe_registers(struct radeon_device *rdev);
  1221. /* r300,r350,rv350,rv370,rv380 */
  1222. extern void r300_set_reg_safe(struct radeon_device *rdev);
  1223. extern void r300_mc_program(struct radeon_device *rdev);
  1224. extern void r300_mc_init(struct radeon_device *rdev);
  1225. extern void r300_clock_startup(struct radeon_device *rdev);
  1226. extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
  1227. extern int rv370_pcie_gart_init(struct radeon_device *rdev);
  1228. extern void rv370_pcie_gart_fini(struct radeon_device *rdev);
  1229. extern int rv370_pcie_gart_enable(struct radeon_device *rdev);
  1230. extern void rv370_pcie_gart_disable(struct radeon_device *rdev);
  1231. /* r420,r423,rv410 */
  1232. extern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg);
  1233. extern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
  1234. extern int r420_debugfs_pipes_info_init(struct radeon_device *rdev);
  1235. extern void r420_pipes_init(struct radeon_device *rdev);
  1236. /* rv515 */
  1237. struct rv515_mc_save {
  1238. u32 d1vga_control;
  1239. u32 d2vga_control;
  1240. u32 vga_render_control;
  1241. u32 vga_hdp_control;
  1242. u32 d1crtc_control;
  1243. u32 d2crtc_control;
  1244. };
  1245. extern void rv515_bandwidth_avivo_update(struct radeon_device *rdev);
  1246. extern void rv515_vga_render_disable(struct radeon_device *rdev);
  1247. extern void rv515_set_safe_registers(struct radeon_device *rdev);
  1248. extern void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save);
  1249. extern void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save);
  1250. extern void rv515_clock_startup(struct radeon_device *rdev);
  1251. extern void rv515_debugfs(struct radeon_device *rdev);
  1252. extern int rv515_suspend(struct radeon_device *rdev);
  1253. /* rs400 */
  1254. extern int rs400_gart_init(struct radeon_device *rdev);
  1255. extern int rs400_gart_enable(struct radeon_device *rdev);
  1256. extern void rs400_gart_adjust_size(struct radeon_device *rdev);
  1257. extern void rs400_gart_disable(struct radeon_device *rdev);
  1258. extern void rs400_gart_fini(struct radeon_device *rdev);
  1259. /* rs600 */
  1260. extern void rs600_set_safe_registers(struct radeon_device *rdev);
  1261. extern int rs600_irq_set(struct radeon_device *rdev);
  1262. extern void rs600_irq_disable(struct radeon_device *rdev);
  1263. /* rs690, rs740 */
  1264. extern void rs690_line_buffer_adjust(struct radeon_device *rdev,
  1265. struct drm_display_mode *mode1,
  1266. struct drm_display_mode *mode2);
  1267. /* r600, rv610, rv630, rv620, rv635, rv670, rs780, rs880 */
  1268. extern void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  1269. extern bool r600_card_posted(struct radeon_device *rdev);
  1270. extern void r600_cp_stop(struct radeon_device *rdev);
  1271. extern int r600_cp_start(struct radeon_device *rdev);
  1272. extern void r600_ring_init(struct radeon_device *rdev, unsigned ring_size);
  1273. extern int r600_cp_resume(struct radeon_device *rdev);
  1274. extern void r600_cp_fini(struct radeon_device *rdev);
  1275. extern int r600_count_pipe_bits(uint32_t val);
  1276. extern int r600_mc_wait_for_idle(struct radeon_device *rdev);
  1277. extern int r600_pcie_gart_init(struct radeon_device *rdev);
  1278. extern void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
  1279. extern int r600_ib_test(struct radeon_device *rdev);
  1280. extern int r600_ring_test(struct radeon_device *rdev);
  1281. extern void r600_wb_fini(struct radeon_device *rdev);
  1282. extern int r600_wb_enable(struct radeon_device *rdev);
  1283. extern void r600_wb_disable(struct radeon_device *rdev);
  1284. extern void r600_scratch_init(struct radeon_device *rdev);
  1285. extern int r600_blit_init(struct radeon_device *rdev);
  1286. extern void r600_blit_fini(struct radeon_device *rdev);
  1287. extern int r600_init_microcode(struct radeon_device *rdev);
  1288. extern int r600_asic_reset(struct radeon_device *rdev);
  1289. /* r600 irq */
  1290. extern int r600_irq_init(struct radeon_device *rdev);
  1291. extern void r600_irq_fini(struct radeon_device *rdev);
  1292. extern void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size);
  1293. extern int r600_irq_set(struct radeon_device *rdev);
  1294. extern void r600_irq_suspend(struct radeon_device *rdev);
  1295. extern void r600_disable_interrupts(struct radeon_device *rdev);
  1296. extern void r600_rlc_stop(struct radeon_device *rdev);
  1297. /* r600 audio */
  1298. extern int r600_audio_init(struct radeon_device *rdev);
  1299. extern int r600_audio_tmds_index(struct drm_encoder *encoder);
  1300. extern void r600_audio_set_clock(struct drm_encoder *encoder, int clock);
  1301. extern int r600_audio_channels(struct radeon_device *rdev);
  1302. extern int r600_audio_bits_per_sample(struct radeon_device *rdev);
  1303. extern int r600_audio_rate(struct radeon_device *rdev);
  1304. extern uint8_t r600_audio_status_bits(struct radeon_device *rdev);
  1305. extern uint8_t r600_audio_category_code(struct radeon_device *rdev);
  1306. extern void r600_audio_schedule_polling(struct radeon_device *rdev);
  1307. extern void r600_audio_enable_polling(struct drm_encoder *encoder);
  1308. extern void r600_audio_disable_polling(struct drm_encoder *encoder);
  1309. extern void r600_audio_fini(struct radeon_device *rdev);
  1310. extern void r600_hdmi_init(struct drm_encoder *encoder);
  1311. extern void r600_hdmi_enable(struct drm_encoder *encoder);
  1312. extern void r600_hdmi_disable(struct drm_encoder *encoder);
  1313. extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
  1314. extern int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder);
  1315. extern void r600_hdmi_update_audio_settings(struct drm_encoder *encoder);
  1316. extern void r700_cp_stop(struct radeon_device *rdev);
  1317. extern void r700_cp_fini(struct radeon_device *rdev);
  1318. extern void evergreen_disable_interrupt_state(struct radeon_device *rdev);
  1319. extern int evergreen_irq_set(struct radeon_device *rdev);
  1320. /* radeon_acpi.c */
  1321. #if defined(CONFIG_ACPI)
  1322. extern int radeon_acpi_init(struct radeon_device *rdev);
  1323. #else
  1324. static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
  1325. #endif
  1326. /* evergreen */
  1327. struct evergreen_mc_save {
  1328. u32 vga_control[6];
  1329. u32 vga_render_control;
  1330. u32 vga_hdp_control;
  1331. u32 crtc_control[6];
  1332. };
  1333. #include "radeon_object.h"
  1334. #endif