radeon_encoders.c 54 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "drm_crtc_helper.h"
  28. #include "radeon_drm.h"
  29. #include "radeon.h"
  30. #include "atom.h"
  31. extern int atom_debug;
  32. /* evil but including atombios.h is much worse */
  33. bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
  34. struct drm_display_mode *mode);
  35. static uint32_t radeon_encoder_clones(struct drm_encoder *encoder)
  36. {
  37. struct drm_device *dev = encoder->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  40. struct drm_encoder *clone_encoder;
  41. uint32_t index_mask = 0;
  42. int count;
  43. /* DIG routing gets problematic */
  44. if (rdev->family >= CHIP_R600)
  45. return index_mask;
  46. /* LVDS/TV are too wacky */
  47. if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  48. return index_mask;
  49. /* DVO requires 2x ppll clocks depending on tmds chip */
  50. if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT)
  51. return index_mask;
  52. count = -1;
  53. list_for_each_entry(clone_encoder, &dev->mode_config.encoder_list, head) {
  54. struct radeon_encoder *radeon_clone = to_radeon_encoder(clone_encoder);
  55. count++;
  56. if (clone_encoder == encoder)
  57. continue;
  58. if (radeon_clone->devices & (ATOM_DEVICE_LCD_SUPPORT))
  59. continue;
  60. if (radeon_clone->devices & ATOM_DEVICE_DFP2_SUPPORT)
  61. continue;
  62. else
  63. index_mask |= (1 << count);
  64. }
  65. return index_mask;
  66. }
  67. void radeon_setup_encoder_clones(struct drm_device *dev)
  68. {
  69. struct drm_encoder *encoder;
  70. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  71. encoder->possible_clones = radeon_encoder_clones(encoder);
  72. }
  73. }
  74. uint32_t
  75. radeon_get_encoder_id(struct drm_device *dev, uint32_t supported_device, uint8_t dac)
  76. {
  77. struct radeon_device *rdev = dev->dev_private;
  78. uint32_t ret = 0;
  79. switch (supported_device) {
  80. case ATOM_DEVICE_CRT1_SUPPORT:
  81. case ATOM_DEVICE_TV1_SUPPORT:
  82. case ATOM_DEVICE_TV2_SUPPORT:
  83. case ATOM_DEVICE_CRT2_SUPPORT:
  84. case ATOM_DEVICE_CV_SUPPORT:
  85. switch (dac) {
  86. case 1: /* dac a */
  87. if ((rdev->family == CHIP_RS300) ||
  88. (rdev->family == CHIP_RS400) ||
  89. (rdev->family == CHIP_RS480))
  90. ret = ENCODER_OBJECT_ID_INTERNAL_DAC2;
  91. else if (ASIC_IS_AVIVO(rdev))
  92. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1;
  93. else
  94. ret = ENCODER_OBJECT_ID_INTERNAL_DAC1;
  95. break;
  96. case 2: /* dac b */
  97. if (ASIC_IS_AVIVO(rdev))
  98. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2;
  99. else {
  100. /*if (rdev->family == CHIP_R200)
  101. ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
  102. else*/
  103. ret = ENCODER_OBJECT_ID_INTERNAL_DAC2;
  104. }
  105. break;
  106. case 3: /* external dac */
  107. if (ASIC_IS_AVIVO(rdev))
  108. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1;
  109. else
  110. ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
  111. break;
  112. }
  113. break;
  114. case ATOM_DEVICE_LCD1_SUPPORT:
  115. if (ASIC_IS_AVIVO(rdev))
  116. ret = ENCODER_OBJECT_ID_INTERNAL_LVTM1;
  117. else
  118. ret = ENCODER_OBJECT_ID_INTERNAL_LVDS;
  119. break;
  120. case ATOM_DEVICE_DFP1_SUPPORT:
  121. if ((rdev->family == CHIP_RS300) ||
  122. (rdev->family == CHIP_RS400) ||
  123. (rdev->family == CHIP_RS480))
  124. ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
  125. else if (ASIC_IS_AVIVO(rdev))
  126. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1;
  127. else
  128. ret = ENCODER_OBJECT_ID_INTERNAL_TMDS1;
  129. break;
  130. case ATOM_DEVICE_LCD2_SUPPORT:
  131. case ATOM_DEVICE_DFP2_SUPPORT:
  132. if ((rdev->family == CHIP_RS600) ||
  133. (rdev->family == CHIP_RS690) ||
  134. (rdev->family == CHIP_RS740))
  135. ret = ENCODER_OBJECT_ID_INTERNAL_DDI;
  136. else if (ASIC_IS_AVIVO(rdev))
  137. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1;
  138. else
  139. ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
  140. break;
  141. case ATOM_DEVICE_DFP3_SUPPORT:
  142. ret = ENCODER_OBJECT_ID_INTERNAL_LVTM1;
  143. break;
  144. }
  145. return ret;
  146. }
  147. static inline bool radeon_encoder_is_digital(struct drm_encoder *encoder)
  148. {
  149. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  150. switch (radeon_encoder->encoder_id) {
  151. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  152. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  153. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  154. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  155. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  156. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  157. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  158. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  159. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  160. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  161. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  162. return true;
  163. default:
  164. return false;
  165. }
  166. }
  167. void
  168. radeon_link_encoder_connector(struct drm_device *dev)
  169. {
  170. struct drm_connector *connector;
  171. struct radeon_connector *radeon_connector;
  172. struct drm_encoder *encoder;
  173. struct radeon_encoder *radeon_encoder;
  174. /* walk the list and link encoders to connectors */
  175. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  176. radeon_connector = to_radeon_connector(connector);
  177. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  178. radeon_encoder = to_radeon_encoder(encoder);
  179. if (radeon_encoder->devices & radeon_connector->devices)
  180. drm_mode_connector_attach_encoder(connector, encoder);
  181. }
  182. }
  183. }
  184. void radeon_encoder_set_active_device(struct drm_encoder *encoder)
  185. {
  186. struct drm_device *dev = encoder->dev;
  187. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  188. struct drm_connector *connector;
  189. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  190. if (connector->encoder == encoder) {
  191. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  192. radeon_encoder->active_device = radeon_encoder->devices & radeon_connector->devices;
  193. DRM_DEBUG("setting active device to %08x from %08x %08x for encoder %d\n",
  194. radeon_encoder->active_device, radeon_encoder->devices,
  195. radeon_connector->devices, encoder->encoder_type);
  196. }
  197. }
  198. }
  199. static struct drm_connector *
  200. radeon_get_connector_for_encoder(struct drm_encoder *encoder)
  201. {
  202. struct drm_device *dev = encoder->dev;
  203. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  204. struct drm_connector *connector;
  205. struct radeon_connector *radeon_connector;
  206. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  207. radeon_connector = to_radeon_connector(connector);
  208. if (radeon_encoder->active_device & radeon_connector->devices)
  209. return connector;
  210. }
  211. return NULL;
  212. }
  213. static struct radeon_connector_atom_dig *
  214. radeon_get_atom_connector_priv_from_encoder(struct drm_encoder *encoder)
  215. {
  216. struct drm_device *dev = encoder->dev;
  217. struct radeon_device *rdev = dev->dev_private;
  218. struct drm_connector *connector;
  219. struct radeon_connector *radeon_connector;
  220. struct radeon_connector_atom_dig *dig_connector;
  221. if (!rdev->is_atom_bios)
  222. return NULL;
  223. connector = radeon_get_connector_for_encoder(encoder);
  224. if (!connector)
  225. return NULL;
  226. radeon_connector = to_radeon_connector(connector);
  227. if (!radeon_connector->con_priv)
  228. return NULL;
  229. dig_connector = radeon_connector->con_priv;
  230. return dig_connector;
  231. }
  232. void radeon_panel_mode_fixup(struct drm_encoder *encoder,
  233. struct drm_display_mode *adjusted_mode)
  234. {
  235. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  236. struct drm_device *dev = encoder->dev;
  237. struct radeon_device *rdev = dev->dev_private;
  238. struct drm_display_mode *native_mode = &radeon_encoder->native_mode;
  239. unsigned hblank = native_mode->htotal - native_mode->hdisplay;
  240. unsigned vblank = native_mode->vtotal - native_mode->vdisplay;
  241. unsigned hover = native_mode->hsync_start - native_mode->hdisplay;
  242. unsigned vover = native_mode->vsync_start - native_mode->vdisplay;
  243. unsigned hsync_width = native_mode->hsync_end - native_mode->hsync_start;
  244. unsigned vsync_width = native_mode->vsync_end - native_mode->vsync_start;
  245. adjusted_mode->clock = native_mode->clock;
  246. adjusted_mode->flags = native_mode->flags;
  247. if (ASIC_IS_AVIVO(rdev)) {
  248. adjusted_mode->hdisplay = native_mode->hdisplay;
  249. adjusted_mode->vdisplay = native_mode->vdisplay;
  250. }
  251. adjusted_mode->htotal = native_mode->hdisplay + hblank;
  252. adjusted_mode->hsync_start = native_mode->hdisplay + hover;
  253. adjusted_mode->hsync_end = adjusted_mode->hsync_start + hsync_width;
  254. adjusted_mode->vtotal = native_mode->vdisplay + vblank;
  255. adjusted_mode->vsync_start = native_mode->vdisplay + vover;
  256. adjusted_mode->vsync_end = adjusted_mode->vsync_start + vsync_width;
  257. drm_mode_set_crtcinfo(adjusted_mode, CRTC_INTERLACE_HALVE_V);
  258. if (ASIC_IS_AVIVO(rdev)) {
  259. adjusted_mode->crtc_hdisplay = native_mode->hdisplay;
  260. adjusted_mode->crtc_vdisplay = native_mode->vdisplay;
  261. }
  262. adjusted_mode->crtc_htotal = adjusted_mode->crtc_hdisplay + hblank;
  263. adjusted_mode->crtc_hsync_start = adjusted_mode->crtc_hdisplay + hover;
  264. adjusted_mode->crtc_hsync_end = adjusted_mode->crtc_hsync_start + hsync_width;
  265. adjusted_mode->crtc_vtotal = adjusted_mode->crtc_vdisplay + vblank;
  266. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + vover;
  267. adjusted_mode->crtc_vsync_end = adjusted_mode->crtc_vsync_start + vsync_width;
  268. }
  269. static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
  270. struct drm_display_mode *mode,
  271. struct drm_display_mode *adjusted_mode)
  272. {
  273. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  274. struct drm_device *dev = encoder->dev;
  275. struct radeon_device *rdev = dev->dev_private;
  276. /* adjust pm to upcoming mode change */
  277. radeon_pm_compute_clocks(rdev);
  278. /* set the active encoder to connector routing */
  279. radeon_encoder_set_active_device(encoder);
  280. drm_mode_set_crtcinfo(adjusted_mode, 0);
  281. /* hw bug */
  282. if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
  283. && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
  284. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
  285. /* get the native mode for LVDS */
  286. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT))
  287. radeon_panel_mode_fixup(encoder, adjusted_mode);
  288. /* get the native mode for TV */
  289. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
  290. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  291. if (tv_dac) {
  292. if (tv_dac->tv_std == TV_STD_NTSC ||
  293. tv_dac->tv_std == TV_STD_NTSC_J ||
  294. tv_dac->tv_std == TV_STD_PAL_M)
  295. radeon_atom_get_tv_timings(rdev, 0, adjusted_mode);
  296. else
  297. radeon_atom_get_tv_timings(rdev, 1, adjusted_mode);
  298. }
  299. }
  300. if (ASIC_IS_DCE3(rdev) &&
  301. (radeon_encoder->active_device & (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT))) {
  302. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  303. radeon_dp_set_link_config(connector, mode);
  304. }
  305. return true;
  306. }
  307. static void
  308. atombios_dac_setup(struct drm_encoder *encoder, int action)
  309. {
  310. struct drm_device *dev = encoder->dev;
  311. struct radeon_device *rdev = dev->dev_private;
  312. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  313. DAC_ENCODER_CONTROL_PS_ALLOCATION args;
  314. int index = 0;
  315. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  316. memset(&args, 0, sizeof(args));
  317. switch (radeon_encoder->encoder_id) {
  318. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  319. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  320. index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
  321. break;
  322. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  323. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  324. index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
  325. break;
  326. }
  327. args.ucAction = action;
  328. if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT))
  329. args.ucDacStandard = ATOM_DAC1_PS2;
  330. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  331. args.ucDacStandard = ATOM_DAC1_CV;
  332. else {
  333. switch (dac_info->tv_std) {
  334. case TV_STD_PAL:
  335. case TV_STD_PAL_M:
  336. case TV_STD_SCART_PAL:
  337. case TV_STD_SECAM:
  338. case TV_STD_PAL_CN:
  339. args.ucDacStandard = ATOM_DAC1_PAL;
  340. break;
  341. case TV_STD_NTSC:
  342. case TV_STD_NTSC_J:
  343. case TV_STD_PAL_60:
  344. default:
  345. args.ucDacStandard = ATOM_DAC1_NTSC;
  346. break;
  347. }
  348. }
  349. args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  350. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  351. }
  352. static void
  353. atombios_tv_setup(struct drm_encoder *encoder, int action)
  354. {
  355. struct drm_device *dev = encoder->dev;
  356. struct radeon_device *rdev = dev->dev_private;
  357. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  358. TV_ENCODER_CONTROL_PS_ALLOCATION args;
  359. int index = 0;
  360. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  361. memset(&args, 0, sizeof(args));
  362. index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
  363. args.sTVEncoder.ucAction = action;
  364. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  365. args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
  366. else {
  367. switch (dac_info->tv_std) {
  368. case TV_STD_NTSC:
  369. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  370. break;
  371. case TV_STD_PAL:
  372. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
  373. break;
  374. case TV_STD_PAL_M:
  375. args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
  376. break;
  377. case TV_STD_PAL_60:
  378. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
  379. break;
  380. case TV_STD_NTSC_J:
  381. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
  382. break;
  383. case TV_STD_SCART_PAL:
  384. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
  385. break;
  386. case TV_STD_SECAM:
  387. args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
  388. break;
  389. case TV_STD_PAL_CN:
  390. args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
  391. break;
  392. default:
  393. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  394. break;
  395. }
  396. }
  397. args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  398. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  399. }
  400. void
  401. atombios_external_tmds_setup(struct drm_encoder *encoder, int action)
  402. {
  403. struct drm_device *dev = encoder->dev;
  404. struct radeon_device *rdev = dev->dev_private;
  405. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  406. ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION args;
  407. int index = 0;
  408. memset(&args, 0, sizeof(args));
  409. index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  410. args.sXTmdsEncoder.ucEnable = action;
  411. if (radeon_encoder->pixel_clock > 165000)
  412. args.sXTmdsEncoder.ucMisc = PANEL_ENCODER_MISC_DUAL;
  413. /*if (pScrn->rgbBits == 8)*/
  414. args.sXTmdsEncoder.ucMisc |= (1 << 1);
  415. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  416. }
  417. static void
  418. atombios_ddia_setup(struct drm_encoder *encoder, int action)
  419. {
  420. struct drm_device *dev = encoder->dev;
  421. struct radeon_device *rdev = dev->dev_private;
  422. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  423. DVO_ENCODER_CONTROL_PS_ALLOCATION args;
  424. int index = 0;
  425. memset(&args, 0, sizeof(args));
  426. index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  427. args.sDVOEncoder.ucAction = action;
  428. args.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  429. if (radeon_encoder->pixel_clock > 165000)
  430. args.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute = PANEL_ENCODER_MISC_DUAL;
  431. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  432. }
  433. union lvds_encoder_control {
  434. LVDS_ENCODER_CONTROL_PS_ALLOCATION v1;
  435. LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
  436. };
  437. void
  438. atombios_digital_setup(struct drm_encoder *encoder, int action)
  439. {
  440. struct drm_device *dev = encoder->dev;
  441. struct radeon_device *rdev = dev->dev_private;
  442. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  443. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  444. struct radeon_connector_atom_dig *dig_connector =
  445. radeon_get_atom_connector_priv_from_encoder(encoder);
  446. union lvds_encoder_control args;
  447. int index = 0;
  448. int hdmi_detected = 0;
  449. uint8_t frev, crev;
  450. if (!dig || !dig_connector)
  451. return;
  452. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  453. hdmi_detected = 1;
  454. memset(&args, 0, sizeof(args));
  455. switch (radeon_encoder->encoder_id) {
  456. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  457. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  458. break;
  459. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  460. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  461. index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
  462. break;
  463. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  464. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  465. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  466. else
  467. index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
  468. break;
  469. }
  470. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  471. return;
  472. switch (frev) {
  473. case 1:
  474. case 2:
  475. switch (crev) {
  476. case 1:
  477. args.v1.ucMisc = 0;
  478. args.v1.ucAction = action;
  479. if (hdmi_detected)
  480. args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  481. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  482. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  483. if (dig->lvds_misc & ATOM_PANEL_MISC_DUAL)
  484. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  485. if (dig->lvds_misc & ATOM_PANEL_MISC_888RGB)
  486. args.v1.ucMisc |= (1 << 1);
  487. } else {
  488. if (dig_connector->linkb)
  489. args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  490. if (radeon_encoder->pixel_clock > 165000)
  491. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  492. /*if (pScrn->rgbBits == 8) */
  493. args.v1.ucMisc |= (1 << 1);
  494. }
  495. break;
  496. case 2:
  497. case 3:
  498. args.v2.ucMisc = 0;
  499. args.v2.ucAction = action;
  500. if (crev == 3) {
  501. if (dig->coherent_mode)
  502. args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
  503. }
  504. if (hdmi_detected)
  505. args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  506. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  507. args.v2.ucTruncate = 0;
  508. args.v2.ucSpatial = 0;
  509. args.v2.ucTemporal = 0;
  510. args.v2.ucFRC = 0;
  511. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  512. if (dig->lvds_misc & ATOM_PANEL_MISC_DUAL)
  513. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  514. if (dig->lvds_misc & ATOM_PANEL_MISC_SPATIAL) {
  515. args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
  516. if (dig->lvds_misc & ATOM_PANEL_MISC_888RGB)
  517. args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
  518. }
  519. if (dig->lvds_misc & ATOM_PANEL_MISC_TEMPORAL) {
  520. args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
  521. if (dig->lvds_misc & ATOM_PANEL_MISC_888RGB)
  522. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
  523. if (((dig->lvds_misc >> ATOM_PANEL_MISC_GREY_LEVEL_SHIFT) & 0x3) == 2)
  524. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
  525. }
  526. } else {
  527. if (dig_connector->linkb)
  528. args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  529. if (radeon_encoder->pixel_clock > 165000)
  530. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  531. }
  532. break;
  533. default:
  534. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  535. break;
  536. }
  537. break;
  538. default:
  539. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  540. break;
  541. }
  542. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  543. }
  544. int
  545. atombios_get_encoder_mode(struct drm_encoder *encoder)
  546. {
  547. struct drm_connector *connector;
  548. struct radeon_connector *radeon_connector;
  549. struct radeon_connector_atom_dig *dig_connector;
  550. connector = radeon_get_connector_for_encoder(encoder);
  551. if (!connector)
  552. return 0;
  553. radeon_connector = to_radeon_connector(connector);
  554. switch (connector->connector_type) {
  555. case DRM_MODE_CONNECTOR_DVII:
  556. case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */
  557. if (drm_detect_hdmi_monitor(radeon_connector->edid))
  558. return ATOM_ENCODER_MODE_HDMI;
  559. else if (radeon_connector->use_digital)
  560. return ATOM_ENCODER_MODE_DVI;
  561. else
  562. return ATOM_ENCODER_MODE_CRT;
  563. break;
  564. case DRM_MODE_CONNECTOR_DVID:
  565. case DRM_MODE_CONNECTOR_HDMIA:
  566. default:
  567. if (drm_detect_hdmi_monitor(radeon_connector->edid))
  568. return ATOM_ENCODER_MODE_HDMI;
  569. else
  570. return ATOM_ENCODER_MODE_DVI;
  571. break;
  572. case DRM_MODE_CONNECTOR_LVDS:
  573. return ATOM_ENCODER_MODE_LVDS;
  574. break;
  575. case DRM_MODE_CONNECTOR_DisplayPort:
  576. case DRM_MODE_CONNECTOR_eDP:
  577. dig_connector = radeon_connector->con_priv;
  578. if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  579. (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP))
  580. return ATOM_ENCODER_MODE_DP;
  581. else if (drm_detect_hdmi_monitor(radeon_connector->edid))
  582. return ATOM_ENCODER_MODE_HDMI;
  583. else
  584. return ATOM_ENCODER_MODE_DVI;
  585. break;
  586. case DRM_MODE_CONNECTOR_DVIA:
  587. case DRM_MODE_CONNECTOR_VGA:
  588. return ATOM_ENCODER_MODE_CRT;
  589. break;
  590. case DRM_MODE_CONNECTOR_Composite:
  591. case DRM_MODE_CONNECTOR_SVIDEO:
  592. case DRM_MODE_CONNECTOR_9PinDIN:
  593. /* fix me */
  594. return ATOM_ENCODER_MODE_TV;
  595. /*return ATOM_ENCODER_MODE_CV;*/
  596. break;
  597. }
  598. }
  599. /*
  600. * DIG Encoder/Transmitter Setup
  601. *
  602. * DCE 3.0/3.1
  603. * - 2 DIG transmitter blocks. UNIPHY (links A and B) and LVTMA.
  604. * Supports up to 3 digital outputs
  605. * - 2 DIG encoder blocks.
  606. * DIG1 can drive UNIPHY link A or link B
  607. * DIG2 can drive UNIPHY link B or LVTMA
  608. *
  609. * DCE 3.2
  610. * - 3 DIG transmitter blocks. UNIPHY0/1/2 (links A and B).
  611. * Supports up to 5 digital outputs
  612. * - 2 DIG encoder blocks.
  613. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  614. *
  615. * DCE 4.0
  616. * - 3 DIG transmitter blocks UNPHY0/1/2 (links A and B).
  617. * Supports up to 6 digital outputs
  618. * - 6 DIG encoder blocks.
  619. * - DIG to PHY mapping is hardcoded
  620. * DIG1 drives UNIPHY0 link A, A+B
  621. * DIG2 drives UNIPHY0 link B
  622. * DIG3 drives UNIPHY1 link A, A+B
  623. * DIG4 drives UNIPHY1 link B
  624. * DIG5 drives UNIPHY2 link A, A+B
  625. * DIG6 drives UNIPHY2 link B
  626. *
  627. * Routing
  628. * crtc -> dig encoder -> UNIPHY/LVTMA (1 or 2 links)
  629. * Examples:
  630. * crtc0 -> dig2 -> LVTMA links A+B -> TMDS/HDMI
  631. * crtc1 -> dig1 -> UNIPHY0 link B -> DP
  632. * crtc0 -> dig1 -> UNIPHY2 link A -> LVDS
  633. * crtc1 -> dig2 -> UNIPHY1 link B+A -> TMDS/HDMI
  634. */
  635. union dig_encoder_control {
  636. DIG_ENCODER_CONTROL_PS_ALLOCATION v1;
  637. DIG_ENCODER_CONTROL_PARAMETERS_V2 v2;
  638. DIG_ENCODER_CONTROL_PARAMETERS_V3 v3;
  639. };
  640. void
  641. atombios_dig_encoder_setup(struct drm_encoder *encoder, int action)
  642. {
  643. struct drm_device *dev = encoder->dev;
  644. struct radeon_device *rdev = dev->dev_private;
  645. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  646. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  647. struct radeon_connector_atom_dig *dig_connector =
  648. radeon_get_atom_connector_priv_from_encoder(encoder);
  649. union dig_encoder_control args;
  650. int index = 0;
  651. uint8_t frev, crev;
  652. if (!dig || !dig_connector)
  653. return;
  654. memset(&args, 0, sizeof(args));
  655. if (ASIC_IS_DCE4(rdev))
  656. index = GetIndexIntoMasterTable(COMMAND, DIGxEncoderControl);
  657. else {
  658. if (dig->dig_encoder)
  659. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  660. else
  661. index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
  662. }
  663. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  664. return;
  665. args.v1.ucAction = action;
  666. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  667. args.v1.ucEncoderMode = atombios_get_encoder_mode(encoder);
  668. if (args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP) {
  669. if (dig_connector->dp_clock == 270000)
  670. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  671. args.v1.ucLaneNum = dig_connector->dp_lane_count;
  672. } else if (radeon_encoder->pixel_clock > 165000)
  673. args.v1.ucLaneNum = 8;
  674. else
  675. args.v1.ucLaneNum = 4;
  676. if (ASIC_IS_DCE4(rdev)) {
  677. args.v3.acConfig.ucDigSel = dig->dig_encoder;
  678. args.v3.ucBitPerColor = PANEL_8BIT_PER_COLOR;
  679. } else {
  680. switch (radeon_encoder->encoder_id) {
  681. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  682. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
  683. break;
  684. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  685. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  686. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
  687. break;
  688. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  689. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
  690. break;
  691. }
  692. if (dig_connector->linkb)
  693. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
  694. else
  695. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
  696. }
  697. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  698. }
  699. union dig_transmitter_control {
  700. DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
  701. DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
  702. DIG_TRANSMITTER_CONTROL_PARAMETERS_V3 v3;
  703. };
  704. void
  705. atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set)
  706. {
  707. struct drm_device *dev = encoder->dev;
  708. struct radeon_device *rdev = dev->dev_private;
  709. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  710. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  711. struct radeon_connector_atom_dig *dig_connector =
  712. radeon_get_atom_connector_priv_from_encoder(encoder);
  713. struct drm_connector *connector;
  714. struct radeon_connector *radeon_connector;
  715. union dig_transmitter_control args;
  716. int index = 0;
  717. uint8_t frev, crev;
  718. bool is_dp = false;
  719. int pll_id = 0;
  720. if (!dig || !dig_connector)
  721. return;
  722. connector = radeon_get_connector_for_encoder(encoder);
  723. radeon_connector = to_radeon_connector(connector);
  724. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP)
  725. is_dp = true;
  726. memset(&args, 0, sizeof(args));
  727. if (ASIC_IS_DCE32(rdev) || ASIC_IS_DCE4(rdev))
  728. index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  729. else {
  730. switch (radeon_encoder->encoder_id) {
  731. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  732. index = GetIndexIntoMasterTable(COMMAND, DIG1TransmitterControl);
  733. break;
  734. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  735. index = GetIndexIntoMasterTable(COMMAND, DIG2TransmitterControl);
  736. break;
  737. }
  738. }
  739. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  740. return;
  741. args.v1.ucAction = action;
  742. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  743. args.v1.usInitInfo = radeon_connector->connector_object_id;
  744. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  745. args.v1.asMode.ucLaneSel = lane_num;
  746. args.v1.asMode.ucLaneSet = lane_set;
  747. } else {
  748. if (is_dp)
  749. args.v1.usPixelClock =
  750. cpu_to_le16(dig_connector->dp_clock / 10);
  751. else if (radeon_encoder->pixel_clock > 165000)
  752. args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  753. else
  754. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  755. }
  756. if (ASIC_IS_DCE4(rdev)) {
  757. if (is_dp)
  758. args.v3.ucLaneNum = dig_connector->dp_lane_count;
  759. else if (radeon_encoder->pixel_clock > 165000)
  760. args.v3.ucLaneNum = 8;
  761. else
  762. args.v3.ucLaneNum = 4;
  763. if (dig_connector->linkb) {
  764. args.v3.acConfig.ucLinkSel = 1;
  765. args.v3.acConfig.ucEncoderSel = 1;
  766. }
  767. /* Select the PLL for the PHY
  768. * DP PHY should be clocked from external src if there is
  769. * one.
  770. */
  771. if (encoder->crtc) {
  772. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  773. pll_id = radeon_crtc->pll_id;
  774. }
  775. if (is_dp && rdev->clock.dp_extclk)
  776. args.v3.acConfig.ucRefClkSource = 2; /* external src */
  777. else
  778. args.v3.acConfig.ucRefClkSource = pll_id;
  779. switch (radeon_encoder->encoder_id) {
  780. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  781. args.v3.acConfig.ucTransmitterSel = 0;
  782. break;
  783. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  784. args.v3.acConfig.ucTransmitterSel = 1;
  785. break;
  786. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  787. args.v3.acConfig.ucTransmitterSel = 2;
  788. break;
  789. }
  790. if (is_dp)
  791. args.v3.acConfig.fCoherentMode = 1; /* DP requires coherent */
  792. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  793. if (dig->coherent_mode)
  794. args.v3.acConfig.fCoherentMode = 1;
  795. if (radeon_encoder->pixel_clock > 165000)
  796. args.v3.acConfig.fDualLinkConnector = 1;
  797. }
  798. } else if (ASIC_IS_DCE32(rdev)) {
  799. args.v2.acConfig.ucEncoderSel = dig->dig_encoder;
  800. if (dig_connector->linkb)
  801. args.v2.acConfig.ucLinkSel = 1;
  802. switch (radeon_encoder->encoder_id) {
  803. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  804. args.v2.acConfig.ucTransmitterSel = 0;
  805. break;
  806. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  807. args.v2.acConfig.ucTransmitterSel = 1;
  808. break;
  809. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  810. args.v2.acConfig.ucTransmitterSel = 2;
  811. break;
  812. }
  813. if (is_dp)
  814. args.v2.acConfig.fCoherentMode = 1;
  815. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  816. if (dig->coherent_mode)
  817. args.v2.acConfig.fCoherentMode = 1;
  818. if (radeon_encoder->pixel_clock > 165000)
  819. args.v2.acConfig.fDualLinkConnector = 1;
  820. }
  821. } else {
  822. args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
  823. if (dig->dig_encoder)
  824. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
  825. else
  826. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
  827. if ((rdev->flags & RADEON_IS_IGP) &&
  828. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY)) {
  829. if (is_dp || (radeon_encoder->pixel_clock <= 165000)) {
  830. if (dig_connector->igp_lane_info & 0x1)
  831. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  832. else if (dig_connector->igp_lane_info & 0x2)
  833. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
  834. else if (dig_connector->igp_lane_info & 0x4)
  835. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
  836. else if (dig_connector->igp_lane_info & 0x8)
  837. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
  838. } else {
  839. if (dig_connector->igp_lane_info & 0x3)
  840. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
  841. else if (dig_connector->igp_lane_info & 0xc)
  842. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
  843. }
  844. }
  845. if (dig_connector->linkb)
  846. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB;
  847. else
  848. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
  849. if (is_dp)
  850. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  851. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  852. if (dig->coherent_mode)
  853. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  854. if (radeon_encoder->pixel_clock > 165000)
  855. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_8LANE_LINK;
  856. }
  857. }
  858. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  859. }
  860. static void
  861. atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
  862. {
  863. struct drm_device *dev = encoder->dev;
  864. struct radeon_device *rdev = dev->dev_private;
  865. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  866. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  867. ENABLE_YUV_PS_ALLOCATION args;
  868. int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
  869. uint32_t temp, reg;
  870. memset(&args, 0, sizeof(args));
  871. if (rdev->family >= CHIP_R600)
  872. reg = R600_BIOS_3_SCRATCH;
  873. else
  874. reg = RADEON_BIOS_3_SCRATCH;
  875. /* XXX: fix up scratch reg handling */
  876. temp = RREG32(reg);
  877. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  878. WREG32(reg, (ATOM_S3_TV1_ACTIVE |
  879. (radeon_crtc->crtc_id << 18)));
  880. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  881. WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
  882. else
  883. WREG32(reg, 0);
  884. if (enable)
  885. args.ucEnable = ATOM_ENABLE;
  886. args.ucCRTC = radeon_crtc->crtc_id;
  887. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  888. WREG32(reg, temp);
  889. }
  890. static void
  891. radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
  892. {
  893. struct drm_device *dev = encoder->dev;
  894. struct radeon_device *rdev = dev->dev_private;
  895. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  896. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  897. int index = 0;
  898. bool is_dig = false;
  899. memset(&args, 0, sizeof(args));
  900. DRM_DEBUG("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n",
  901. radeon_encoder->encoder_id, mode, radeon_encoder->devices,
  902. radeon_encoder->active_device);
  903. switch (radeon_encoder->encoder_id) {
  904. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  905. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  906. index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
  907. break;
  908. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  909. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  910. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  911. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  912. is_dig = true;
  913. break;
  914. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  915. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  916. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  917. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  918. break;
  919. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  920. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  921. break;
  922. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  923. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  924. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  925. else
  926. index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
  927. break;
  928. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  929. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  930. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  931. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  932. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  933. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  934. else
  935. index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
  936. break;
  937. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  938. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  939. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  940. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  941. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  942. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  943. else
  944. index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
  945. break;
  946. }
  947. if (is_dig) {
  948. switch (mode) {
  949. case DRM_MODE_DPMS_ON:
  950. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP) {
  951. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  952. dp_link_train(encoder, connector);
  953. if (ASIC_IS_DCE4(rdev))
  954. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_ON);
  955. }
  956. if (!ASIC_IS_DCE4(rdev))
  957. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT, 0, 0);
  958. break;
  959. case DRM_MODE_DPMS_STANDBY:
  960. case DRM_MODE_DPMS_SUSPEND:
  961. case DRM_MODE_DPMS_OFF:
  962. if (!ASIC_IS_DCE4(rdev))
  963. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT, 0, 0);
  964. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP) {
  965. if (ASIC_IS_DCE4(rdev))
  966. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_OFF);
  967. }
  968. break;
  969. }
  970. } else {
  971. switch (mode) {
  972. case DRM_MODE_DPMS_ON:
  973. args.ucAction = ATOM_ENABLE;
  974. break;
  975. case DRM_MODE_DPMS_STANDBY:
  976. case DRM_MODE_DPMS_SUSPEND:
  977. case DRM_MODE_DPMS_OFF:
  978. args.ucAction = ATOM_DISABLE;
  979. break;
  980. }
  981. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  982. }
  983. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  984. /* adjust pm to dpms change */
  985. radeon_pm_compute_clocks(rdev);
  986. }
  987. union crtc_source_param {
  988. SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
  989. SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
  990. };
  991. static void
  992. atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
  993. {
  994. struct drm_device *dev = encoder->dev;
  995. struct radeon_device *rdev = dev->dev_private;
  996. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  997. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  998. union crtc_source_param args;
  999. int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
  1000. uint8_t frev, crev;
  1001. struct radeon_encoder_atom_dig *dig;
  1002. memset(&args, 0, sizeof(args));
  1003. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1004. return;
  1005. switch (frev) {
  1006. case 1:
  1007. switch (crev) {
  1008. case 1:
  1009. default:
  1010. if (ASIC_IS_AVIVO(rdev))
  1011. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1012. else {
  1013. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) {
  1014. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1015. } else {
  1016. args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
  1017. }
  1018. }
  1019. switch (radeon_encoder->encoder_id) {
  1020. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1021. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1022. args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
  1023. break;
  1024. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1025. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1026. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
  1027. args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
  1028. else
  1029. args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
  1030. break;
  1031. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1032. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1033. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1034. args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
  1035. break;
  1036. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1037. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1038. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1039. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1040. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1041. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1042. else
  1043. args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
  1044. break;
  1045. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1046. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1047. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1048. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1049. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1050. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1051. else
  1052. args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
  1053. break;
  1054. }
  1055. break;
  1056. case 2:
  1057. args.v2.ucCRTC = radeon_crtc->crtc_id;
  1058. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  1059. switch (radeon_encoder->encoder_id) {
  1060. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1061. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1062. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1063. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1064. dig = radeon_encoder->enc_priv;
  1065. switch (dig->dig_encoder) {
  1066. case 0:
  1067. args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
  1068. break;
  1069. case 1:
  1070. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  1071. break;
  1072. case 2:
  1073. args.v2.ucEncoderID = ASIC_INT_DIG3_ENCODER_ID;
  1074. break;
  1075. case 3:
  1076. args.v2.ucEncoderID = ASIC_INT_DIG4_ENCODER_ID;
  1077. break;
  1078. case 4:
  1079. args.v2.ucEncoderID = ASIC_INT_DIG5_ENCODER_ID;
  1080. break;
  1081. case 5:
  1082. args.v2.ucEncoderID = ASIC_INT_DIG6_ENCODER_ID;
  1083. break;
  1084. }
  1085. break;
  1086. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1087. args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
  1088. break;
  1089. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1090. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1091. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1092. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1093. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1094. else
  1095. args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
  1096. break;
  1097. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1098. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1099. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1100. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1101. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1102. else
  1103. args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
  1104. break;
  1105. }
  1106. break;
  1107. }
  1108. break;
  1109. default:
  1110. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1111. break;
  1112. }
  1113. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1114. /* update scratch regs with new routing */
  1115. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  1116. }
  1117. static void
  1118. atombios_apply_encoder_quirks(struct drm_encoder *encoder,
  1119. struct drm_display_mode *mode)
  1120. {
  1121. struct drm_device *dev = encoder->dev;
  1122. struct radeon_device *rdev = dev->dev_private;
  1123. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1124. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1125. /* Funky macbooks */
  1126. if ((dev->pdev->device == 0x71C5) &&
  1127. (dev->pdev->subsystem_vendor == 0x106b) &&
  1128. (dev->pdev->subsystem_device == 0x0080)) {
  1129. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  1130. uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
  1131. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
  1132. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
  1133. WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
  1134. }
  1135. }
  1136. /* set scaler clears this on some chips */
  1137. /* XXX check DCE4 */
  1138. if (!(radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))) {
  1139. if (ASIC_IS_AVIVO(rdev) && (mode->flags & DRM_MODE_FLAG_INTERLACE))
  1140. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  1141. AVIVO_D1MODE_INTERLEAVE_EN);
  1142. }
  1143. }
  1144. static int radeon_atom_pick_dig_encoder(struct drm_encoder *encoder)
  1145. {
  1146. struct drm_device *dev = encoder->dev;
  1147. struct radeon_device *rdev = dev->dev_private;
  1148. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1149. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1150. struct drm_encoder *test_encoder;
  1151. struct radeon_encoder_atom_dig *dig;
  1152. uint32_t dig_enc_in_use = 0;
  1153. if (ASIC_IS_DCE4(rdev)) {
  1154. struct radeon_connector_atom_dig *dig_connector =
  1155. radeon_get_atom_connector_priv_from_encoder(encoder);
  1156. switch (radeon_encoder->encoder_id) {
  1157. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1158. if (dig_connector->linkb)
  1159. return 1;
  1160. else
  1161. return 0;
  1162. break;
  1163. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1164. if (dig_connector->linkb)
  1165. return 3;
  1166. else
  1167. return 2;
  1168. break;
  1169. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1170. if (dig_connector->linkb)
  1171. return 5;
  1172. else
  1173. return 4;
  1174. break;
  1175. }
  1176. }
  1177. /* on DCE32 and encoder can driver any block so just crtc id */
  1178. if (ASIC_IS_DCE32(rdev)) {
  1179. return radeon_crtc->crtc_id;
  1180. }
  1181. /* on DCE3 - LVTMA can only be driven by DIGB */
  1182. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1183. struct radeon_encoder *radeon_test_encoder;
  1184. if (encoder == test_encoder)
  1185. continue;
  1186. if (!radeon_encoder_is_digital(test_encoder))
  1187. continue;
  1188. radeon_test_encoder = to_radeon_encoder(test_encoder);
  1189. dig = radeon_test_encoder->enc_priv;
  1190. if (dig->dig_encoder >= 0)
  1191. dig_enc_in_use |= (1 << dig->dig_encoder);
  1192. }
  1193. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA) {
  1194. if (dig_enc_in_use & 0x2)
  1195. DRM_ERROR("LVDS required digital encoder 2 but it was in use - stealing\n");
  1196. return 1;
  1197. }
  1198. if (!(dig_enc_in_use & 1))
  1199. return 0;
  1200. return 1;
  1201. }
  1202. static void
  1203. radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
  1204. struct drm_display_mode *mode,
  1205. struct drm_display_mode *adjusted_mode)
  1206. {
  1207. struct drm_device *dev = encoder->dev;
  1208. struct radeon_device *rdev = dev->dev_private;
  1209. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1210. radeon_encoder->pixel_clock = adjusted_mode->clock;
  1211. if (ASIC_IS_AVIVO(rdev) && !ASIC_IS_DCE4(rdev)) {
  1212. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
  1213. atombios_yuv_setup(encoder, true);
  1214. else
  1215. atombios_yuv_setup(encoder, false);
  1216. }
  1217. switch (radeon_encoder->encoder_id) {
  1218. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1219. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1220. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1221. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1222. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
  1223. break;
  1224. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1225. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1226. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1227. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1228. if (ASIC_IS_DCE4(rdev)) {
  1229. /* disable the transmitter */
  1230. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1231. /* setup and enable the encoder */
  1232. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP);
  1233. /* init and enable the transmitter */
  1234. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
  1235. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1236. } else {
  1237. /* disable the encoder and transmitter */
  1238. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1239. atombios_dig_encoder_setup(encoder, ATOM_DISABLE);
  1240. /* setup and enable the encoder and transmitter */
  1241. atombios_dig_encoder_setup(encoder, ATOM_ENABLE);
  1242. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
  1243. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP, 0, 0);
  1244. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1245. }
  1246. break;
  1247. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1248. atombios_ddia_setup(encoder, ATOM_ENABLE);
  1249. break;
  1250. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1251. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1252. atombios_external_tmds_setup(encoder, ATOM_ENABLE);
  1253. break;
  1254. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1255. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1256. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1257. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1258. atombios_dac_setup(encoder, ATOM_ENABLE);
  1259. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) {
  1260. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1261. atombios_tv_setup(encoder, ATOM_ENABLE);
  1262. else
  1263. atombios_tv_setup(encoder, ATOM_DISABLE);
  1264. }
  1265. break;
  1266. }
  1267. atombios_apply_encoder_quirks(encoder, adjusted_mode);
  1268. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  1269. r600_hdmi_enable(encoder);
  1270. r600_hdmi_setmode(encoder, adjusted_mode);
  1271. }
  1272. }
  1273. static bool
  1274. atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1275. {
  1276. struct drm_device *dev = encoder->dev;
  1277. struct radeon_device *rdev = dev->dev_private;
  1278. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1279. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1280. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
  1281. ATOM_DEVICE_CV_SUPPORT |
  1282. ATOM_DEVICE_CRT_SUPPORT)) {
  1283. DAC_LOAD_DETECTION_PS_ALLOCATION args;
  1284. int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
  1285. uint8_t frev, crev;
  1286. memset(&args, 0, sizeof(args));
  1287. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1288. return false;
  1289. args.sDacload.ucMisc = 0;
  1290. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
  1291. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
  1292. args.sDacload.ucDacType = ATOM_DAC_A;
  1293. else
  1294. args.sDacload.ucDacType = ATOM_DAC_B;
  1295. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)
  1296. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
  1297. else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)
  1298. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
  1299. else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1300. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
  1301. if (crev >= 3)
  1302. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1303. } else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1304. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
  1305. if (crev >= 3)
  1306. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1307. }
  1308. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1309. return true;
  1310. } else
  1311. return false;
  1312. }
  1313. static enum drm_connector_status
  1314. radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1315. {
  1316. struct drm_device *dev = encoder->dev;
  1317. struct radeon_device *rdev = dev->dev_private;
  1318. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1319. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1320. uint32_t bios_0_scratch;
  1321. if (!atombios_dac_load_detect(encoder, connector)) {
  1322. DRM_DEBUG("detect returned false \n");
  1323. return connector_status_unknown;
  1324. }
  1325. if (rdev->family >= CHIP_R600)
  1326. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  1327. else
  1328. bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
  1329. DRM_DEBUG("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  1330. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  1331. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  1332. return connector_status_connected;
  1333. }
  1334. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  1335. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  1336. return connector_status_connected;
  1337. }
  1338. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1339. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  1340. return connector_status_connected;
  1341. }
  1342. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1343. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  1344. return connector_status_connected; /* CTV */
  1345. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  1346. return connector_status_connected; /* STV */
  1347. }
  1348. return connector_status_disconnected;
  1349. }
  1350. static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
  1351. {
  1352. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1353. if (radeon_encoder->active_device &
  1354. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) {
  1355. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1356. if (dig)
  1357. dig->dig_encoder = radeon_atom_pick_dig_encoder(encoder);
  1358. }
  1359. radeon_atom_output_lock(encoder, true);
  1360. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1361. /* this is needed for the pll/ss setup to work correctly in some cases */
  1362. atombios_set_encoder_crtc_source(encoder);
  1363. }
  1364. static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
  1365. {
  1366. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  1367. radeon_atom_output_lock(encoder, false);
  1368. }
  1369. static void radeon_atom_encoder_disable(struct drm_encoder *encoder)
  1370. {
  1371. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1372. struct radeon_encoder_atom_dig *dig;
  1373. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1374. if (radeon_encoder_is_digital(encoder)) {
  1375. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  1376. r600_hdmi_disable(encoder);
  1377. dig = radeon_encoder->enc_priv;
  1378. dig->dig_encoder = -1;
  1379. }
  1380. radeon_encoder->active_device = 0;
  1381. }
  1382. static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
  1383. .dpms = radeon_atom_encoder_dpms,
  1384. .mode_fixup = radeon_atom_mode_fixup,
  1385. .prepare = radeon_atom_encoder_prepare,
  1386. .mode_set = radeon_atom_encoder_mode_set,
  1387. .commit = radeon_atom_encoder_commit,
  1388. .disable = radeon_atom_encoder_disable,
  1389. /* no detect for TMDS/LVDS yet */
  1390. };
  1391. static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
  1392. .dpms = radeon_atom_encoder_dpms,
  1393. .mode_fixup = radeon_atom_mode_fixup,
  1394. .prepare = radeon_atom_encoder_prepare,
  1395. .mode_set = radeon_atom_encoder_mode_set,
  1396. .commit = radeon_atom_encoder_commit,
  1397. .detect = radeon_atom_dac_detect,
  1398. };
  1399. void radeon_enc_destroy(struct drm_encoder *encoder)
  1400. {
  1401. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1402. kfree(radeon_encoder->enc_priv);
  1403. drm_encoder_cleanup(encoder);
  1404. kfree(radeon_encoder);
  1405. }
  1406. static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
  1407. .destroy = radeon_enc_destroy,
  1408. };
  1409. struct radeon_encoder_atom_dac *
  1410. radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder)
  1411. {
  1412. struct drm_device *dev = radeon_encoder->base.dev;
  1413. struct radeon_device *rdev = dev->dev_private;
  1414. struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL);
  1415. if (!dac)
  1416. return NULL;
  1417. dac->tv_std = radeon_atombios_get_tv_info(rdev);
  1418. return dac;
  1419. }
  1420. struct radeon_encoder_atom_dig *
  1421. radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
  1422. {
  1423. struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
  1424. if (!dig)
  1425. return NULL;
  1426. /* coherent mode by default */
  1427. dig->coherent_mode = true;
  1428. dig->dig_encoder = -1;
  1429. return dig;
  1430. }
  1431. void
  1432. radeon_add_atom_encoder(struct drm_device *dev, uint32_t encoder_id, uint32_t supported_device)
  1433. {
  1434. struct radeon_device *rdev = dev->dev_private;
  1435. struct drm_encoder *encoder;
  1436. struct radeon_encoder *radeon_encoder;
  1437. /* see if we already added it */
  1438. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1439. radeon_encoder = to_radeon_encoder(encoder);
  1440. if (radeon_encoder->encoder_id == encoder_id) {
  1441. radeon_encoder->devices |= supported_device;
  1442. return;
  1443. }
  1444. }
  1445. /* add a new one */
  1446. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  1447. if (!radeon_encoder)
  1448. return;
  1449. encoder = &radeon_encoder->base;
  1450. switch (rdev->num_crtc) {
  1451. case 1:
  1452. encoder->possible_crtcs = 0x1;
  1453. break;
  1454. case 2:
  1455. default:
  1456. encoder->possible_crtcs = 0x3;
  1457. break;
  1458. case 6:
  1459. encoder->possible_crtcs = 0x3f;
  1460. break;
  1461. }
  1462. radeon_encoder->enc_priv = NULL;
  1463. radeon_encoder->encoder_id = encoder_id;
  1464. radeon_encoder->devices = supported_device;
  1465. radeon_encoder->rmx_type = RMX_OFF;
  1466. switch (radeon_encoder->encoder_id) {
  1467. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1468. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1469. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1470. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1471. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1472. radeon_encoder->rmx_type = RMX_FULL;
  1473. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1474. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  1475. } else {
  1476. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1477. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  1478. }
  1479. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  1480. break;
  1481. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1482. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  1483. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  1484. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  1485. break;
  1486. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1487. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1488. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1489. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TVDAC);
  1490. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  1491. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  1492. break;
  1493. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1494. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1495. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1496. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1497. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1498. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1499. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1500. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1501. radeon_encoder->rmx_type = RMX_FULL;
  1502. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1503. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  1504. } else {
  1505. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1506. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  1507. }
  1508. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  1509. break;
  1510. }
  1511. }