sata_sil24.c 38 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394
  1. /*
  2. * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers
  3. *
  4. * Copyright 2005 Tejun Heo
  5. *
  6. * Based on preview driver from Silicon Image.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2, or (at your option) any
  11. * later version.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * General Public License for more details.
  17. *
  18. */
  19. #include <linux/kernel.h>
  20. #include <linux/module.h>
  21. #include <linux/pci.h>
  22. #include <linux/blkdev.h>
  23. #include <linux/delay.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/device.h>
  27. #include <scsi/scsi_host.h>
  28. #include <scsi/scsi_cmnd.h>
  29. #include <linux/libata.h>
  30. #define DRV_NAME "sata_sil24"
  31. #define DRV_VERSION "1.1"
  32. /*
  33. * Port request block (PRB) 32 bytes
  34. */
  35. struct sil24_prb {
  36. __le16 ctrl;
  37. __le16 prot;
  38. __le32 rx_cnt;
  39. u8 fis[6 * 4];
  40. };
  41. /*
  42. * Scatter gather entry (SGE) 16 bytes
  43. */
  44. struct sil24_sge {
  45. __le64 addr;
  46. __le32 cnt;
  47. __le32 flags;
  48. };
  49. /*
  50. * Port multiplier
  51. */
  52. struct sil24_port_multiplier {
  53. __le32 diag;
  54. __le32 sactive;
  55. };
  56. enum {
  57. SIL24_HOST_BAR = 0,
  58. SIL24_PORT_BAR = 2,
  59. /* sil24 fetches in chunks of 64bytes. The first block
  60. * contains the PRB and two SGEs. From the second block, it's
  61. * consisted of four SGEs and called SGT. Calculate the
  62. * number of SGTs that fit into one page.
  63. */
  64. SIL24_PRB_SZ = sizeof(struct sil24_prb)
  65. + 2 * sizeof(struct sil24_sge),
  66. SIL24_MAX_SGT = (PAGE_SIZE - SIL24_PRB_SZ)
  67. / (4 * sizeof(struct sil24_sge)),
  68. /* This will give us one unused SGEs for ATA. This extra SGE
  69. * will be used to store CDB for ATAPI devices.
  70. */
  71. SIL24_MAX_SGE = 4 * SIL24_MAX_SGT + 1,
  72. /*
  73. * Global controller registers (128 bytes @ BAR0)
  74. */
  75. /* 32 bit regs */
  76. HOST_SLOT_STAT = 0x00, /* 32 bit slot stat * 4 */
  77. HOST_CTRL = 0x40,
  78. HOST_IRQ_STAT = 0x44,
  79. HOST_PHY_CFG = 0x48,
  80. HOST_BIST_CTRL = 0x50,
  81. HOST_BIST_PTRN = 0x54,
  82. HOST_BIST_STAT = 0x58,
  83. HOST_MEM_BIST_STAT = 0x5c,
  84. HOST_FLASH_CMD = 0x70,
  85. /* 8 bit regs */
  86. HOST_FLASH_DATA = 0x74,
  87. HOST_TRANSITION_DETECT = 0x75,
  88. HOST_GPIO_CTRL = 0x76,
  89. HOST_I2C_ADDR = 0x78, /* 32 bit */
  90. HOST_I2C_DATA = 0x7c,
  91. HOST_I2C_XFER_CNT = 0x7e,
  92. HOST_I2C_CTRL = 0x7f,
  93. /* HOST_SLOT_STAT bits */
  94. HOST_SSTAT_ATTN = (1 << 31),
  95. /* HOST_CTRL bits */
  96. HOST_CTRL_M66EN = (1 << 16), /* M66EN PCI bus signal */
  97. HOST_CTRL_TRDY = (1 << 17), /* latched PCI TRDY */
  98. HOST_CTRL_STOP = (1 << 18), /* latched PCI STOP */
  99. HOST_CTRL_DEVSEL = (1 << 19), /* latched PCI DEVSEL */
  100. HOST_CTRL_REQ64 = (1 << 20), /* latched PCI REQ64 */
  101. HOST_CTRL_GLOBAL_RST = (1 << 31), /* global reset */
  102. /*
  103. * Port registers
  104. * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2)
  105. */
  106. PORT_REGS_SIZE = 0x2000,
  107. PORT_LRAM = 0x0000, /* 31 LRAM slots and PMP regs */
  108. PORT_LRAM_SLOT_SZ = 0x0080, /* 32 bytes PRB + 2 SGE, ACT... */
  109. PORT_PMP = 0x0f80, /* 8 bytes PMP * 16 (128 bytes) */
  110. PORT_PMP_STATUS = 0x0000, /* port device status offset */
  111. PORT_PMP_QACTIVE = 0x0004, /* port device QActive offset */
  112. PORT_PMP_SIZE = 0x0008, /* 8 bytes per PMP */
  113. /* 32 bit regs */
  114. PORT_CTRL_STAT = 0x1000, /* write: ctrl-set, read: stat */
  115. PORT_CTRL_CLR = 0x1004, /* write: ctrl-clear */
  116. PORT_IRQ_STAT = 0x1008, /* high: status, low: interrupt */
  117. PORT_IRQ_ENABLE_SET = 0x1010, /* write: enable-set */
  118. PORT_IRQ_ENABLE_CLR = 0x1014, /* write: enable-clear */
  119. PORT_ACTIVATE_UPPER_ADDR= 0x101c,
  120. PORT_EXEC_FIFO = 0x1020, /* command execution fifo */
  121. PORT_CMD_ERR = 0x1024, /* command error number */
  122. PORT_FIS_CFG = 0x1028,
  123. PORT_FIFO_THRES = 0x102c,
  124. /* 16 bit regs */
  125. PORT_DECODE_ERR_CNT = 0x1040,
  126. PORT_DECODE_ERR_THRESH = 0x1042,
  127. PORT_CRC_ERR_CNT = 0x1044,
  128. PORT_CRC_ERR_THRESH = 0x1046,
  129. PORT_HSHK_ERR_CNT = 0x1048,
  130. PORT_HSHK_ERR_THRESH = 0x104a,
  131. /* 32 bit regs */
  132. PORT_PHY_CFG = 0x1050,
  133. PORT_SLOT_STAT = 0x1800,
  134. PORT_CMD_ACTIVATE = 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */
  135. PORT_CONTEXT = 0x1e04,
  136. PORT_EXEC_DIAG = 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */
  137. PORT_PSD_DIAG = 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */
  138. PORT_SCONTROL = 0x1f00,
  139. PORT_SSTATUS = 0x1f04,
  140. PORT_SERROR = 0x1f08,
  141. PORT_SACTIVE = 0x1f0c,
  142. /* PORT_CTRL_STAT bits */
  143. PORT_CS_PORT_RST = (1 << 0), /* port reset */
  144. PORT_CS_DEV_RST = (1 << 1), /* device reset */
  145. PORT_CS_INIT = (1 << 2), /* port initialize */
  146. PORT_CS_IRQ_WOC = (1 << 3), /* interrupt write one to clear */
  147. PORT_CS_CDB16 = (1 << 5), /* 0=12b cdb, 1=16b cdb */
  148. PORT_CS_PMP_RESUME = (1 << 6), /* PMP resume */
  149. PORT_CS_32BIT_ACTV = (1 << 10), /* 32-bit activation */
  150. PORT_CS_PMP_EN = (1 << 13), /* port multiplier enable */
  151. PORT_CS_RDY = (1 << 31), /* port ready to accept commands */
  152. /* PORT_IRQ_STAT/ENABLE_SET/CLR */
  153. /* bits[11:0] are masked */
  154. PORT_IRQ_COMPLETE = (1 << 0), /* command(s) completed */
  155. PORT_IRQ_ERROR = (1 << 1), /* command execution error */
  156. PORT_IRQ_PORTRDY_CHG = (1 << 2), /* port ready change */
  157. PORT_IRQ_PWR_CHG = (1 << 3), /* power management change */
  158. PORT_IRQ_PHYRDY_CHG = (1 << 4), /* PHY ready change */
  159. PORT_IRQ_COMWAKE = (1 << 5), /* COMWAKE received */
  160. PORT_IRQ_UNK_FIS = (1 << 6), /* unknown FIS received */
  161. PORT_IRQ_DEV_XCHG = (1 << 7), /* device exchanged */
  162. PORT_IRQ_8B10B = (1 << 8), /* 8b/10b decode error threshold */
  163. PORT_IRQ_CRC = (1 << 9), /* CRC error threshold */
  164. PORT_IRQ_HANDSHAKE = (1 << 10), /* handshake error threshold */
  165. PORT_IRQ_SDB_NOTIFY = (1 << 11), /* SDB notify received */
  166. DEF_PORT_IRQ = PORT_IRQ_COMPLETE | PORT_IRQ_ERROR |
  167. PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG |
  168. PORT_IRQ_UNK_FIS | PORT_IRQ_SDB_NOTIFY,
  169. /* bits[27:16] are unmasked (raw) */
  170. PORT_IRQ_RAW_SHIFT = 16,
  171. PORT_IRQ_MASKED_MASK = 0x7ff,
  172. PORT_IRQ_RAW_MASK = (0x7ff << PORT_IRQ_RAW_SHIFT),
  173. /* ENABLE_SET/CLR specific, intr steering - 2 bit field */
  174. PORT_IRQ_STEER_SHIFT = 30,
  175. PORT_IRQ_STEER_MASK = (3 << PORT_IRQ_STEER_SHIFT),
  176. /* PORT_CMD_ERR constants */
  177. PORT_CERR_DEV = 1, /* Error bit in D2H Register FIS */
  178. PORT_CERR_SDB = 2, /* Error bit in SDB FIS */
  179. PORT_CERR_DATA = 3, /* Error in data FIS not detected by dev */
  180. PORT_CERR_SEND = 4, /* Initial cmd FIS transmission failure */
  181. PORT_CERR_INCONSISTENT = 5, /* Protocol mismatch */
  182. PORT_CERR_DIRECTION = 6, /* Data direction mismatch */
  183. PORT_CERR_UNDERRUN = 7, /* Ran out of SGEs while writing */
  184. PORT_CERR_OVERRUN = 8, /* Ran out of SGEs while reading */
  185. PORT_CERR_PKT_PROT = 11, /* DIR invalid in 1st PIO setup of ATAPI */
  186. PORT_CERR_SGT_BOUNDARY = 16, /* PLD ecode 00 - SGT not on qword boundary */
  187. PORT_CERR_SGT_TGTABRT = 17, /* PLD ecode 01 - target abort */
  188. PORT_CERR_SGT_MSTABRT = 18, /* PLD ecode 10 - master abort */
  189. PORT_CERR_SGT_PCIPERR = 19, /* PLD ecode 11 - PCI parity err while fetching SGT */
  190. PORT_CERR_CMD_BOUNDARY = 24, /* ctrl[15:13] 001 - PRB not on qword boundary */
  191. PORT_CERR_CMD_TGTABRT = 25, /* ctrl[15:13] 010 - target abort */
  192. PORT_CERR_CMD_MSTABRT = 26, /* ctrl[15:13] 100 - master abort */
  193. PORT_CERR_CMD_PCIPERR = 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */
  194. PORT_CERR_XFR_UNDEF = 32, /* PSD ecode 00 - undefined */
  195. PORT_CERR_XFR_TGTABRT = 33, /* PSD ecode 01 - target abort */
  196. PORT_CERR_XFR_MSTABRT = 34, /* PSD ecode 10 - master abort */
  197. PORT_CERR_XFR_PCIPERR = 35, /* PSD ecode 11 - PCI prity err during transfer */
  198. PORT_CERR_SENDSERVICE = 36, /* FIS received while sending service */
  199. /* bits of PRB control field */
  200. PRB_CTRL_PROTOCOL = (1 << 0), /* override def. ATA protocol */
  201. PRB_CTRL_PACKET_READ = (1 << 4), /* PACKET cmd read */
  202. PRB_CTRL_PACKET_WRITE = (1 << 5), /* PACKET cmd write */
  203. PRB_CTRL_NIEN = (1 << 6), /* Mask completion irq */
  204. PRB_CTRL_SRST = (1 << 7), /* Soft reset request (ign BSY?) */
  205. /* PRB protocol field */
  206. PRB_PROT_PACKET = (1 << 0),
  207. PRB_PROT_TCQ = (1 << 1),
  208. PRB_PROT_NCQ = (1 << 2),
  209. PRB_PROT_READ = (1 << 3),
  210. PRB_PROT_WRITE = (1 << 4),
  211. PRB_PROT_TRANSPARENT = (1 << 5),
  212. /*
  213. * Other constants
  214. */
  215. SGE_TRM = (1 << 31), /* Last SGE in chain */
  216. SGE_LNK = (1 << 30), /* linked list
  217. Points to SGT, not SGE */
  218. SGE_DRD = (1 << 29), /* discard data read (/dev/null)
  219. data address ignored */
  220. SIL24_MAX_CMDS = 31,
  221. /* board id */
  222. BID_SIL3124 = 0,
  223. BID_SIL3132 = 1,
  224. BID_SIL3131 = 2,
  225. /* host flags */
  226. SIL24_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  227. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
  228. ATA_FLAG_NCQ | ATA_FLAG_ACPI_SATA |
  229. ATA_FLAG_AN | ATA_FLAG_PMP,
  230. SIL24_FLAG_PCIX_IRQ_WOC = (1 << 24), /* IRQ loss errata on PCI-X */
  231. IRQ_STAT_4PORTS = 0xf,
  232. };
  233. struct sil24_ata_block {
  234. struct sil24_prb prb;
  235. struct sil24_sge sge[SIL24_MAX_SGE];
  236. };
  237. struct sil24_atapi_block {
  238. struct sil24_prb prb;
  239. u8 cdb[16];
  240. struct sil24_sge sge[SIL24_MAX_SGE];
  241. };
  242. union sil24_cmd_block {
  243. struct sil24_ata_block ata;
  244. struct sil24_atapi_block atapi;
  245. };
  246. static struct sil24_cerr_info {
  247. unsigned int err_mask, action;
  248. const char *desc;
  249. } sil24_cerr_db[] = {
  250. [0] = { AC_ERR_DEV, 0,
  251. "device error" },
  252. [PORT_CERR_DEV] = { AC_ERR_DEV, 0,
  253. "device error via D2H FIS" },
  254. [PORT_CERR_SDB] = { AC_ERR_DEV, 0,
  255. "device error via SDB FIS" },
  256. [PORT_CERR_DATA] = { AC_ERR_ATA_BUS, ATA_EH_RESET,
  257. "error in data FIS" },
  258. [PORT_CERR_SEND] = { AC_ERR_ATA_BUS, ATA_EH_RESET,
  259. "failed to transmit command FIS" },
  260. [PORT_CERR_INCONSISTENT] = { AC_ERR_HSM, ATA_EH_RESET,
  261. "protocol mismatch" },
  262. [PORT_CERR_DIRECTION] = { AC_ERR_HSM, ATA_EH_RESET,
  263. "data directon mismatch" },
  264. [PORT_CERR_UNDERRUN] = { AC_ERR_HSM, ATA_EH_RESET,
  265. "ran out of SGEs while writing" },
  266. [PORT_CERR_OVERRUN] = { AC_ERR_HSM, ATA_EH_RESET,
  267. "ran out of SGEs while reading" },
  268. [PORT_CERR_PKT_PROT] = { AC_ERR_HSM, ATA_EH_RESET,
  269. "invalid data directon for ATAPI CDB" },
  270. [PORT_CERR_SGT_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_RESET,
  271. "SGT not on qword boundary" },
  272. [PORT_CERR_SGT_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  273. "PCI target abort while fetching SGT" },
  274. [PORT_CERR_SGT_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  275. "PCI master abort while fetching SGT" },
  276. [PORT_CERR_SGT_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  277. "PCI parity error while fetching SGT" },
  278. [PORT_CERR_CMD_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_RESET,
  279. "PRB not on qword boundary" },
  280. [PORT_CERR_CMD_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  281. "PCI target abort while fetching PRB" },
  282. [PORT_CERR_CMD_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  283. "PCI master abort while fetching PRB" },
  284. [PORT_CERR_CMD_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  285. "PCI parity error while fetching PRB" },
  286. [PORT_CERR_XFR_UNDEF] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  287. "undefined error while transferring data" },
  288. [PORT_CERR_XFR_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  289. "PCI target abort while transferring data" },
  290. [PORT_CERR_XFR_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  291. "PCI master abort while transferring data" },
  292. [PORT_CERR_XFR_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  293. "PCI parity error while transferring data" },
  294. [PORT_CERR_SENDSERVICE] = { AC_ERR_HSM, ATA_EH_RESET,
  295. "FIS received while sending service FIS" },
  296. };
  297. /*
  298. * ap->private_data
  299. *
  300. * The preview driver always returned 0 for status. We emulate it
  301. * here from the previous interrupt.
  302. */
  303. struct sil24_port_priv {
  304. union sil24_cmd_block *cmd_block; /* 32 cmd blocks */
  305. dma_addr_t cmd_block_dma; /* DMA base addr for them */
  306. int do_port_rst;
  307. };
  308. static void sil24_dev_config(struct ata_device *dev);
  309. static int sil24_scr_read(struct ata_port *ap, unsigned sc_reg, u32 *val);
  310. static int sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val);
  311. static int sil24_qc_defer(struct ata_queued_cmd *qc);
  312. static void sil24_qc_prep(struct ata_queued_cmd *qc);
  313. static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc);
  314. static bool sil24_qc_fill_rtf(struct ata_queued_cmd *qc);
  315. static void sil24_pmp_attach(struct ata_port *ap);
  316. static void sil24_pmp_detach(struct ata_port *ap);
  317. static void sil24_freeze(struct ata_port *ap);
  318. static void sil24_thaw(struct ata_port *ap);
  319. static int sil24_softreset(struct ata_link *link, unsigned int *class,
  320. unsigned long deadline);
  321. static int sil24_hardreset(struct ata_link *link, unsigned int *class,
  322. unsigned long deadline);
  323. static int sil24_pmp_softreset(struct ata_link *link, unsigned int *class,
  324. unsigned long deadline);
  325. static int sil24_pmp_hardreset(struct ata_link *link, unsigned int *class,
  326. unsigned long deadline);
  327. static void sil24_error_handler(struct ata_port *ap);
  328. static void sil24_post_internal_cmd(struct ata_queued_cmd *qc);
  329. static int sil24_port_start(struct ata_port *ap);
  330. static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
  331. #ifdef CONFIG_PM
  332. static int sil24_pci_device_resume(struct pci_dev *pdev);
  333. static int sil24_port_resume(struct ata_port *ap);
  334. #endif
  335. static const struct pci_device_id sil24_pci_tbl[] = {
  336. { PCI_VDEVICE(CMD, 0x3124), BID_SIL3124 },
  337. { PCI_VDEVICE(INTEL, 0x3124), BID_SIL3124 },
  338. { PCI_VDEVICE(CMD, 0x3132), BID_SIL3132 },
  339. { PCI_VDEVICE(CMD, 0x0242), BID_SIL3132 },
  340. { PCI_VDEVICE(CMD, 0x3131), BID_SIL3131 },
  341. { PCI_VDEVICE(CMD, 0x3531), BID_SIL3131 },
  342. { } /* terminate list */
  343. };
  344. static struct pci_driver sil24_pci_driver = {
  345. .name = DRV_NAME,
  346. .id_table = sil24_pci_tbl,
  347. .probe = sil24_init_one,
  348. .remove = ata_pci_remove_one,
  349. #ifdef CONFIG_PM
  350. .suspend = ata_pci_device_suspend,
  351. .resume = sil24_pci_device_resume,
  352. #endif
  353. };
  354. static struct scsi_host_template sil24_sht = {
  355. ATA_NCQ_SHT(DRV_NAME),
  356. .can_queue = SIL24_MAX_CMDS,
  357. .sg_tablesize = SIL24_MAX_SGE,
  358. .dma_boundary = ATA_DMA_BOUNDARY,
  359. };
  360. static struct ata_port_operations sil24_ops = {
  361. .inherits = &sata_pmp_port_ops,
  362. .qc_defer = sil24_qc_defer,
  363. .qc_prep = sil24_qc_prep,
  364. .qc_issue = sil24_qc_issue,
  365. .qc_fill_rtf = sil24_qc_fill_rtf,
  366. .freeze = sil24_freeze,
  367. .thaw = sil24_thaw,
  368. .softreset = sil24_softreset,
  369. .hardreset = sil24_hardreset,
  370. .pmp_softreset = sil24_pmp_softreset,
  371. .pmp_hardreset = sil24_pmp_hardreset,
  372. .error_handler = sil24_error_handler,
  373. .post_internal_cmd = sil24_post_internal_cmd,
  374. .dev_config = sil24_dev_config,
  375. .scr_read = sil24_scr_read,
  376. .scr_write = sil24_scr_write,
  377. .pmp_attach = sil24_pmp_attach,
  378. .pmp_detach = sil24_pmp_detach,
  379. .port_start = sil24_port_start,
  380. #ifdef CONFIG_PM
  381. .port_resume = sil24_port_resume,
  382. #endif
  383. };
  384. /*
  385. * Use bits 30-31 of port_flags to encode available port numbers.
  386. * Current maxium is 4.
  387. */
  388. #define SIL24_NPORTS2FLAG(nports) ((((unsigned)(nports) - 1) & 0x3) << 30)
  389. #define SIL24_FLAG2NPORTS(flag) ((((flag) >> 30) & 0x3) + 1)
  390. static const struct ata_port_info sil24_port_info[] = {
  391. /* sil_3124 */
  392. {
  393. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(4) |
  394. SIL24_FLAG_PCIX_IRQ_WOC,
  395. .pio_mask = 0x1f, /* pio0-4 */
  396. .mwdma_mask = 0x07, /* mwdma0-2 */
  397. .udma_mask = ATA_UDMA5, /* udma0-5 */
  398. .port_ops = &sil24_ops,
  399. },
  400. /* sil_3132 */
  401. {
  402. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(2),
  403. .pio_mask = 0x1f, /* pio0-4 */
  404. .mwdma_mask = 0x07, /* mwdma0-2 */
  405. .udma_mask = ATA_UDMA5, /* udma0-5 */
  406. .port_ops = &sil24_ops,
  407. },
  408. /* sil_3131/sil_3531 */
  409. {
  410. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(1),
  411. .pio_mask = 0x1f, /* pio0-4 */
  412. .mwdma_mask = 0x07, /* mwdma0-2 */
  413. .udma_mask = ATA_UDMA5, /* udma0-5 */
  414. .port_ops = &sil24_ops,
  415. },
  416. };
  417. static int sil24_tag(int tag)
  418. {
  419. if (unlikely(ata_tag_internal(tag)))
  420. return 0;
  421. return tag;
  422. }
  423. static unsigned long sil24_port_offset(struct ata_port *ap)
  424. {
  425. return ap->port_no * PORT_REGS_SIZE;
  426. }
  427. static void __iomem *sil24_port_base(struct ata_port *ap)
  428. {
  429. return ap->host->iomap[SIL24_PORT_BAR] + sil24_port_offset(ap);
  430. }
  431. static void sil24_dev_config(struct ata_device *dev)
  432. {
  433. void __iomem *port = sil24_port_base(dev->link->ap);
  434. if (dev->cdb_len == 16)
  435. writel(PORT_CS_CDB16, port + PORT_CTRL_STAT);
  436. else
  437. writel(PORT_CS_CDB16, port + PORT_CTRL_CLR);
  438. }
  439. static void sil24_read_tf(struct ata_port *ap, int tag, struct ata_taskfile *tf)
  440. {
  441. void __iomem *port = sil24_port_base(ap);
  442. struct sil24_prb __iomem *prb;
  443. u8 fis[6 * 4];
  444. prb = port + PORT_LRAM + sil24_tag(tag) * PORT_LRAM_SLOT_SZ;
  445. memcpy_fromio(fis, prb->fis, sizeof(fis));
  446. ata_tf_from_fis(fis, tf);
  447. }
  448. static int sil24_scr_map[] = {
  449. [SCR_CONTROL] = 0,
  450. [SCR_STATUS] = 1,
  451. [SCR_ERROR] = 2,
  452. [SCR_ACTIVE] = 3,
  453. };
  454. static int sil24_scr_read(struct ata_port *ap, unsigned sc_reg, u32 *val)
  455. {
  456. void __iomem *scr_addr = sil24_port_base(ap) + PORT_SCONTROL;
  457. if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
  458. void __iomem *addr;
  459. addr = scr_addr + sil24_scr_map[sc_reg] * 4;
  460. *val = readl(scr_addr + sil24_scr_map[sc_reg] * 4);
  461. return 0;
  462. }
  463. return -EINVAL;
  464. }
  465. static int sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val)
  466. {
  467. void __iomem *scr_addr = sil24_port_base(ap) + PORT_SCONTROL;
  468. if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
  469. void __iomem *addr;
  470. addr = scr_addr + sil24_scr_map[sc_reg] * 4;
  471. writel(val, scr_addr + sil24_scr_map[sc_reg] * 4);
  472. return 0;
  473. }
  474. return -EINVAL;
  475. }
  476. static void sil24_config_port(struct ata_port *ap)
  477. {
  478. void __iomem *port = sil24_port_base(ap);
  479. /* configure IRQ WoC */
  480. if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
  481. writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_STAT);
  482. else
  483. writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR);
  484. /* zero error counters. */
  485. writel(0x8000, port + PORT_DECODE_ERR_THRESH);
  486. writel(0x8000, port + PORT_CRC_ERR_THRESH);
  487. writel(0x8000, port + PORT_HSHK_ERR_THRESH);
  488. writel(0x0000, port + PORT_DECODE_ERR_CNT);
  489. writel(0x0000, port + PORT_CRC_ERR_CNT);
  490. writel(0x0000, port + PORT_HSHK_ERR_CNT);
  491. /* always use 64bit activation */
  492. writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_CLR);
  493. /* clear port multiplier enable and resume bits */
  494. writel(PORT_CS_PMP_EN | PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
  495. }
  496. static void sil24_config_pmp(struct ata_port *ap, int attached)
  497. {
  498. void __iomem *port = sil24_port_base(ap);
  499. if (attached)
  500. writel(PORT_CS_PMP_EN, port + PORT_CTRL_STAT);
  501. else
  502. writel(PORT_CS_PMP_EN, port + PORT_CTRL_CLR);
  503. }
  504. static void sil24_clear_pmp(struct ata_port *ap)
  505. {
  506. void __iomem *port = sil24_port_base(ap);
  507. int i;
  508. writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
  509. for (i = 0; i < SATA_PMP_MAX_PORTS; i++) {
  510. void __iomem *pmp_base = port + PORT_PMP + i * PORT_PMP_SIZE;
  511. writel(0, pmp_base + PORT_PMP_STATUS);
  512. writel(0, pmp_base + PORT_PMP_QACTIVE);
  513. }
  514. }
  515. static int sil24_init_port(struct ata_port *ap)
  516. {
  517. void __iomem *port = sil24_port_base(ap);
  518. struct sil24_port_priv *pp = ap->private_data;
  519. u32 tmp;
  520. /* clear PMP error status */
  521. if (ap->nr_pmp_links)
  522. sil24_clear_pmp(ap);
  523. writel(PORT_CS_INIT, port + PORT_CTRL_STAT);
  524. ata_wait_register(port + PORT_CTRL_STAT,
  525. PORT_CS_INIT, PORT_CS_INIT, 10, 100);
  526. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  527. PORT_CS_RDY, 0, 10, 100);
  528. if ((tmp & (PORT_CS_INIT | PORT_CS_RDY)) != PORT_CS_RDY) {
  529. pp->do_port_rst = 1;
  530. ap->link.eh_context.i.action |= ATA_EH_RESET;
  531. return -EIO;
  532. }
  533. return 0;
  534. }
  535. static int sil24_exec_polled_cmd(struct ata_port *ap, int pmp,
  536. const struct ata_taskfile *tf,
  537. int is_cmd, u32 ctrl,
  538. unsigned long timeout_msec)
  539. {
  540. void __iomem *port = sil24_port_base(ap);
  541. struct sil24_port_priv *pp = ap->private_data;
  542. struct sil24_prb *prb = &pp->cmd_block[0].ata.prb;
  543. dma_addr_t paddr = pp->cmd_block_dma;
  544. u32 irq_enabled, irq_mask, irq_stat;
  545. int rc;
  546. prb->ctrl = cpu_to_le16(ctrl);
  547. ata_tf_to_fis(tf, pmp, is_cmd, prb->fis);
  548. /* temporarily plug completion and error interrupts */
  549. irq_enabled = readl(port + PORT_IRQ_ENABLE_SET);
  550. writel(PORT_IRQ_COMPLETE | PORT_IRQ_ERROR, port + PORT_IRQ_ENABLE_CLR);
  551. writel((u32)paddr, port + PORT_CMD_ACTIVATE);
  552. writel((u64)paddr >> 32, port + PORT_CMD_ACTIVATE + 4);
  553. irq_mask = (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR) << PORT_IRQ_RAW_SHIFT;
  554. irq_stat = ata_wait_register(port + PORT_IRQ_STAT, irq_mask, 0x0,
  555. 10, timeout_msec);
  556. writel(irq_mask, port + PORT_IRQ_STAT); /* clear IRQs */
  557. irq_stat >>= PORT_IRQ_RAW_SHIFT;
  558. if (irq_stat & PORT_IRQ_COMPLETE)
  559. rc = 0;
  560. else {
  561. /* force port into known state */
  562. sil24_init_port(ap);
  563. if (irq_stat & PORT_IRQ_ERROR)
  564. rc = -EIO;
  565. else
  566. rc = -EBUSY;
  567. }
  568. /* restore IRQ enabled */
  569. writel(irq_enabled, port + PORT_IRQ_ENABLE_SET);
  570. return rc;
  571. }
  572. static int sil24_do_softreset(struct ata_link *link, unsigned int *class,
  573. int pmp, unsigned long deadline)
  574. {
  575. struct ata_port *ap = link->ap;
  576. unsigned long timeout_msec = 0;
  577. struct ata_taskfile tf;
  578. const char *reason;
  579. int rc;
  580. DPRINTK("ENTER\n");
  581. if (ata_link_offline(link)) {
  582. DPRINTK("PHY reports no device\n");
  583. *class = ATA_DEV_NONE;
  584. goto out;
  585. }
  586. /* put the port into known state */
  587. if (sil24_init_port(ap)) {
  588. reason = "port not ready";
  589. goto err;
  590. }
  591. /* do SRST */
  592. if (time_after(deadline, jiffies))
  593. timeout_msec = jiffies_to_msecs(deadline - jiffies);
  594. ata_tf_init(link->device, &tf); /* doesn't really matter */
  595. rc = sil24_exec_polled_cmd(ap, pmp, &tf, 0, PRB_CTRL_SRST,
  596. timeout_msec);
  597. if (rc == -EBUSY) {
  598. reason = "timeout";
  599. goto err;
  600. } else if (rc) {
  601. reason = "SRST command error";
  602. goto err;
  603. }
  604. sil24_read_tf(ap, 0, &tf);
  605. *class = ata_dev_classify(&tf);
  606. if (*class == ATA_DEV_UNKNOWN)
  607. *class = ATA_DEV_NONE;
  608. out:
  609. DPRINTK("EXIT, class=%u\n", *class);
  610. return 0;
  611. err:
  612. ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
  613. return -EIO;
  614. }
  615. static int sil24_softreset(struct ata_link *link, unsigned int *class,
  616. unsigned long deadline)
  617. {
  618. return sil24_do_softreset(link, class, SATA_PMP_CTRL_PORT, deadline);
  619. }
  620. static int sil24_hardreset(struct ata_link *link, unsigned int *class,
  621. unsigned long deadline)
  622. {
  623. struct ata_port *ap = link->ap;
  624. void __iomem *port = sil24_port_base(ap);
  625. struct sil24_port_priv *pp = ap->private_data;
  626. int did_port_rst = 0;
  627. const char *reason;
  628. int tout_msec, rc;
  629. u32 tmp;
  630. retry:
  631. /* Sometimes, DEV_RST is not enough to recover the controller.
  632. * This happens often after PM DMA CS errata.
  633. */
  634. if (pp->do_port_rst) {
  635. ata_port_printk(ap, KERN_WARNING, "controller in dubious "
  636. "state, performing PORT_RST\n");
  637. writel(PORT_CS_PORT_RST, port + PORT_CTRL_STAT);
  638. msleep(10);
  639. writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
  640. ata_wait_register(port + PORT_CTRL_STAT, PORT_CS_RDY, 0,
  641. 10, 5000);
  642. /* restore port configuration */
  643. sil24_config_port(ap);
  644. sil24_config_pmp(ap, ap->nr_pmp_links);
  645. pp->do_port_rst = 0;
  646. did_port_rst = 1;
  647. }
  648. /* sil24 does the right thing(tm) without any protection */
  649. sata_set_spd(link);
  650. tout_msec = 100;
  651. if (ata_link_online(link))
  652. tout_msec = 5000;
  653. writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT);
  654. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  655. PORT_CS_DEV_RST, PORT_CS_DEV_RST, 10,
  656. tout_msec);
  657. /* SStatus oscillates between zero and valid status after
  658. * DEV_RST, debounce it.
  659. */
  660. rc = sata_link_debounce(link, sata_deb_timing_long, deadline);
  661. if (rc) {
  662. reason = "PHY debouncing failed";
  663. goto err;
  664. }
  665. if (tmp & PORT_CS_DEV_RST) {
  666. if (ata_link_offline(link))
  667. return 0;
  668. reason = "link not ready";
  669. goto err;
  670. }
  671. /* Sil24 doesn't store signature FIS after hardreset, so we
  672. * can't wait for BSY to clear. Some devices take a long time
  673. * to get ready and those devices will choke if we don't wait
  674. * for BSY clearance here. Tell libata to perform follow-up
  675. * softreset.
  676. */
  677. return -EAGAIN;
  678. err:
  679. if (!did_port_rst) {
  680. pp->do_port_rst = 1;
  681. goto retry;
  682. }
  683. ata_link_printk(link, KERN_ERR, "hardreset failed (%s)\n", reason);
  684. return -EIO;
  685. }
  686. static inline void sil24_fill_sg(struct ata_queued_cmd *qc,
  687. struct sil24_sge *sge)
  688. {
  689. struct scatterlist *sg;
  690. struct sil24_sge *last_sge = NULL;
  691. unsigned int si;
  692. for_each_sg(qc->sg, sg, qc->n_elem, si) {
  693. sge->addr = cpu_to_le64(sg_dma_address(sg));
  694. sge->cnt = cpu_to_le32(sg_dma_len(sg));
  695. sge->flags = 0;
  696. last_sge = sge;
  697. sge++;
  698. }
  699. last_sge->flags = cpu_to_le32(SGE_TRM);
  700. }
  701. static int sil24_qc_defer(struct ata_queued_cmd *qc)
  702. {
  703. struct ata_link *link = qc->dev->link;
  704. struct ata_port *ap = link->ap;
  705. u8 prot = qc->tf.protocol;
  706. /*
  707. * There is a bug in the chip:
  708. * Port LRAM Causes the PRB/SGT Data to be Corrupted
  709. * If the host issues a read request for LRAM and SActive registers
  710. * while active commands are available in the port, PRB/SGT data in
  711. * the LRAM can become corrupted. This issue applies only when
  712. * reading from, but not writing to, the LRAM.
  713. *
  714. * Therefore, reading LRAM when there is no particular error [and
  715. * other commands may be outstanding] is prohibited.
  716. *
  717. * To avoid this bug there are two situations where a command must run
  718. * exclusive of any other commands on the port:
  719. *
  720. * - ATAPI commands which check the sense data
  721. * - Passthrough ATA commands which always have ATA_QCFLAG_RESULT_TF
  722. * set.
  723. *
  724. */
  725. int is_excl = (ata_is_atapi(prot) ||
  726. (qc->flags & ATA_QCFLAG_RESULT_TF));
  727. if (unlikely(ap->excl_link)) {
  728. if (link == ap->excl_link) {
  729. if (ap->nr_active_links)
  730. return ATA_DEFER_PORT;
  731. qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
  732. } else
  733. return ATA_DEFER_PORT;
  734. } else if (unlikely(is_excl)) {
  735. ap->excl_link = link;
  736. if (ap->nr_active_links)
  737. return ATA_DEFER_PORT;
  738. qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
  739. }
  740. return ata_std_qc_defer(qc);
  741. }
  742. static void sil24_qc_prep(struct ata_queued_cmd *qc)
  743. {
  744. struct ata_port *ap = qc->ap;
  745. struct sil24_port_priv *pp = ap->private_data;
  746. union sil24_cmd_block *cb;
  747. struct sil24_prb *prb;
  748. struct sil24_sge *sge;
  749. u16 ctrl = 0;
  750. cb = &pp->cmd_block[sil24_tag(qc->tag)];
  751. if (!ata_is_atapi(qc->tf.protocol)) {
  752. prb = &cb->ata.prb;
  753. sge = cb->ata.sge;
  754. } else {
  755. prb = &cb->atapi.prb;
  756. sge = cb->atapi.sge;
  757. memset(cb->atapi.cdb, 0, 32);
  758. memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len);
  759. if (ata_is_data(qc->tf.protocol)) {
  760. if (qc->tf.flags & ATA_TFLAG_WRITE)
  761. ctrl = PRB_CTRL_PACKET_WRITE;
  762. else
  763. ctrl = PRB_CTRL_PACKET_READ;
  764. }
  765. }
  766. prb->ctrl = cpu_to_le16(ctrl);
  767. ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, prb->fis);
  768. if (qc->flags & ATA_QCFLAG_DMAMAP)
  769. sil24_fill_sg(qc, sge);
  770. }
  771. static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc)
  772. {
  773. struct ata_port *ap = qc->ap;
  774. struct sil24_port_priv *pp = ap->private_data;
  775. void __iomem *port = sil24_port_base(ap);
  776. unsigned int tag = sil24_tag(qc->tag);
  777. dma_addr_t paddr;
  778. void __iomem *activate;
  779. paddr = pp->cmd_block_dma + tag * sizeof(*pp->cmd_block);
  780. activate = port + PORT_CMD_ACTIVATE + tag * 8;
  781. writel((u32)paddr, activate);
  782. writel((u64)paddr >> 32, activate + 4);
  783. return 0;
  784. }
  785. static bool sil24_qc_fill_rtf(struct ata_queued_cmd *qc)
  786. {
  787. sil24_read_tf(qc->ap, qc->tag, &qc->result_tf);
  788. return true;
  789. }
  790. static void sil24_pmp_attach(struct ata_port *ap)
  791. {
  792. sil24_config_pmp(ap, 1);
  793. sil24_init_port(ap);
  794. }
  795. static void sil24_pmp_detach(struct ata_port *ap)
  796. {
  797. sil24_init_port(ap);
  798. sil24_config_pmp(ap, 0);
  799. }
  800. static int sil24_pmp_softreset(struct ata_link *link, unsigned int *class,
  801. unsigned long deadline)
  802. {
  803. return sil24_do_softreset(link, class, link->pmp, deadline);
  804. }
  805. static int sil24_pmp_hardreset(struct ata_link *link, unsigned int *class,
  806. unsigned long deadline)
  807. {
  808. int rc;
  809. rc = sil24_init_port(link->ap);
  810. if (rc) {
  811. ata_link_printk(link, KERN_ERR,
  812. "hardreset failed (port not ready)\n");
  813. return rc;
  814. }
  815. return sata_std_hardreset(link, class, deadline);
  816. }
  817. static void sil24_freeze(struct ata_port *ap)
  818. {
  819. void __iomem *port = sil24_port_base(ap);
  820. /* Port-wide IRQ mask in HOST_CTRL doesn't really work, clear
  821. * PORT_IRQ_ENABLE instead.
  822. */
  823. writel(0xffff, port + PORT_IRQ_ENABLE_CLR);
  824. }
  825. static void sil24_thaw(struct ata_port *ap)
  826. {
  827. void __iomem *port = sil24_port_base(ap);
  828. u32 tmp;
  829. /* clear IRQ */
  830. tmp = readl(port + PORT_IRQ_STAT);
  831. writel(tmp, port + PORT_IRQ_STAT);
  832. /* turn IRQ back on */
  833. writel(DEF_PORT_IRQ, port + PORT_IRQ_ENABLE_SET);
  834. }
  835. static void sil24_error_intr(struct ata_port *ap)
  836. {
  837. void __iomem *port = sil24_port_base(ap);
  838. struct sil24_port_priv *pp = ap->private_data;
  839. struct ata_queued_cmd *qc = NULL;
  840. struct ata_link *link;
  841. struct ata_eh_info *ehi;
  842. int abort = 0, freeze = 0;
  843. u32 irq_stat;
  844. /* on error, we need to clear IRQ explicitly */
  845. irq_stat = readl(port + PORT_IRQ_STAT);
  846. writel(irq_stat, port + PORT_IRQ_STAT);
  847. /* first, analyze and record host port events */
  848. link = &ap->link;
  849. ehi = &link->eh_info;
  850. ata_ehi_clear_desc(ehi);
  851. ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
  852. if (irq_stat & PORT_IRQ_SDB_NOTIFY) {
  853. ata_ehi_push_desc(ehi, "SDB notify");
  854. sata_async_notification(ap);
  855. }
  856. if (irq_stat & (PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG)) {
  857. ata_ehi_hotplugged(ehi);
  858. ata_ehi_push_desc(ehi, "%s",
  859. irq_stat & PORT_IRQ_PHYRDY_CHG ?
  860. "PHY RDY changed" : "device exchanged");
  861. freeze = 1;
  862. }
  863. if (irq_stat & PORT_IRQ_UNK_FIS) {
  864. ehi->err_mask |= AC_ERR_HSM;
  865. ehi->action |= ATA_EH_RESET;
  866. ata_ehi_push_desc(ehi, "unknown FIS");
  867. freeze = 1;
  868. }
  869. /* deal with command error */
  870. if (irq_stat & PORT_IRQ_ERROR) {
  871. struct sil24_cerr_info *ci = NULL;
  872. unsigned int err_mask = 0, action = 0;
  873. u32 context, cerr;
  874. int pmp;
  875. abort = 1;
  876. /* DMA Context Switch Failure in Port Multiplier Mode
  877. * errata. If we have active commands to 3 or more
  878. * devices, any error condition on active devices can
  879. * corrupt DMA context switching.
  880. */
  881. if (ap->nr_active_links >= 3) {
  882. ehi->err_mask |= AC_ERR_OTHER;
  883. ehi->action |= ATA_EH_RESET;
  884. ata_ehi_push_desc(ehi, "PMP DMA CS errata");
  885. pp->do_port_rst = 1;
  886. freeze = 1;
  887. }
  888. /* find out the offending link and qc */
  889. if (ap->nr_pmp_links) {
  890. context = readl(port + PORT_CONTEXT);
  891. pmp = (context >> 5) & 0xf;
  892. if (pmp < ap->nr_pmp_links) {
  893. link = &ap->pmp_link[pmp];
  894. ehi = &link->eh_info;
  895. qc = ata_qc_from_tag(ap, link->active_tag);
  896. ata_ehi_clear_desc(ehi);
  897. ata_ehi_push_desc(ehi, "irq_stat 0x%08x",
  898. irq_stat);
  899. } else {
  900. err_mask |= AC_ERR_HSM;
  901. action |= ATA_EH_RESET;
  902. freeze = 1;
  903. }
  904. } else
  905. qc = ata_qc_from_tag(ap, link->active_tag);
  906. /* analyze CMD_ERR */
  907. cerr = readl(port + PORT_CMD_ERR);
  908. if (cerr < ARRAY_SIZE(sil24_cerr_db))
  909. ci = &sil24_cerr_db[cerr];
  910. if (ci && ci->desc) {
  911. err_mask |= ci->err_mask;
  912. action |= ci->action;
  913. if (action & ATA_EH_RESET)
  914. freeze = 1;
  915. ata_ehi_push_desc(ehi, "%s", ci->desc);
  916. } else {
  917. err_mask |= AC_ERR_OTHER;
  918. action |= ATA_EH_RESET;
  919. freeze = 1;
  920. ata_ehi_push_desc(ehi, "unknown command error %d",
  921. cerr);
  922. }
  923. /* record error info */
  924. if (qc)
  925. qc->err_mask |= err_mask;
  926. else
  927. ehi->err_mask |= err_mask;
  928. ehi->action |= action;
  929. /* if PMP, resume */
  930. if (ap->nr_pmp_links)
  931. writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_STAT);
  932. }
  933. /* freeze or abort */
  934. if (freeze)
  935. ata_port_freeze(ap);
  936. else if (abort) {
  937. if (qc)
  938. ata_link_abort(qc->dev->link);
  939. else
  940. ata_port_abort(ap);
  941. }
  942. }
  943. static inline void sil24_host_intr(struct ata_port *ap)
  944. {
  945. void __iomem *port = sil24_port_base(ap);
  946. u32 slot_stat, qc_active;
  947. int rc;
  948. /* If PCIX_IRQ_WOC, there's an inherent race window between
  949. * clearing IRQ pending status and reading PORT_SLOT_STAT
  950. * which may cause spurious interrupts afterwards. This is
  951. * unavoidable and much better than losing interrupts which
  952. * happens if IRQ pending is cleared after reading
  953. * PORT_SLOT_STAT.
  954. */
  955. if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
  956. writel(PORT_IRQ_COMPLETE, port + PORT_IRQ_STAT);
  957. slot_stat = readl(port + PORT_SLOT_STAT);
  958. if (unlikely(slot_stat & HOST_SSTAT_ATTN)) {
  959. sil24_error_intr(ap);
  960. return;
  961. }
  962. qc_active = slot_stat & ~HOST_SSTAT_ATTN;
  963. rc = ata_qc_complete_multiple(ap, qc_active);
  964. if (rc > 0)
  965. return;
  966. if (rc < 0) {
  967. struct ata_eh_info *ehi = &ap->link.eh_info;
  968. ehi->err_mask |= AC_ERR_HSM;
  969. ehi->action |= ATA_EH_RESET;
  970. ata_port_freeze(ap);
  971. return;
  972. }
  973. /* spurious interrupts are expected if PCIX_IRQ_WOC */
  974. if (!(ap->flags & SIL24_FLAG_PCIX_IRQ_WOC) && ata_ratelimit())
  975. ata_port_printk(ap, KERN_INFO, "spurious interrupt "
  976. "(slot_stat 0x%x active_tag %d sactive 0x%x)\n",
  977. slot_stat, ap->link.active_tag, ap->link.sactive);
  978. }
  979. static irqreturn_t sil24_interrupt(int irq, void *dev_instance)
  980. {
  981. struct ata_host *host = dev_instance;
  982. void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
  983. unsigned handled = 0;
  984. u32 status;
  985. int i;
  986. status = readl(host_base + HOST_IRQ_STAT);
  987. if (status == 0xffffffff) {
  988. printk(KERN_ERR DRV_NAME ": IRQ status == 0xffffffff, "
  989. "PCI fault or device removal?\n");
  990. goto out;
  991. }
  992. if (!(status & IRQ_STAT_4PORTS))
  993. goto out;
  994. spin_lock(&host->lock);
  995. for (i = 0; i < host->n_ports; i++)
  996. if (status & (1 << i)) {
  997. struct ata_port *ap = host->ports[i];
  998. if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
  999. sil24_host_intr(ap);
  1000. handled++;
  1001. } else
  1002. printk(KERN_ERR DRV_NAME
  1003. ": interrupt from disabled port %d\n", i);
  1004. }
  1005. spin_unlock(&host->lock);
  1006. out:
  1007. return IRQ_RETVAL(handled);
  1008. }
  1009. static void sil24_error_handler(struct ata_port *ap)
  1010. {
  1011. struct sil24_port_priv *pp = ap->private_data;
  1012. if (sil24_init_port(ap))
  1013. ata_eh_freeze_port(ap);
  1014. sata_pmp_error_handler(ap);
  1015. pp->do_port_rst = 0;
  1016. }
  1017. static void sil24_post_internal_cmd(struct ata_queued_cmd *qc)
  1018. {
  1019. struct ata_port *ap = qc->ap;
  1020. /* make DMA engine forget about the failed command */
  1021. if ((qc->flags & ATA_QCFLAG_FAILED) && sil24_init_port(ap))
  1022. ata_eh_freeze_port(ap);
  1023. }
  1024. static int sil24_port_start(struct ata_port *ap)
  1025. {
  1026. struct device *dev = ap->host->dev;
  1027. struct sil24_port_priv *pp;
  1028. union sil24_cmd_block *cb;
  1029. size_t cb_size = sizeof(*cb) * SIL24_MAX_CMDS;
  1030. dma_addr_t cb_dma;
  1031. pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
  1032. if (!pp)
  1033. return -ENOMEM;
  1034. cb = dmam_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL);
  1035. if (!cb)
  1036. return -ENOMEM;
  1037. memset(cb, 0, cb_size);
  1038. pp->cmd_block = cb;
  1039. pp->cmd_block_dma = cb_dma;
  1040. ap->private_data = pp;
  1041. ata_port_pbar_desc(ap, SIL24_HOST_BAR, -1, "host");
  1042. ata_port_pbar_desc(ap, SIL24_PORT_BAR, sil24_port_offset(ap), "port");
  1043. return 0;
  1044. }
  1045. static void sil24_init_controller(struct ata_host *host)
  1046. {
  1047. void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
  1048. u32 tmp;
  1049. int i;
  1050. /* GPIO off */
  1051. writel(0, host_base + HOST_FLASH_CMD);
  1052. /* clear global reset & mask interrupts during initialization */
  1053. writel(0, host_base + HOST_CTRL);
  1054. /* init ports */
  1055. for (i = 0; i < host->n_ports; i++) {
  1056. struct ata_port *ap = host->ports[i];
  1057. void __iomem *port = sil24_port_base(ap);
  1058. /* Initial PHY setting */
  1059. writel(0x20c, port + PORT_PHY_CFG);
  1060. /* Clear port RST */
  1061. tmp = readl(port + PORT_CTRL_STAT);
  1062. if (tmp & PORT_CS_PORT_RST) {
  1063. writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
  1064. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  1065. PORT_CS_PORT_RST,
  1066. PORT_CS_PORT_RST, 10, 100);
  1067. if (tmp & PORT_CS_PORT_RST)
  1068. dev_printk(KERN_ERR, host->dev,
  1069. "failed to clear port RST\n");
  1070. }
  1071. /* configure port */
  1072. sil24_config_port(ap);
  1073. }
  1074. /* Turn on interrupts */
  1075. writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL);
  1076. }
  1077. static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  1078. {
  1079. extern int __MARKER__sil24_cmd_block_is_sized_wrongly;
  1080. static int printed_version;
  1081. struct ata_port_info pi = sil24_port_info[ent->driver_data];
  1082. const struct ata_port_info *ppi[] = { &pi, NULL };
  1083. void __iomem * const *iomap;
  1084. struct ata_host *host;
  1085. int rc;
  1086. u32 tmp;
  1087. /* cause link error if sil24_cmd_block is sized wrongly */
  1088. if (sizeof(union sil24_cmd_block) != PAGE_SIZE)
  1089. __MARKER__sil24_cmd_block_is_sized_wrongly = 1;
  1090. if (!printed_version++)
  1091. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  1092. /* acquire resources */
  1093. rc = pcim_enable_device(pdev);
  1094. if (rc)
  1095. return rc;
  1096. rc = pcim_iomap_regions(pdev,
  1097. (1 << SIL24_HOST_BAR) | (1 << SIL24_PORT_BAR),
  1098. DRV_NAME);
  1099. if (rc)
  1100. return rc;
  1101. iomap = pcim_iomap_table(pdev);
  1102. /* apply workaround for completion IRQ loss on PCI-X errata */
  1103. if (pi.flags & SIL24_FLAG_PCIX_IRQ_WOC) {
  1104. tmp = readl(iomap[SIL24_HOST_BAR] + HOST_CTRL);
  1105. if (tmp & (HOST_CTRL_TRDY | HOST_CTRL_STOP | HOST_CTRL_DEVSEL))
  1106. dev_printk(KERN_INFO, &pdev->dev,
  1107. "Applying completion IRQ loss on PCI-X "
  1108. "errata fix\n");
  1109. else
  1110. pi.flags &= ~SIL24_FLAG_PCIX_IRQ_WOC;
  1111. }
  1112. /* allocate and fill host */
  1113. host = ata_host_alloc_pinfo(&pdev->dev, ppi,
  1114. SIL24_FLAG2NPORTS(ppi[0]->flags));
  1115. if (!host)
  1116. return -ENOMEM;
  1117. host->iomap = iomap;
  1118. /* configure and activate the device */
  1119. if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
  1120. rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  1121. if (rc) {
  1122. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  1123. if (rc) {
  1124. dev_printk(KERN_ERR, &pdev->dev,
  1125. "64-bit DMA enable failed\n");
  1126. return rc;
  1127. }
  1128. }
  1129. } else {
  1130. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  1131. if (rc) {
  1132. dev_printk(KERN_ERR, &pdev->dev,
  1133. "32-bit DMA enable failed\n");
  1134. return rc;
  1135. }
  1136. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  1137. if (rc) {
  1138. dev_printk(KERN_ERR, &pdev->dev,
  1139. "32-bit consistent DMA enable failed\n");
  1140. return rc;
  1141. }
  1142. }
  1143. sil24_init_controller(host);
  1144. pci_set_master(pdev);
  1145. return ata_host_activate(host, pdev->irq, sil24_interrupt, IRQF_SHARED,
  1146. &sil24_sht);
  1147. }
  1148. #ifdef CONFIG_PM
  1149. static int sil24_pci_device_resume(struct pci_dev *pdev)
  1150. {
  1151. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1152. void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
  1153. int rc;
  1154. rc = ata_pci_device_do_resume(pdev);
  1155. if (rc)
  1156. return rc;
  1157. if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND)
  1158. writel(HOST_CTRL_GLOBAL_RST, host_base + HOST_CTRL);
  1159. sil24_init_controller(host);
  1160. ata_host_resume(host);
  1161. return 0;
  1162. }
  1163. static int sil24_port_resume(struct ata_port *ap)
  1164. {
  1165. sil24_config_pmp(ap, ap->nr_pmp_links);
  1166. return 0;
  1167. }
  1168. #endif
  1169. static int __init sil24_init(void)
  1170. {
  1171. return pci_register_driver(&sil24_pci_driver);
  1172. }
  1173. static void __exit sil24_exit(void)
  1174. {
  1175. pci_unregister_driver(&sil24_pci_driver);
  1176. }
  1177. MODULE_AUTHOR("Tejun Heo");
  1178. MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver");
  1179. MODULE_LICENSE("GPL");
  1180. MODULE_DEVICE_TABLE(pci, sil24_pci_tbl);
  1181. module_init(sil24_init);
  1182. module_exit(sil24_exit);