pxa27x.c 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258
  1. /*
  2. * linux/arch/arm/mach-pxa/pxa27x.c
  3. *
  4. * Author: Nicolas Pitre
  5. * Created: Nov 05, 2002
  6. * Copyright: MontaVista Software Inc.
  7. *
  8. * Code specific to PXA27x aka Bulverde.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/kernel.h>
  16. #include <linux/init.h>
  17. #include <linux/pm.h>
  18. #include <linux/platform_device.h>
  19. #include <asm/hardware.h>
  20. #include <asm/irq.h>
  21. #include <asm/arch/irqs.h>
  22. #include <asm/arch/pxa-regs.h>
  23. #include <asm/arch/ohci.h>
  24. #include <asm/arch/pm.h>
  25. #include <asm/arch/dma.h>
  26. #include "generic.h"
  27. /* Crystal clock: 13MHz */
  28. #define BASE_CLK 13000000
  29. /*
  30. * Get the clock frequency as reflected by CCSR and the turbo flag.
  31. * We assume these values have been applied via a fcs.
  32. * If info is not 0 we also display the current settings.
  33. */
  34. unsigned int get_clk_frequency_khz( int info)
  35. {
  36. unsigned long ccsr, clkcfg;
  37. unsigned int l, L, m, M, n2, N, S;
  38. int cccr_a, t, ht, b;
  39. ccsr = CCSR;
  40. cccr_a = CCCR & (1 << 25);
  41. /* Read clkcfg register: it has turbo, b, half-turbo (and f) */
  42. asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (clkcfg) );
  43. t = clkcfg & (1 << 0);
  44. ht = clkcfg & (1 << 2);
  45. b = clkcfg & (1 << 3);
  46. l = ccsr & 0x1f;
  47. n2 = (ccsr>>7) & 0xf;
  48. m = (l <= 10) ? 1 : (l <= 20) ? 2 : 4;
  49. L = l * BASE_CLK;
  50. N = (L * n2) / 2;
  51. M = (!cccr_a) ? (L/m) : ((b) ? L : (L/2));
  52. S = (b) ? L : (L/2);
  53. if (info) {
  54. printk( KERN_INFO "Run Mode clock: %d.%02dMHz (*%d)\n",
  55. L / 1000000, (L % 1000000) / 10000, l );
  56. printk( KERN_INFO "Turbo Mode clock: %d.%02dMHz (*%d.%d, %sactive)\n",
  57. N / 1000000, (N % 1000000)/10000, n2 / 2, (n2 % 2)*5,
  58. (t) ? "" : "in" );
  59. printk( KERN_INFO "Memory clock: %d.%02dMHz (/%d)\n",
  60. M / 1000000, (M % 1000000) / 10000, m );
  61. printk( KERN_INFO "System bus clock: %d.%02dMHz \n",
  62. S / 1000000, (S % 1000000) / 10000 );
  63. }
  64. return (t) ? (N/1000) : (L/1000);
  65. }
  66. /*
  67. * Return the current mem clock frequency in units of 10kHz as
  68. * reflected by CCCR[A], B, and L
  69. */
  70. unsigned int get_memclk_frequency_10khz(void)
  71. {
  72. unsigned long ccsr, clkcfg;
  73. unsigned int l, L, m, M;
  74. int cccr_a, b;
  75. ccsr = CCSR;
  76. cccr_a = CCCR & (1 << 25);
  77. /* Read clkcfg register: it has turbo, b, half-turbo (and f) */
  78. asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (clkcfg) );
  79. b = clkcfg & (1 << 3);
  80. l = ccsr & 0x1f;
  81. m = (l <= 10) ? 1 : (l <= 20) ? 2 : 4;
  82. L = l * BASE_CLK;
  83. M = (!cccr_a) ? (L/m) : ((b) ? L : (L/2));
  84. return (M / 10000);
  85. }
  86. /*
  87. * Return the current LCD clock frequency in units of 10kHz as
  88. */
  89. unsigned int get_lcdclk_frequency_10khz(void)
  90. {
  91. unsigned long ccsr;
  92. unsigned int l, L, k, K;
  93. ccsr = CCSR;
  94. l = ccsr & 0x1f;
  95. k = (l <= 7) ? 1 : (l <= 16) ? 2 : 4;
  96. L = l * BASE_CLK;
  97. K = L / k;
  98. return (K / 10000);
  99. }
  100. EXPORT_SYMBOL(get_clk_frequency_khz);
  101. EXPORT_SYMBOL(get_memclk_frequency_10khz);
  102. EXPORT_SYMBOL(get_lcdclk_frequency_10khz);
  103. #ifdef CONFIG_PM
  104. void pxa_cpu_pm_enter(suspend_state_t state)
  105. {
  106. extern void pxa_cpu_standby(void);
  107. extern void pxa_cpu_suspend(unsigned int);
  108. extern void pxa_cpu_resume(void);
  109. if (state == PM_SUSPEND_STANDBY)
  110. CKEN = (1 << CKEN_MEMC) | (1 << CKEN_OSTIMER) | (1 << CKEN_LCD) | (1 << CKEN_PWM0);
  111. else
  112. CKEN = (1 << CKEN_MEMC) | (1 << CKEN_OSTIMER);
  113. /* ensure voltage-change sequencer not initiated, which hangs */
  114. PCFR &= ~PCFR_FVC;
  115. /* Clear edge-detect status register. */
  116. PEDR = 0xDF12FE1B;
  117. switch (state) {
  118. case PM_SUSPEND_STANDBY:
  119. pxa_cpu_standby();
  120. break;
  121. case PM_SUSPEND_MEM:
  122. /* set resume return address */
  123. PSPR = virt_to_phys(pxa_cpu_resume);
  124. pxa_cpu_suspend(PWRMODE_SLEEP);
  125. break;
  126. }
  127. }
  128. static int pxa27x_pm_valid(suspend_state_t state)
  129. {
  130. return state == PM_SUSPEND_MEM || state == PM_SUSPEND_STANDBY;
  131. }
  132. static struct pm_ops pxa27x_pm_ops = {
  133. .enter = pxa_pm_enter,
  134. .valid = pxa27x_pm_valid,
  135. };
  136. #endif
  137. /*
  138. * device registration specific to PXA27x.
  139. */
  140. static u64 pxa27x_dmamask = 0xffffffffUL;
  141. static struct resource pxa27x_ohci_resources[] = {
  142. [0] = {
  143. .start = 0x4C000000,
  144. .end = 0x4C00ff6f,
  145. .flags = IORESOURCE_MEM,
  146. },
  147. [1] = {
  148. .start = IRQ_USBH1,
  149. .end = IRQ_USBH1,
  150. .flags = IORESOURCE_IRQ,
  151. },
  152. };
  153. static struct platform_device pxaohci_device = {
  154. .name = "pxa27x-ohci",
  155. .id = -1,
  156. .dev = {
  157. .dma_mask = &pxa27x_dmamask,
  158. .coherent_dma_mask = 0xffffffff,
  159. },
  160. .num_resources = ARRAY_SIZE(pxa27x_ohci_resources),
  161. .resource = pxa27x_ohci_resources,
  162. };
  163. void __init pxa_set_ohci_info(struct pxaohci_platform_data *info)
  164. {
  165. pxaohci_device.dev.platform_data = info;
  166. }
  167. static struct resource i2c_power_resources[] = {
  168. {
  169. .start = 0x40f00180,
  170. .end = 0x40f001a3,
  171. .flags = IORESOURCE_MEM,
  172. }, {
  173. .start = IRQ_PWRI2C,
  174. .end = IRQ_PWRI2C,
  175. .flags = IORESOURCE_IRQ,
  176. },
  177. };
  178. static struct platform_device pxai2c_power_device = {
  179. .name = "pxa2xx-i2c",
  180. .id = 1,
  181. .resource = i2c_power_resources,
  182. .num_resources = ARRAY_SIZE(i2c_power_resources),
  183. };
  184. static struct platform_device *devices[] __initdata = {
  185. &pxamci_device,
  186. &pxaudc_device,
  187. &pxafb_device,
  188. &ffuart_device,
  189. &btuart_device,
  190. &stuart_device,
  191. &pxai2c_device,
  192. &pxai2c_power_device,
  193. &pxai2s_device,
  194. &pxaficp_device,
  195. &pxartc_device,
  196. &pxaohci_device,
  197. };
  198. void __init pxa27x_init_irq(void)
  199. {
  200. pxa_init_irq_low();
  201. pxa_init_irq_high();
  202. pxa_init_irq_gpio(128);
  203. }
  204. static int __init pxa27x_init(void)
  205. {
  206. int ret = 0;
  207. if (cpu_is_pxa27x()) {
  208. if ((ret = pxa_init_dma(32)))
  209. return ret;
  210. #ifdef CONFIG_PM
  211. pm_set_ops(&pxa27x_pm_ops);
  212. #endif
  213. ret = platform_add_devices(devices, ARRAY_SIZE(devices));
  214. }
  215. return ret;
  216. }
  217. subsys_initcall(pxa27x_init);