tg3.c 411 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897128981289912900129011290212903129041290512906129071290812909129101291112912129131291412915129161291712918129191292012921129221292312924129251292612927129281292912930129311293212933129341293512936129371293812939129401294112942129431294412945129461294712948129491295012951129521295312954129551295612957129581295912960129611296212963129641296512966129671296812969129701297112972129731297412975129761297712978129791298012981129821298312984129851298612987129881298912990129911299212993129941299512996129971299812999130001300113002130031300413005130061300713008130091301013011130121301313014130151301613017130181301913020130211302213023130241302513026130271302813029130301303113032130331303413035130361303713038130391304013041130421304313044130451304613047130481304913050130511305213053130541305513056130571305813059130601306113062130631306413065130661306713068130691307013071130721307313074130751307613077130781307913080130811308213083130841308513086130871308813089130901309113092130931309413095130961309713098130991310013101131021310313104131051310613107131081310913110131111311213113131141311513116131171311813119131201312113122131231312413125131261312713128131291313013131131321313313134131351313613137131381313913140131411314213143131441314513146131471314813149131501315113152131531315413155131561315713158131591316013161131621316313164131651316613167131681316913170131711317213173131741317513176131771317813179131801318113182131831318413185131861318713188131891319013191131921319313194131951319613197131981319913200132011320213203132041320513206132071320813209132101321113212132131321413215132161321713218132191322013221132221322313224132251322613227132281322913230132311323213233132341323513236132371323813239132401324113242132431324413245132461324713248132491325013251132521325313254132551325613257132581325913260132611326213263132641326513266132671326813269132701327113272132731327413275132761327713278132791328013281132821328313284132851328613287132881328913290132911329213293132941329513296132971329813299133001330113302133031330413305133061330713308133091331013311133121331313314133151331613317133181331913320133211332213323133241332513326133271332813329133301333113332133331333413335133361333713338133391334013341133421334313344133451334613347133481334913350133511335213353133541335513356133571335813359133601336113362133631336413365133661336713368133691337013371133721337313374133751337613377133781337913380133811338213383133841338513386133871338813389133901339113392133931339413395133961339713398133991340013401134021340313404134051340613407134081340913410134111341213413134141341513416134171341813419134201342113422134231342413425134261342713428134291343013431134321343313434134351343613437134381343913440134411344213443134441344513446134471344813449134501345113452134531345413455134561345713458134591346013461134621346313464134651346613467134681346913470134711347213473134741347513476134771347813479134801348113482134831348413485134861348713488134891349013491134921349313494134951349613497134981349913500135011350213503135041350513506135071350813509135101351113512135131351413515135161351713518135191352013521135221352313524135251352613527135281352913530135311353213533135341353513536135371353813539135401354113542135431354413545135461354713548135491355013551135521355313554135551355613557135581355913560135611356213563135641356513566135671356813569135701357113572135731357413575135761357713578135791358013581135821358313584135851358613587135881358913590135911359213593135941359513596135971359813599136001360113602136031360413605136061360713608136091361013611136121361313614136151361613617136181361913620136211362213623136241362513626136271362813629136301363113632136331363413635136361363713638136391364013641136421364313644136451364613647136481364913650136511365213653136541365513656136571365813659136601366113662136631366413665136661366713668136691367013671136721367313674136751367613677136781367913680136811368213683136841368513686136871368813689136901369113692136931369413695136961369713698136991370013701137021370313704137051370613707137081370913710137111371213713137141371513716137171371813719137201372113722137231372413725137261372713728137291373013731137321373313734137351373613737137381373913740137411374213743137441374513746137471374813749137501375113752137531375413755137561375713758137591376013761137621376313764137651376613767137681376913770137711377213773137741377513776137771377813779137801378113782137831378413785137861378713788137891379013791137921379313794137951379613797137981379913800138011380213803138041380513806138071380813809138101381113812138131381413815138161381713818138191382013821138221382313824138251382613827138281382913830138311383213833138341383513836138371383813839138401384113842138431384413845138461384713848138491385013851138521385313854138551385613857138581385913860138611386213863138641386513866138671386813869138701387113872138731387413875138761387713878138791388013881138821388313884138851388613887138881388913890138911389213893138941389513896138971389813899139001390113902139031390413905139061390713908139091391013911139121391313914139151391613917139181391913920139211392213923139241392513926139271392813929139301393113932139331393413935139361393713938139391394013941139421394313944139451394613947139481394913950139511395213953139541395513956139571395813959139601396113962139631396413965139661396713968139691397013971139721397313974139751397613977139781397913980139811398213983139841398513986139871398813989139901399113992139931399413995139961399713998139991400014001140021400314004140051400614007140081400914010140111401214013140141401514016140171401814019140201402114022140231402414025140261402714028140291403014031140321403314034140351403614037140381403914040140411404214043140441404514046140471404814049140501405114052140531405414055140561405714058140591406014061140621406314064140651406614067140681406914070140711407214073140741407514076140771407814079140801408114082140831408414085140861408714088140891409014091140921409314094140951409614097140981409914100141011410214103141041410514106141071410814109141101411114112141131411414115141161411714118141191412014121141221412314124141251412614127141281412914130141311413214133141341413514136141371413814139141401414114142141431414414145141461414714148141491415014151141521415314154141551415614157141581415914160141611416214163141641416514166141671416814169141701417114172141731417414175141761417714178141791418014181141821418314184141851418614187141881418914190141911419214193141941419514196141971419814199142001420114202142031420414205142061420714208142091421014211142121421314214142151421614217142181421914220142211422214223142241422514226142271422814229142301423114232142331423414235142361423714238142391424014241142421424314244142451424614247142481424914250142511425214253142541425514256142571425814259142601426114262142631426414265142661426714268142691427014271142721427314274142751427614277142781427914280142811428214283142841428514286142871428814289142901429114292142931429414295142961429714298142991430014301143021430314304143051430614307143081430914310143111431214313143141431514316143171431814319143201432114322143231432414325143261432714328143291433014331143321433314334143351433614337143381433914340143411434214343143441434514346143471434814349143501435114352143531435414355143561435714358143591436014361143621436314364143651436614367143681436914370143711437214373143741437514376143771437814379143801438114382143831438414385143861438714388143891439014391143921439314394143951439614397143981439914400144011440214403144041440514406144071440814409144101441114412144131441414415144161441714418144191442014421144221442314424144251442614427144281442914430144311443214433144341443514436144371443814439144401444114442144431444414445144461444714448144491445014451144521445314454144551445614457144581445914460144611446214463144641446514466144671446814469144701447114472144731447414475144761447714478144791448014481144821448314484144851448614487144881448914490144911449214493144941449514496144971449814499145001450114502145031450414505145061450714508145091451014511145121451314514145151451614517145181451914520145211452214523145241452514526145271452814529145301453114532145331453414535145361453714538145391454014541145421454314544145451454614547145481454914550145511455214553145541455514556145571455814559145601456114562145631456414565145661456714568145691457014571145721457314574145751457614577145781457914580145811458214583145841458514586145871458814589145901459114592145931459414595145961459714598145991460014601146021460314604146051460614607146081460914610146111461214613146141461514616146171461814619146201462114622146231462414625146261462714628146291463014631146321463314634146351463614637146381463914640146411464214643146441464514646146471464814649146501465114652146531465414655146561465714658146591466014661146621466314664146651466614667146681466914670146711467214673146741467514676146771467814679146801468114682146831468414685146861468714688146891469014691146921469314694146951469614697146981469914700147011470214703147041470514706147071470814709147101471114712147131471414715147161471714718147191472014721147221472314724147251472614727147281472914730147311473214733147341473514736147371473814739147401474114742147431474414745147461474714748147491475014751147521475314754147551475614757147581475914760147611476214763147641476514766147671476814769147701477114772147731477414775147761477714778147791478014781147821478314784147851478614787147881478914790147911479214793147941479514796147971479814799148001480114802148031480414805148061480714808148091481014811148121481314814148151481614817148181481914820148211482214823148241482514826148271482814829148301483114832148331483414835148361483714838148391484014841148421484314844148451484614847148481484914850148511485214853148541485514856148571485814859148601486114862148631486414865148661486714868148691487014871148721487314874148751487614877148781487914880148811488214883148841488514886148871488814889148901489114892148931489414895148961489714898148991490014901149021490314904149051490614907149081490914910149111491214913149141491514916149171491814919149201492114922149231492414925149261492714928149291493014931149321493314934149351493614937149381493914940149411494214943149441494514946149471494814949149501495114952149531495414955149561495714958149591496014961149621496314964149651496614967149681496914970149711497214973149741497514976149771497814979149801498114982149831498414985149861498714988149891499014991149921499314994149951499614997149981499915000150011500215003150041500515006150071500815009150101501115012150131501415015150161501715018150191502015021150221502315024150251502615027150281502915030150311503215033150341503515036150371503815039150401504115042150431504415045150461504715048150491505015051150521505315054150551505615057150581505915060150611506215063150641506515066150671506815069150701507115072150731507415075150761507715078150791508015081150821508315084150851508615087150881508915090150911509215093150941509515096150971509815099151001510115102151031510415105151061510715108151091511015111151121511315114151151511615117151181511915120151211512215123151241512515126151271512815129151301513115132151331513415135151361513715138151391514015141151421514315144151451514615147151481514915150151511515215153151541515515156151571515815159151601516115162151631516415165151661516715168151691517015171151721517315174151751517615177151781517915180151811518215183151841518515186151871518815189151901519115192151931519415195151961519715198151991520015201152021520315204152051520615207152081520915210152111521215213152141521515216152171521815219152201522115222152231522415225152261522715228152291523015231152321523315234152351523615237152381523915240152411524215243152441524515246152471524815249152501525115252152531525415255152561525715258152591526015261152621526315264152651526615267152681526915270152711527215273152741527515276152771527815279152801528115282152831528415285152861528715288152891529015291152921529315294152951529615297152981529915300153011530215303153041530515306153071530815309153101531115312153131531415315153161531715318153191532015321153221532315324153251532615327153281532915330153311533215333153341533515336153371533815339153401534115342153431534415345153461534715348153491535015351153521535315354153551535615357153581535915360153611536215363153641536515366153671536815369153701537115372153731537415375153761537715378153791538015381153821538315384153851538615387153881538915390153911539215393153941539515396153971539815399154001540115402154031540415405154061540715408154091541015411154121541315414154151541615417154181541915420154211542215423154241542515426154271542815429154301543115432154331543415435154361543715438154391544015441154421544315444154451544615447154481544915450
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2011 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/ioport.h>
  28. #include <linux/pci.h>
  29. #include <linux/netdevice.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/skbuff.h>
  32. #include <linux/ethtool.h>
  33. #include <linux/mdio.h>
  34. #include <linux/mii.h>
  35. #include <linux/phy.h>
  36. #include <linux/brcmphy.h>
  37. #include <linux/if_vlan.h>
  38. #include <linux/ip.h>
  39. #include <linux/tcp.h>
  40. #include <linux/workqueue.h>
  41. #include <linux/prefetch.h>
  42. #include <linux/dma-mapping.h>
  43. #include <linux/firmware.h>
  44. #include <net/checksum.h>
  45. #include <net/ip.h>
  46. #include <asm/system.h>
  47. #include <linux/io.h>
  48. #include <asm/byteorder.h>
  49. #include <linux/uaccess.h>
  50. #ifdef CONFIG_SPARC
  51. #include <asm/idprom.h>
  52. #include <asm/prom.h>
  53. #endif
  54. #define BAR_0 0
  55. #define BAR_2 2
  56. #include "tg3.h"
  57. #define DRV_MODULE_NAME "tg3"
  58. #define TG3_MAJ_NUM 3
  59. #define TG3_MIN_NUM 117
  60. #define DRV_MODULE_VERSION \
  61. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  62. #define DRV_MODULE_RELDATE "January 25, 2011"
  63. #define TG3_DEF_MAC_MODE 0
  64. #define TG3_DEF_RX_MODE 0
  65. #define TG3_DEF_TX_MODE 0
  66. #define TG3_DEF_MSG_ENABLE \
  67. (NETIF_MSG_DRV | \
  68. NETIF_MSG_PROBE | \
  69. NETIF_MSG_LINK | \
  70. NETIF_MSG_TIMER | \
  71. NETIF_MSG_IFDOWN | \
  72. NETIF_MSG_IFUP | \
  73. NETIF_MSG_RX_ERR | \
  74. NETIF_MSG_TX_ERR)
  75. /* length of time before we decide the hardware is borked,
  76. * and dev->tx_timeout() should be called to fix the problem
  77. */
  78. #define TG3_TX_TIMEOUT (5 * HZ)
  79. /* hardware minimum and maximum for a single frame's data payload */
  80. #define TG3_MIN_MTU 60
  81. #define TG3_MAX_MTU(tp) \
  82. ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
  83. /* These numbers seem to be hard coded in the NIC firmware somehow.
  84. * You can't change the ring sizes, but you can change where you place
  85. * them in the NIC onboard memory.
  86. */
  87. #define TG3_RX_STD_RING_SIZE(tp) \
  88. ((tp->tg3_flags3 & TG3_FLG3_LRG_PROD_RING_CAP) ? \
  89. TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
  90. #define TG3_DEF_RX_RING_PENDING 200
  91. #define TG3_RX_JMB_RING_SIZE(tp) \
  92. ((tp->tg3_flags3 & TG3_FLG3_LRG_PROD_RING_CAP) ? \
  93. TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
  94. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  95. #define TG3_RSS_INDIR_TBL_SIZE 128
  96. /* Do not place this n-ring entries value into the tp struct itself,
  97. * we really want to expose these constants to GCC so that modulo et
  98. * al. operations are done with shifts and masks instead of with
  99. * hw multiply/modulo instructions. Another solution would be to
  100. * replace things like '% foo' with '& (foo - 1)'.
  101. */
  102. #define TG3_TX_RING_SIZE 512
  103. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  104. #define TG3_RX_STD_RING_BYTES(tp) \
  105. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  106. #define TG3_RX_JMB_RING_BYTES(tp) \
  107. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  108. #define TG3_RX_RCB_RING_BYTES(tp) \
  109. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  110. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  111. TG3_TX_RING_SIZE)
  112. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  113. #define TG3_DMA_BYTE_ENAB 64
  114. #define TG3_RX_STD_DMA_SZ 1536
  115. #define TG3_RX_JMB_DMA_SZ 9046
  116. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  117. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  118. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  119. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  120. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  121. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  122. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  123. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  124. * that are at least dword aligned when used in PCIX mode. The driver
  125. * works around this bug by double copying the packet. This workaround
  126. * is built into the normal double copy length check for efficiency.
  127. *
  128. * However, the double copy is only necessary on those architectures
  129. * where unaligned memory accesses are inefficient. For those architectures
  130. * where unaligned memory accesses incur little penalty, we can reintegrate
  131. * the 5701 in the normal rx path. Doing so saves a device structure
  132. * dereference by hardcoding the double copy threshold in place.
  133. */
  134. #define TG3_RX_COPY_THRESHOLD 256
  135. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  136. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  137. #else
  138. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  139. #endif
  140. /* minimum number of free TX descriptors required to wake up TX process */
  141. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  142. #define TG3_RAW_IP_ALIGN 2
  143. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  144. #define FIRMWARE_TG3 "tigon/tg3.bin"
  145. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  146. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  147. static char version[] __devinitdata =
  148. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  149. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  150. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  151. MODULE_LICENSE("GPL");
  152. MODULE_VERSION(DRV_MODULE_VERSION);
  153. MODULE_FIRMWARE(FIRMWARE_TG3);
  154. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  155. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  156. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  157. module_param(tg3_debug, int, 0);
  158. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  159. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  160. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  161. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  162. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  223. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  237. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  240. {}
  241. };
  242. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  243. static const struct {
  244. const char string[ETH_GSTRING_LEN];
  245. } ethtool_stats_keys[] = {
  246. { "rx_octets" },
  247. { "rx_fragments" },
  248. { "rx_ucast_packets" },
  249. { "rx_mcast_packets" },
  250. { "rx_bcast_packets" },
  251. { "rx_fcs_errors" },
  252. { "rx_align_errors" },
  253. { "rx_xon_pause_rcvd" },
  254. { "rx_xoff_pause_rcvd" },
  255. { "rx_mac_ctrl_rcvd" },
  256. { "rx_xoff_entered" },
  257. { "rx_frame_too_long_errors" },
  258. { "rx_jabbers" },
  259. { "rx_undersize_packets" },
  260. { "rx_in_length_errors" },
  261. { "rx_out_length_errors" },
  262. { "rx_64_or_less_octet_packets" },
  263. { "rx_65_to_127_octet_packets" },
  264. { "rx_128_to_255_octet_packets" },
  265. { "rx_256_to_511_octet_packets" },
  266. { "rx_512_to_1023_octet_packets" },
  267. { "rx_1024_to_1522_octet_packets" },
  268. { "rx_1523_to_2047_octet_packets" },
  269. { "rx_2048_to_4095_octet_packets" },
  270. { "rx_4096_to_8191_octet_packets" },
  271. { "rx_8192_to_9022_octet_packets" },
  272. { "tx_octets" },
  273. { "tx_collisions" },
  274. { "tx_xon_sent" },
  275. { "tx_xoff_sent" },
  276. { "tx_flow_control" },
  277. { "tx_mac_errors" },
  278. { "tx_single_collisions" },
  279. { "tx_mult_collisions" },
  280. { "tx_deferred" },
  281. { "tx_excessive_collisions" },
  282. { "tx_late_collisions" },
  283. { "tx_collide_2times" },
  284. { "tx_collide_3times" },
  285. { "tx_collide_4times" },
  286. { "tx_collide_5times" },
  287. { "tx_collide_6times" },
  288. { "tx_collide_7times" },
  289. { "tx_collide_8times" },
  290. { "tx_collide_9times" },
  291. { "tx_collide_10times" },
  292. { "tx_collide_11times" },
  293. { "tx_collide_12times" },
  294. { "tx_collide_13times" },
  295. { "tx_collide_14times" },
  296. { "tx_collide_15times" },
  297. { "tx_ucast_packets" },
  298. { "tx_mcast_packets" },
  299. { "tx_bcast_packets" },
  300. { "tx_carrier_sense_errors" },
  301. { "tx_discards" },
  302. { "tx_errors" },
  303. { "dma_writeq_full" },
  304. { "dma_write_prioq_full" },
  305. { "rxbds_empty" },
  306. { "rx_discards" },
  307. { "mbuf_lwm_thresh_hit" },
  308. { "rx_errors" },
  309. { "rx_threshold_hit" },
  310. { "dma_readq_full" },
  311. { "dma_read_prioq_full" },
  312. { "tx_comp_queue_full" },
  313. { "ring_set_send_prod_index" },
  314. { "ring_status_update" },
  315. { "nic_irqs" },
  316. { "nic_avoided_irqs" },
  317. { "nic_tx_threshold_hit" }
  318. };
  319. #define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
  320. static const struct {
  321. const char string[ETH_GSTRING_LEN];
  322. } ethtool_test_keys[] = {
  323. { "nvram test (online) " },
  324. { "link test (online) " },
  325. { "register test (offline)" },
  326. { "memory test (offline)" },
  327. { "loopback test (offline)" },
  328. { "interrupt test (offline)" },
  329. };
  330. #define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
  331. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  332. {
  333. writel(val, tp->regs + off);
  334. }
  335. static u32 tg3_read32(struct tg3 *tp, u32 off)
  336. {
  337. return readl(tp->regs + off);
  338. }
  339. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  340. {
  341. writel(val, tp->aperegs + off);
  342. }
  343. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  344. {
  345. return readl(tp->aperegs + off);
  346. }
  347. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  348. {
  349. unsigned long flags;
  350. spin_lock_irqsave(&tp->indirect_lock, flags);
  351. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  352. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  353. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  354. }
  355. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  356. {
  357. writel(val, tp->regs + off);
  358. readl(tp->regs + off);
  359. }
  360. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  361. {
  362. unsigned long flags;
  363. u32 val;
  364. spin_lock_irqsave(&tp->indirect_lock, flags);
  365. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  366. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  367. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  368. return val;
  369. }
  370. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  371. {
  372. unsigned long flags;
  373. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  374. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  375. TG3_64BIT_REG_LOW, val);
  376. return;
  377. }
  378. if (off == TG3_RX_STD_PROD_IDX_REG) {
  379. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  380. TG3_64BIT_REG_LOW, val);
  381. return;
  382. }
  383. spin_lock_irqsave(&tp->indirect_lock, flags);
  384. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  385. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  386. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  387. /* In indirect mode when disabling interrupts, we also need
  388. * to clear the interrupt bit in the GRC local ctrl register.
  389. */
  390. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  391. (val == 0x1)) {
  392. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  393. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  394. }
  395. }
  396. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  397. {
  398. unsigned long flags;
  399. u32 val;
  400. spin_lock_irqsave(&tp->indirect_lock, flags);
  401. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  402. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  403. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  404. return val;
  405. }
  406. /* usec_wait specifies the wait time in usec when writing to certain registers
  407. * where it is unsafe to read back the register without some delay.
  408. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  409. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  410. */
  411. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  412. {
  413. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  414. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  415. /* Non-posted methods */
  416. tp->write32(tp, off, val);
  417. else {
  418. /* Posted method */
  419. tg3_write32(tp, off, val);
  420. if (usec_wait)
  421. udelay(usec_wait);
  422. tp->read32(tp, off);
  423. }
  424. /* Wait again after the read for the posted method to guarantee that
  425. * the wait time is met.
  426. */
  427. if (usec_wait)
  428. udelay(usec_wait);
  429. }
  430. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  431. {
  432. tp->write32_mbox(tp, off, val);
  433. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  434. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  435. tp->read32_mbox(tp, off);
  436. }
  437. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  438. {
  439. void __iomem *mbox = tp->regs + off;
  440. writel(val, mbox);
  441. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  442. writel(val, mbox);
  443. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  444. readl(mbox);
  445. }
  446. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  447. {
  448. return readl(tp->regs + off + GRCMBOX_BASE);
  449. }
  450. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  451. {
  452. writel(val, tp->regs + off + GRCMBOX_BASE);
  453. }
  454. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  455. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  456. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  457. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  458. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  459. #define tw32(reg, val) tp->write32(tp, reg, val)
  460. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  461. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  462. #define tr32(reg) tp->read32(tp, reg)
  463. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  464. {
  465. unsigned long flags;
  466. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  467. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  468. return;
  469. spin_lock_irqsave(&tp->indirect_lock, flags);
  470. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  471. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  472. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  473. /* Always leave this as zero. */
  474. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  475. } else {
  476. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  477. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  478. /* Always leave this as zero. */
  479. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  480. }
  481. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  482. }
  483. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  484. {
  485. unsigned long flags;
  486. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  487. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  488. *val = 0;
  489. return;
  490. }
  491. spin_lock_irqsave(&tp->indirect_lock, flags);
  492. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  493. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  494. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  495. /* Always leave this as zero. */
  496. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  497. } else {
  498. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  499. *val = tr32(TG3PCI_MEM_WIN_DATA);
  500. /* Always leave this as zero. */
  501. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  502. }
  503. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  504. }
  505. static void tg3_ape_lock_init(struct tg3 *tp)
  506. {
  507. int i;
  508. u32 regbase;
  509. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  510. regbase = TG3_APE_LOCK_GRANT;
  511. else
  512. regbase = TG3_APE_PER_LOCK_GRANT;
  513. /* Make sure the driver hasn't any stale locks. */
  514. for (i = 0; i < 8; i++)
  515. tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
  516. }
  517. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  518. {
  519. int i, off;
  520. int ret = 0;
  521. u32 status, req, gnt;
  522. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  523. return 0;
  524. switch (locknum) {
  525. case TG3_APE_LOCK_GRC:
  526. case TG3_APE_LOCK_MEM:
  527. break;
  528. default:
  529. return -EINVAL;
  530. }
  531. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  532. req = TG3_APE_LOCK_REQ;
  533. gnt = TG3_APE_LOCK_GRANT;
  534. } else {
  535. req = TG3_APE_PER_LOCK_REQ;
  536. gnt = TG3_APE_PER_LOCK_GRANT;
  537. }
  538. off = 4 * locknum;
  539. tg3_ape_write32(tp, req + off, APE_LOCK_REQ_DRIVER);
  540. /* Wait for up to 1 millisecond to acquire lock. */
  541. for (i = 0; i < 100; i++) {
  542. status = tg3_ape_read32(tp, gnt + off);
  543. if (status == APE_LOCK_GRANT_DRIVER)
  544. break;
  545. udelay(10);
  546. }
  547. if (status != APE_LOCK_GRANT_DRIVER) {
  548. /* Revoke the lock request. */
  549. tg3_ape_write32(tp, gnt + off,
  550. APE_LOCK_GRANT_DRIVER);
  551. ret = -EBUSY;
  552. }
  553. return ret;
  554. }
  555. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  556. {
  557. u32 gnt;
  558. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  559. return;
  560. switch (locknum) {
  561. case TG3_APE_LOCK_GRC:
  562. case TG3_APE_LOCK_MEM:
  563. break;
  564. default:
  565. return;
  566. }
  567. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  568. gnt = TG3_APE_LOCK_GRANT;
  569. else
  570. gnt = TG3_APE_PER_LOCK_GRANT;
  571. tg3_ape_write32(tp, gnt + 4 * locknum, APE_LOCK_GRANT_DRIVER);
  572. }
  573. static void tg3_disable_ints(struct tg3 *tp)
  574. {
  575. int i;
  576. tw32(TG3PCI_MISC_HOST_CTRL,
  577. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  578. for (i = 0; i < tp->irq_max; i++)
  579. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  580. }
  581. static void tg3_enable_ints(struct tg3 *tp)
  582. {
  583. int i;
  584. tp->irq_sync = 0;
  585. wmb();
  586. tw32(TG3PCI_MISC_HOST_CTRL,
  587. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  588. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  589. for (i = 0; i < tp->irq_cnt; i++) {
  590. struct tg3_napi *tnapi = &tp->napi[i];
  591. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  592. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  593. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  594. tp->coal_now |= tnapi->coal_now;
  595. }
  596. /* Force an initial interrupt */
  597. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  598. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  599. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  600. else
  601. tw32(HOSTCC_MODE, tp->coal_now);
  602. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  603. }
  604. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  605. {
  606. struct tg3 *tp = tnapi->tp;
  607. struct tg3_hw_status *sblk = tnapi->hw_status;
  608. unsigned int work_exists = 0;
  609. /* check for phy events */
  610. if (!(tp->tg3_flags &
  611. (TG3_FLAG_USE_LINKCHG_REG |
  612. TG3_FLAG_POLL_SERDES))) {
  613. if (sblk->status & SD_STATUS_LINK_CHG)
  614. work_exists = 1;
  615. }
  616. /* check for RX/TX work to do */
  617. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  618. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  619. work_exists = 1;
  620. return work_exists;
  621. }
  622. /* tg3_int_reenable
  623. * similar to tg3_enable_ints, but it accurately determines whether there
  624. * is new work pending and can return without flushing the PIO write
  625. * which reenables interrupts
  626. */
  627. static void tg3_int_reenable(struct tg3_napi *tnapi)
  628. {
  629. struct tg3 *tp = tnapi->tp;
  630. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  631. mmiowb();
  632. /* When doing tagged status, this work check is unnecessary.
  633. * The last_tag we write above tells the chip which piece of
  634. * work we've completed.
  635. */
  636. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  637. tg3_has_work(tnapi))
  638. tw32(HOSTCC_MODE, tp->coalesce_mode |
  639. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  640. }
  641. static void tg3_switch_clocks(struct tg3 *tp)
  642. {
  643. u32 clock_ctrl;
  644. u32 orig_clock_ctrl;
  645. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  646. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  647. return;
  648. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  649. orig_clock_ctrl = clock_ctrl;
  650. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  651. CLOCK_CTRL_CLKRUN_OENABLE |
  652. 0x1f);
  653. tp->pci_clock_ctrl = clock_ctrl;
  654. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  655. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  656. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  657. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  658. }
  659. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  660. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  661. clock_ctrl |
  662. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  663. 40);
  664. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  665. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  666. 40);
  667. }
  668. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  669. }
  670. #define PHY_BUSY_LOOPS 5000
  671. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  672. {
  673. u32 frame_val;
  674. unsigned int loops;
  675. int ret;
  676. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  677. tw32_f(MAC_MI_MODE,
  678. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  679. udelay(80);
  680. }
  681. *val = 0x0;
  682. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  683. MI_COM_PHY_ADDR_MASK);
  684. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  685. MI_COM_REG_ADDR_MASK);
  686. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  687. tw32_f(MAC_MI_COM, frame_val);
  688. loops = PHY_BUSY_LOOPS;
  689. while (loops != 0) {
  690. udelay(10);
  691. frame_val = tr32(MAC_MI_COM);
  692. if ((frame_val & MI_COM_BUSY) == 0) {
  693. udelay(5);
  694. frame_val = tr32(MAC_MI_COM);
  695. break;
  696. }
  697. loops -= 1;
  698. }
  699. ret = -EBUSY;
  700. if (loops != 0) {
  701. *val = frame_val & MI_COM_DATA_MASK;
  702. ret = 0;
  703. }
  704. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  705. tw32_f(MAC_MI_MODE, tp->mi_mode);
  706. udelay(80);
  707. }
  708. return ret;
  709. }
  710. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  711. {
  712. u32 frame_val;
  713. unsigned int loops;
  714. int ret;
  715. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  716. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  717. return 0;
  718. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  719. tw32_f(MAC_MI_MODE,
  720. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  721. udelay(80);
  722. }
  723. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  724. MI_COM_PHY_ADDR_MASK);
  725. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  726. MI_COM_REG_ADDR_MASK);
  727. frame_val |= (val & MI_COM_DATA_MASK);
  728. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  729. tw32_f(MAC_MI_COM, frame_val);
  730. loops = PHY_BUSY_LOOPS;
  731. while (loops != 0) {
  732. udelay(10);
  733. frame_val = tr32(MAC_MI_COM);
  734. if ((frame_val & MI_COM_BUSY) == 0) {
  735. udelay(5);
  736. frame_val = tr32(MAC_MI_COM);
  737. break;
  738. }
  739. loops -= 1;
  740. }
  741. ret = -EBUSY;
  742. if (loops != 0)
  743. ret = 0;
  744. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  745. tw32_f(MAC_MI_MODE, tp->mi_mode);
  746. udelay(80);
  747. }
  748. return ret;
  749. }
  750. static int tg3_bmcr_reset(struct tg3 *tp)
  751. {
  752. u32 phy_control;
  753. int limit, err;
  754. /* OK, reset it, and poll the BMCR_RESET bit until it
  755. * clears or we time out.
  756. */
  757. phy_control = BMCR_RESET;
  758. err = tg3_writephy(tp, MII_BMCR, phy_control);
  759. if (err != 0)
  760. return -EBUSY;
  761. limit = 5000;
  762. while (limit--) {
  763. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  764. if (err != 0)
  765. return -EBUSY;
  766. if ((phy_control & BMCR_RESET) == 0) {
  767. udelay(40);
  768. break;
  769. }
  770. udelay(10);
  771. }
  772. if (limit < 0)
  773. return -EBUSY;
  774. return 0;
  775. }
  776. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  777. {
  778. struct tg3 *tp = bp->priv;
  779. u32 val;
  780. spin_lock_bh(&tp->lock);
  781. if (tg3_readphy(tp, reg, &val))
  782. val = -EIO;
  783. spin_unlock_bh(&tp->lock);
  784. return val;
  785. }
  786. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  787. {
  788. struct tg3 *tp = bp->priv;
  789. u32 ret = 0;
  790. spin_lock_bh(&tp->lock);
  791. if (tg3_writephy(tp, reg, val))
  792. ret = -EIO;
  793. spin_unlock_bh(&tp->lock);
  794. return ret;
  795. }
  796. static int tg3_mdio_reset(struct mii_bus *bp)
  797. {
  798. return 0;
  799. }
  800. static void tg3_mdio_config_5785(struct tg3 *tp)
  801. {
  802. u32 val;
  803. struct phy_device *phydev;
  804. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  805. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  806. case PHY_ID_BCM50610:
  807. case PHY_ID_BCM50610M:
  808. val = MAC_PHYCFG2_50610_LED_MODES;
  809. break;
  810. case PHY_ID_BCMAC131:
  811. val = MAC_PHYCFG2_AC131_LED_MODES;
  812. break;
  813. case PHY_ID_RTL8211C:
  814. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  815. break;
  816. case PHY_ID_RTL8201E:
  817. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  818. break;
  819. default:
  820. return;
  821. }
  822. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  823. tw32(MAC_PHYCFG2, val);
  824. val = tr32(MAC_PHYCFG1);
  825. val &= ~(MAC_PHYCFG1_RGMII_INT |
  826. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  827. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  828. tw32(MAC_PHYCFG1, val);
  829. return;
  830. }
  831. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE))
  832. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  833. MAC_PHYCFG2_FMODE_MASK_MASK |
  834. MAC_PHYCFG2_GMODE_MASK_MASK |
  835. MAC_PHYCFG2_ACT_MASK_MASK |
  836. MAC_PHYCFG2_QUAL_MASK_MASK |
  837. MAC_PHYCFG2_INBAND_ENABLE;
  838. tw32(MAC_PHYCFG2, val);
  839. val = tr32(MAC_PHYCFG1);
  840. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  841. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  842. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
  843. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  844. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  845. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  846. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  847. }
  848. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  849. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  850. tw32(MAC_PHYCFG1, val);
  851. val = tr32(MAC_EXT_RGMII_MODE);
  852. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  853. MAC_RGMII_MODE_RX_QUALITY |
  854. MAC_RGMII_MODE_RX_ACTIVITY |
  855. MAC_RGMII_MODE_RX_ENG_DET |
  856. MAC_RGMII_MODE_TX_ENABLE |
  857. MAC_RGMII_MODE_TX_LOWPWR |
  858. MAC_RGMII_MODE_TX_RESET);
  859. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
  860. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  861. val |= MAC_RGMII_MODE_RX_INT_B |
  862. MAC_RGMII_MODE_RX_QUALITY |
  863. MAC_RGMII_MODE_RX_ACTIVITY |
  864. MAC_RGMII_MODE_RX_ENG_DET;
  865. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  866. val |= MAC_RGMII_MODE_TX_ENABLE |
  867. MAC_RGMII_MODE_TX_LOWPWR |
  868. MAC_RGMII_MODE_TX_RESET;
  869. }
  870. tw32(MAC_EXT_RGMII_MODE, val);
  871. }
  872. static void tg3_mdio_start(struct tg3 *tp)
  873. {
  874. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  875. tw32_f(MAC_MI_MODE, tp->mi_mode);
  876. udelay(80);
  877. if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
  878. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  879. tg3_mdio_config_5785(tp);
  880. }
  881. static int tg3_mdio_init(struct tg3 *tp)
  882. {
  883. int i;
  884. u32 reg;
  885. struct phy_device *phydev;
  886. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  887. u32 is_serdes;
  888. tp->phy_addr = PCI_FUNC(tp->pdev->devfn) + 1;
  889. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  890. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  891. else
  892. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  893. TG3_CPMU_PHY_STRAP_IS_SERDES;
  894. if (is_serdes)
  895. tp->phy_addr += 7;
  896. } else
  897. tp->phy_addr = TG3_PHY_MII_ADDR;
  898. tg3_mdio_start(tp);
  899. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  900. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  901. return 0;
  902. tp->mdio_bus = mdiobus_alloc();
  903. if (tp->mdio_bus == NULL)
  904. return -ENOMEM;
  905. tp->mdio_bus->name = "tg3 mdio bus";
  906. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  907. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  908. tp->mdio_bus->priv = tp;
  909. tp->mdio_bus->parent = &tp->pdev->dev;
  910. tp->mdio_bus->read = &tg3_mdio_read;
  911. tp->mdio_bus->write = &tg3_mdio_write;
  912. tp->mdio_bus->reset = &tg3_mdio_reset;
  913. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  914. tp->mdio_bus->irq = &tp->mdio_irq[0];
  915. for (i = 0; i < PHY_MAX_ADDR; i++)
  916. tp->mdio_bus->irq[i] = PHY_POLL;
  917. /* The bus registration will look for all the PHYs on the mdio bus.
  918. * Unfortunately, it does not ensure the PHY is powered up before
  919. * accessing the PHY ID registers. A chip reset is the
  920. * quickest way to bring the device back to an operational state..
  921. */
  922. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  923. tg3_bmcr_reset(tp);
  924. i = mdiobus_register(tp->mdio_bus);
  925. if (i) {
  926. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  927. mdiobus_free(tp->mdio_bus);
  928. return i;
  929. }
  930. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  931. if (!phydev || !phydev->drv) {
  932. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  933. mdiobus_unregister(tp->mdio_bus);
  934. mdiobus_free(tp->mdio_bus);
  935. return -ENODEV;
  936. }
  937. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  938. case PHY_ID_BCM57780:
  939. phydev->interface = PHY_INTERFACE_MODE_GMII;
  940. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  941. break;
  942. case PHY_ID_BCM50610:
  943. case PHY_ID_BCM50610M:
  944. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  945. PHY_BRCM_RX_REFCLK_UNUSED |
  946. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  947. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  948. if (tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)
  949. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  950. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  951. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  952. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  953. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  954. /* fallthru */
  955. case PHY_ID_RTL8211C:
  956. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  957. break;
  958. case PHY_ID_RTL8201E:
  959. case PHY_ID_BCMAC131:
  960. phydev->interface = PHY_INTERFACE_MODE_MII;
  961. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  962. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  963. break;
  964. }
  965. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  966. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  967. tg3_mdio_config_5785(tp);
  968. return 0;
  969. }
  970. static void tg3_mdio_fini(struct tg3 *tp)
  971. {
  972. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  973. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  974. mdiobus_unregister(tp->mdio_bus);
  975. mdiobus_free(tp->mdio_bus);
  976. }
  977. }
  978. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  979. {
  980. int err;
  981. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  982. if (err)
  983. goto done;
  984. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  985. if (err)
  986. goto done;
  987. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  988. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  989. if (err)
  990. goto done;
  991. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  992. done:
  993. return err;
  994. }
  995. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  996. {
  997. int err;
  998. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  999. if (err)
  1000. goto done;
  1001. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  1002. if (err)
  1003. goto done;
  1004. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  1005. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  1006. if (err)
  1007. goto done;
  1008. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  1009. done:
  1010. return err;
  1011. }
  1012. /* tp->lock is held. */
  1013. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1014. {
  1015. u32 val;
  1016. val = tr32(GRC_RX_CPU_EVENT);
  1017. val |= GRC_RX_CPU_DRIVER_EVENT;
  1018. tw32_f(GRC_RX_CPU_EVENT, val);
  1019. tp->last_event_jiffies = jiffies;
  1020. }
  1021. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1022. /* tp->lock is held. */
  1023. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1024. {
  1025. int i;
  1026. unsigned int delay_cnt;
  1027. long time_remain;
  1028. /* If enough time has passed, no wait is necessary. */
  1029. time_remain = (long)(tp->last_event_jiffies + 1 +
  1030. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1031. (long)jiffies;
  1032. if (time_remain < 0)
  1033. return;
  1034. /* Check if we can shorten the wait time. */
  1035. delay_cnt = jiffies_to_usecs(time_remain);
  1036. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1037. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1038. delay_cnt = (delay_cnt >> 3) + 1;
  1039. for (i = 0; i < delay_cnt; i++) {
  1040. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1041. break;
  1042. udelay(8);
  1043. }
  1044. }
  1045. /* tp->lock is held. */
  1046. static void tg3_ump_link_report(struct tg3 *tp)
  1047. {
  1048. u32 reg;
  1049. u32 val;
  1050. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1051. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  1052. return;
  1053. tg3_wait_for_event_ack(tp);
  1054. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1055. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1056. val = 0;
  1057. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1058. val = reg << 16;
  1059. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1060. val |= (reg & 0xffff);
  1061. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  1062. val = 0;
  1063. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1064. val = reg << 16;
  1065. if (!tg3_readphy(tp, MII_LPA, &reg))
  1066. val |= (reg & 0xffff);
  1067. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  1068. val = 0;
  1069. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1070. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1071. val = reg << 16;
  1072. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1073. val |= (reg & 0xffff);
  1074. }
  1075. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1076. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1077. val = reg << 16;
  1078. else
  1079. val = 0;
  1080. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1081. tg3_generate_fw_event(tp);
  1082. }
  1083. static void tg3_link_report(struct tg3 *tp)
  1084. {
  1085. if (!netif_carrier_ok(tp->dev)) {
  1086. netif_info(tp, link, tp->dev, "Link is down\n");
  1087. tg3_ump_link_report(tp);
  1088. } else if (netif_msg_link(tp)) {
  1089. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1090. (tp->link_config.active_speed == SPEED_1000 ?
  1091. 1000 :
  1092. (tp->link_config.active_speed == SPEED_100 ?
  1093. 100 : 10)),
  1094. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1095. "full" : "half"));
  1096. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1097. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1098. "on" : "off",
  1099. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1100. "on" : "off");
  1101. tg3_ump_link_report(tp);
  1102. }
  1103. }
  1104. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1105. {
  1106. u16 miireg;
  1107. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1108. miireg = ADVERTISE_PAUSE_CAP;
  1109. else if (flow_ctrl & FLOW_CTRL_TX)
  1110. miireg = ADVERTISE_PAUSE_ASYM;
  1111. else if (flow_ctrl & FLOW_CTRL_RX)
  1112. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1113. else
  1114. miireg = 0;
  1115. return miireg;
  1116. }
  1117. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1118. {
  1119. u16 miireg;
  1120. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1121. miireg = ADVERTISE_1000XPAUSE;
  1122. else if (flow_ctrl & FLOW_CTRL_TX)
  1123. miireg = ADVERTISE_1000XPSE_ASYM;
  1124. else if (flow_ctrl & FLOW_CTRL_RX)
  1125. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1126. else
  1127. miireg = 0;
  1128. return miireg;
  1129. }
  1130. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1131. {
  1132. u8 cap = 0;
  1133. if (lcladv & ADVERTISE_1000XPAUSE) {
  1134. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1135. if (rmtadv & LPA_1000XPAUSE)
  1136. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1137. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1138. cap = FLOW_CTRL_RX;
  1139. } else {
  1140. if (rmtadv & LPA_1000XPAUSE)
  1141. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1142. }
  1143. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1144. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1145. cap = FLOW_CTRL_TX;
  1146. }
  1147. return cap;
  1148. }
  1149. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1150. {
  1151. u8 autoneg;
  1152. u8 flowctrl = 0;
  1153. u32 old_rx_mode = tp->rx_mode;
  1154. u32 old_tx_mode = tp->tx_mode;
  1155. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1156. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1157. else
  1158. autoneg = tp->link_config.autoneg;
  1159. if (autoneg == AUTONEG_ENABLE &&
  1160. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1161. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1162. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1163. else
  1164. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1165. } else
  1166. flowctrl = tp->link_config.flowctrl;
  1167. tp->link_config.active_flowctrl = flowctrl;
  1168. if (flowctrl & FLOW_CTRL_RX)
  1169. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1170. else
  1171. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1172. if (old_rx_mode != tp->rx_mode)
  1173. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1174. if (flowctrl & FLOW_CTRL_TX)
  1175. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1176. else
  1177. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1178. if (old_tx_mode != tp->tx_mode)
  1179. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1180. }
  1181. static void tg3_adjust_link(struct net_device *dev)
  1182. {
  1183. u8 oldflowctrl, linkmesg = 0;
  1184. u32 mac_mode, lcl_adv, rmt_adv;
  1185. struct tg3 *tp = netdev_priv(dev);
  1186. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1187. spin_lock_bh(&tp->lock);
  1188. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1189. MAC_MODE_HALF_DUPLEX);
  1190. oldflowctrl = tp->link_config.active_flowctrl;
  1191. if (phydev->link) {
  1192. lcl_adv = 0;
  1193. rmt_adv = 0;
  1194. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1195. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1196. else if (phydev->speed == SPEED_1000 ||
  1197. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1198. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1199. else
  1200. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1201. if (phydev->duplex == DUPLEX_HALF)
  1202. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1203. else {
  1204. lcl_adv = tg3_advert_flowctrl_1000T(
  1205. tp->link_config.flowctrl);
  1206. if (phydev->pause)
  1207. rmt_adv = LPA_PAUSE_CAP;
  1208. if (phydev->asym_pause)
  1209. rmt_adv |= LPA_PAUSE_ASYM;
  1210. }
  1211. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1212. } else
  1213. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1214. if (mac_mode != tp->mac_mode) {
  1215. tp->mac_mode = mac_mode;
  1216. tw32_f(MAC_MODE, tp->mac_mode);
  1217. udelay(40);
  1218. }
  1219. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1220. if (phydev->speed == SPEED_10)
  1221. tw32(MAC_MI_STAT,
  1222. MAC_MI_STAT_10MBPS_MODE |
  1223. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1224. else
  1225. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1226. }
  1227. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1228. tw32(MAC_TX_LENGTHS,
  1229. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1230. (6 << TX_LENGTHS_IPG_SHIFT) |
  1231. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1232. else
  1233. tw32(MAC_TX_LENGTHS,
  1234. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1235. (6 << TX_LENGTHS_IPG_SHIFT) |
  1236. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1237. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1238. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1239. phydev->speed != tp->link_config.active_speed ||
  1240. phydev->duplex != tp->link_config.active_duplex ||
  1241. oldflowctrl != tp->link_config.active_flowctrl)
  1242. linkmesg = 1;
  1243. tp->link_config.active_speed = phydev->speed;
  1244. tp->link_config.active_duplex = phydev->duplex;
  1245. spin_unlock_bh(&tp->lock);
  1246. if (linkmesg)
  1247. tg3_link_report(tp);
  1248. }
  1249. static int tg3_phy_init(struct tg3 *tp)
  1250. {
  1251. struct phy_device *phydev;
  1252. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1253. return 0;
  1254. /* Bring the PHY back to a known state. */
  1255. tg3_bmcr_reset(tp);
  1256. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1257. /* Attach the MAC to the PHY. */
  1258. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1259. phydev->dev_flags, phydev->interface);
  1260. if (IS_ERR(phydev)) {
  1261. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1262. return PTR_ERR(phydev);
  1263. }
  1264. /* Mask with MAC supported features. */
  1265. switch (phydev->interface) {
  1266. case PHY_INTERFACE_MODE_GMII:
  1267. case PHY_INTERFACE_MODE_RGMII:
  1268. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1269. phydev->supported &= (PHY_GBIT_FEATURES |
  1270. SUPPORTED_Pause |
  1271. SUPPORTED_Asym_Pause);
  1272. break;
  1273. }
  1274. /* fallthru */
  1275. case PHY_INTERFACE_MODE_MII:
  1276. phydev->supported &= (PHY_BASIC_FEATURES |
  1277. SUPPORTED_Pause |
  1278. SUPPORTED_Asym_Pause);
  1279. break;
  1280. default:
  1281. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1282. return -EINVAL;
  1283. }
  1284. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1285. phydev->advertising = phydev->supported;
  1286. return 0;
  1287. }
  1288. static void tg3_phy_start(struct tg3 *tp)
  1289. {
  1290. struct phy_device *phydev;
  1291. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1292. return;
  1293. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1294. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1295. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1296. phydev->speed = tp->link_config.orig_speed;
  1297. phydev->duplex = tp->link_config.orig_duplex;
  1298. phydev->autoneg = tp->link_config.orig_autoneg;
  1299. phydev->advertising = tp->link_config.orig_advertising;
  1300. }
  1301. phy_start(phydev);
  1302. phy_start_aneg(phydev);
  1303. }
  1304. static void tg3_phy_stop(struct tg3 *tp)
  1305. {
  1306. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1307. return;
  1308. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1309. }
  1310. static void tg3_phy_fini(struct tg3 *tp)
  1311. {
  1312. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1313. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1314. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1315. }
  1316. }
  1317. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  1318. {
  1319. int err;
  1320. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1321. if (!err)
  1322. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  1323. return err;
  1324. }
  1325. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1326. {
  1327. int err;
  1328. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1329. if (!err)
  1330. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1331. return err;
  1332. }
  1333. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1334. {
  1335. u32 phytest;
  1336. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1337. u32 phy;
  1338. tg3_writephy(tp, MII_TG3_FET_TEST,
  1339. phytest | MII_TG3_FET_SHADOW_EN);
  1340. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1341. if (enable)
  1342. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1343. else
  1344. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1345. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1346. }
  1347. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1348. }
  1349. }
  1350. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1351. {
  1352. u32 reg;
  1353. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1354. ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
  1355. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1356. return;
  1357. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1358. tg3_phy_fet_toggle_apd(tp, enable);
  1359. return;
  1360. }
  1361. reg = MII_TG3_MISC_SHDW_WREN |
  1362. MII_TG3_MISC_SHDW_SCR5_SEL |
  1363. MII_TG3_MISC_SHDW_SCR5_LPED |
  1364. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1365. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1366. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1367. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1368. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1369. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1370. reg = MII_TG3_MISC_SHDW_WREN |
  1371. MII_TG3_MISC_SHDW_APD_SEL |
  1372. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1373. if (enable)
  1374. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1375. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1376. }
  1377. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1378. {
  1379. u32 phy;
  1380. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1381. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1382. return;
  1383. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1384. u32 ephy;
  1385. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1386. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1387. tg3_writephy(tp, MII_TG3_FET_TEST,
  1388. ephy | MII_TG3_FET_SHADOW_EN);
  1389. if (!tg3_readphy(tp, reg, &phy)) {
  1390. if (enable)
  1391. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1392. else
  1393. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1394. tg3_writephy(tp, reg, phy);
  1395. }
  1396. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1397. }
  1398. } else {
  1399. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1400. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1401. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1402. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1403. if (enable)
  1404. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1405. else
  1406. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1407. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1408. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1409. }
  1410. }
  1411. }
  1412. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1413. {
  1414. u32 val;
  1415. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1416. return;
  1417. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1418. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1419. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1420. (val | (1 << 15) | (1 << 4)));
  1421. }
  1422. static void tg3_phy_apply_otp(struct tg3 *tp)
  1423. {
  1424. u32 otp, phy;
  1425. if (!tp->phy_otp)
  1426. return;
  1427. otp = tp->phy_otp;
  1428. /* Enable SM_DSP clock and tx 6dB coding. */
  1429. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1430. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1431. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1432. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1433. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1434. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1435. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1436. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1437. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1438. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1439. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1440. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1441. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1442. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1443. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1444. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1445. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1446. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1447. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1448. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1449. /* Turn off SM_DSP clock. */
  1450. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1451. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1452. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1453. }
  1454. static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
  1455. {
  1456. u32 val;
  1457. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1458. return;
  1459. tp->setlpicnt = 0;
  1460. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1461. current_link_up == 1 &&
  1462. tp->link_config.active_duplex == DUPLEX_FULL &&
  1463. (tp->link_config.active_speed == SPEED_100 ||
  1464. tp->link_config.active_speed == SPEED_1000)) {
  1465. u32 eeectl;
  1466. if (tp->link_config.active_speed == SPEED_1000)
  1467. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1468. else
  1469. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1470. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1471. tg3_phy_cl45_read(tp, MDIO_MMD_AN,
  1472. TG3_CL45_D7_EEERES_STAT, &val);
  1473. switch (val) {
  1474. case TG3_CL45_D7_EEERES_STAT_LP_1000T:
  1475. switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
  1476. case ASIC_REV_5717:
  1477. case ASIC_REV_5719:
  1478. case ASIC_REV_57765:
  1479. /* Enable SM_DSP clock and tx 6dB coding. */
  1480. val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1481. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1482. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1483. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  1484. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
  1485. /* Turn off SM_DSP clock. */
  1486. val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1487. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1488. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  1489. }
  1490. /* Fallthrough */
  1491. case TG3_CL45_D7_EEERES_STAT_LP_100TX:
  1492. tp->setlpicnt = 2;
  1493. }
  1494. }
  1495. if (!tp->setlpicnt) {
  1496. val = tr32(TG3_CPMU_EEE_MODE);
  1497. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1498. }
  1499. }
  1500. static int tg3_wait_macro_done(struct tg3 *tp)
  1501. {
  1502. int limit = 100;
  1503. while (limit--) {
  1504. u32 tmp32;
  1505. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  1506. if ((tmp32 & 0x1000) == 0)
  1507. break;
  1508. }
  1509. }
  1510. if (limit < 0)
  1511. return -EBUSY;
  1512. return 0;
  1513. }
  1514. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1515. {
  1516. static const u32 test_pat[4][6] = {
  1517. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1518. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1519. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1520. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1521. };
  1522. int chan;
  1523. for (chan = 0; chan < 4; chan++) {
  1524. int i;
  1525. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1526. (chan * 0x2000) | 0x0200);
  1527. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1528. for (i = 0; i < 6; i++)
  1529. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1530. test_pat[chan][i]);
  1531. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1532. if (tg3_wait_macro_done(tp)) {
  1533. *resetp = 1;
  1534. return -EBUSY;
  1535. }
  1536. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1537. (chan * 0x2000) | 0x0200);
  1538. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  1539. if (tg3_wait_macro_done(tp)) {
  1540. *resetp = 1;
  1541. return -EBUSY;
  1542. }
  1543. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  1544. if (tg3_wait_macro_done(tp)) {
  1545. *resetp = 1;
  1546. return -EBUSY;
  1547. }
  1548. for (i = 0; i < 6; i += 2) {
  1549. u32 low, high;
  1550. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1551. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1552. tg3_wait_macro_done(tp)) {
  1553. *resetp = 1;
  1554. return -EBUSY;
  1555. }
  1556. low &= 0x7fff;
  1557. high &= 0x000f;
  1558. if (low != test_pat[chan][i] ||
  1559. high != test_pat[chan][i+1]) {
  1560. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1561. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1562. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1563. return -EBUSY;
  1564. }
  1565. }
  1566. }
  1567. return 0;
  1568. }
  1569. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1570. {
  1571. int chan;
  1572. for (chan = 0; chan < 4; chan++) {
  1573. int i;
  1574. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1575. (chan * 0x2000) | 0x0200);
  1576. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1577. for (i = 0; i < 6; i++)
  1578. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1579. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1580. if (tg3_wait_macro_done(tp))
  1581. return -EBUSY;
  1582. }
  1583. return 0;
  1584. }
  1585. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1586. {
  1587. u32 reg32, phy9_orig;
  1588. int retries, do_phy_reset, err;
  1589. retries = 10;
  1590. do_phy_reset = 1;
  1591. do {
  1592. if (do_phy_reset) {
  1593. err = tg3_bmcr_reset(tp);
  1594. if (err)
  1595. return err;
  1596. do_phy_reset = 0;
  1597. }
  1598. /* Disable transmitter and interrupt. */
  1599. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1600. continue;
  1601. reg32 |= 0x3000;
  1602. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1603. /* Set full-duplex, 1000 mbps. */
  1604. tg3_writephy(tp, MII_BMCR,
  1605. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1606. /* Set to master mode. */
  1607. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1608. continue;
  1609. tg3_writephy(tp, MII_TG3_CTRL,
  1610. (MII_TG3_CTRL_AS_MASTER |
  1611. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1612. /* Enable SM_DSP_CLOCK and 6dB. */
  1613. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1614. /* Block the PHY control access. */
  1615. tg3_phydsp_write(tp, 0x8005, 0x0800);
  1616. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1617. if (!err)
  1618. break;
  1619. } while (--retries);
  1620. err = tg3_phy_reset_chanpat(tp);
  1621. if (err)
  1622. return err;
  1623. tg3_phydsp_write(tp, 0x8005, 0x0000);
  1624. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1625. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  1626. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1627. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1628. /* Set Extended packet length bit for jumbo frames */
  1629. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1630. } else {
  1631. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1632. }
  1633. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1634. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1635. reg32 &= ~0x3000;
  1636. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1637. } else if (!err)
  1638. err = -EBUSY;
  1639. return err;
  1640. }
  1641. /* This will reset the tigon3 PHY if there is no valid
  1642. * link unless the FORCE argument is non-zero.
  1643. */
  1644. static int tg3_phy_reset(struct tg3 *tp)
  1645. {
  1646. u32 val, cpmuctrl;
  1647. int err;
  1648. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1649. val = tr32(GRC_MISC_CFG);
  1650. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1651. udelay(40);
  1652. }
  1653. err = tg3_readphy(tp, MII_BMSR, &val);
  1654. err |= tg3_readphy(tp, MII_BMSR, &val);
  1655. if (err != 0)
  1656. return -EBUSY;
  1657. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1658. netif_carrier_off(tp->dev);
  1659. tg3_link_report(tp);
  1660. }
  1661. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1662. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1663. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1664. err = tg3_phy_reset_5703_4_5(tp);
  1665. if (err)
  1666. return err;
  1667. goto out;
  1668. }
  1669. cpmuctrl = 0;
  1670. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1671. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1672. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1673. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1674. tw32(TG3_CPMU_CTRL,
  1675. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1676. }
  1677. err = tg3_bmcr_reset(tp);
  1678. if (err)
  1679. return err;
  1680. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1681. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1682. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  1683. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1684. }
  1685. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1686. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1687. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1688. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1689. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1690. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1691. udelay(40);
  1692. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1693. }
  1694. }
  1695. if ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
  1696. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  1697. return 0;
  1698. tg3_phy_apply_otp(tp);
  1699. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  1700. tg3_phy_toggle_apd(tp, true);
  1701. else
  1702. tg3_phy_toggle_apd(tp, false);
  1703. out:
  1704. if (tp->phy_flags & TG3_PHYFLG_ADC_BUG) {
  1705. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1706. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  1707. tg3_phydsp_write(tp, 0x000a, 0x0323);
  1708. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1709. }
  1710. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  1711. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1712. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1713. }
  1714. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  1715. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1716. tg3_phydsp_write(tp, 0x000a, 0x310b);
  1717. tg3_phydsp_write(tp, 0x201f, 0x9506);
  1718. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  1719. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1720. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  1721. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1722. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1723. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  1724. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1725. tg3_writephy(tp, MII_TG3_TEST1,
  1726. MII_TG3_TEST1_TRIM_EN | 0x4);
  1727. } else
  1728. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1729. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1730. }
  1731. /* Set Extended packet length bit (bit 14) on all chips that */
  1732. /* support jumbo frames */
  1733. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1734. /* Cannot do read-modify-write on 5401 */
  1735. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1736. } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1737. /* Set bit 14 with read-modify-write to preserve other bits */
  1738. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1739. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1740. tg3_writephy(tp, MII_TG3_AUX_CTRL, val | 0x4000);
  1741. }
  1742. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1743. * jumbo frames transmission.
  1744. */
  1745. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1746. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  1747. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1748. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1749. }
  1750. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1751. /* adjust output voltage */
  1752. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1753. }
  1754. tg3_phy_toggle_automdix(tp, 1);
  1755. tg3_phy_set_wirespeed(tp);
  1756. return 0;
  1757. }
  1758. static void tg3_frob_aux_power(struct tg3 *tp)
  1759. {
  1760. bool need_vaux = false;
  1761. /* The GPIOs do something completely different on 57765. */
  1762. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0 ||
  1763. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1764. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  1765. return;
  1766. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1767. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  1768. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1769. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) &&
  1770. tp->pdev_peer != tp->pdev) {
  1771. struct net_device *dev_peer;
  1772. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1773. /* remove_one() may have been run on the peer. */
  1774. if (dev_peer) {
  1775. struct tg3 *tp_peer = netdev_priv(dev_peer);
  1776. if (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE)
  1777. return;
  1778. if ((tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) ||
  1779. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF))
  1780. need_vaux = true;
  1781. }
  1782. }
  1783. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) ||
  1784. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  1785. need_vaux = true;
  1786. if (need_vaux) {
  1787. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1788. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1789. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1790. (GRC_LCLCTRL_GPIO_OE0 |
  1791. GRC_LCLCTRL_GPIO_OE1 |
  1792. GRC_LCLCTRL_GPIO_OE2 |
  1793. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1794. GRC_LCLCTRL_GPIO_OUTPUT1),
  1795. 100);
  1796. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1797. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1798. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1799. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1800. GRC_LCLCTRL_GPIO_OE1 |
  1801. GRC_LCLCTRL_GPIO_OE2 |
  1802. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1803. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1804. tp->grc_local_ctrl;
  1805. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1806. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1807. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1808. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1809. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1810. } else {
  1811. u32 no_gpio2;
  1812. u32 grc_local_ctrl = 0;
  1813. /* Workaround to prevent overdrawing Amps. */
  1814. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1815. ASIC_REV_5714) {
  1816. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1817. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1818. grc_local_ctrl, 100);
  1819. }
  1820. /* On 5753 and variants, GPIO2 cannot be used. */
  1821. no_gpio2 = tp->nic_sram_data_cfg &
  1822. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1823. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1824. GRC_LCLCTRL_GPIO_OE1 |
  1825. GRC_LCLCTRL_GPIO_OE2 |
  1826. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1827. GRC_LCLCTRL_GPIO_OUTPUT2;
  1828. if (no_gpio2) {
  1829. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1830. GRC_LCLCTRL_GPIO_OUTPUT2);
  1831. }
  1832. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1833. grc_local_ctrl, 100);
  1834. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1835. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1836. grc_local_ctrl, 100);
  1837. if (!no_gpio2) {
  1838. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1839. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1840. grc_local_ctrl, 100);
  1841. }
  1842. }
  1843. } else {
  1844. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1845. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1846. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1847. (GRC_LCLCTRL_GPIO_OE1 |
  1848. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1849. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1850. GRC_LCLCTRL_GPIO_OE1, 100);
  1851. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1852. (GRC_LCLCTRL_GPIO_OE1 |
  1853. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1854. }
  1855. }
  1856. }
  1857. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1858. {
  1859. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1860. return 1;
  1861. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  1862. if (speed != SPEED_10)
  1863. return 1;
  1864. } else if (speed == SPEED_10)
  1865. return 1;
  1866. return 0;
  1867. }
  1868. static int tg3_setup_phy(struct tg3 *, int);
  1869. #define RESET_KIND_SHUTDOWN 0
  1870. #define RESET_KIND_INIT 1
  1871. #define RESET_KIND_SUSPEND 2
  1872. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1873. static int tg3_halt_cpu(struct tg3 *, u32);
  1874. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1875. {
  1876. u32 val;
  1877. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  1878. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1879. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1880. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1881. sg_dig_ctrl |=
  1882. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1883. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1884. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1885. }
  1886. return;
  1887. }
  1888. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1889. tg3_bmcr_reset(tp);
  1890. val = tr32(GRC_MISC_CFG);
  1891. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1892. udelay(40);
  1893. return;
  1894. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1895. u32 phytest;
  1896. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1897. u32 phy;
  1898. tg3_writephy(tp, MII_ADVERTISE, 0);
  1899. tg3_writephy(tp, MII_BMCR,
  1900. BMCR_ANENABLE | BMCR_ANRESTART);
  1901. tg3_writephy(tp, MII_TG3_FET_TEST,
  1902. phytest | MII_TG3_FET_SHADOW_EN);
  1903. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  1904. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  1905. tg3_writephy(tp,
  1906. MII_TG3_FET_SHDW_AUXMODE4,
  1907. phy);
  1908. }
  1909. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1910. }
  1911. return;
  1912. } else if (do_low_power) {
  1913. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1914. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1915. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1916. MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
  1917. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1918. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1919. MII_TG3_AUXCTL_PCTL_VREG_11V);
  1920. }
  1921. /* The PHY should not be powered down on some chips because
  1922. * of bugs.
  1923. */
  1924. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1925. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1926. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1927. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1928. return;
  1929. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1930. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1931. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1932. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1933. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1934. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1935. }
  1936. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1937. }
  1938. /* tp->lock is held. */
  1939. static int tg3_nvram_lock(struct tg3 *tp)
  1940. {
  1941. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1942. int i;
  1943. if (tp->nvram_lock_cnt == 0) {
  1944. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1945. for (i = 0; i < 8000; i++) {
  1946. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  1947. break;
  1948. udelay(20);
  1949. }
  1950. if (i == 8000) {
  1951. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  1952. return -ENODEV;
  1953. }
  1954. }
  1955. tp->nvram_lock_cnt++;
  1956. }
  1957. return 0;
  1958. }
  1959. /* tp->lock is held. */
  1960. static void tg3_nvram_unlock(struct tg3 *tp)
  1961. {
  1962. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1963. if (tp->nvram_lock_cnt > 0)
  1964. tp->nvram_lock_cnt--;
  1965. if (tp->nvram_lock_cnt == 0)
  1966. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  1967. }
  1968. }
  1969. /* tp->lock is held. */
  1970. static void tg3_enable_nvram_access(struct tg3 *tp)
  1971. {
  1972. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1973. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1974. u32 nvaccess = tr32(NVRAM_ACCESS);
  1975. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  1976. }
  1977. }
  1978. /* tp->lock is held. */
  1979. static void tg3_disable_nvram_access(struct tg3 *tp)
  1980. {
  1981. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1982. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1983. u32 nvaccess = tr32(NVRAM_ACCESS);
  1984. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  1985. }
  1986. }
  1987. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  1988. u32 offset, u32 *val)
  1989. {
  1990. u32 tmp;
  1991. int i;
  1992. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  1993. return -EINVAL;
  1994. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  1995. EEPROM_ADDR_DEVID_MASK |
  1996. EEPROM_ADDR_READ);
  1997. tw32(GRC_EEPROM_ADDR,
  1998. tmp |
  1999. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2000. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  2001. EEPROM_ADDR_ADDR_MASK) |
  2002. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  2003. for (i = 0; i < 1000; i++) {
  2004. tmp = tr32(GRC_EEPROM_ADDR);
  2005. if (tmp & EEPROM_ADDR_COMPLETE)
  2006. break;
  2007. msleep(1);
  2008. }
  2009. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2010. return -EBUSY;
  2011. tmp = tr32(GRC_EEPROM_DATA);
  2012. /*
  2013. * The data will always be opposite the native endian
  2014. * format. Perform a blind byteswap to compensate.
  2015. */
  2016. *val = swab32(tmp);
  2017. return 0;
  2018. }
  2019. #define NVRAM_CMD_TIMEOUT 10000
  2020. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2021. {
  2022. int i;
  2023. tw32(NVRAM_CMD, nvram_cmd);
  2024. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2025. udelay(10);
  2026. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2027. udelay(10);
  2028. break;
  2029. }
  2030. }
  2031. if (i == NVRAM_CMD_TIMEOUT)
  2032. return -EBUSY;
  2033. return 0;
  2034. }
  2035. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2036. {
  2037. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  2038. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  2039. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  2040. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  2041. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2042. addr = ((addr / tp->nvram_pagesize) <<
  2043. ATMEL_AT45DB0X1B_PAGE_POS) +
  2044. (addr % tp->nvram_pagesize);
  2045. return addr;
  2046. }
  2047. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2048. {
  2049. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  2050. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  2051. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  2052. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  2053. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2054. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2055. tp->nvram_pagesize) +
  2056. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2057. return addr;
  2058. }
  2059. /* NOTE: Data read in from NVRAM is byteswapped according to
  2060. * the byteswapping settings for all other register accesses.
  2061. * tg3 devices are BE devices, so on a BE machine, the data
  2062. * returned will be exactly as it is seen in NVRAM. On a LE
  2063. * machine, the 32-bit value will be byteswapped.
  2064. */
  2065. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2066. {
  2067. int ret;
  2068. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  2069. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2070. offset = tg3_nvram_phys_addr(tp, offset);
  2071. if (offset > NVRAM_ADDR_MSK)
  2072. return -EINVAL;
  2073. ret = tg3_nvram_lock(tp);
  2074. if (ret)
  2075. return ret;
  2076. tg3_enable_nvram_access(tp);
  2077. tw32(NVRAM_ADDR, offset);
  2078. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2079. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2080. if (ret == 0)
  2081. *val = tr32(NVRAM_RDDATA);
  2082. tg3_disable_nvram_access(tp);
  2083. tg3_nvram_unlock(tp);
  2084. return ret;
  2085. }
  2086. /* Ensures NVRAM data is in bytestream format. */
  2087. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2088. {
  2089. u32 v;
  2090. int res = tg3_nvram_read(tp, offset, &v);
  2091. if (!res)
  2092. *val = cpu_to_be32(v);
  2093. return res;
  2094. }
  2095. /* tp->lock is held. */
  2096. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2097. {
  2098. u32 addr_high, addr_low;
  2099. int i;
  2100. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2101. tp->dev->dev_addr[1]);
  2102. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2103. (tp->dev->dev_addr[3] << 16) |
  2104. (tp->dev->dev_addr[4] << 8) |
  2105. (tp->dev->dev_addr[5] << 0));
  2106. for (i = 0; i < 4; i++) {
  2107. if (i == 1 && skip_mac_1)
  2108. continue;
  2109. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2110. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2111. }
  2112. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2113. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2114. for (i = 0; i < 12; i++) {
  2115. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2116. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2117. }
  2118. }
  2119. addr_high = (tp->dev->dev_addr[0] +
  2120. tp->dev->dev_addr[1] +
  2121. tp->dev->dev_addr[2] +
  2122. tp->dev->dev_addr[3] +
  2123. tp->dev->dev_addr[4] +
  2124. tp->dev->dev_addr[5]) &
  2125. TX_BACKOFF_SEED_MASK;
  2126. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2127. }
  2128. static void tg3_enable_register_access(struct tg3 *tp)
  2129. {
  2130. /*
  2131. * Make sure register accesses (indirect or otherwise) will function
  2132. * correctly.
  2133. */
  2134. pci_write_config_dword(tp->pdev,
  2135. TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  2136. }
  2137. static int tg3_power_up(struct tg3 *tp)
  2138. {
  2139. tg3_enable_register_access(tp);
  2140. pci_set_power_state(tp->pdev, PCI_D0);
  2141. /* Switch out of Vaux if it is a NIC */
  2142. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  2143. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  2144. return 0;
  2145. }
  2146. static int tg3_power_down_prepare(struct tg3 *tp)
  2147. {
  2148. u32 misc_host_ctrl;
  2149. bool device_should_wake, do_low_power;
  2150. tg3_enable_register_access(tp);
  2151. /* Restore the CLKREQ setting. */
  2152. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2153. u16 lnkctl;
  2154. pci_read_config_word(tp->pdev,
  2155. tp->pcie_cap + PCI_EXP_LNKCTL,
  2156. &lnkctl);
  2157. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2158. pci_write_config_word(tp->pdev,
  2159. tp->pcie_cap + PCI_EXP_LNKCTL,
  2160. lnkctl);
  2161. }
  2162. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2163. tw32(TG3PCI_MISC_HOST_CTRL,
  2164. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2165. device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
  2166. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2167. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  2168. do_low_power = false;
  2169. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  2170. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2171. struct phy_device *phydev;
  2172. u32 phyid, advertising;
  2173. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2174. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2175. tp->link_config.orig_speed = phydev->speed;
  2176. tp->link_config.orig_duplex = phydev->duplex;
  2177. tp->link_config.orig_autoneg = phydev->autoneg;
  2178. tp->link_config.orig_advertising = phydev->advertising;
  2179. advertising = ADVERTISED_TP |
  2180. ADVERTISED_Pause |
  2181. ADVERTISED_Autoneg |
  2182. ADVERTISED_10baseT_Half;
  2183. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2184. device_should_wake) {
  2185. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2186. advertising |=
  2187. ADVERTISED_100baseT_Half |
  2188. ADVERTISED_100baseT_Full |
  2189. ADVERTISED_10baseT_Full;
  2190. else
  2191. advertising |= ADVERTISED_10baseT_Full;
  2192. }
  2193. phydev->advertising = advertising;
  2194. phy_start_aneg(phydev);
  2195. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2196. if (phyid != PHY_ID_BCMAC131) {
  2197. phyid &= PHY_BCM_OUI_MASK;
  2198. if (phyid == PHY_BCM_OUI_1 ||
  2199. phyid == PHY_BCM_OUI_2 ||
  2200. phyid == PHY_BCM_OUI_3)
  2201. do_low_power = true;
  2202. }
  2203. }
  2204. } else {
  2205. do_low_power = true;
  2206. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2207. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2208. tp->link_config.orig_speed = tp->link_config.speed;
  2209. tp->link_config.orig_duplex = tp->link_config.duplex;
  2210. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2211. }
  2212. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  2213. tp->link_config.speed = SPEED_10;
  2214. tp->link_config.duplex = DUPLEX_HALF;
  2215. tp->link_config.autoneg = AUTONEG_ENABLE;
  2216. tg3_setup_phy(tp, 0);
  2217. }
  2218. }
  2219. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2220. u32 val;
  2221. val = tr32(GRC_VCPU_EXT_CTRL);
  2222. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2223. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2224. int i;
  2225. u32 val;
  2226. for (i = 0; i < 200; i++) {
  2227. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2228. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2229. break;
  2230. msleep(1);
  2231. }
  2232. }
  2233. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  2234. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2235. WOL_DRV_STATE_SHUTDOWN |
  2236. WOL_DRV_WOL |
  2237. WOL_SET_MAGIC_PKT);
  2238. if (device_should_wake) {
  2239. u32 mac_mode;
  2240. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  2241. if (do_low_power) {
  2242. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  2243. udelay(40);
  2244. }
  2245. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  2246. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2247. else
  2248. mac_mode = MAC_MODE_PORT_MODE_MII;
  2249. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2250. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2251. ASIC_REV_5700) {
  2252. u32 speed = (tp->tg3_flags &
  2253. TG3_FLAG_WOL_SPEED_100MB) ?
  2254. SPEED_100 : SPEED_10;
  2255. if (tg3_5700_link_polarity(tp, speed))
  2256. mac_mode |= MAC_MODE_LINK_POLARITY;
  2257. else
  2258. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2259. }
  2260. } else {
  2261. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2262. }
  2263. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  2264. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2265. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2266. if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  2267. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
  2268. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2269. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
  2270. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2271. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  2272. mac_mode |= MAC_MODE_APE_TX_EN |
  2273. MAC_MODE_APE_RX_EN |
  2274. MAC_MODE_TDE_ENABLE;
  2275. tw32_f(MAC_MODE, mac_mode);
  2276. udelay(100);
  2277. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2278. udelay(10);
  2279. }
  2280. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  2281. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2282. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2283. u32 base_val;
  2284. base_val = tp->pci_clock_ctrl;
  2285. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2286. CLOCK_CTRL_TXCLK_DISABLE);
  2287. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2288. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2289. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  2290. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  2291. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  2292. /* do nothing */
  2293. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  2294. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  2295. u32 newbits1, newbits2;
  2296. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2297. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2298. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2299. CLOCK_CTRL_TXCLK_DISABLE |
  2300. CLOCK_CTRL_ALTCLK);
  2301. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2302. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  2303. newbits1 = CLOCK_CTRL_625_CORE;
  2304. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2305. } else {
  2306. newbits1 = CLOCK_CTRL_ALTCLK;
  2307. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2308. }
  2309. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2310. 40);
  2311. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2312. 40);
  2313. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2314. u32 newbits3;
  2315. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2316. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2317. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2318. CLOCK_CTRL_TXCLK_DISABLE |
  2319. CLOCK_CTRL_44MHZ_CORE);
  2320. } else {
  2321. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2322. }
  2323. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2324. tp->pci_clock_ctrl | newbits3, 40);
  2325. }
  2326. }
  2327. if (!(device_should_wake) &&
  2328. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  2329. tg3_power_down_phy(tp, do_low_power);
  2330. tg3_frob_aux_power(tp);
  2331. /* Workaround for unstable PLL clock */
  2332. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2333. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2334. u32 val = tr32(0x7d00);
  2335. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2336. tw32(0x7d00, val);
  2337. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2338. int err;
  2339. err = tg3_nvram_lock(tp);
  2340. tg3_halt_cpu(tp, RX_CPU_BASE);
  2341. if (!err)
  2342. tg3_nvram_unlock(tp);
  2343. }
  2344. }
  2345. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2346. return 0;
  2347. }
  2348. static void tg3_power_down(struct tg3 *tp)
  2349. {
  2350. tg3_power_down_prepare(tp);
  2351. pci_wake_from_d3(tp->pdev, tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2352. pci_set_power_state(tp->pdev, PCI_D3hot);
  2353. }
  2354. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2355. {
  2356. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2357. case MII_TG3_AUX_STAT_10HALF:
  2358. *speed = SPEED_10;
  2359. *duplex = DUPLEX_HALF;
  2360. break;
  2361. case MII_TG3_AUX_STAT_10FULL:
  2362. *speed = SPEED_10;
  2363. *duplex = DUPLEX_FULL;
  2364. break;
  2365. case MII_TG3_AUX_STAT_100HALF:
  2366. *speed = SPEED_100;
  2367. *duplex = DUPLEX_HALF;
  2368. break;
  2369. case MII_TG3_AUX_STAT_100FULL:
  2370. *speed = SPEED_100;
  2371. *duplex = DUPLEX_FULL;
  2372. break;
  2373. case MII_TG3_AUX_STAT_1000HALF:
  2374. *speed = SPEED_1000;
  2375. *duplex = DUPLEX_HALF;
  2376. break;
  2377. case MII_TG3_AUX_STAT_1000FULL:
  2378. *speed = SPEED_1000;
  2379. *duplex = DUPLEX_FULL;
  2380. break;
  2381. default:
  2382. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2383. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2384. SPEED_10;
  2385. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2386. DUPLEX_HALF;
  2387. break;
  2388. }
  2389. *speed = SPEED_INVALID;
  2390. *duplex = DUPLEX_INVALID;
  2391. break;
  2392. }
  2393. }
  2394. static void tg3_phy_copper_begin(struct tg3 *tp)
  2395. {
  2396. u32 new_adv;
  2397. int i;
  2398. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  2399. /* Entering low power mode. Disable gigabit and
  2400. * 100baseT advertisements.
  2401. */
  2402. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2403. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  2404. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  2405. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2406. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  2407. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2408. } else if (tp->link_config.speed == SPEED_INVALID) {
  2409. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  2410. tp->link_config.advertising &=
  2411. ~(ADVERTISED_1000baseT_Half |
  2412. ADVERTISED_1000baseT_Full);
  2413. new_adv = ADVERTISE_CSMA;
  2414. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  2415. new_adv |= ADVERTISE_10HALF;
  2416. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  2417. new_adv |= ADVERTISE_10FULL;
  2418. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  2419. new_adv |= ADVERTISE_100HALF;
  2420. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  2421. new_adv |= ADVERTISE_100FULL;
  2422. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2423. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2424. if (tp->link_config.advertising &
  2425. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2426. new_adv = 0;
  2427. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2428. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2429. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2430. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2431. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY) &&
  2432. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2433. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2434. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2435. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2436. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2437. } else {
  2438. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2439. }
  2440. } else {
  2441. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2442. new_adv |= ADVERTISE_CSMA;
  2443. /* Asking for a specific link mode. */
  2444. if (tp->link_config.speed == SPEED_1000) {
  2445. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2446. if (tp->link_config.duplex == DUPLEX_FULL)
  2447. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2448. else
  2449. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2450. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2451. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2452. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2453. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2454. } else {
  2455. if (tp->link_config.speed == SPEED_100) {
  2456. if (tp->link_config.duplex == DUPLEX_FULL)
  2457. new_adv |= ADVERTISE_100FULL;
  2458. else
  2459. new_adv |= ADVERTISE_100HALF;
  2460. } else {
  2461. if (tp->link_config.duplex == DUPLEX_FULL)
  2462. new_adv |= ADVERTISE_10FULL;
  2463. else
  2464. new_adv |= ADVERTISE_10HALF;
  2465. }
  2466. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2467. new_adv = 0;
  2468. }
  2469. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2470. }
  2471. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  2472. u32 val;
  2473. tw32(TG3_CPMU_EEE_MODE,
  2474. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  2475. /* Enable SM_DSP clock and tx 6dB coding. */
  2476. val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  2477. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  2478. MII_TG3_AUXCTL_ACTL_TX_6DB;
  2479. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2480. switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
  2481. case ASIC_REV_5717:
  2482. case ASIC_REV_57765:
  2483. if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  2484. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
  2485. MII_TG3_DSP_CH34TP2_HIBW01);
  2486. /* Fall through */
  2487. case ASIC_REV_5719:
  2488. val = MII_TG3_DSP_TAP26_ALNOKO |
  2489. MII_TG3_DSP_TAP26_RMRXSTO |
  2490. MII_TG3_DSP_TAP26_OPCSINPT;
  2491. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  2492. }
  2493. val = 0;
  2494. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2495. /* Advertise 100-BaseTX EEE ability */
  2496. if (tp->link_config.advertising &
  2497. ADVERTISED_100baseT_Full)
  2498. val |= MDIO_AN_EEE_ADV_100TX;
  2499. /* Advertise 1000-BaseT EEE ability */
  2500. if (tp->link_config.advertising &
  2501. ADVERTISED_1000baseT_Full)
  2502. val |= MDIO_AN_EEE_ADV_1000T;
  2503. }
  2504. tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
  2505. /* Turn off SM_DSP clock. */
  2506. val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  2507. MII_TG3_AUXCTL_ACTL_TX_6DB;
  2508. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2509. }
  2510. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2511. tp->link_config.speed != SPEED_INVALID) {
  2512. u32 bmcr, orig_bmcr;
  2513. tp->link_config.active_speed = tp->link_config.speed;
  2514. tp->link_config.active_duplex = tp->link_config.duplex;
  2515. bmcr = 0;
  2516. switch (tp->link_config.speed) {
  2517. default:
  2518. case SPEED_10:
  2519. break;
  2520. case SPEED_100:
  2521. bmcr |= BMCR_SPEED100;
  2522. break;
  2523. case SPEED_1000:
  2524. bmcr |= TG3_BMCR_SPEED1000;
  2525. break;
  2526. }
  2527. if (tp->link_config.duplex == DUPLEX_FULL)
  2528. bmcr |= BMCR_FULLDPLX;
  2529. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2530. (bmcr != orig_bmcr)) {
  2531. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2532. for (i = 0; i < 1500; i++) {
  2533. u32 tmp;
  2534. udelay(10);
  2535. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2536. tg3_readphy(tp, MII_BMSR, &tmp))
  2537. continue;
  2538. if (!(tmp & BMSR_LSTATUS)) {
  2539. udelay(40);
  2540. break;
  2541. }
  2542. }
  2543. tg3_writephy(tp, MII_BMCR, bmcr);
  2544. udelay(40);
  2545. }
  2546. } else {
  2547. tg3_writephy(tp, MII_BMCR,
  2548. BMCR_ANENABLE | BMCR_ANRESTART);
  2549. }
  2550. }
  2551. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2552. {
  2553. int err;
  2554. /* Turn off tap power management. */
  2555. /* Set Extended packet length bit */
  2556. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2557. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  2558. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  2559. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  2560. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  2561. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  2562. udelay(40);
  2563. return err;
  2564. }
  2565. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2566. {
  2567. u32 adv_reg, all_mask = 0;
  2568. if (mask & ADVERTISED_10baseT_Half)
  2569. all_mask |= ADVERTISE_10HALF;
  2570. if (mask & ADVERTISED_10baseT_Full)
  2571. all_mask |= ADVERTISE_10FULL;
  2572. if (mask & ADVERTISED_100baseT_Half)
  2573. all_mask |= ADVERTISE_100HALF;
  2574. if (mask & ADVERTISED_100baseT_Full)
  2575. all_mask |= ADVERTISE_100FULL;
  2576. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2577. return 0;
  2578. if ((adv_reg & all_mask) != all_mask)
  2579. return 0;
  2580. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  2581. u32 tg3_ctrl;
  2582. all_mask = 0;
  2583. if (mask & ADVERTISED_1000baseT_Half)
  2584. all_mask |= ADVERTISE_1000HALF;
  2585. if (mask & ADVERTISED_1000baseT_Full)
  2586. all_mask |= ADVERTISE_1000FULL;
  2587. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2588. return 0;
  2589. if ((tg3_ctrl & all_mask) != all_mask)
  2590. return 0;
  2591. }
  2592. return 1;
  2593. }
  2594. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2595. {
  2596. u32 curadv, reqadv;
  2597. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2598. return 1;
  2599. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2600. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2601. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2602. if (curadv != reqadv)
  2603. return 0;
  2604. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2605. tg3_readphy(tp, MII_LPA, rmtadv);
  2606. } else {
  2607. /* Reprogram the advertisement register, even if it
  2608. * does not affect the current link. If the link
  2609. * gets renegotiated in the future, we can save an
  2610. * additional renegotiation cycle by advertising
  2611. * it correctly in the first place.
  2612. */
  2613. if (curadv != reqadv) {
  2614. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2615. ADVERTISE_PAUSE_ASYM);
  2616. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2617. }
  2618. }
  2619. return 1;
  2620. }
  2621. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2622. {
  2623. int current_link_up;
  2624. u32 bmsr, val;
  2625. u32 lcl_adv, rmt_adv;
  2626. u16 current_speed;
  2627. u8 current_duplex;
  2628. int i, err;
  2629. tw32(MAC_EVENT, 0);
  2630. tw32_f(MAC_STATUS,
  2631. (MAC_STATUS_SYNC_CHANGED |
  2632. MAC_STATUS_CFG_CHANGED |
  2633. MAC_STATUS_MI_COMPLETION |
  2634. MAC_STATUS_LNKSTATE_CHANGED));
  2635. udelay(40);
  2636. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2637. tw32_f(MAC_MI_MODE,
  2638. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2639. udelay(80);
  2640. }
  2641. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2642. /* Some third-party PHYs need to be reset on link going
  2643. * down.
  2644. */
  2645. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2646. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2647. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2648. netif_carrier_ok(tp->dev)) {
  2649. tg3_readphy(tp, MII_BMSR, &bmsr);
  2650. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2651. !(bmsr & BMSR_LSTATUS))
  2652. force_reset = 1;
  2653. }
  2654. if (force_reset)
  2655. tg3_phy_reset(tp);
  2656. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2657. tg3_readphy(tp, MII_BMSR, &bmsr);
  2658. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2659. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2660. bmsr = 0;
  2661. if (!(bmsr & BMSR_LSTATUS)) {
  2662. err = tg3_init_5401phy_dsp(tp);
  2663. if (err)
  2664. return err;
  2665. tg3_readphy(tp, MII_BMSR, &bmsr);
  2666. for (i = 0; i < 1000; i++) {
  2667. udelay(10);
  2668. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2669. (bmsr & BMSR_LSTATUS)) {
  2670. udelay(40);
  2671. break;
  2672. }
  2673. }
  2674. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  2675. TG3_PHY_REV_BCM5401_B0 &&
  2676. !(bmsr & BMSR_LSTATUS) &&
  2677. tp->link_config.active_speed == SPEED_1000) {
  2678. err = tg3_phy_reset(tp);
  2679. if (!err)
  2680. err = tg3_init_5401phy_dsp(tp);
  2681. if (err)
  2682. return err;
  2683. }
  2684. }
  2685. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2686. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2687. /* 5701 {A0,B0} CRC bug workaround */
  2688. tg3_writephy(tp, 0x15, 0x0a75);
  2689. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  2690. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2691. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  2692. }
  2693. /* Clear pending interrupts... */
  2694. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  2695. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  2696. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  2697. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2698. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  2699. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2700. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2701. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2702. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2703. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2704. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2705. else
  2706. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2707. }
  2708. current_link_up = 0;
  2709. current_speed = SPEED_INVALID;
  2710. current_duplex = DUPLEX_INVALID;
  2711. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  2712. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2713. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2714. if (!(val & (1 << 10))) {
  2715. val |= (1 << 10);
  2716. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2717. goto relink;
  2718. }
  2719. }
  2720. bmsr = 0;
  2721. for (i = 0; i < 100; i++) {
  2722. tg3_readphy(tp, MII_BMSR, &bmsr);
  2723. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2724. (bmsr & BMSR_LSTATUS))
  2725. break;
  2726. udelay(40);
  2727. }
  2728. if (bmsr & BMSR_LSTATUS) {
  2729. u32 aux_stat, bmcr;
  2730. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2731. for (i = 0; i < 2000; i++) {
  2732. udelay(10);
  2733. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2734. aux_stat)
  2735. break;
  2736. }
  2737. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2738. &current_speed,
  2739. &current_duplex);
  2740. bmcr = 0;
  2741. for (i = 0; i < 200; i++) {
  2742. tg3_readphy(tp, MII_BMCR, &bmcr);
  2743. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2744. continue;
  2745. if (bmcr && bmcr != 0x7fff)
  2746. break;
  2747. udelay(10);
  2748. }
  2749. lcl_adv = 0;
  2750. rmt_adv = 0;
  2751. tp->link_config.active_speed = current_speed;
  2752. tp->link_config.active_duplex = current_duplex;
  2753. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2754. if ((bmcr & BMCR_ANENABLE) &&
  2755. tg3_copper_is_advertising_all(tp,
  2756. tp->link_config.advertising)) {
  2757. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2758. &rmt_adv))
  2759. current_link_up = 1;
  2760. }
  2761. } else {
  2762. if (!(bmcr & BMCR_ANENABLE) &&
  2763. tp->link_config.speed == current_speed &&
  2764. tp->link_config.duplex == current_duplex &&
  2765. tp->link_config.flowctrl ==
  2766. tp->link_config.active_flowctrl) {
  2767. current_link_up = 1;
  2768. }
  2769. }
  2770. if (current_link_up == 1 &&
  2771. tp->link_config.active_duplex == DUPLEX_FULL)
  2772. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2773. }
  2774. relink:
  2775. if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2776. tg3_phy_copper_begin(tp);
  2777. tg3_readphy(tp, MII_BMSR, &bmsr);
  2778. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2779. (bmsr & BMSR_LSTATUS))
  2780. current_link_up = 1;
  2781. }
  2782. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2783. if (current_link_up == 1) {
  2784. if (tp->link_config.active_speed == SPEED_100 ||
  2785. tp->link_config.active_speed == SPEED_10)
  2786. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2787. else
  2788. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2789. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  2790. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2791. else
  2792. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2793. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2794. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2795. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2796. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2797. if (current_link_up == 1 &&
  2798. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2799. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2800. else
  2801. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2802. }
  2803. /* ??? Without this setting Netgear GA302T PHY does not
  2804. * ??? send/receive packets...
  2805. */
  2806. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  2807. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2808. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2809. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2810. udelay(80);
  2811. }
  2812. tw32_f(MAC_MODE, tp->mac_mode);
  2813. udelay(40);
  2814. tg3_phy_eee_adjust(tp, current_link_up);
  2815. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2816. /* Polled via timer. */
  2817. tw32_f(MAC_EVENT, 0);
  2818. } else {
  2819. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2820. }
  2821. udelay(40);
  2822. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2823. current_link_up == 1 &&
  2824. tp->link_config.active_speed == SPEED_1000 &&
  2825. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2826. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2827. udelay(120);
  2828. tw32_f(MAC_STATUS,
  2829. (MAC_STATUS_SYNC_CHANGED |
  2830. MAC_STATUS_CFG_CHANGED));
  2831. udelay(40);
  2832. tg3_write_mem(tp,
  2833. NIC_SRAM_FIRMWARE_MBOX,
  2834. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2835. }
  2836. /* Prevent send BD corruption. */
  2837. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2838. u16 oldlnkctl, newlnkctl;
  2839. pci_read_config_word(tp->pdev,
  2840. tp->pcie_cap + PCI_EXP_LNKCTL,
  2841. &oldlnkctl);
  2842. if (tp->link_config.active_speed == SPEED_100 ||
  2843. tp->link_config.active_speed == SPEED_10)
  2844. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2845. else
  2846. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2847. if (newlnkctl != oldlnkctl)
  2848. pci_write_config_word(tp->pdev,
  2849. tp->pcie_cap + PCI_EXP_LNKCTL,
  2850. newlnkctl);
  2851. }
  2852. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2853. if (current_link_up)
  2854. netif_carrier_on(tp->dev);
  2855. else
  2856. netif_carrier_off(tp->dev);
  2857. tg3_link_report(tp);
  2858. }
  2859. return 0;
  2860. }
  2861. struct tg3_fiber_aneginfo {
  2862. int state;
  2863. #define ANEG_STATE_UNKNOWN 0
  2864. #define ANEG_STATE_AN_ENABLE 1
  2865. #define ANEG_STATE_RESTART_INIT 2
  2866. #define ANEG_STATE_RESTART 3
  2867. #define ANEG_STATE_DISABLE_LINK_OK 4
  2868. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2869. #define ANEG_STATE_ABILITY_DETECT 6
  2870. #define ANEG_STATE_ACK_DETECT_INIT 7
  2871. #define ANEG_STATE_ACK_DETECT 8
  2872. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2873. #define ANEG_STATE_COMPLETE_ACK 10
  2874. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2875. #define ANEG_STATE_IDLE_DETECT 12
  2876. #define ANEG_STATE_LINK_OK 13
  2877. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2878. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2879. u32 flags;
  2880. #define MR_AN_ENABLE 0x00000001
  2881. #define MR_RESTART_AN 0x00000002
  2882. #define MR_AN_COMPLETE 0x00000004
  2883. #define MR_PAGE_RX 0x00000008
  2884. #define MR_NP_LOADED 0x00000010
  2885. #define MR_TOGGLE_TX 0x00000020
  2886. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2887. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2888. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2889. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2890. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2891. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2892. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2893. #define MR_TOGGLE_RX 0x00002000
  2894. #define MR_NP_RX 0x00004000
  2895. #define MR_LINK_OK 0x80000000
  2896. unsigned long link_time, cur_time;
  2897. u32 ability_match_cfg;
  2898. int ability_match_count;
  2899. char ability_match, idle_match, ack_match;
  2900. u32 txconfig, rxconfig;
  2901. #define ANEG_CFG_NP 0x00000080
  2902. #define ANEG_CFG_ACK 0x00000040
  2903. #define ANEG_CFG_RF2 0x00000020
  2904. #define ANEG_CFG_RF1 0x00000010
  2905. #define ANEG_CFG_PS2 0x00000001
  2906. #define ANEG_CFG_PS1 0x00008000
  2907. #define ANEG_CFG_HD 0x00004000
  2908. #define ANEG_CFG_FD 0x00002000
  2909. #define ANEG_CFG_INVAL 0x00001f06
  2910. };
  2911. #define ANEG_OK 0
  2912. #define ANEG_DONE 1
  2913. #define ANEG_TIMER_ENAB 2
  2914. #define ANEG_FAILED -1
  2915. #define ANEG_STATE_SETTLE_TIME 10000
  2916. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2917. struct tg3_fiber_aneginfo *ap)
  2918. {
  2919. u16 flowctrl;
  2920. unsigned long delta;
  2921. u32 rx_cfg_reg;
  2922. int ret;
  2923. if (ap->state == ANEG_STATE_UNKNOWN) {
  2924. ap->rxconfig = 0;
  2925. ap->link_time = 0;
  2926. ap->cur_time = 0;
  2927. ap->ability_match_cfg = 0;
  2928. ap->ability_match_count = 0;
  2929. ap->ability_match = 0;
  2930. ap->idle_match = 0;
  2931. ap->ack_match = 0;
  2932. }
  2933. ap->cur_time++;
  2934. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2935. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2936. if (rx_cfg_reg != ap->ability_match_cfg) {
  2937. ap->ability_match_cfg = rx_cfg_reg;
  2938. ap->ability_match = 0;
  2939. ap->ability_match_count = 0;
  2940. } else {
  2941. if (++ap->ability_match_count > 1) {
  2942. ap->ability_match = 1;
  2943. ap->ability_match_cfg = rx_cfg_reg;
  2944. }
  2945. }
  2946. if (rx_cfg_reg & ANEG_CFG_ACK)
  2947. ap->ack_match = 1;
  2948. else
  2949. ap->ack_match = 0;
  2950. ap->idle_match = 0;
  2951. } else {
  2952. ap->idle_match = 1;
  2953. ap->ability_match_cfg = 0;
  2954. ap->ability_match_count = 0;
  2955. ap->ability_match = 0;
  2956. ap->ack_match = 0;
  2957. rx_cfg_reg = 0;
  2958. }
  2959. ap->rxconfig = rx_cfg_reg;
  2960. ret = ANEG_OK;
  2961. switch (ap->state) {
  2962. case ANEG_STATE_UNKNOWN:
  2963. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2964. ap->state = ANEG_STATE_AN_ENABLE;
  2965. /* fallthru */
  2966. case ANEG_STATE_AN_ENABLE:
  2967. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2968. if (ap->flags & MR_AN_ENABLE) {
  2969. ap->link_time = 0;
  2970. ap->cur_time = 0;
  2971. ap->ability_match_cfg = 0;
  2972. ap->ability_match_count = 0;
  2973. ap->ability_match = 0;
  2974. ap->idle_match = 0;
  2975. ap->ack_match = 0;
  2976. ap->state = ANEG_STATE_RESTART_INIT;
  2977. } else {
  2978. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2979. }
  2980. break;
  2981. case ANEG_STATE_RESTART_INIT:
  2982. ap->link_time = ap->cur_time;
  2983. ap->flags &= ~(MR_NP_LOADED);
  2984. ap->txconfig = 0;
  2985. tw32(MAC_TX_AUTO_NEG, 0);
  2986. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2987. tw32_f(MAC_MODE, tp->mac_mode);
  2988. udelay(40);
  2989. ret = ANEG_TIMER_ENAB;
  2990. ap->state = ANEG_STATE_RESTART;
  2991. /* fallthru */
  2992. case ANEG_STATE_RESTART:
  2993. delta = ap->cur_time - ap->link_time;
  2994. if (delta > ANEG_STATE_SETTLE_TIME)
  2995. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2996. else
  2997. ret = ANEG_TIMER_ENAB;
  2998. break;
  2999. case ANEG_STATE_DISABLE_LINK_OK:
  3000. ret = ANEG_DONE;
  3001. break;
  3002. case ANEG_STATE_ABILITY_DETECT_INIT:
  3003. ap->flags &= ~(MR_TOGGLE_TX);
  3004. ap->txconfig = ANEG_CFG_FD;
  3005. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3006. if (flowctrl & ADVERTISE_1000XPAUSE)
  3007. ap->txconfig |= ANEG_CFG_PS1;
  3008. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3009. ap->txconfig |= ANEG_CFG_PS2;
  3010. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3011. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3012. tw32_f(MAC_MODE, tp->mac_mode);
  3013. udelay(40);
  3014. ap->state = ANEG_STATE_ABILITY_DETECT;
  3015. break;
  3016. case ANEG_STATE_ABILITY_DETECT:
  3017. if (ap->ability_match != 0 && ap->rxconfig != 0)
  3018. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  3019. break;
  3020. case ANEG_STATE_ACK_DETECT_INIT:
  3021. ap->txconfig |= ANEG_CFG_ACK;
  3022. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3023. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3024. tw32_f(MAC_MODE, tp->mac_mode);
  3025. udelay(40);
  3026. ap->state = ANEG_STATE_ACK_DETECT;
  3027. /* fallthru */
  3028. case ANEG_STATE_ACK_DETECT:
  3029. if (ap->ack_match != 0) {
  3030. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  3031. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  3032. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  3033. } else {
  3034. ap->state = ANEG_STATE_AN_ENABLE;
  3035. }
  3036. } else if (ap->ability_match != 0 &&
  3037. ap->rxconfig == 0) {
  3038. ap->state = ANEG_STATE_AN_ENABLE;
  3039. }
  3040. break;
  3041. case ANEG_STATE_COMPLETE_ACK_INIT:
  3042. if (ap->rxconfig & ANEG_CFG_INVAL) {
  3043. ret = ANEG_FAILED;
  3044. break;
  3045. }
  3046. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  3047. MR_LP_ADV_HALF_DUPLEX |
  3048. MR_LP_ADV_SYM_PAUSE |
  3049. MR_LP_ADV_ASYM_PAUSE |
  3050. MR_LP_ADV_REMOTE_FAULT1 |
  3051. MR_LP_ADV_REMOTE_FAULT2 |
  3052. MR_LP_ADV_NEXT_PAGE |
  3053. MR_TOGGLE_RX |
  3054. MR_NP_RX);
  3055. if (ap->rxconfig & ANEG_CFG_FD)
  3056. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  3057. if (ap->rxconfig & ANEG_CFG_HD)
  3058. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  3059. if (ap->rxconfig & ANEG_CFG_PS1)
  3060. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  3061. if (ap->rxconfig & ANEG_CFG_PS2)
  3062. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  3063. if (ap->rxconfig & ANEG_CFG_RF1)
  3064. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  3065. if (ap->rxconfig & ANEG_CFG_RF2)
  3066. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  3067. if (ap->rxconfig & ANEG_CFG_NP)
  3068. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  3069. ap->link_time = ap->cur_time;
  3070. ap->flags ^= (MR_TOGGLE_TX);
  3071. if (ap->rxconfig & 0x0008)
  3072. ap->flags |= MR_TOGGLE_RX;
  3073. if (ap->rxconfig & ANEG_CFG_NP)
  3074. ap->flags |= MR_NP_RX;
  3075. ap->flags |= MR_PAGE_RX;
  3076. ap->state = ANEG_STATE_COMPLETE_ACK;
  3077. ret = ANEG_TIMER_ENAB;
  3078. break;
  3079. case ANEG_STATE_COMPLETE_ACK:
  3080. if (ap->ability_match != 0 &&
  3081. ap->rxconfig == 0) {
  3082. ap->state = ANEG_STATE_AN_ENABLE;
  3083. break;
  3084. }
  3085. delta = ap->cur_time - ap->link_time;
  3086. if (delta > ANEG_STATE_SETTLE_TIME) {
  3087. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  3088. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3089. } else {
  3090. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  3091. !(ap->flags & MR_NP_RX)) {
  3092. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3093. } else {
  3094. ret = ANEG_FAILED;
  3095. }
  3096. }
  3097. }
  3098. break;
  3099. case ANEG_STATE_IDLE_DETECT_INIT:
  3100. ap->link_time = ap->cur_time;
  3101. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3102. tw32_f(MAC_MODE, tp->mac_mode);
  3103. udelay(40);
  3104. ap->state = ANEG_STATE_IDLE_DETECT;
  3105. ret = ANEG_TIMER_ENAB;
  3106. break;
  3107. case ANEG_STATE_IDLE_DETECT:
  3108. if (ap->ability_match != 0 &&
  3109. ap->rxconfig == 0) {
  3110. ap->state = ANEG_STATE_AN_ENABLE;
  3111. break;
  3112. }
  3113. delta = ap->cur_time - ap->link_time;
  3114. if (delta > ANEG_STATE_SETTLE_TIME) {
  3115. /* XXX another gem from the Broadcom driver :( */
  3116. ap->state = ANEG_STATE_LINK_OK;
  3117. }
  3118. break;
  3119. case ANEG_STATE_LINK_OK:
  3120. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3121. ret = ANEG_DONE;
  3122. break;
  3123. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3124. /* ??? unimplemented */
  3125. break;
  3126. case ANEG_STATE_NEXT_PAGE_WAIT:
  3127. /* ??? unimplemented */
  3128. break;
  3129. default:
  3130. ret = ANEG_FAILED;
  3131. break;
  3132. }
  3133. return ret;
  3134. }
  3135. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3136. {
  3137. int res = 0;
  3138. struct tg3_fiber_aneginfo aninfo;
  3139. int status = ANEG_FAILED;
  3140. unsigned int tick;
  3141. u32 tmp;
  3142. tw32_f(MAC_TX_AUTO_NEG, 0);
  3143. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3144. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3145. udelay(40);
  3146. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3147. udelay(40);
  3148. memset(&aninfo, 0, sizeof(aninfo));
  3149. aninfo.flags |= MR_AN_ENABLE;
  3150. aninfo.state = ANEG_STATE_UNKNOWN;
  3151. aninfo.cur_time = 0;
  3152. tick = 0;
  3153. while (++tick < 195000) {
  3154. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3155. if (status == ANEG_DONE || status == ANEG_FAILED)
  3156. break;
  3157. udelay(1);
  3158. }
  3159. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3160. tw32_f(MAC_MODE, tp->mac_mode);
  3161. udelay(40);
  3162. *txflags = aninfo.txconfig;
  3163. *rxflags = aninfo.flags;
  3164. if (status == ANEG_DONE &&
  3165. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3166. MR_LP_ADV_FULL_DUPLEX)))
  3167. res = 1;
  3168. return res;
  3169. }
  3170. static void tg3_init_bcm8002(struct tg3 *tp)
  3171. {
  3172. u32 mac_status = tr32(MAC_STATUS);
  3173. int i;
  3174. /* Reset when initting first time or we have a link. */
  3175. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  3176. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3177. return;
  3178. /* Set PLL lock range. */
  3179. tg3_writephy(tp, 0x16, 0x8007);
  3180. /* SW reset */
  3181. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3182. /* Wait for reset to complete. */
  3183. /* XXX schedule_timeout() ... */
  3184. for (i = 0; i < 500; i++)
  3185. udelay(10);
  3186. /* Config mode; select PMA/Ch 1 regs. */
  3187. tg3_writephy(tp, 0x10, 0x8411);
  3188. /* Enable auto-lock and comdet, select txclk for tx. */
  3189. tg3_writephy(tp, 0x11, 0x0a10);
  3190. tg3_writephy(tp, 0x18, 0x00a0);
  3191. tg3_writephy(tp, 0x16, 0x41ff);
  3192. /* Assert and deassert POR. */
  3193. tg3_writephy(tp, 0x13, 0x0400);
  3194. udelay(40);
  3195. tg3_writephy(tp, 0x13, 0x0000);
  3196. tg3_writephy(tp, 0x11, 0x0a50);
  3197. udelay(40);
  3198. tg3_writephy(tp, 0x11, 0x0a10);
  3199. /* Wait for signal to stabilize */
  3200. /* XXX schedule_timeout() ... */
  3201. for (i = 0; i < 15000; i++)
  3202. udelay(10);
  3203. /* Deselect the channel register so we can read the PHYID
  3204. * later.
  3205. */
  3206. tg3_writephy(tp, 0x10, 0x8011);
  3207. }
  3208. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3209. {
  3210. u16 flowctrl;
  3211. u32 sg_dig_ctrl, sg_dig_status;
  3212. u32 serdes_cfg, expected_sg_dig_ctrl;
  3213. int workaround, port_a;
  3214. int current_link_up;
  3215. serdes_cfg = 0;
  3216. expected_sg_dig_ctrl = 0;
  3217. workaround = 0;
  3218. port_a = 1;
  3219. current_link_up = 0;
  3220. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3221. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3222. workaround = 1;
  3223. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3224. port_a = 0;
  3225. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3226. /* preserve bits 20-23 for voltage regulator */
  3227. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3228. }
  3229. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3230. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3231. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3232. if (workaround) {
  3233. u32 val = serdes_cfg;
  3234. if (port_a)
  3235. val |= 0xc010000;
  3236. else
  3237. val |= 0x4010000;
  3238. tw32_f(MAC_SERDES_CFG, val);
  3239. }
  3240. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3241. }
  3242. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3243. tg3_setup_flow_control(tp, 0, 0);
  3244. current_link_up = 1;
  3245. }
  3246. goto out;
  3247. }
  3248. /* Want auto-negotiation. */
  3249. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3250. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3251. if (flowctrl & ADVERTISE_1000XPAUSE)
  3252. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3253. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3254. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3255. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3256. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  3257. tp->serdes_counter &&
  3258. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3259. MAC_STATUS_RCVD_CFG)) ==
  3260. MAC_STATUS_PCS_SYNCED)) {
  3261. tp->serdes_counter--;
  3262. current_link_up = 1;
  3263. goto out;
  3264. }
  3265. restart_autoneg:
  3266. if (workaround)
  3267. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3268. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3269. udelay(5);
  3270. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3271. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3272. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3273. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3274. MAC_STATUS_SIGNAL_DET)) {
  3275. sg_dig_status = tr32(SG_DIG_STATUS);
  3276. mac_status = tr32(MAC_STATUS);
  3277. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3278. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3279. u32 local_adv = 0, remote_adv = 0;
  3280. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3281. local_adv |= ADVERTISE_1000XPAUSE;
  3282. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3283. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3284. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3285. remote_adv |= LPA_1000XPAUSE;
  3286. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3287. remote_adv |= LPA_1000XPAUSE_ASYM;
  3288. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3289. current_link_up = 1;
  3290. tp->serdes_counter = 0;
  3291. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3292. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3293. if (tp->serdes_counter)
  3294. tp->serdes_counter--;
  3295. else {
  3296. if (workaround) {
  3297. u32 val = serdes_cfg;
  3298. if (port_a)
  3299. val |= 0xc010000;
  3300. else
  3301. val |= 0x4010000;
  3302. tw32_f(MAC_SERDES_CFG, val);
  3303. }
  3304. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3305. udelay(40);
  3306. /* Link parallel detection - link is up */
  3307. /* only if we have PCS_SYNC and not */
  3308. /* receiving config code words */
  3309. mac_status = tr32(MAC_STATUS);
  3310. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3311. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3312. tg3_setup_flow_control(tp, 0, 0);
  3313. current_link_up = 1;
  3314. tp->phy_flags |=
  3315. TG3_PHYFLG_PARALLEL_DETECT;
  3316. tp->serdes_counter =
  3317. SERDES_PARALLEL_DET_TIMEOUT;
  3318. } else
  3319. goto restart_autoneg;
  3320. }
  3321. }
  3322. } else {
  3323. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3324. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3325. }
  3326. out:
  3327. return current_link_up;
  3328. }
  3329. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3330. {
  3331. int current_link_up = 0;
  3332. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3333. goto out;
  3334. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3335. u32 txflags, rxflags;
  3336. int i;
  3337. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3338. u32 local_adv = 0, remote_adv = 0;
  3339. if (txflags & ANEG_CFG_PS1)
  3340. local_adv |= ADVERTISE_1000XPAUSE;
  3341. if (txflags & ANEG_CFG_PS2)
  3342. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3343. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3344. remote_adv |= LPA_1000XPAUSE;
  3345. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3346. remote_adv |= LPA_1000XPAUSE_ASYM;
  3347. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3348. current_link_up = 1;
  3349. }
  3350. for (i = 0; i < 30; i++) {
  3351. udelay(20);
  3352. tw32_f(MAC_STATUS,
  3353. (MAC_STATUS_SYNC_CHANGED |
  3354. MAC_STATUS_CFG_CHANGED));
  3355. udelay(40);
  3356. if ((tr32(MAC_STATUS) &
  3357. (MAC_STATUS_SYNC_CHANGED |
  3358. MAC_STATUS_CFG_CHANGED)) == 0)
  3359. break;
  3360. }
  3361. mac_status = tr32(MAC_STATUS);
  3362. if (current_link_up == 0 &&
  3363. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3364. !(mac_status & MAC_STATUS_RCVD_CFG))
  3365. current_link_up = 1;
  3366. } else {
  3367. tg3_setup_flow_control(tp, 0, 0);
  3368. /* Forcing 1000FD link up. */
  3369. current_link_up = 1;
  3370. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3371. udelay(40);
  3372. tw32_f(MAC_MODE, tp->mac_mode);
  3373. udelay(40);
  3374. }
  3375. out:
  3376. return current_link_up;
  3377. }
  3378. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3379. {
  3380. u32 orig_pause_cfg;
  3381. u16 orig_active_speed;
  3382. u8 orig_active_duplex;
  3383. u32 mac_status;
  3384. int current_link_up;
  3385. int i;
  3386. orig_pause_cfg = tp->link_config.active_flowctrl;
  3387. orig_active_speed = tp->link_config.active_speed;
  3388. orig_active_duplex = tp->link_config.active_duplex;
  3389. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  3390. netif_carrier_ok(tp->dev) &&
  3391. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  3392. mac_status = tr32(MAC_STATUS);
  3393. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3394. MAC_STATUS_SIGNAL_DET |
  3395. MAC_STATUS_CFG_CHANGED |
  3396. MAC_STATUS_RCVD_CFG);
  3397. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3398. MAC_STATUS_SIGNAL_DET)) {
  3399. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3400. MAC_STATUS_CFG_CHANGED));
  3401. return 0;
  3402. }
  3403. }
  3404. tw32_f(MAC_TX_AUTO_NEG, 0);
  3405. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3406. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3407. tw32_f(MAC_MODE, tp->mac_mode);
  3408. udelay(40);
  3409. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  3410. tg3_init_bcm8002(tp);
  3411. /* Enable link change event even when serdes polling. */
  3412. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3413. udelay(40);
  3414. current_link_up = 0;
  3415. mac_status = tr32(MAC_STATUS);
  3416. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  3417. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3418. else
  3419. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3420. tp->napi[0].hw_status->status =
  3421. (SD_STATUS_UPDATED |
  3422. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  3423. for (i = 0; i < 100; i++) {
  3424. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3425. MAC_STATUS_CFG_CHANGED));
  3426. udelay(5);
  3427. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3428. MAC_STATUS_CFG_CHANGED |
  3429. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3430. break;
  3431. }
  3432. mac_status = tr32(MAC_STATUS);
  3433. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3434. current_link_up = 0;
  3435. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3436. tp->serdes_counter == 0) {
  3437. tw32_f(MAC_MODE, (tp->mac_mode |
  3438. MAC_MODE_SEND_CONFIGS));
  3439. udelay(1);
  3440. tw32_f(MAC_MODE, tp->mac_mode);
  3441. }
  3442. }
  3443. if (current_link_up == 1) {
  3444. tp->link_config.active_speed = SPEED_1000;
  3445. tp->link_config.active_duplex = DUPLEX_FULL;
  3446. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3447. LED_CTRL_LNKLED_OVERRIDE |
  3448. LED_CTRL_1000MBPS_ON));
  3449. } else {
  3450. tp->link_config.active_speed = SPEED_INVALID;
  3451. tp->link_config.active_duplex = DUPLEX_INVALID;
  3452. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3453. LED_CTRL_LNKLED_OVERRIDE |
  3454. LED_CTRL_TRAFFIC_OVERRIDE));
  3455. }
  3456. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3457. if (current_link_up)
  3458. netif_carrier_on(tp->dev);
  3459. else
  3460. netif_carrier_off(tp->dev);
  3461. tg3_link_report(tp);
  3462. } else {
  3463. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3464. if (orig_pause_cfg != now_pause_cfg ||
  3465. orig_active_speed != tp->link_config.active_speed ||
  3466. orig_active_duplex != tp->link_config.active_duplex)
  3467. tg3_link_report(tp);
  3468. }
  3469. return 0;
  3470. }
  3471. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3472. {
  3473. int current_link_up, err = 0;
  3474. u32 bmsr, bmcr;
  3475. u16 current_speed;
  3476. u8 current_duplex;
  3477. u32 local_adv, remote_adv;
  3478. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3479. tw32_f(MAC_MODE, tp->mac_mode);
  3480. udelay(40);
  3481. tw32(MAC_EVENT, 0);
  3482. tw32_f(MAC_STATUS,
  3483. (MAC_STATUS_SYNC_CHANGED |
  3484. MAC_STATUS_CFG_CHANGED |
  3485. MAC_STATUS_MI_COMPLETION |
  3486. MAC_STATUS_LNKSTATE_CHANGED));
  3487. udelay(40);
  3488. if (force_reset)
  3489. tg3_phy_reset(tp);
  3490. current_link_up = 0;
  3491. current_speed = SPEED_INVALID;
  3492. current_duplex = DUPLEX_INVALID;
  3493. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3494. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3495. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3496. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3497. bmsr |= BMSR_LSTATUS;
  3498. else
  3499. bmsr &= ~BMSR_LSTATUS;
  3500. }
  3501. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3502. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3503. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  3504. /* do nothing, just check for link up at the end */
  3505. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3506. u32 adv, new_adv;
  3507. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3508. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3509. ADVERTISE_1000XPAUSE |
  3510. ADVERTISE_1000XPSE_ASYM |
  3511. ADVERTISE_SLCT);
  3512. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3513. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3514. new_adv |= ADVERTISE_1000XHALF;
  3515. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3516. new_adv |= ADVERTISE_1000XFULL;
  3517. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3518. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3519. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3520. tg3_writephy(tp, MII_BMCR, bmcr);
  3521. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3522. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3523. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3524. return err;
  3525. }
  3526. } else {
  3527. u32 new_bmcr;
  3528. bmcr &= ~BMCR_SPEED1000;
  3529. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3530. if (tp->link_config.duplex == DUPLEX_FULL)
  3531. new_bmcr |= BMCR_FULLDPLX;
  3532. if (new_bmcr != bmcr) {
  3533. /* BMCR_SPEED1000 is a reserved bit that needs
  3534. * to be set on write.
  3535. */
  3536. new_bmcr |= BMCR_SPEED1000;
  3537. /* Force a linkdown */
  3538. if (netif_carrier_ok(tp->dev)) {
  3539. u32 adv;
  3540. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3541. adv &= ~(ADVERTISE_1000XFULL |
  3542. ADVERTISE_1000XHALF |
  3543. ADVERTISE_SLCT);
  3544. tg3_writephy(tp, MII_ADVERTISE, adv);
  3545. tg3_writephy(tp, MII_BMCR, bmcr |
  3546. BMCR_ANRESTART |
  3547. BMCR_ANENABLE);
  3548. udelay(10);
  3549. netif_carrier_off(tp->dev);
  3550. }
  3551. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3552. bmcr = new_bmcr;
  3553. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3554. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3555. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3556. ASIC_REV_5714) {
  3557. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3558. bmsr |= BMSR_LSTATUS;
  3559. else
  3560. bmsr &= ~BMSR_LSTATUS;
  3561. }
  3562. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3563. }
  3564. }
  3565. if (bmsr & BMSR_LSTATUS) {
  3566. current_speed = SPEED_1000;
  3567. current_link_up = 1;
  3568. if (bmcr & BMCR_FULLDPLX)
  3569. current_duplex = DUPLEX_FULL;
  3570. else
  3571. current_duplex = DUPLEX_HALF;
  3572. local_adv = 0;
  3573. remote_adv = 0;
  3574. if (bmcr & BMCR_ANENABLE) {
  3575. u32 common;
  3576. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3577. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3578. common = local_adv & remote_adv;
  3579. if (common & (ADVERTISE_1000XHALF |
  3580. ADVERTISE_1000XFULL)) {
  3581. if (common & ADVERTISE_1000XFULL)
  3582. current_duplex = DUPLEX_FULL;
  3583. else
  3584. current_duplex = DUPLEX_HALF;
  3585. } else if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  3586. /* Link is up via parallel detect */
  3587. } else {
  3588. current_link_up = 0;
  3589. }
  3590. }
  3591. }
  3592. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3593. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3594. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3595. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3596. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3597. tw32_f(MAC_MODE, tp->mac_mode);
  3598. udelay(40);
  3599. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3600. tp->link_config.active_speed = current_speed;
  3601. tp->link_config.active_duplex = current_duplex;
  3602. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3603. if (current_link_up)
  3604. netif_carrier_on(tp->dev);
  3605. else {
  3606. netif_carrier_off(tp->dev);
  3607. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3608. }
  3609. tg3_link_report(tp);
  3610. }
  3611. return err;
  3612. }
  3613. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3614. {
  3615. if (tp->serdes_counter) {
  3616. /* Give autoneg time to complete. */
  3617. tp->serdes_counter--;
  3618. return;
  3619. }
  3620. if (!netif_carrier_ok(tp->dev) &&
  3621. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3622. u32 bmcr;
  3623. tg3_readphy(tp, MII_BMCR, &bmcr);
  3624. if (bmcr & BMCR_ANENABLE) {
  3625. u32 phy1, phy2;
  3626. /* Select shadow register 0x1f */
  3627. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  3628. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  3629. /* Select expansion interrupt status register */
  3630. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  3631. MII_TG3_DSP_EXP1_INT_STAT);
  3632. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3633. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3634. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3635. /* We have signal detect and not receiving
  3636. * config code words, link is up by parallel
  3637. * detection.
  3638. */
  3639. bmcr &= ~BMCR_ANENABLE;
  3640. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3641. tg3_writephy(tp, MII_BMCR, bmcr);
  3642. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  3643. }
  3644. }
  3645. } else if (netif_carrier_ok(tp->dev) &&
  3646. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3647. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  3648. u32 phy2;
  3649. /* Select expansion interrupt status register */
  3650. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  3651. MII_TG3_DSP_EXP1_INT_STAT);
  3652. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3653. if (phy2 & 0x20) {
  3654. u32 bmcr;
  3655. /* Config code words received, turn on autoneg. */
  3656. tg3_readphy(tp, MII_BMCR, &bmcr);
  3657. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3658. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3659. }
  3660. }
  3661. }
  3662. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3663. {
  3664. u32 val;
  3665. int err;
  3666. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  3667. err = tg3_setup_fiber_phy(tp, force_reset);
  3668. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3669. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3670. else
  3671. err = tg3_setup_copper_phy(tp, force_reset);
  3672. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3673. u32 scale;
  3674. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3675. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3676. scale = 65;
  3677. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3678. scale = 6;
  3679. else
  3680. scale = 12;
  3681. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3682. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3683. tw32(GRC_MISC_CFG, val);
  3684. }
  3685. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3686. (6 << TX_LENGTHS_IPG_SHIFT);
  3687. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  3688. val |= tr32(MAC_TX_LENGTHS) &
  3689. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  3690. TX_LENGTHS_CNT_DWN_VAL_MSK);
  3691. if (tp->link_config.active_speed == SPEED_1000 &&
  3692. tp->link_config.active_duplex == DUPLEX_HALF)
  3693. tw32(MAC_TX_LENGTHS, val |
  3694. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
  3695. else
  3696. tw32(MAC_TX_LENGTHS, val |
  3697. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  3698. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3699. if (netif_carrier_ok(tp->dev)) {
  3700. tw32(HOSTCC_STAT_COAL_TICKS,
  3701. tp->coal.stats_block_coalesce_usecs);
  3702. } else {
  3703. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3704. }
  3705. }
  3706. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3707. val = tr32(PCIE_PWR_MGMT_THRESH);
  3708. if (!netif_carrier_ok(tp->dev))
  3709. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3710. tp->pwrmgmt_thresh;
  3711. else
  3712. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3713. tw32(PCIE_PWR_MGMT_THRESH, val);
  3714. }
  3715. return err;
  3716. }
  3717. static inline int tg3_irq_sync(struct tg3 *tp)
  3718. {
  3719. return tp->irq_sync;
  3720. }
  3721. static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
  3722. {
  3723. int i;
  3724. dst = (u32 *)((u8 *)dst + off);
  3725. for (i = 0; i < len; i += sizeof(u32))
  3726. *dst++ = tr32(off + i);
  3727. }
  3728. static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
  3729. {
  3730. tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
  3731. tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
  3732. tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
  3733. tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
  3734. tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
  3735. tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
  3736. tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
  3737. tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
  3738. tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
  3739. tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
  3740. tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
  3741. tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
  3742. tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
  3743. tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
  3744. tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
  3745. tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
  3746. tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
  3747. tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
  3748. tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
  3749. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX)
  3750. tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
  3751. tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
  3752. tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
  3753. tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
  3754. tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
  3755. tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
  3756. tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
  3757. tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
  3758. tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
  3759. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3760. tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
  3761. tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
  3762. tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
  3763. }
  3764. tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
  3765. tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
  3766. tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
  3767. tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
  3768. tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
  3769. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  3770. tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
  3771. }
  3772. static void tg3_dump_state(struct tg3 *tp)
  3773. {
  3774. int i;
  3775. u32 *regs;
  3776. regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
  3777. if (!regs) {
  3778. netdev_err(tp->dev, "Failed allocating register dump buffer\n");
  3779. return;
  3780. }
  3781. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  3782. /* Read up to but not including private PCI registers */
  3783. for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
  3784. regs[i / sizeof(u32)] = tr32(i);
  3785. } else
  3786. tg3_dump_legacy_regs(tp, regs);
  3787. for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
  3788. if (!regs[i + 0] && !regs[i + 1] &&
  3789. !regs[i + 2] && !regs[i + 3])
  3790. continue;
  3791. netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
  3792. i * 4,
  3793. regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
  3794. }
  3795. kfree(regs);
  3796. for (i = 0; i < tp->irq_cnt; i++) {
  3797. struct tg3_napi *tnapi = &tp->napi[i];
  3798. /* SW status block */
  3799. netdev_err(tp->dev,
  3800. "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  3801. i,
  3802. tnapi->hw_status->status,
  3803. tnapi->hw_status->status_tag,
  3804. tnapi->hw_status->rx_jumbo_consumer,
  3805. tnapi->hw_status->rx_consumer,
  3806. tnapi->hw_status->rx_mini_consumer,
  3807. tnapi->hw_status->idx[0].rx_producer,
  3808. tnapi->hw_status->idx[0].tx_consumer);
  3809. netdev_err(tp->dev,
  3810. "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
  3811. i,
  3812. tnapi->last_tag, tnapi->last_irq_tag,
  3813. tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
  3814. tnapi->rx_rcb_ptr,
  3815. tnapi->prodring.rx_std_prod_idx,
  3816. tnapi->prodring.rx_std_cons_idx,
  3817. tnapi->prodring.rx_jmb_prod_idx,
  3818. tnapi->prodring.rx_jmb_cons_idx);
  3819. }
  3820. }
  3821. /* This is called whenever we suspect that the system chipset is re-
  3822. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3823. * is bogus tx completions. We try to recover by setting the
  3824. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3825. * in the workqueue.
  3826. */
  3827. static void tg3_tx_recover(struct tg3 *tp)
  3828. {
  3829. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3830. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3831. netdev_warn(tp->dev,
  3832. "The system may be re-ordering memory-mapped I/O "
  3833. "cycles to the network device, attempting to recover. "
  3834. "Please report the problem to the driver maintainer "
  3835. "and include system chipset information.\n");
  3836. spin_lock(&tp->lock);
  3837. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3838. spin_unlock(&tp->lock);
  3839. }
  3840. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  3841. {
  3842. /* Tell compiler to fetch tx indices from memory. */
  3843. barrier();
  3844. return tnapi->tx_pending -
  3845. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  3846. }
  3847. /* Tigon3 never reports partial packet sends. So we do not
  3848. * need special logic to handle SKBs that have not had all
  3849. * of their frags sent yet, like SunGEM does.
  3850. */
  3851. static void tg3_tx(struct tg3_napi *tnapi)
  3852. {
  3853. struct tg3 *tp = tnapi->tp;
  3854. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  3855. u32 sw_idx = tnapi->tx_cons;
  3856. struct netdev_queue *txq;
  3857. int index = tnapi - tp->napi;
  3858. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  3859. index--;
  3860. txq = netdev_get_tx_queue(tp->dev, index);
  3861. while (sw_idx != hw_idx) {
  3862. struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
  3863. struct sk_buff *skb = ri->skb;
  3864. int i, tx_bug = 0;
  3865. if (unlikely(skb == NULL)) {
  3866. tg3_tx_recover(tp);
  3867. return;
  3868. }
  3869. pci_unmap_single(tp->pdev,
  3870. dma_unmap_addr(ri, mapping),
  3871. skb_headlen(skb),
  3872. PCI_DMA_TODEVICE);
  3873. ri->skb = NULL;
  3874. sw_idx = NEXT_TX(sw_idx);
  3875. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3876. ri = &tnapi->tx_buffers[sw_idx];
  3877. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3878. tx_bug = 1;
  3879. pci_unmap_page(tp->pdev,
  3880. dma_unmap_addr(ri, mapping),
  3881. skb_shinfo(skb)->frags[i].size,
  3882. PCI_DMA_TODEVICE);
  3883. sw_idx = NEXT_TX(sw_idx);
  3884. }
  3885. dev_kfree_skb(skb);
  3886. if (unlikely(tx_bug)) {
  3887. tg3_tx_recover(tp);
  3888. return;
  3889. }
  3890. }
  3891. tnapi->tx_cons = sw_idx;
  3892. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3893. * before checking for netif_queue_stopped(). Without the
  3894. * memory barrier, there is a small possibility that tg3_start_xmit()
  3895. * will miss it and cause the queue to be stopped forever.
  3896. */
  3897. smp_mb();
  3898. if (unlikely(netif_tx_queue_stopped(txq) &&
  3899. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  3900. __netif_tx_lock(txq, smp_processor_id());
  3901. if (netif_tx_queue_stopped(txq) &&
  3902. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  3903. netif_tx_wake_queue(txq);
  3904. __netif_tx_unlock(txq);
  3905. }
  3906. }
  3907. static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  3908. {
  3909. if (!ri->skb)
  3910. return;
  3911. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  3912. map_sz, PCI_DMA_FROMDEVICE);
  3913. dev_kfree_skb_any(ri->skb);
  3914. ri->skb = NULL;
  3915. }
  3916. /* Returns size of skb allocated or < 0 on error.
  3917. *
  3918. * We only need to fill in the address because the other members
  3919. * of the RX descriptor are invariant, see tg3_init_rings.
  3920. *
  3921. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3922. * posting buffers we only dirty the first cache line of the RX
  3923. * descriptor (containing the address). Whereas for the RX status
  3924. * buffers the cpu only reads the last cacheline of the RX descriptor
  3925. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3926. */
  3927. static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  3928. u32 opaque_key, u32 dest_idx_unmasked)
  3929. {
  3930. struct tg3_rx_buffer_desc *desc;
  3931. struct ring_info *map;
  3932. struct sk_buff *skb;
  3933. dma_addr_t mapping;
  3934. int skb_size, dest_idx;
  3935. switch (opaque_key) {
  3936. case RXD_OPAQUE_RING_STD:
  3937. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  3938. desc = &tpr->rx_std[dest_idx];
  3939. map = &tpr->rx_std_buffers[dest_idx];
  3940. skb_size = tp->rx_pkt_map_sz;
  3941. break;
  3942. case RXD_OPAQUE_RING_JUMBO:
  3943. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  3944. desc = &tpr->rx_jmb[dest_idx].std;
  3945. map = &tpr->rx_jmb_buffers[dest_idx];
  3946. skb_size = TG3_RX_JMB_MAP_SZ;
  3947. break;
  3948. default:
  3949. return -EINVAL;
  3950. }
  3951. /* Do not overwrite any of the map or rp information
  3952. * until we are sure we can commit to a new buffer.
  3953. *
  3954. * Callers depend upon this behavior and assume that
  3955. * we leave everything unchanged if we fail.
  3956. */
  3957. skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
  3958. if (skb == NULL)
  3959. return -ENOMEM;
  3960. skb_reserve(skb, tp->rx_offset);
  3961. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  3962. PCI_DMA_FROMDEVICE);
  3963. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  3964. dev_kfree_skb(skb);
  3965. return -EIO;
  3966. }
  3967. map->skb = skb;
  3968. dma_unmap_addr_set(map, mapping, mapping);
  3969. desc->addr_hi = ((u64)mapping >> 32);
  3970. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3971. return skb_size;
  3972. }
  3973. /* We only need to move over in the address because the other
  3974. * members of the RX descriptor are invariant. See notes above
  3975. * tg3_alloc_rx_skb for full details.
  3976. */
  3977. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  3978. struct tg3_rx_prodring_set *dpr,
  3979. u32 opaque_key, int src_idx,
  3980. u32 dest_idx_unmasked)
  3981. {
  3982. struct tg3 *tp = tnapi->tp;
  3983. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3984. struct ring_info *src_map, *dest_map;
  3985. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  3986. int dest_idx;
  3987. switch (opaque_key) {
  3988. case RXD_OPAQUE_RING_STD:
  3989. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  3990. dest_desc = &dpr->rx_std[dest_idx];
  3991. dest_map = &dpr->rx_std_buffers[dest_idx];
  3992. src_desc = &spr->rx_std[src_idx];
  3993. src_map = &spr->rx_std_buffers[src_idx];
  3994. break;
  3995. case RXD_OPAQUE_RING_JUMBO:
  3996. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  3997. dest_desc = &dpr->rx_jmb[dest_idx].std;
  3998. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  3999. src_desc = &spr->rx_jmb[src_idx].std;
  4000. src_map = &spr->rx_jmb_buffers[src_idx];
  4001. break;
  4002. default:
  4003. return;
  4004. }
  4005. dest_map->skb = src_map->skb;
  4006. dma_unmap_addr_set(dest_map, mapping,
  4007. dma_unmap_addr(src_map, mapping));
  4008. dest_desc->addr_hi = src_desc->addr_hi;
  4009. dest_desc->addr_lo = src_desc->addr_lo;
  4010. /* Ensure that the update to the skb happens after the physical
  4011. * addresses have been transferred to the new BD location.
  4012. */
  4013. smp_wmb();
  4014. src_map->skb = NULL;
  4015. }
  4016. /* The RX ring scheme is composed of multiple rings which post fresh
  4017. * buffers to the chip, and one special ring the chip uses to report
  4018. * status back to the host.
  4019. *
  4020. * The special ring reports the status of received packets to the
  4021. * host. The chip does not write into the original descriptor the
  4022. * RX buffer was obtained from. The chip simply takes the original
  4023. * descriptor as provided by the host, updates the status and length
  4024. * field, then writes this into the next status ring entry.
  4025. *
  4026. * Each ring the host uses to post buffers to the chip is described
  4027. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  4028. * it is first placed into the on-chip ram. When the packet's length
  4029. * is known, it walks down the TG3_BDINFO entries to select the ring.
  4030. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  4031. * which is within the range of the new packet's length is chosen.
  4032. *
  4033. * The "separate ring for rx status" scheme may sound queer, but it makes
  4034. * sense from a cache coherency perspective. If only the host writes
  4035. * to the buffer post rings, and only the chip writes to the rx status
  4036. * rings, then cache lines never move beyond shared-modified state.
  4037. * If both the host and chip were to write into the same ring, cache line
  4038. * eviction could occur since both entities want it in an exclusive state.
  4039. */
  4040. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  4041. {
  4042. struct tg3 *tp = tnapi->tp;
  4043. u32 work_mask, rx_std_posted = 0;
  4044. u32 std_prod_idx, jmb_prod_idx;
  4045. u32 sw_idx = tnapi->rx_rcb_ptr;
  4046. u16 hw_idx;
  4047. int received;
  4048. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  4049. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4050. /*
  4051. * We need to order the read of hw_idx and the read of
  4052. * the opaque cookie.
  4053. */
  4054. rmb();
  4055. work_mask = 0;
  4056. received = 0;
  4057. std_prod_idx = tpr->rx_std_prod_idx;
  4058. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  4059. while (sw_idx != hw_idx && budget > 0) {
  4060. struct ring_info *ri;
  4061. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  4062. unsigned int len;
  4063. struct sk_buff *skb;
  4064. dma_addr_t dma_addr;
  4065. u32 opaque_key, desc_idx, *post_ptr;
  4066. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  4067. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  4068. if (opaque_key == RXD_OPAQUE_RING_STD) {
  4069. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  4070. dma_addr = dma_unmap_addr(ri, mapping);
  4071. skb = ri->skb;
  4072. post_ptr = &std_prod_idx;
  4073. rx_std_posted++;
  4074. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  4075. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  4076. dma_addr = dma_unmap_addr(ri, mapping);
  4077. skb = ri->skb;
  4078. post_ptr = &jmb_prod_idx;
  4079. } else
  4080. goto next_pkt_nopost;
  4081. work_mask |= opaque_key;
  4082. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  4083. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  4084. drop_it:
  4085. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4086. desc_idx, *post_ptr);
  4087. drop_it_no_recycle:
  4088. /* Other statistics kept track of by card. */
  4089. tp->rx_dropped++;
  4090. goto next_pkt;
  4091. }
  4092. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  4093. ETH_FCS_LEN;
  4094. if (len > TG3_RX_COPY_THRESH(tp)) {
  4095. int skb_size;
  4096. skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
  4097. *post_ptr);
  4098. if (skb_size < 0)
  4099. goto drop_it;
  4100. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  4101. PCI_DMA_FROMDEVICE);
  4102. /* Ensure that the update to the skb happens
  4103. * after the usage of the old DMA mapping.
  4104. */
  4105. smp_wmb();
  4106. ri->skb = NULL;
  4107. skb_put(skb, len);
  4108. } else {
  4109. struct sk_buff *copy_skb;
  4110. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4111. desc_idx, *post_ptr);
  4112. copy_skb = netdev_alloc_skb(tp->dev, len +
  4113. TG3_RAW_IP_ALIGN);
  4114. if (copy_skb == NULL)
  4115. goto drop_it_no_recycle;
  4116. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  4117. skb_put(copy_skb, len);
  4118. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4119. skb_copy_from_linear_data(skb, copy_skb->data, len);
  4120. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4121. /* We'll reuse the original ring buffer. */
  4122. skb = copy_skb;
  4123. }
  4124. if ((tp->dev->features & NETIF_F_RXCSUM) &&
  4125. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  4126. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  4127. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  4128. skb->ip_summed = CHECKSUM_UNNECESSARY;
  4129. else
  4130. skb_checksum_none_assert(skb);
  4131. skb->protocol = eth_type_trans(skb, tp->dev);
  4132. if (len > (tp->dev->mtu + ETH_HLEN) &&
  4133. skb->protocol != htons(ETH_P_8021Q)) {
  4134. dev_kfree_skb(skb);
  4135. goto drop_it_no_recycle;
  4136. }
  4137. if (desc->type_flags & RXD_FLAG_VLAN &&
  4138. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
  4139. __vlan_hwaccel_put_tag(skb,
  4140. desc->err_vlan & RXD_VLAN_MASK);
  4141. napi_gro_receive(&tnapi->napi, skb);
  4142. received++;
  4143. budget--;
  4144. next_pkt:
  4145. (*post_ptr)++;
  4146. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  4147. tpr->rx_std_prod_idx = std_prod_idx &
  4148. tp->rx_std_ring_mask;
  4149. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4150. tpr->rx_std_prod_idx);
  4151. work_mask &= ~RXD_OPAQUE_RING_STD;
  4152. rx_std_posted = 0;
  4153. }
  4154. next_pkt_nopost:
  4155. sw_idx++;
  4156. sw_idx &= tp->rx_ret_ring_mask;
  4157. /* Refresh hw_idx to see if there is new work */
  4158. if (sw_idx == hw_idx) {
  4159. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4160. rmb();
  4161. }
  4162. }
  4163. /* ACK the status ring. */
  4164. tnapi->rx_rcb_ptr = sw_idx;
  4165. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  4166. /* Refill RX ring(s). */
  4167. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
  4168. if (work_mask & RXD_OPAQUE_RING_STD) {
  4169. tpr->rx_std_prod_idx = std_prod_idx &
  4170. tp->rx_std_ring_mask;
  4171. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4172. tpr->rx_std_prod_idx);
  4173. }
  4174. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  4175. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  4176. tp->rx_jmb_ring_mask;
  4177. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4178. tpr->rx_jmb_prod_idx);
  4179. }
  4180. mmiowb();
  4181. } else if (work_mask) {
  4182. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  4183. * updated before the producer indices can be updated.
  4184. */
  4185. smp_wmb();
  4186. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  4187. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  4188. if (tnapi != &tp->napi[1])
  4189. napi_schedule(&tp->napi[1].napi);
  4190. }
  4191. return received;
  4192. }
  4193. static void tg3_poll_link(struct tg3 *tp)
  4194. {
  4195. /* handle link change and other phy events */
  4196. if (!(tp->tg3_flags &
  4197. (TG3_FLAG_USE_LINKCHG_REG |
  4198. TG3_FLAG_POLL_SERDES))) {
  4199. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  4200. if (sblk->status & SD_STATUS_LINK_CHG) {
  4201. sblk->status = SD_STATUS_UPDATED |
  4202. (sblk->status & ~SD_STATUS_LINK_CHG);
  4203. spin_lock(&tp->lock);
  4204. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  4205. tw32_f(MAC_STATUS,
  4206. (MAC_STATUS_SYNC_CHANGED |
  4207. MAC_STATUS_CFG_CHANGED |
  4208. MAC_STATUS_MI_COMPLETION |
  4209. MAC_STATUS_LNKSTATE_CHANGED));
  4210. udelay(40);
  4211. } else
  4212. tg3_setup_phy(tp, 0);
  4213. spin_unlock(&tp->lock);
  4214. }
  4215. }
  4216. }
  4217. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  4218. struct tg3_rx_prodring_set *dpr,
  4219. struct tg3_rx_prodring_set *spr)
  4220. {
  4221. u32 si, di, cpycnt, src_prod_idx;
  4222. int i, err = 0;
  4223. while (1) {
  4224. src_prod_idx = spr->rx_std_prod_idx;
  4225. /* Make sure updates to the rx_std_buffers[] entries and the
  4226. * standard producer index are seen in the correct order.
  4227. */
  4228. smp_rmb();
  4229. if (spr->rx_std_cons_idx == src_prod_idx)
  4230. break;
  4231. if (spr->rx_std_cons_idx < src_prod_idx)
  4232. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  4233. else
  4234. cpycnt = tp->rx_std_ring_mask + 1 -
  4235. spr->rx_std_cons_idx;
  4236. cpycnt = min(cpycnt,
  4237. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  4238. si = spr->rx_std_cons_idx;
  4239. di = dpr->rx_std_prod_idx;
  4240. for (i = di; i < di + cpycnt; i++) {
  4241. if (dpr->rx_std_buffers[i].skb) {
  4242. cpycnt = i - di;
  4243. err = -ENOSPC;
  4244. break;
  4245. }
  4246. }
  4247. if (!cpycnt)
  4248. break;
  4249. /* Ensure that updates to the rx_std_buffers ring and the
  4250. * shadowed hardware producer ring from tg3_recycle_skb() are
  4251. * ordered correctly WRT the skb check above.
  4252. */
  4253. smp_rmb();
  4254. memcpy(&dpr->rx_std_buffers[di],
  4255. &spr->rx_std_buffers[si],
  4256. cpycnt * sizeof(struct ring_info));
  4257. for (i = 0; i < cpycnt; i++, di++, si++) {
  4258. struct tg3_rx_buffer_desc *sbd, *dbd;
  4259. sbd = &spr->rx_std[si];
  4260. dbd = &dpr->rx_std[di];
  4261. dbd->addr_hi = sbd->addr_hi;
  4262. dbd->addr_lo = sbd->addr_lo;
  4263. }
  4264. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  4265. tp->rx_std_ring_mask;
  4266. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  4267. tp->rx_std_ring_mask;
  4268. }
  4269. while (1) {
  4270. src_prod_idx = spr->rx_jmb_prod_idx;
  4271. /* Make sure updates to the rx_jmb_buffers[] entries and
  4272. * the jumbo producer index are seen in the correct order.
  4273. */
  4274. smp_rmb();
  4275. if (spr->rx_jmb_cons_idx == src_prod_idx)
  4276. break;
  4277. if (spr->rx_jmb_cons_idx < src_prod_idx)
  4278. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  4279. else
  4280. cpycnt = tp->rx_jmb_ring_mask + 1 -
  4281. spr->rx_jmb_cons_idx;
  4282. cpycnt = min(cpycnt,
  4283. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  4284. si = spr->rx_jmb_cons_idx;
  4285. di = dpr->rx_jmb_prod_idx;
  4286. for (i = di; i < di + cpycnt; i++) {
  4287. if (dpr->rx_jmb_buffers[i].skb) {
  4288. cpycnt = i - di;
  4289. err = -ENOSPC;
  4290. break;
  4291. }
  4292. }
  4293. if (!cpycnt)
  4294. break;
  4295. /* Ensure that updates to the rx_jmb_buffers ring and the
  4296. * shadowed hardware producer ring from tg3_recycle_skb() are
  4297. * ordered correctly WRT the skb check above.
  4298. */
  4299. smp_rmb();
  4300. memcpy(&dpr->rx_jmb_buffers[di],
  4301. &spr->rx_jmb_buffers[si],
  4302. cpycnt * sizeof(struct ring_info));
  4303. for (i = 0; i < cpycnt; i++, di++, si++) {
  4304. struct tg3_rx_buffer_desc *sbd, *dbd;
  4305. sbd = &spr->rx_jmb[si].std;
  4306. dbd = &dpr->rx_jmb[di].std;
  4307. dbd->addr_hi = sbd->addr_hi;
  4308. dbd->addr_lo = sbd->addr_lo;
  4309. }
  4310. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  4311. tp->rx_jmb_ring_mask;
  4312. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  4313. tp->rx_jmb_ring_mask;
  4314. }
  4315. return err;
  4316. }
  4317. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  4318. {
  4319. struct tg3 *tp = tnapi->tp;
  4320. /* run TX completion thread */
  4321. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  4322. tg3_tx(tnapi);
  4323. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4324. return work_done;
  4325. }
  4326. /* run RX thread, within the bounds set by NAPI.
  4327. * All RX "locking" is done by ensuring outside
  4328. * code synchronizes with tg3->napi.poll()
  4329. */
  4330. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  4331. work_done += tg3_rx(tnapi, budget - work_done);
  4332. if ((tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) && tnapi == &tp->napi[1]) {
  4333. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  4334. int i, err = 0;
  4335. u32 std_prod_idx = dpr->rx_std_prod_idx;
  4336. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  4337. for (i = 1; i < tp->irq_cnt; i++)
  4338. err |= tg3_rx_prodring_xfer(tp, dpr,
  4339. &tp->napi[i].prodring);
  4340. wmb();
  4341. if (std_prod_idx != dpr->rx_std_prod_idx)
  4342. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4343. dpr->rx_std_prod_idx);
  4344. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  4345. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4346. dpr->rx_jmb_prod_idx);
  4347. mmiowb();
  4348. if (err)
  4349. tw32_f(HOSTCC_MODE, tp->coal_now);
  4350. }
  4351. return work_done;
  4352. }
  4353. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  4354. {
  4355. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4356. struct tg3 *tp = tnapi->tp;
  4357. int work_done = 0;
  4358. struct tg3_hw_status *sblk = tnapi->hw_status;
  4359. while (1) {
  4360. work_done = tg3_poll_work(tnapi, work_done, budget);
  4361. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4362. goto tx_recovery;
  4363. if (unlikely(work_done >= budget))
  4364. break;
  4365. /* tp->last_tag is used in tg3_int_reenable() below
  4366. * to tell the hw how much work has been processed,
  4367. * so we must read it before checking for more work.
  4368. */
  4369. tnapi->last_tag = sblk->status_tag;
  4370. tnapi->last_irq_tag = tnapi->last_tag;
  4371. rmb();
  4372. /* check for RX/TX work to do */
  4373. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  4374. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  4375. napi_complete(napi);
  4376. /* Reenable interrupts. */
  4377. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  4378. mmiowb();
  4379. break;
  4380. }
  4381. }
  4382. return work_done;
  4383. tx_recovery:
  4384. /* work_done is guaranteed to be less than budget. */
  4385. napi_complete(napi);
  4386. schedule_work(&tp->reset_task);
  4387. return work_done;
  4388. }
  4389. static void tg3_process_error(struct tg3 *tp)
  4390. {
  4391. u32 val;
  4392. bool real_error = false;
  4393. if (tp->tg3_flags & TG3_FLAG_ERROR_PROCESSED)
  4394. return;
  4395. /* Check Flow Attention register */
  4396. val = tr32(HOSTCC_FLOW_ATTN);
  4397. if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
  4398. netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
  4399. real_error = true;
  4400. }
  4401. if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
  4402. netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
  4403. real_error = true;
  4404. }
  4405. if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
  4406. netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
  4407. real_error = true;
  4408. }
  4409. if (!real_error)
  4410. return;
  4411. tg3_dump_state(tp);
  4412. tp->tg3_flags |= TG3_FLAG_ERROR_PROCESSED;
  4413. schedule_work(&tp->reset_task);
  4414. }
  4415. static int tg3_poll(struct napi_struct *napi, int budget)
  4416. {
  4417. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4418. struct tg3 *tp = tnapi->tp;
  4419. int work_done = 0;
  4420. struct tg3_hw_status *sblk = tnapi->hw_status;
  4421. while (1) {
  4422. if (sblk->status & SD_STATUS_ERROR)
  4423. tg3_process_error(tp);
  4424. tg3_poll_link(tp);
  4425. work_done = tg3_poll_work(tnapi, work_done, budget);
  4426. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4427. goto tx_recovery;
  4428. if (unlikely(work_done >= budget))
  4429. break;
  4430. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  4431. /* tp->last_tag is used in tg3_int_reenable() below
  4432. * to tell the hw how much work has been processed,
  4433. * so we must read it before checking for more work.
  4434. */
  4435. tnapi->last_tag = sblk->status_tag;
  4436. tnapi->last_irq_tag = tnapi->last_tag;
  4437. rmb();
  4438. } else
  4439. sblk->status &= ~SD_STATUS_UPDATED;
  4440. if (likely(!tg3_has_work(tnapi))) {
  4441. napi_complete(napi);
  4442. tg3_int_reenable(tnapi);
  4443. break;
  4444. }
  4445. }
  4446. return work_done;
  4447. tx_recovery:
  4448. /* work_done is guaranteed to be less than budget. */
  4449. napi_complete(napi);
  4450. schedule_work(&tp->reset_task);
  4451. return work_done;
  4452. }
  4453. static void tg3_napi_disable(struct tg3 *tp)
  4454. {
  4455. int i;
  4456. for (i = tp->irq_cnt - 1; i >= 0; i--)
  4457. napi_disable(&tp->napi[i].napi);
  4458. }
  4459. static void tg3_napi_enable(struct tg3 *tp)
  4460. {
  4461. int i;
  4462. for (i = 0; i < tp->irq_cnt; i++)
  4463. napi_enable(&tp->napi[i].napi);
  4464. }
  4465. static void tg3_napi_init(struct tg3 *tp)
  4466. {
  4467. int i;
  4468. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  4469. for (i = 1; i < tp->irq_cnt; i++)
  4470. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  4471. }
  4472. static void tg3_napi_fini(struct tg3 *tp)
  4473. {
  4474. int i;
  4475. for (i = 0; i < tp->irq_cnt; i++)
  4476. netif_napi_del(&tp->napi[i].napi);
  4477. }
  4478. static inline void tg3_netif_stop(struct tg3 *tp)
  4479. {
  4480. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  4481. tg3_napi_disable(tp);
  4482. netif_tx_disable(tp->dev);
  4483. }
  4484. static inline void tg3_netif_start(struct tg3 *tp)
  4485. {
  4486. /* NOTE: unconditional netif_tx_wake_all_queues is only
  4487. * appropriate so long as all callers are assured to
  4488. * have free tx slots (such as after tg3_init_hw)
  4489. */
  4490. netif_tx_wake_all_queues(tp->dev);
  4491. tg3_napi_enable(tp);
  4492. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  4493. tg3_enable_ints(tp);
  4494. }
  4495. static void tg3_irq_quiesce(struct tg3 *tp)
  4496. {
  4497. int i;
  4498. BUG_ON(tp->irq_sync);
  4499. tp->irq_sync = 1;
  4500. smp_mb();
  4501. for (i = 0; i < tp->irq_cnt; i++)
  4502. synchronize_irq(tp->napi[i].irq_vec);
  4503. }
  4504. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  4505. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  4506. * with as well. Most of the time, this is not necessary except when
  4507. * shutting down the device.
  4508. */
  4509. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  4510. {
  4511. spin_lock_bh(&tp->lock);
  4512. if (irq_sync)
  4513. tg3_irq_quiesce(tp);
  4514. }
  4515. static inline void tg3_full_unlock(struct tg3 *tp)
  4516. {
  4517. spin_unlock_bh(&tp->lock);
  4518. }
  4519. /* One-shot MSI handler - Chip automatically disables interrupt
  4520. * after sending MSI so driver doesn't have to do it.
  4521. */
  4522. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  4523. {
  4524. struct tg3_napi *tnapi = dev_id;
  4525. struct tg3 *tp = tnapi->tp;
  4526. prefetch(tnapi->hw_status);
  4527. if (tnapi->rx_rcb)
  4528. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4529. if (likely(!tg3_irq_sync(tp)))
  4530. napi_schedule(&tnapi->napi);
  4531. return IRQ_HANDLED;
  4532. }
  4533. /* MSI ISR - No need to check for interrupt sharing and no need to
  4534. * flush status block and interrupt mailbox. PCI ordering rules
  4535. * guarantee that MSI will arrive after the status block.
  4536. */
  4537. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4538. {
  4539. struct tg3_napi *tnapi = dev_id;
  4540. struct tg3 *tp = tnapi->tp;
  4541. prefetch(tnapi->hw_status);
  4542. if (tnapi->rx_rcb)
  4543. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4544. /*
  4545. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4546. * chip-internal interrupt pending events.
  4547. * Writing non-zero to intr-mbox-0 additional tells the
  4548. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4549. * event coalescing.
  4550. */
  4551. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4552. if (likely(!tg3_irq_sync(tp)))
  4553. napi_schedule(&tnapi->napi);
  4554. return IRQ_RETVAL(1);
  4555. }
  4556. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4557. {
  4558. struct tg3_napi *tnapi = dev_id;
  4559. struct tg3 *tp = tnapi->tp;
  4560. struct tg3_hw_status *sblk = tnapi->hw_status;
  4561. unsigned int handled = 1;
  4562. /* In INTx mode, it is possible for the interrupt to arrive at
  4563. * the CPU before the status block posted prior to the interrupt.
  4564. * Reading the PCI State register will confirm whether the
  4565. * interrupt is ours and will flush the status block.
  4566. */
  4567. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4568. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4569. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4570. handled = 0;
  4571. goto out;
  4572. }
  4573. }
  4574. /*
  4575. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4576. * chip-internal interrupt pending events.
  4577. * Writing non-zero to intr-mbox-0 additional tells the
  4578. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4579. * event coalescing.
  4580. *
  4581. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4582. * spurious interrupts. The flush impacts performance but
  4583. * excessive spurious interrupts can be worse in some cases.
  4584. */
  4585. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4586. if (tg3_irq_sync(tp))
  4587. goto out;
  4588. sblk->status &= ~SD_STATUS_UPDATED;
  4589. if (likely(tg3_has_work(tnapi))) {
  4590. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4591. napi_schedule(&tnapi->napi);
  4592. } else {
  4593. /* No work, shared interrupt perhaps? re-enable
  4594. * interrupts, and flush that PCI write
  4595. */
  4596. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4597. 0x00000000);
  4598. }
  4599. out:
  4600. return IRQ_RETVAL(handled);
  4601. }
  4602. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4603. {
  4604. struct tg3_napi *tnapi = dev_id;
  4605. struct tg3 *tp = tnapi->tp;
  4606. struct tg3_hw_status *sblk = tnapi->hw_status;
  4607. unsigned int handled = 1;
  4608. /* In INTx mode, it is possible for the interrupt to arrive at
  4609. * the CPU before the status block posted prior to the interrupt.
  4610. * Reading the PCI State register will confirm whether the
  4611. * interrupt is ours and will flush the status block.
  4612. */
  4613. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  4614. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4615. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4616. handled = 0;
  4617. goto out;
  4618. }
  4619. }
  4620. /*
  4621. * writing any value to intr-mbox-0 clears PCI INTA# and
  4622. * chip-internal interrupt pending events.
  4623. * writing non-zero to intr-mbox-0 additional tells the
  4624. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4625. * event coalescing.
  4626. *
  4627. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4628. * spurious interrupts. The flush impacts performance but
  4629. * excessive spurious interrupts can be worse in some cases.
  4630. */
  4631. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4632. /*
  4633. * In a shared interrupt configuration, sometimes other devices'
  4634. * interrupts will scream. We record the current status tag here
  4635. * so that the above check can report that the screaming interrupts
  4636. * are unhandled. Eventually they will be silenced.
  4637. */
  4638. tnapi->last_irq_tag = sblk->status_tag;
  4639. if (tg3_irq_sync(tp))
  4640. goto out;
  4641. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4642. napi_schedule(&tnapi->napi);
  4643. out:
  4644. return IRQ_RETVAL(handled);
  4645. }
  4646. /* ISR for interrupt test */
  4647. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4648. {
  4649. struct tg3_napi *tnapi = dev_id;
  4650. struct tg3 *tp = tnapi->tp;
  4651. struct tg3_hw_status *sblk = tnapi->hw_status;
  4652. if ((sblk->status & SD_STATUS_UPDATED) ||
  4653. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4654. tg3_disable_ints(tp);
  4655. return IRQ_RETVAL(1);
  4656. }
  4657. return IRQ_RETVAL(0);
  4658. }
  4659. static int tg3_init_hw(struct tg3 *, int);
  4660. static int tg3_halt(struct tg3 *, int, int);
  4661. /* Restart hardware after configuration changes, self-test, etc.
  4662. * Invoked with tp->lock held.
  4663. */
  4664. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4665. __releases(tp->lock)
  4666. __acquires(tp->lock)
  4667. {
  4668. int err;
  4669. err = tg3_init_hw(tp, reset_phy);
  4670. if (err) {
  4671. netdev_err(tp->dev,
  4672. "Failed to re-initialize device, aborting\n");
  4673. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4674. tg3_full_unlock(tp);
  4675. del_timer_sync(&tp->timer);
  4676. tp->irq_sync = 0;
  4677. tg3_napi_enable(tp);
  4678. dev_close(tp->dev);
  4679. tg3_full_lock(tp, 0);
  4680. }
  4681. return err;
  4682. }
  4683. #ifdef CONFIG_NET_POLL_CONTROLLER
  4684. static void tg3_poll_controller(struct net_device *dev)
  4685. {
  4686. int i;
  4687. struct tg3 *tp = netdev_priv(dev);
  4688. for (i = 0; i < tp->irq_cnt; i++)
  4689. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  4690. }
  4691. #endif
  4692. static void tg3_reset_task(struct work_struct *work)
  4693. {
  4694. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4695. int err;
  4696. unsigned int restart_timer;
  4697. tg3_full_lock(tp, 0);
  4698. if (!netif_running(tp->dev)) {
  4699. tg3_full_unlock(tp);
  4700. return;
  4701. }
  4702. tg3_full_unlock(tp);
  4703. tg3_phy_stop(tp);
  4704. tg3_netif_stop(tp);
  4705. tg3_full_lock(tp, 1);
  4706. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  4707. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  4708. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  4709. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4710. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4711. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  4712. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  4713. }
  4714. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4715. err = tg3_init_hw(tp, 1);
  4716. if (err)
  4717. goto out;
  4718. tg3_netif_start(tp);
  4719. if (restart_timer)
  4720. mod_timer(&tp->timer, jiffies + 1);
  4721. out:
  4722. tg3_full_unlock(tp);
  4723. if (!err)
  4724. tg3_phy_start(tp);
  4725. }
  4726. static void tg3_tx_timeout(struct net_device *dev)
  4727. {
  4728. struct tg3 *tp = netdev_priv(dev);
  4729. if (netif_msg_tx_err(tp)) {
  4730. netdev_err(dev, "transmit timed out, resetting\n");
  4731. tg3_dump_state(tp);
  4732. }
  4733. schedule_work(&tp->reset_task);
  4734. }
  4735. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4736. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4737. {
  4738. u32 base = (u32) mapping & 0xffffffff;
  4739. return (base > 0xffffdcc0) && (base + len + 8 < base);
  4740. }
  4741. /* Test for DMA addresses > 40-bit */
  4742. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4743. int len)
  4744. {
  4745. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4746. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  4747. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  4748. return 0;
  4749. #else
  4750. return 0;
  4751. #endif
  4752. }
  4753. static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
  4754. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4755. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  4756. struct sk_buff *skb, u32 last_plus_one,
  4757. u32 *start, u32 base_flags, u32 mss)
  4758. {
  4759. struct tg3 *tp = tnapi->tp;
  4760. struct sk_buff *new_skb;
  4761. dma_addr_t new_addr = 0;
  4762. u32 entry = *start;
  4763. int i, ret = 0;
  4764. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4765. new_skb = skb_copy(skb, GFP_ATOMIC);
  4766. else {
  4767. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4768. new_skb = skb_copy_expand(skb,
  4769. skb_headroom(skb) + more_headroom,
  4770. skb_tailroom(skb), GFP_ATOMIC);
  4771. }
  4772. if (!new_skb) {
  4773. ret = -1;
  4774. } else {
  4775. /* New SKB is guaranteed to be linear. */
  4776. entry = *start;
  4777. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  4778. PCI_DMA_TODEVICE);
  4779. /* Make sure the mapping succeeded */
  4780. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  4781. ret = -1;
  4782. dev_kfree_skb(new_skb);
  4783. new_skb = NULL;
  4784. /* Make sure new skb does not cross any 4G boundaries.
  4785. * Drop the packet if it does.
  4786. */
  4787. } else if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4788. tg3_4g_overflow_test(new_addr, new_skb->len)) {
  4789. pci_unmap_single(tp->pdev, new_addr, new_skb->len,
  4790. PCI_DMA_TODEVICE);
  4791. ret = -1;
  4792. dev_kfree_skb(new_skb);
  4793. new_skb = NULL;
  4794. } else {
  4795. tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
  4796. base_flags, 1 | (mss << 1));
  4797. *start = NEXT_TX(entry);
  4798. }
  4799. }
  4800. /* Now clean up the sw ring entries. */
  4801. i = 0;
  4802. while (entry != last_plus_one) {
  4803. int len;
  4804. if (i == 0)
  4805. len = skb_headlen(skb);
  4806. else
  4807. len = skb_shinfo(skb)->frags[i-1].size;
  4808. pci_unmap_single(tp->pdev,
  4809. dma_unmap_addr(&tnapi->tx_buffers[entry],
  4810. mapping),
  4811. len, PCI_DMA_TODEVICE);
  4812. if (i == 0) {
  4813. tnapi->tx_buffers[entry].skb = new_skb;
  4814. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4815. new_addr);
  4816. } else {
  4817. tnapi->tx_buffers[entry].skb = NULL;
  4818. }
  4819. entry = NEXT_TX(entry);
  4820. i++;
  4821. }
  4822. dev_kfree_skb(skb);
  4823. return ret;
  4824. }
  4825. static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
  4826. dma_addr_t mapping, int len, u32 flags,
  4827. u32 mss_and_is_end)
  4828. {
  4829. struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
  4830. int is_end = (mss_and_is_end & 0x1);
  4831. u32 mss = (mss_and_is_end >> 1);
  4832. u32 vlan_tag = 0;
  4833. if (is_end)
  4834. flags |= TXD_FLAG_END;
  4835. if (flags & TXD_FLAG_VLAN) {
  4836. vlan_tag = flags >> 16;
  4837. flags &= 0xffff;
  4838. }
  4839. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4840. txd->addr_hi = ((u64) mapping >> 32);
  4841. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4842. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4843. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4844. }
  4845. /* hard_start_xmit for devices that don't have any bugs and
  4846. * support TG3_FLG2_HW_TSO_2 and TG3_FLG2_HW_TSO_3 only.
  4847. */
  4848. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
  4849. struct net_device *dev)
  4850. {
  4851. struct tg3 *tp = netdev_priv(dev);
  4852. u32 len, entry, base_flags, mss;
  4853. dma_addr_t mapping;
  4854. struct tg3_napi *tnapi;
  4855. struct netdev_queue *txq;
  4856. unsigned int i, last;
  4857. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4858. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4859. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  4860. tnapi++;
  4861. /* We are running in BH disabled context with netif_tx_lock
  4862. * and TX reclaim runs via tp->napi.poll inside of a software
  4863. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4864. * no IRQ context deadlocks to worry about either. Rejoice!
  4865. */
  4866. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4867. if (!netif_tx_queue_stopped(txq)) {
  4868. netif_tx_stop_queue(txq);
  4869. /* This is a hard error, log it. */
  4870. netdev_err(dev,
  4871. "BUG! Tx Ring full when queue awake!\n");
  4872. }
  4873. return NETDEV_TX_BUSY;
  4874. }
  4875. entry = tnapi->tx_prod;
  4876. base_flags = 0;
  4877. mss = skb_shinfo(skb)->gso_size;
  4878. if (mss) {
  4879. int tcp_opt_len, ip_tcp_len;
  4880. u32 hdrlen;
  4881. if (skb_header_cloned(skb) &&
  4882. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4883. dev_kfree_skb(skb);
  4884. goto out_unlock;
  4885. }
  4886. if (skb_is_gso_v6(skb)) {
  4887. hdrlen = skb_headlen(skb) - ETH_HLEN;
  4888. } else {
  4889. struct iphdr *iph = ip_hdr(skb);
  4890. tcp_opt_len = tcp_optlen(skb);
  4891. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4892. iph->check = 0;
  4893. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  4894. hdrlen = ip_tcp_len + tcp_opt_len;
  4895. }
  4896. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4897. mss |= (hdrlen & 0xc) << 12;
  4898. if (hdrlen & 0x10)
  4899. base_flags |= 0x00000010;
  4900. base_flags |= (hdrlen & 0x3e0) << 5;
  4901. } else
  4902. mss |= hdrlen << 9;
  4903. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4904. TXD_FLAG_CPU_POST_DMA);
  4905. tcp_hdr(skb)->check = 0;
  4906. } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
  4907. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4908. }
  4909. if (vlan_tx_tag_present(skb))
  4910. base_flags |= (TXD_FLAG_VLAN |
  4911. (vlan_tx_tag_get(skb) << 16));
  4912. len = skb_headlen(skb);
  4913. /* Queue skb data, a.k.a. the main skb fragment. */
  4914. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4915. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4916. dev_kfree_skb(skb);
  4917. goto out_unlock;
  4918. }
  4919. tnapi->tx_buffers[entry].skb = skb;
  4920. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4921. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  4922. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  4923. base_flags |= TXD_FLAG_JMB_PKT;
  4924. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4925. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4926. entry = NEXT_TX(entry);
  4927. /* Now loop through additional data fragments, and queue them. */
  4928. if (skb_shinfo(skb)->nr_frags > 0) {
  4929. last = skb_shinfo(skb)->nr_frags - 1;
  4930. for (i = 0; i <= last; i++) {
  4931. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4932. len = frag->size;
  4933. mapping = pci_map_page(tp->pdev,
  4934. frag->page,
  4935. frag->page_offset,
  4936. len, PCI_DMA_TODEVICE);
  4937. if (pci_dma_mapping_error(tp->pdev, mapping))
  4938. goto dma_error;
  4939. tnapi->tx_buffers[entry].skb = NULL;
  4940. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4941. mapping);
  4942. tg3_set_txd(tnapi, entry, mapping, len,
  4943. base_flags, (i == last) | (mss << 1));
  4944. entry = NEXT_TX(entry);
  4945. }
  4946. }
  4947. /* Packets are ready, update Tx producer idx local and on card. */
  4948. tw32_tx_mbox(tnapi->prodmbox, entry);
  4949. tnapi->tx_prod = entry;
  4950. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4951. netif_tx_stop_queue(txq);
  4952. /* netif_tx_stop_queue() must be done before checking
  4953. * checking tx index in tg3_tx_avail() below, because in
  4954. * tg3_tx(), we update tx index before checking for
  4955. * netif_tx_queue_stopped().
  4956. */
  4957. smp_mb();
  4958. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4959. netif_tx_wake_queue(txq);
  4960. }
  4961. out_unlock:
  4962. mmiowb();
  4963. return NETDEV_TX_OK;
  4964. dma_error:
  4965. last = i;
  4966. entry = tnapi->tx_prod;
  4967. tnapi->tx_buffers[entry].skb = NULL;
  4968. pci_unmap_single(tp->pdev,
  4969. dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  4970. skb_headlen(skb),
  4971. PCI_DMA_TODEVICE);
  4972. for (i = 0; i <= last; i++) {
  4973. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4974. entry = NEXT_TX(entry);
  4975. pci_unmap_page(tp->pdev,
  4976. dma_unmap_addr(&tnapi->tx_buffers[entry],
  4977. mapping),
  4978. frag->size, PCI_DMA_TODEVICE);
  4979. }
  4980. dev_kfree_skb(skb);
  4981. return NETDEV_TX_OK;
  4982. }
  4983. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
  4984. struct net_device *);
  4985. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4986. * TSO header is greater than 80 bytes.
  4987. */
  4988. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4989. {
  4990. struct sk_buff *segs, *nskb;
  4991. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  4992. /* Estimate the number of fragments in the worst case */
  4993. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  4994. netif_stop_queue(tp->dev);
  4995. /* netif_tx_stop_queue() must be done before checking
  4996. * checking tx index in tg3_tx_avail() below, because in
  4997. * tg3_tx(), we update tx index before checking for
  4998. * netif_tx_queue_stopped().
  4999. */
  5000. smp_mb();
  5001. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  5002. return NETDEV_TX_BUSY;
  5003. netif_wake_queue(tp->dev);
  5004. }
  5005. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  5006. if (IS_ERR(segs))
  5007. goto tg3_tso_bug_end;
  5008. do {
  5009. nskb = segs;
  5010. segs = segs->next;
  5011. nskb->next = NULL;
  5012. tg3_start_xmit_dma_bug(nskb, tp->dev);
  5013. } while (segs);
  5014. tg3_tso_bug_end:
  5015. dev_kfree_skb(skb);
  5016. return NETDEV_TX_OK;
  5017. }
  5018. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  5019. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  5020. */
  5021. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
  5022. struct net_device *dev)
  5023. {
  5024. struct tg3 *tp = netdev_priv(dev);
  5025. u32 len, entry, base_flags, mss;
  5026. int would_hit_hwbug;
  5027. dma_addr_t mapping;
  5028. struct tg3_napi *tnapi;
  5029. struct netdev_queue *txq;
  5030. unsigned int i, last;
  5031. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  5032. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  5033. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  5034. tnapi++;
  5035. /* We are running in BH disabled context with netif_tx_lock
  5036. * and TX reclaim runs via tp->napi.poll inside of a software
  5037. * interrupt. Furthermore, IRQ processing runs lockless so we have
  5038. * no IRQ context deadlocks to worry about either. Rejoice!
  5039. */
  5040. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  5041. if (!netif_tx_queue_stopped(txq)) {
  5042. netif_tx_stop_queue(txq);
  5043. /* This is a hard error, log it. */
  5044. netdev_err(dev,
  5045. "BUG! Tx Ring full when queue awake!\n");
  5046. }
  5047. return NETDEV_TX_BUSY;
  5048. }
  5049. entry = tnapi->tx_prod;
  5050. base_flags = 0;
  5051. if (skb->ip_summed == CHECKSUM_PARTIAL)
  5052. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  5053. mss = skb_shinfo(skb)->gso_size;
  5054. if (mss) {
  5055. struct iphdr *iph;
  5056. u32 tcp_opt_len, hdr_len;
  5057. if (skb_header_cloned(skb) &&
  5058. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  5059. dev_kfree_skb(skb);
  5060. goto out_unlock;
  5061. }
  5062. iph = ip_hdr(skb);
  5063. tcp_opt_len = tcp_optlen(skb);
  5064. if (skb_is_gso_v6(skb)) {
  5065. hdr_len = skb_headlen(skb) - ETH_HLEN;
  5066. } else {
  5067. u32 ip_tcp_len;
  5068. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  5069. hdr_len = ip_tcp_len + tcp_opt_len;
  5070. iph->check = 0;
  5071. iph->tot_len = htons(mss + hdr_len);
  5072. }
  5073. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  5074. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  5075. return tg3_tso_bug(tp, skb);
  5076. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  5077. TXD_FLAG_CPU_POST_DMA);
  5078. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  5079. tcp_hdr(skb)->check = 0;
  5080. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  5081. } else
  5082. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  5083. iph->daddr, 0,
  5084. IPPROTO_TCP,
  5085. 0);
  5086. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  5087. mss |= (hdr_len & 0xc) << 12;
  5088. if (hdr_len & 0x10)
  5089. base_flags |= 0x00000010;
  5090. base_flags |= (hdr_len & 0x3e0) << 5;
  5091. } else if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)
  5092. mss |= hdr_len << 9;
  5093. else if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_1) ||
  5094. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5095. if (tcp_opt_len || iph->ihl > 5) {
  5096. int tsflags;
  5097. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  5098. mss |= (tsflags << 11);
  5099. }
  5100. } else {
  5101. if (tcp_opt_len || iph->ihl > 5) {
  5102. int tsflags;
  5103. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  5104. base_flags |= tsflags << 12;
  5105. }
  5106. }
  5107. }
  5108. if (vlan_tx_tag_present(skb))
  5109. base_flags |= (TXD_FLAG_VLAN |
  5110. (vlan_tx_tag_get(skb) << 16));
  5111. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  5112. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  5113. base_flags |= TXD_FLAG_JMB_PKT;
  5114. len = skb_headlen(skb);
  5115. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  5116. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  5117. dev_kfree_skb(skb);
  5118. goto out_unlock;
  5119. }
  5120. tnapi->tx_buffers[entry].skb = skb;
  5121. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  5122. would_hit_hwbug = 0;
  5123. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) && len <= 8)
  5124. would_hit_hwbug = 1;
  5125. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  5126. tg3_4g_overflow_test(mapping, len))
  5127. would_hit_hwbug = 1;
  5128. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  5129. tg3_40bit_overflow_test(tp, mapping, len))
  5130. would_hit_hwbug = 1;
  5131. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  5132. would_hit_hwbug = 1;
  5133. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  5134. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  5135. entry = NEXT_TX(entry);
  5136. /* Now loop through additional data fragments, and queue them. */
  5137. if (skb_shinfo(skb)->nr_frags > 0) {
  5138. last = skb_shinfo(skb)->nr_frags - 1;
  5139. for (i = 0; i <= last; i++) {
  5140. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5141. len = frag->size;
  5142. mapping = pci_map_page(tp->pdev,
  5143. frag->page,
  5144. frag->page_offset,
  5145. len, PCI_DMA_TODEVICE);
  5146. tnapi->tx_buffers[entry].skb = NULL;
  5147. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  5148. mapping);
  5149. if (pci_dma_mapping_error(tp->pdev, mapping))
  5150. goto dma_error;
  5151. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) &&
  5152. len <= 8)
  5153. would_hit_hwbug = 1;
  5154. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  5155. tg3_4g_overflow_test(mapping, len))
  5156. would_hit_hwbug = 1;
  5157. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  5158. tg3_40bit_overflow_test(tp, mapping, len))
  5159. would_hit_hwbug = 1;
  5160. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5161. tg3_set_txd(tnapi, entry, mapping, len,
  5162. base_flags, (i == last)|(mss << 1));
  5163. else
  5164. tg3_set_txd(tnapi, entry, mapping, len,
  5165. base_flags, (i == last));
  5166. entry = NEXT_TX(entry);
  5167. }
  5168. }
  5169. if (would_hit_hwbug) {
  5170. u32 last_plus_one = entry;
  5171. u32 start;
  5172. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  5173. start &= (TG3_TX_RING_SIZE - 1);
  5174. /* If the workaround fails due to memory/mapping
  5175. * failure, silently drop this packet.
  5176. */
  5177. if (tigon3_dma_hwbug_workaround(tnapi, skb, last_plus_one,
  5178. &start, base_flags, mss))
  5179. goto out_unlock;
  5180. entry = start;
  5181. }
  5182. /* Packets are ready, update Tx producer idx local and on card. */
  5183. tw32_tx_mbox(tnapi->prodmbox, entry);
  5184. tnapi->tx_prod = entry;
  5185. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  5186. netif_tx_stop_queue(txq);
  5187. /* netif_tx_stop_queue() must be done before checking
  5188. * checking tx index in tg3_tx_avail() below, because in
  5189. * tg3_tx(), we update tx index before checking for
  5190. * netif_tx_queue_stopped().
  5191. */
  5192. smp_mb();
  5193. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  5194. netif_tx_wake_queue(txq);
  5195. }
  5196. out_unlock:
  5197. mmiowb();
  5198. return NETDEV_TX_OK;
  5199. dma_error:
  5200. last = i;
  5201. entry = tnapi->tx_prod;
  5202. tnapi->tx_buffers[entry].skb = NULL;
  5203. pci_unmap_single(tp->pdev,
  5204. dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  5205. skb_headlen(skb),
  5206. PCI_DMA_TODEVICE);
  5207. for (i = 0; i <= last; i++) {
  5208. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5209. entry = NEXT_TX(entry);
  5210. pci_unmap_page(tp->pdev,
  5211. dma_unmap_addr(&tnapi->tx_buffers[entry],
  5212. mapping),
  5213. frag->size, PCI_DMA_TODEVICE);
  5214. }
  5215. dev_kfree_skb(skb);
  5216. return NETDEV_TX_OK;
  5217. }
  5218. static u32 tg3_fix_features(struct net_device *dev, u32 features)
  5219. {
  5220. struct tg3 *tp = netdev_priv(dev);
  5221. if (dev->mtu > ETH_DATA_LEN && (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  5222. features &= ~NETIF_F_ALL_TSO;
  5223. return features;
  5224. }
  5225. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  5226. int new_mtu)
  5227. {
  5228. dev->mtu = new_mtu;
  5229. if (new_mtu > ETH_DATA_LEN) {
  5230. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5231. netdev_update_features(dev);
  5232. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  5233. } else {
  5234. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  5235. }
  5236. } else {
  5237. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5238. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  5239. netdev_update_features(dev);
  5240. }
  5241. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  5242. }
  5243. }
  5244. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  5245. {
  5246. struct tg3 *tp = netdev_priv(dev);
  5247. int err;
  5248. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  5249. return -EINVAL;
  5250. if (!netif_running(dev)) {
  5251. /* We'll just catch it later when the
  5252. * device is up'd.
  5253. */
  5254. tg3_set_mtu(dev, tp, new_mtu);
  5255. return 0;
  5256. }
  5257. tg3_phy_stop(tp);
  5258. tg3_netif_stop(tp);
  5259. tg3_full_lock(tp, 1);
  5260. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5261. tg3_set_mtu(dev, tp, new_mtu);
  5262. err = tg3_restart_hw(tp, 0);
  5263. if (!err)
  5264. tg3_netif_start(tp);
  5265. tg3_full_unlock(tp);
  5266. if (!err)
  5267. tg3_phy_start(tp);
  5268. return err;
  5269. }
  5270. static void tg3_rx_prodring_free(struct tg3 *tp,
  5271. struct tg3_rx_prodring_set *tpr)
  5272. {
  5273. int i;
  5274. if (tpr != &tp->napi[0].prodring) {
  5275. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  5276. i = (i + 1) & tp->rx_std_ring_mask)
  5277. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5278. tp->rx_pkt_map_sz);
  5279. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  5280. for (i = tpr->rx_jmb_cons_idx;
  5281. i != tpr->rx_jmb_prod_idx;
  5282. i = (i + 1) & tp->rx_jmb_ring_mask) {
  5283. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5284. TG3_RX_JMB_MAP_SZ);
  5285. }
  5286. }
  5287. return;
  5288. }
  5289. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  5290. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5291. tp->rx_pkt_map_sz);
  5292. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  5293. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  5294. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  5295. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5296. TG3_RX_JMB_MAP_SZ);
  5297. }
  5298. }
  5299. /* Initialize rx rings for packet processing.
  5300. *
  5301. * The chip has been shut down and the driver detached from
  5302. * the networking, so no interrupts or new tx packets will
  5303. * end up in the driver. tp->{tx,}lock are held and thus
  5304. * we may not sleep.
  5305. */
  5306. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  5307. struct tg3_rx_prodring_set *tpr)
  5308. {
  5309. u32 i, rx_pkt_dma_sz;
  5310. tpr->rx_std_cons_idx = 0;
  5311. tpr->rx_std_prod_idx = 0;
  5312. tpr->rx_jmb_cons_idx = 0;
  5313. tpr->rx_jmb_prod_idx = 0;
  5314. if (tpr != &tp->napi[0].prodring) {
  5315. memset(&tpr->rx_std_buffers[0], 0,
  5316. TG3_RX_STD_BUFF_RING_SIZE(tp));
  5317. if (tpr->rx_jmb_buffers)
  5318. memset(&tpr->rx_jmb_buffers[0], 0,
  5319. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  5320. goto done;
  5321. }
  5322. /* Zero out all descriptors. */
  5323. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  5324. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  5325. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  5326. tp->dev->mtu > ETH_DATA_LEN)
  5327. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  5328. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  5329. /* Initialize invariants of the rings, we only set this
  5330. * stuff once. This works because the card does not
  5331. * write into the rx buffer posting rings.
  5332. */
  5333. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  5334. struct tg3_rx_buffer_desc *rxd;
  5335. rxd = &tpr->rx_std[i];
  5336. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  5337. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  5338. rxd->opaque = (RXD_OPAQUE_RING_STD |
  5339. (i << RXD_OPAQUE_INDEX_SHIFT));
  5340. }
  5341. /* Now allocate fresh SKBs for each rx ring. */
  5342. for (i = 0; i < tp->rx_pending; i++) {
  5343. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
  5344. netdev_warn(tp->dev,
  5345. "Using a smaller RX standard ring. Only "
  5346. "%d out of %d buffers were allocated "
  5347. "successfully\n", i, tp->rx_pending);
  5348. if (i == 0)
  5349. goto initfail;
  5350. tp->rx_pending = i;
  5351. break;
  5352. }
  5353. }
  5354. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ||
  5355. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  5356. goto done;
  5357. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  5358. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE))
  5359. goto done;
  5360. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  5361. struct tg3_rx_buffer_desc *rxd;
  5362. rxd = &tpr->rx_jmb[i].std;
  5363. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  5364. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  5365. RXD_FLAG_JUMBO;
  5366. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  5367. (i << RXD_OPAQUE_INDEX_SHIFT));
  5368. }
  5369. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  5370. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
  5371. netdev_warn(tp->dev,
  5372. "Using a smaller RX jumbo ring. Only %d "
  5373. "out of %d buffers were allocated "
  5374. "successfully\n", i, tp->rx_jumbo_pending);
  5375. if (i == 0)
  5376. goto initfail;
  5377. tp->rx_jumbo_pending = i;
  5378. break;
  5379. }
  5380. }
  5381. done:
  5382. return 0;
  5383. initfail:
  5384. tg3_rx_prodring_free(tp, tpr);
  5385. return -ENOMEM;
  5386. }
  5387. static void tg3_rx_prodring_fini(struct tg3 *tp,
  5388. struct tg3_rx_prodring_set *tpr)
  5389. {
  5390. kfree(tpr->rx_std_buffers);
  5391. tpr->rx_std_buffers = NULL;
  5392. kfree(tpr->rx_jmb_buffers);
  5393. tpr->rx_jmb_buffers = NULL;
  5394. if (tpr->rx_std) {
  5395. dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
  5396. tpr->rx_std, tpr->rx_std_mapping);
  5397. tpr->rx_std = NULL;
  5398. }
  5399. if (tpr->rx_jmb) {
  5400. dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
  5401. tpr->rx_jmb, tpr->rx_jmb_mapping);
  5402. tpr->rx_jmb = NULL;
  5403. }
  5404. }
  5405. static int tg3_rx_prodring_init(struct tg3 *tp,
  5406. struct tg3_rx_prodring_set *tpr)
  5407. {
  5408. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  5409. GFP_KERNEL);
  5410. if (!tpr->rx_std_buffers)
  5411. return -ENOMEM;
  5412. tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
  5413. TG3_RX_STD_RING_BYTES(tp),
  5414. &tpr->rx_std_mapping,
  5415. GFP_KERNEL);
  5416. if (!tpr->rx_std)
  5417. goto err_out;
  5418. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  5419. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  5420. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  5421. GFP_KERNEL);
  5422. if (!tpr->rx_jmb_buffers)
  5423. goto err_out;
  5424. tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
  5425. TG3_RX_JMB_RING_BYTES(tp),
  5426. &tpr->rx_jmb_mapping,
  5427. GFP_KERNEL);
  5428. if (!tpr->rx_jmb)
  5429. goto err_out;
  5430. }
  5431. return 0;
  5432. err_out:
  5433. tg3_rx_prodring_fini(tp, tpr);
  5434. return -ENOMEM;
  5435. }
  5436. /* Free up pending packets in all rx/tx rings.
  5437. *
  5438. * The chip has been shut down and the driver detached from
  5439. * the networking, so no interrupts or new tx packets will
  5440. * end up in the driver. tp->{tx,}lock is not held and we are not
  5441. * in an interrupt context and thus may sleep.
  5442. */
  5443. static void tg3_free_rings(struct tg3 *tp)
  5444. {
  5445. int i, j;
  5446. for (j = 0; j < tp->irq_cnt; j++) {
  5447. struct tg3_napi *tnapi = &tp->napi[j];
  5448. tg3_rx_prodring_free(tp, &tnapi->prodring);
  5449. if (!tnapi->tx_buffers)
  5450. continue;
  5451. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  5452. struct ring_info *txp;
  5453. struct sk_buff *skb;
  5454. unsigned int k;
  5455. txp = &tnapi->tx_buffers[i];
  5456. skb = txp->skb;
  5457. if (skb == NULL) {
  5458. i++;
  5459. continue;
  5460. }
  5461. pci_unmap_single(tp->pdev,
  5462. dma_unmap_addr(txp, mapping),
  5463. skb_headlen(skb),
  5464. PCI_DMA_TODEVICE);
  5465. txp->skb = NULL;
  5466. i++;
  5467. for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
  5468. txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  5469. pci_unmap_page(tp->pdev,
  5470. dma_unmap_addr(txp, mapping),
  5471. skb_shinfo(skb)->frags[k].size,
  5472. PCI_DMA_TODEVICE);
  5473. i++;
  5474. }
  5475. dev_kfree_skb_any(skb);
  5476. }
  5477. }
  5478. }
  5479. /* Initialize tx/rx rings for packet processing.
  5480. *
  5481. * The chip has been shut down and the driver detached from
  5482. * the networking, so no interrupts or new tx packets will
  5483. * end up in the driver. tp->{tx,}lock are held and thus
  5484. * we may not sleep.
  5485. */
  5486. static int tg3_init_rings(struct tg3 *tp)
  5487. {
  5488. int i;
  5489. /* Free up all the SKBs. */
  5490. tg3_free_rings(tp);
  5491. for (i = 0; i < tp->irq_cnt; i++) {
  5492. struct tg3_napi *tnapi = &tp->napi[i];
  5493. tnapi->last_tag = 0;
  5494. tnapi->last_irq_tag = 0;
  5495. tnapi->hw_status->status = 0;
  5496. tnapi->hw_status->status_tag = 0;
  5497. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5498. tnapi->tx_prod = 0;
  5499. tnapi->tx_cons = 0;
  5500. if (tnapi->tx_ring)
  5501. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  5502. tnapi->rx_rcb_ptr = 0;
  5503. if (tnapi->rx_rcb)
  5504. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5505. if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  5506. tg3_free_rings(tp);
  5507. return -ENOMEM;
  5508. }
  5509. }
  5510. return 0;
  5511. }
  5512. /*
  5513. * Must not be invoked with interrupt sources disabled and
  5514. * the hardware shutdown down.
  5515. */
  5516. static void tg3_free_consistent(struct tg3 *tp)
  5517. {
  5518. int i;
  5519. for (i = 0; i < tp->irq_cnt; i++) {
  5520. struct tg3_napi *tnapi = &tp->napi[i];
  5521. if (tnapi->tx_ring) {
  5522. dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
  5523. tnapi->tx_ring, tnapi->tx_desc_mapping);
  5524. tnapi->tx_ring = NULL;
  5525. }
  5526. kfree(tnapi->tx_buffers);
  5527. tnapi->tx_buffers = NULL;
  5528. if (tnapi->rx_rcb) {
  5529. dma_free_coherent(&tp->pdev->dev,
  5530. TG3_RX_RCB_RING_BYTES(tp),
  5531. tnapi->rx_rcb,
  5532. tnapi->rx_rcb_mapping);
  5533. tnapi->rx_rcb = NULL;
  5534. }
  5535. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  5536. if (tnapi->hw_status) {
  5537. dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
  5538. tnapi->hw_status,
  5539. tnapi->status_mapping);
  5540. tnapi->hw_status = NULL;
  5541. }
  5542. }
  5543. if (tp->hw_stats) {
  5544. dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
  5545. tp->hw_stats, tp->stats_mapping);
  5546. tp->hw_stats = NULL;
  5547. }
  5548. }
  5549. /*
  5550. * Must not be invoked with interrupt sources disabled and
  5551. * the hardware shutdown down. Can sleep.
  5552. */
  5553. static int tg3_alloc_consistent(struct tg3 *tp)
  5554. {
  5555. int i;
  5556. tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
  5557. sizeof(struct tg3_hw_stats),
  5558. &tp->stats_mapping,
  5559. GFP_KERNEL);
  5560. if (!tp->hw_stats)
  5561. goto err_out;
  5562. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5563. for (i = 0; i < tp->irq_cnt; i++) {
  5564. struct tg3_napi *tnapi = &tp->napi[i];
  5565. struct tg3_hw_status *sblk;
  5566. tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
  5567. TG3_HW_STATUS_SIZE,
  5568. &tnapi->status_mapping,
  5569. GFP_KERNEL);
  5570. if (!tnapi->hw_status)
  5571. goto err_out;
  5572. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5573. sblk = tnapi->hw_status;
  5574. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  5575. goto err_out;
  5576. /* If multivector TSS is enabled, vector 0 does not handle
  5577. * tx interrupts. Don't allocate any resources for it.
  5578. */
  5579. if ((!i && !(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) ||
  5580. (i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))) {
  5581. tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
  5582. TG3_TX_RING_SIZE,
  5583. GFP_KERNEL);
  5584. if (!tnapi->tx_buffers)
  5585. goto err_out;
  5586. tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
  5587. TG3_TX_RING_BYTES,
  5588. &tnapi->tx_desc_mapping,
  5589. GFP_KERNEL);
  5590. if (!tnapi->tx_ring)
  5591. goto err_out;
  5592. }
  5593. /*
  5594. * When RSS is enabled, the status block format changes
  5595. * slightly. The "rx_jumbo_consumer", "reserved",
  5596. * and "rx_mini_consumer" members get mapped to the
  5597. * other three rx return ring producer indexes.
  5598. */
  5599. switch (i) {
  5600. default:
  5601. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  5602. break;
  5603. case 2:
  5604. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  5605. break;
  5606. case 3:
  5607. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  5608. break;
  5609. case 4:
  5610. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  5611. break;
  5612. }
  5613. /*
  5614. * If multivector RSS is enabled, vector 0 does not handle
  5615. * rx or tx interrupts. Don't allocate any resources for it.
  5616. */
  5617. if (!i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS))
  5618. continue;
  5619. tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
  5620. TG3_RX_RCB_RING_BYTES(tp),
  5621. &tnapi->rx_rcb_mapping,
  5622. GFP_KERNEL);
  5623. if (!tnapi->rx_rcb)
  5624. goto err_out;
  5625. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5626. }
  5627. return 0;
  5628. err_out:
  5629. tg3_free_consistent(tp);
  5630. return -ENOMEM;
  5631. }
  5632. #define MAX_WAIT_CNT 1000
  5633. /* To stop a block, clear the enable bit and poll till it
  5634. * clears. tp->lock is held.
  5635. */
  5636. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  5637. {
  5638. unsigned int i;
  5639. u32 val;
  5640. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  5641. switch (ofs) {
  5642. case RCVLSC_MODE:
  5643. case DMAC_MODE:
  5644. case MBFREE_MODE:
  5645. case BUFMGR_MODE:
  5646. case MEMARB_MODE:
  5647. /* We can't enable/disable these bits of the
  5648. * 5705/5750, just say success.
  5649. */
  5650. return 0;
  5651. default:
  5652. break;
  5653. }
  5654. }
  5655. val = tr32(ofs);
  5656. val &= ~enable_bit;
  5657. tw32_f(ofs, val);
  5658. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5659. udelay(100);
  5660. val = tr32(ofs);
  5661. if ((val & enable_bit) == 0)
  5662. break;
  5663. }
  5664. if (i == MAX_WAIT_CNT && !silent) {
  5665. dev_err(&tp->pdev->dev,
  5666. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  5667. ofs, enable_bit);
  5668. return -ENODEV;
  5669. }
  5670. return 0;
  5671. }
  5672. /* tp->lock is held. */
  5673. static int tg3_abort_hw(struct tg3 *tp, int silent)
  5674. {
  5675. int i, err;
  5676. tg3_disable_ints(tp);
  5677. tp->rx_mode &= ~RX_MODE_ENABLE;
  5678. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5679. udelay(10);
  5680. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  5681. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  5682. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  5683. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  5684. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  5685. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  5686. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  5687. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  5688. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  5689. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  5690. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  5691. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  5692. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  5693. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  5694. tw32_f(MAC_MODE, tp->mac_mode);
  5695. udelay(40);
  5696. tp->tx_mode &= ~TX_MODE_ENABLE;
  5697. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5698. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5699. udelay(100);
  5700. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  5701. break;
  5702. }
  5703. if (i >= MAX_WAIT_CNT) {
  5704. dev_err(&tp->pdev->dev,
  5705. "%s timed out, TX_MODE_ENABLE will not clear "
  5706. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  5707. err |= -ENODEV;
  5708. }
  5709. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  5710. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  5711. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  5712. tw32(FTQ_RESET, 0xffffffff);
  5713. tw32(FTQ_RESET, 0x00000000);
  5714. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  5715. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  5716. for (i = 0; i < tp->irq_cnt; i++) {
  5717. struct tg3_napi *tnapi = &tp->napi[i];
  5718. if (tnapi->hw_status)
  5719. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5720. }
  5721. if (tp->hw_stats)
  5722. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5723. return err;
  5724. }
  5725. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  5726. {
  5727. int i;
  5728. u32 apedata;
  5729. /* NCSI does not support APE events */
  5730. if (tp->tg3_flags3 & TG3_FLG3_APE_HAS_NCSI)
  5731. return;
  5732. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  5733. if (apedata != APE_SEG_SIG_MAGIC)
  5734. return;
  5735. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  5736. if (!(apedata & APE_FW_STATUS_READY))
  5737. return;
  5738. /* Wait for up to 1 millisecond for APE to service previous event. */
  5739. for (i = 0; i < 10; i++) {
  5740. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  5741. return;
  5742. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  5743. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5744. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  5745. event | APE_EVENT_STATUS_EVENT_PENDING);
  5746. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  5747. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5748. break;
  5749. udelay(100);
  5750. }
  5751. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5752. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  5753. }
  5754. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  5755. {
  5756. u32 event;
  5757. u32 apedata;
  5758. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  5759. return;
  5760. switch (kind) {
  5761. case RESET_KIND_INIT:
  5762. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  5763. APE_HOST_SEG_SIG_MAGIC);
  5764. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  5765. APE_HOST_SEG_LEN_MAGIC);
  5766. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  5767. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  5768. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  5769. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  5770. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  5771. APE_HOST_BEHAV_NO_PHYLOCK);
  5772. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  5773. TG3_APE_HOST_DRVR_STATE_START);
  5774. event = APE_EVENT_STATUS_STATE_START;
  5775. break;
  5776. case RESET_KIND_SHUTDOWN:
  5777. /* With the interface we are currently using,
  5778. * APE does not track driver state. Wiping
  5779. * out the HOST SEGMENT SIGNATURE forces
  5780. * the APE to assume OS absent status.
  5781. */
  5782. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  5783. if (device_may_wakeup(&tp->pdev->dev) &&
  5784. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)) {
  5785. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  5786. TG3_APE_HOST_WOL_SPEED_AUTO);
  5787. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  5788. } else
  5789. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  5790. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  5791. event = APE_EVENT_STATUS_STATE_UNLOAD;
  5792. break;
  5793. case RESET_KIND_SUSPEND:
  5794. event = APE_EVENT_STATUS_STATE_SUSPEND;
  5795. break;
  5796. default:
  5797. return;
  5798. }
  5799. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  5800. tg3_ape_send_event(tp, event);
  5801. }
  5802. /* tp->lock is held. */
  5803. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  5804. {
  5805. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  5806. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  5807. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5808. switch (kind) {
  5809. case RESET_KIND_INIT:
  5810. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5811. DRV_STATE_START);
  5812. break;
  5813. case RESET_KIND_SHUTDOWN:
  5814. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5815. DRV_STATE_UNLOAD);
  5816. break;
  5817. case RESET_KIND_SUSPEND:
  5818. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5819. DRV_STATE_SUSPEND);
  5820. break;
  5821. default:
  5822. break;
  5823. }
  5824. }
  5825. if (kind == RESET_KIND_INIT ||
  5826. kind == RESET_KIND_SUSPEND)
  5827. tg3_ape_driver_state_change(tp, kind);
  5828. }
  5829. /* tp->lock is held. */
  5830. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  5831. {
  5832. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5833. switch (kind) {
  5834. case RESET_KIND_INIT:
  5835. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5836. DRV_STATE_START_DONE);
  5837. break;
  5838. case RESET_KIND_SHUTDOWN:
  5839. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5840. DRV_STATE_UNLOAD_DONE);
  5841. break;
  5842. default:
  5843. break;
  5844. }
  5845. }
  5846. if (kind == RESET_KIND_SHUTDOWN)
  5847. tg3_ape_driver_state_change(tp, kind);
  5848. }
  5849. /* tp->lock is held. */
  5850. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  5851. {
  5852. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5853. switch (kind) {
  5854. case RESET_KIND_INIT:
  5855. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5856. DRV_STATE_START);
  5857. break;
  5858. case RESET_KIND_SHUTDOWN:
  5859. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5860. DRV_STATE_UNLOAD);
  5861. break;
  5862. case RESET_KIND_SUSPEND:
  5863. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5864. DRV_STATE_SUSPEND);
  5865. break;
  5866. default:
  5867. break;
  5868. }
  5869. }
  5870. }
  5871. static int tg3_poll_fw(struct tg3 *tp)
  5872. {
  5873. int i;
  5874. u32 val;
  5875. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5876. /* Wait up to 20ms for init done. */
  5877. for (i = 0; i < 200; i++) {
  5878. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5879. return 0;
  5880. udelay(100);
  5881. }
  5882. return -ENODEV;
  5883. }
  5884. /* Wait for firmware initialization to complete. */
  5885. for (i = 0; i < 100000; i++) {
  5886. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5887. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5888. break;
  5889. udelay(10);
  5890. }
  5891. /* Chip might not be fitted with firmware. Some Sun onboard
  5892. * parts are configured like that. So don't signal the timeout
  5893. * of the above loop as an error, but do report the lack of
  5894. * running firmware once.
  5895. */
  5896. if (i >= 100000 &&
  5897. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  5898. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  5899. netdev_info(tp->dev, "No firmware running\n");
  5900. }
  5901. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  5902. /* The 57765 A0 needs a little more
  5903. * time to do some important work.
  5904. */
  5905. mdelay(10);
  5906. }
  5907. return 0;
  5908. }
  5909. /* Save PCI command register before chip reset */
  5910. static void tg3_save_pci_state(struct tg3 *tp)
  5911. {
  5912. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5913. }
  5914. /* Restore PCI state after chip reset */
  5915. static void tg3_restore_pci_state(struct tg3 *tp)
  5916. {
  5917. u32 val;
  5918. /* Re-enable indirect register accesses. */
  5919. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5920. tp->misc_host_ctrl);
  5921. /* Set MAX PCI retry to zero. */
  5922. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5923. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5924. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  5925. val |= PCISTATE_RETRY_SAME_DMA;
  5926. /* Allow reads and writes to the APE register and memory space. */
  5927. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5928. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5929. PCISTATE_ALLOW_APE_SHMEM_WR |
  5930. PCISTATE_ALLOW_APE_PSPACE_WR;
  5931. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5932. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5933. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5934. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5935. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  5936. else {
  5937. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5938. tp->pci_cacheline_sz);
  5939. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5940. tp->pci_lat_timer);
  5941. }
  5942. }
  5943. /* Make sure PCI-X relaxed ordering bit is clear. */
  5944. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5945. u16 pcix_cmd;
  5946. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5947. &pcix_cmd);
  5948. pcix_cmd &= ~PCI_X_CMD_ERO;
  5949. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5950. pcix_cmd);
  5951. }
  5952. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5953. /* Chip reset on 5780 will reset MSI enable bit,
  5954. * so need to restore it.
  5955. */
  5956. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5957. u16 ctrl;
  5958. pci_read_config_word(tp->pdev,
  5959. tp->msi_cap + PCI_MSI_FLAGS,
  5960. &ctrl);
  5961. pci_write_config_word(tp->pdev,
  5962. tp->msi_cap + PCI_MSI_FLAGS,
  5963. ctrl | PCI_MSI_FLAGS_ENABLE);
  5964. val = tr32(MSGINT_MODE);
  5965. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5966. }
  5967. }
  5968. }
  5969. static void tg3_stop_fw(struct tg3 *);
  5970. /* tp->lock is held. */
  5971. static int tg3_chip_reset(struct tg3 *tp)
  5972. {
  5973. u32 val;
  5974. void (*write_op)(struct tg3 *, u32, u32);
  5975. int i, err;
  5976. tg3_nvram_lock(tp);
  5977. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5978. /* No matching tg3_nvram_unlock() after this because
  5979. * chip reset below will undo the nvram lock.
  5980. */
  5981. tp->nvram_lock_cnt = 0;
  5982. /* GRC_MISC_CFG core clock reset will clear the memory
  5983. * enable bit in PCI register 4 and the MSI enable bit
  5984. * on some chips, so we save relevant registers here.
  5985. */
  5986. tg3_save_pci_state(tp);
  5987. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5988. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  5989. tw32(GRC_FASTBOOT_PC, 0);
  5990. /*
  5991. * We must avoid the readl() that normally takes place.
  5992. * It locks machines, causes machine checks, and other
  5993. * fun things. So, temporarily disable the 5701
  5994. * hardware workaround, while we do the reset.
  5995. */
  5996. write_op = tp->write32;
  5997. if (write_op == tg3_write_flush_reg32)
  5998. tp->write32 = tg3_write32;
  5999. /* Prevent the irq handler from reading or writing PCI registers
  6000. * during chip reset when the memory enable bit in the PCI command
  6001. * register may be cleared. The chip does not generate interrupt
  6002. * at this time, but the irq handler may still be called due to irq
  6003. * sharing or irqpoll.
  6004. */
  6005. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  6006. for (i = 0; i < tp->irq_cnt; i++) {
  6007. struct tg3_napi *tnapi = &tp->napi[i];
  6008. if (tnapi->hw_status) {
  6009. tnapi->hw_status->status = 0;
  6010. tnapi->hw_status->status_tag = 0;
  6011. }
  6012. tnapi->last_tag = 0;
  6013. tnapi->last_irq_tag = 0;
  6014. }
  6015. smp_mb();
  6016. for (i = 0; i < tp->irq_cnt; i++)
  6017. synchronize_irq(tp->napi[i].irq_vec);
  6018. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6019. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6020. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6021. }
  6022. /* do the reset */
  6023. val = GRC_MISC_CFG_CORECLK_RESET;
  6024. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  6025. /* Force PCIe 1.0a mode */
  6026. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6027. !(tp->tg3_flags3 & TG3_FLG3_57765_PLUS) &&
  6028. tr32(TG3_PCIE_PHY_TSTCTL) ==
  6029. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  6030. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  6031. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  6032. tw32(GRC_MISC_CFG, (1 << 29));
  6033. val |= (1 << 29);
  6034. }
  6035. }
  6036. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6037. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  6038. tw32(GRC_VCPU_EXT_CTRL,
  6039. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  6040. }
  6041. /* Manage gphy power for all CPMU absent PCIe devices. */
  6042. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6043. !(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
  6044. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  6045. tw32(GRC_MISC_CFG, val);
  6046. /* restore 5701 hardware bug workaround write method */
  6047. tp->write32 = write_op;
  6048. /* Unfortunately, we have to delay before the PCI read back.
  6049. * Some 575X chips even will not respond to a PCI cfg access
  6050. * when the reset command is given to the chip.
  6051. *
  6052. * How do these hardware designers expect things to work
  6053. * properly if the PCI write is posted for a long period
  6054. * of time? It is always necessary to have some method by
  6055. * which a register read back can occur to push the write
  6056. * out which does the reset.
  6057. *
  6058. * For most tg3 variants the trick below was working.
  6059. * Ho hum...
  6060. */
  6061. udelay(120);
  6062. /* Flush PCI posted writes. The normal MMIO registers
  6063. * are inaccessible at this time so this is the only
  6064. * way to make this reliably (actually, this is no longer
  6065. * the case, see above). I tried to use indirect
  6066. * register read/write but this upset some 5701 variants.
  6067. */
  6068. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  6069. udelay(120);
  6070. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
  6071. u16 val16;
  6072. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  6073. int i;
  6074. u32 cfg_val;
  6075. /* Wait for link training to complete. */
  6076. for (i = 0; i < 5000; i++)
  6077. udelay(100);
  6078. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  6079. pci_write_config_dword(tp->pdev, 0xc4,
  6080. cfg_val | (1 << 15));
  6081. }
  6082. /* Clear the "no snoop" and "relaxed ordering" bits. */
  6083. pci_read_config_word(tp->pdev,
  6084. tp->pcie_cap + PCI_EXP_DEVCTL,
  6085. &val16);
  6086. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  6087. PCI_EXP_DEVCTL_NOSNOOP_EN);
  6088. /*
  6089. * Older PCIe devices only support the 128 byte
  6090. * MPS setting. Enforce the restriction.
  6091. */
  6092. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
  6093. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  6094. pci_write_config_word(tp->pdev,
  6095. tp->pcie_cap + PCI_EXP_DEVCTL,
  6096. val16);
  6097. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  6098. /* Clear error status */
  6099. pci_write_config_word(tp->pdev,
  6100. tp->pcie_cap + PCI_EXP_DEVSTA,
  6101. PCI_EXP_DEVSTA_CED |
  6102. PCI_EXP_DEVSTA_NFED |
  6103. PCI_EXP_DEVSTA_FED |
  6104. PCI_EXP_DEVSTA_URD);
  6105. }
  6106. tg3_restore_pci_state(tp);
  6107. tp->tg3_flags &= ~(TG3_FLAG_CHIP_RESETTING |
  6108. TG3_FLAG_ERROR_PROCESSED);
  6109. val = 0;
  6110. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  6111. val = tr32(MEMARB_MODE);
  6112. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  6113. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  6114. tg3_stop_fw(tp);
  6115. tw32(0x5000, 0x400);
  6116. }
  6117. tw32(GRC_MODE, tp->grc_mode);
  6118. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  6119. val = tr32(0xc4);
  6120. tw32(0xc4, val | (1 << 15));
  6121. }
  6122. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  6123. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6124. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  6125. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  6126. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  6127. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6128. }
  6129. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6130. tp->mac_mode = MAC_MODE_APE_TX_EN |
  6131. MAC_MODE_APE_RX_EN |
  6132. MAC_MODE_TDE_ENABLE;
  6133. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  6134. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  6135. val = tp->mac_mode;
  6136. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  6137. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6138. val = tp->mac_mode;
  6139. } else
  6140. val = 0;
  6141. tw32_f(MAC_MODE, val);
  6142. udelay(40);
  6143. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  6144. err = tg3_poll_fw(tp);
  6145. if (err)
  6146. return err;
  6147. tg3_mdio_start(tp);
  6148. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  6149. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  6150. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6151. !(tp->tg3_flags3 & TG3_FLG3_57765_PLUS)) {
  6152. val = tr32(0x7c00);
  6153. tw32(0x7c00, val | (1 << 25));
  6154. }
  6155. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  6156. val = tr32(TG3_CPMU_CLCK_ORIDE);
  6157. tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  6158. }
  6159. /* Reprobe ASF enable state. */
  6160. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  6161. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  6162. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  6163. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  6164. u32 nic_cfg;
  6165. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  6166. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  6167. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  6168. tp->last_event_jiffies = jiffies;
  6169. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  6170. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  6171. }
  6172. }
  6173. return 0;
  6174. }
  6175. /* tp->lock is held. */
  6176. static void tg3_stop_fw(struct tg3 *tp)
  6177. {
  6178. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  6179. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  6180. /* Wait for RX cpu to ACK the previous event. */
  6181. tg3_wait_for_event_ack(tp);
  6182. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  6183. tg3_generate_fw_event(tp);
  6184. /* Wait for RX cpu to ACK this event. */
  6185. tg3_wait_for_event_ack(tp);
  6186. }
  6187. }
  6188. /* tp->lock is held. */
  6189. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  6190. {
  6191. int err;
  6192. tg3_stop_fw(tp);
  6193. tg3_write_sig_pre_reset(tp, kind);
  6194. tg3_abort_hw(tp, silent);
  6195. err = tg3_chip_reset(tp);
  6196. __tg3_set_mac_addr(tp, 0);
  6197. tg3_write_sig_legacy(tp, kind);
  6198. tg3_write_sig_post_reset(tp, kind);
  6199. if (err)
  6200. return err;
  6201. return 0;
  6202. }
  6203. #define RX_CPU_SCRATCH_BASE 0x30000
  6204. #define RX_CPU_SCRATCH_SIZE 0x04000
  6205. #define TX_CPU_SCRATCH_BASE 0x34000
  6206. #define TX_CPU_SCRATCH_SIZE 0x04000
  6207. /* tp->lock is held. */
  6208. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  6209. {
  6210. int i;
  6211. BUG_ON(offset == TX_CPU_BASE &&
  6212. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  6213. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6214. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  6215. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  6216. return 0;
  6217. }
  6218. if (offset == RX_CPU_BASE) {
  6219. for (i = 0; i < 10000; i++) {
  6220. tw32(offset + CPU_STATE, 0xffffffff);
  6221. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  6222. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  6223. break;
  6224. }
  6225. tw32(offset + CPU_STATE, 0xffffffff);
  6226. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  6227. udelay(10);
  6228. } else {
  6229. for (i = 0; i < 10000; i++) {
  6230. tw32(offset + CPU_STATE, 0xffffffff);
  6231. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  6232. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  6233. break;
  6234. }
  6235. }
  6236. if (i >= 10000) {
  6237. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  6238. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  6239. return -ENODEV;
  6240. }
  6241. /* Clear firmware's nvram arbitration. */
  6242. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  6243. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  6244. return 0;
  6245. }
  6246. struct fw_info {
  6247. unsigned int fw_base;
  6248. unsigned int fw_len;
  6249. const __be32 *fw_data;
  6250. };
  6251. /* tp->lock is held. */
  6252. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  6253. int cpu_scratch_size, struct fw_info *info)
  6254. {
  6255. int err, lock_err, i;
  6256. void (*write_op)(struct tg3 *, u32, u32);
  6257. if (cpu_base == TX_CPU_BASE &&
  6258. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6259. netdev_err(tp->dev,
  6260. "%s: Trying to load TX cpu firmware which is 5705\n",
  6261. __func__);
  6262. return -EINVAL;
  6263. }
  6264. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6265. write_op = tg3_write_mem;
  6266. else
  6267. write_op = tg3_write_indirect_reg32;
  6268. /* It is possible that bootcode is still loading at this point.
  6269. * Get the nvram lock first before halting the cpu.
  6270. */
  6271. lock_err = tg3_nvram_lock(tp);
  6272. err = tg3_halt_cpu(tp, cpu_base);
  6273. if (!lock_err)
  6274. tg3_nvram_unlock(tp);
  6275. if (err)
  6276. goto out;
  6277. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  6278. write_op(tp, cpu_scratch_base + i, 0);
  6279. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6280. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  6281. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  6282. write_op(tp, (cpu_scratch_base +
  6283. (info->fw_base & 0xffff) +
  6284. (i * sizeof(u32))),
  6285. be32_to_cpu(info->fw_data[i]));
  6286. err = 0;
  6287. out:
  6288. return err;
  6289. }
  6290. /* tp->lock is held. */
  6291. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  6292. {
  6293. struct fw_info info;
  6294. const __be32 *fw_data;
  6295. int err, i;
  6296. fw_data = (void *)tp->fw->data;
  6297. /* Firmware blob starts with version numbers, followed by
  6298. start address and length. We are setting complete length.
  6299. length = end_address_of_bss - start_address_of_text.
  6300. Remainder is the blob to be loaded contiguously
  6301. from start address. */
  6302. info.fw_base = be32_to_cpu(fw_data[1]);
  6303. info.fw_len = tp->fw->size - 12;
  6304. info.fw_data = &fw_data[3];
  6305. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  6306. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  6307. &info);
  6308. if (err)
  6309. return err;
  6310. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  6311. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  6312. &info);
  6313. if (err)
  6314. return err;
  6315. /* Now startup only the RX cpu. */
  6316. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6317. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6318. for (i = 0; i < 5; i++) {
  6319. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  6320. break;
  6321. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6322. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  6323. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6324. udelay(1000);
  6325. }
  6326. if (i >= 5) {
  6327. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  6328. "should be %08x\n", __func__,
  6329. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  6330. return -ENODEV;
  6331. }
  6332. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6333. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  6334. return 0;
  6335. }
  6336. /* 5705 needs a special version of the TSO firmware. */
  6337. /* tp->lock is held. */
  6338. static int tg3_load_tso_firmware(struct tg3 *tp)
  6339. {
  6340. struct fw_info info;
  6341. const __be32 *fw_data;
  6342. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  6343. int err, i;
  6344. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6345. return 0;
  6346. fw_data = (void *)tp->fw->data;
  6347. /* Firmware blob starts with version numbers, followed by
  6348. start address and length. We are setting complete length.
  6349. length = end_address_of_bss - start_address_of_text.
  6350. Remainder is the blob to be loaded contiguously
  6351. from start address. */
  6352. info.fw_base = be32_to_cpu(fw_data[1]);
  6353. cpu_scratch_size = tp->fw_len;
  6354. info.fw_len = tp->fw->size - 12;
  6355. info.fw_data = &fw_data[3];
  6356. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6357. cpu_base = RX_CPU_BASE;
  6358. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  6359. } else {
  6360. cpu_base = TX_CPU_BASE;
  6361. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  6362. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  6363. }
  6364. err = tg3_load_firmware_cpu(tp, cpu_base,
  6365. cpu_scratch_base, cpu_scratch_size,
  6366. &info);
  6367. if (err)
  6368. return err;
  6369. /* Now startup the cpu. */
  6370. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6371. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6372. for (i = 0; i < 5; i++) {
  6373. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  6374. break;
  6375. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6376. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  6377. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6378. udelay(1000);
  6379. }
  6380. if (i >= 5) {
  6381. netdev_err(tp->dev,
  6382. "%s fails to set CPU PC, is %08x should be %08x\n",
  6383. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  6384. return -ENODEV;
  6385. }
  6386. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6387. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  6388. return 0;
  6389. }
  6390. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6391. {
  6392. struct tg3 *tp = netdev_priv(dev);
  6393. struct sockaddr *addr = p;
  6394. int err = 0, skip_mac_1 = 0;
  6395. if (!is_valid_ether_addr(addr->sa_data))
  6396. return -EINVAL;
  6397. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6398. if (!netif_running(dev))
  6399. return 0;
  6400. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  6401. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6402. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6403. addr0_low = tr32(MAC_ADDR_0_LOW);
  6404. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6405. addr1_low = tr32(MAC_ADDR_1_LOW);
  6406. /* Skip MAC addr 1 if ASF is using it. */
  6407. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6408. !(addr1_high == 0 && addr1_low == 0))
  6409. skip_mac_1 = 1;
  6410. }
  6411. spin_lock_bh(&tp->lock);
  6412. __tg3_set_mac_addr(tp, skip_mac_1);
  6413. spin_unlock_bh(&tp->lock);
  6414. return err;
  6415. }
  6416. /* tp->lock is held. */
  6417. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6418. dma_addr_t mapping, u32 maxlen_flags,
  6419. u32 nic_addr)
  6420. {
  6421. tg3_write_mem(tp,
  6422. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6423. ((u64) mapping >> 32));
  6424. tg3_write_mem(tp,
  6425. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6426. ((u64) mapping & 0xffffffff));
  6427. tg3_write_mem(tp,
  6428. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6429. maxlen_flags);
  6430. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6431. tg3_write_mem(tp,
  6432. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6433. nic_addr);
  6434. }
  6435. static void __tg3_set_rx_mode(struct net_device *);
  6436. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6437. {
  6438. int i;
  6439. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) {
  6440. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6441. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6442. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6443. } else {
  6444. tw32(HOSTCC_TXCOL_TICKS, 0);
  6445. tw32(HOSTCC_TXMAX_FRAMES, 0);
  6446. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  6447. }
  6448. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
  6449. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6450. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6451. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6452. } else {
  6453. tw32(HOSTCC_RXCOL_TICKS, 0);
  6454. tw32(HOSTCC_RXMAX_FRAMES, 0);
  6455. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  6456. }
  6457. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6458. u32 val = ec->stats_block_coalesce_usecs;
  6459. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6460. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6461. if (!netif_carrier_ok(tp->dev))
  6462. val = 0;
  6463. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6464. }
  6465. for (i = 0; i < tp->irq_cnt - 1; i++) {
  6466. u32 reg;
  6467. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  6468. tw32(reg, ec->rx_coalesce_usecs);
  6469. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  6470. tw32(reg, ec->rx_max_coalesced_frames);
  6471. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6472. tw32(reg, ec->rx_max_coalesced_frames_irq);
  6473. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6474. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  6475. tw32(reg, ec->tx_coalesce_usecs);
  6476. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  6477. tw32(reg, ec->tx_max_coalesced_frames);
  6478. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6479. tw32(reg, ec->tx_max_coalesced_frames_irq);
  6480. }
  6481. }
  6482. for (; i < tp->irq_max - 1; i++) {
  6483. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  6484. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6485. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6486. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6487. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  6488. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6489. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6490. }
  6491. }
  6492. }
  6493. /* tp->lock is held. */
  6494. static void tg3_rings_reset(struct tg3 *tp)
  6495. {
  6496. int i;
  6497. u32 stblk, txrcb, rxrcb, limit;
  6498. struct tg3_napi *tnapi = &tp->napi[0];
  6499. /* Disable all transmit rings but the first. */
  6500. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6501. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  6502. else if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
  6503. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  6504. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6505. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  6506. else
  6507. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6508. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6509. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  6510. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6511. BDINFO_FLAGS_DISABLED);
  6512. /* Disable all receive return rings but the first. */
  6513. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
  6514. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  6515. else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6516. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  6517. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6518. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6519. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  6520. else
  6521. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6522. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6523. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  6524. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6525. BDINFO_FLAGS_DISABLED);
  6526. /* Disable interrupts */
  6527. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  6528. /* Zero mailbox registers. */
  6529. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
  6530. for (i = 1; i < tp->irq_max; i++) {
  6531. tp->napi[i].tx_prod = 0;
  6532. tp->napi[i].tx_cons = 0;
  6533. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  6534. tw32_mailbox(tp->napi[i].prodmbox, 0);
  6535. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  6536. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  6537. }
  6538. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))
  6539. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6540. } else {
  6541. tp->napi[0].tx_prod = 0;
  6542. tp->napi[0].tx_cons = 0;
  6543. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6544. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  6545. }
  6546. /* Make sure the NIC-based send BD rings are disabled. */
  6547. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6548. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  6549. for (i = 0; i < 16; i++)
  6550. tw32_tx_mbox(mbox + i * 8, 0);
  6551. }
  6552. txrcb = NIC_SRAM_SEND_RCB;
  6553. rxrcb = NIC_SRAM_RCV_RET_RCB;
  6554. /* Clear status block in ram. */
  6555. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6556. /* Set status block DMA address */
  6557. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6558. ((u64) tnapi->status_mapping >> 32));
  6559. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6560. ((u64) tnapi->status_mapping & 0xffffffff));
  6561. if (tnapi->tx_ring) {
  6562. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6563. (TG3_TX_RING_SIZE <<
  6564. BDINFO_FLAGS_MAXLEN_SHIFT),
  6565. NIC_SRAM_TX_BUFFER_DESC);
  6566. txrcb += TG3_BDINFO_SIZE;
  6567. }
  6568. if (tnapi->rx_rcb) {
  6569. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6570. (tp->rx_ret_ring_mask + 1) <<
  6571. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  6572. rxrcb += TG3_BDINFO_SIZE;
  6573. }
  6574. stblk = HOSTCC_STATBLCK_RING1;
  6575. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  6576. u64 mapping = (u64)tnapi->status_mapping;
  6577. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  6578. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  6579. /* Clear status block in ram. */
  6580. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6581. if (tnapi->tx_ring) {
  6582. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6583. (TG3_TX_RING_SIZE <<
  6584. BDINFO_FLAGS_MAXLEN_SHIFT),
  6585. NIC_SRAM_TX_BUFFER_DESC);
  6586. txrcb += TG3_BDINFO_SIZE;
  6587. }
  6588. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6589. ((tp->rx_ret_ring_mask + 1) <<
  6590. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6591. stblk += 8;
  6592. rxrcb += TG3_BDINFO_SIZE;
  6593. }
  6594. }
  6595. static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
  6596. {
  6597. u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
  6598. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS) ||
  6599. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  6600. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  6601. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6602. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
  6603. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6604. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  6605. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
  6606. else
  6607. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
  6608. nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
  6609. host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
  6610. val = min(nic_rep_thresh, host_rep_thresh);
  6611. tw32(RCVBDI_STD_THRESH, val);
  6612. if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS)
  6613. tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
  6614. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ||
  6615. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  6616. return;
  6617. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6618. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
  6619. else
  6620. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5717;
  6621. host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
  6622. val = min(bdcache_maxcnt / 2, host_rep_thresh);
  6623. tw32(RCVBDI_JUMBO_THRESH, val);
  6624. if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS)
  6625. tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
  6626. }
  6627. /* tp->lock is held. */
  6628. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  6629. {
  6630. u32 val, rdmac_mode;
  6631. int i, err, limit;
  6632. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  6633. tg3_disable_ints(tp);
  6634. tg3_stop_fw(tp);
  6635. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  6636. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)
  6637. tg3_abort_hw(tp, 1);
  6638. /* Enable MAC control of LPI */
  6639. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  6640. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
  6641. TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  6642. TG3_CPMU_EEE_LNKIDL_UART_IDL);
  6643. tw32_f(TG3_CPMU_EEE_CTRL,
  6644. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  6645. val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  6646. TG3_CPMU_EEEMD_LPI_IN_TX |
  6647. TG3_CPMU_EEEMD_LPI_IN_RX |
  6648. TG3_CPMU_EEEMD_EEE_ENABLE;
  6649. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6650. val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
  6651. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6652. val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
  6653. tw32_f(TG3_CPMU_EEE_MODE, val);
  6654. tw32_f(TG3_CPMU_EEE_DBTMR1,
  6655. TG3_CPMU_DBTMR1_PCIEXIT_2047US |
  6656. TG3_CPMU_DBTMR1_LNKIDLE_2047US);
  6657. tw32_f(TG3_CPMU_EEE_DBTMR2,
  6658. TG3_CPMU_DBTMR2_APE_TX_2047US |
  6659. TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
  6660. }
  6661. if (reset_phy)
  6662. tg3_phy_reset(tp);
  6663. err = tg3_chip_reset(tp);
  6664. if (err)
  6665. return err;
  6666. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  6667. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  6668. val = tr32(TG3_CPMU_CTRL);
  6669. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  6670. tw32(TG3_CPMU_CTRL, val);
  6671. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6672. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6673. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6674. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6675. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  6676. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  6677. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  6678. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  6679. val = tr32(TG3_CPMU_HST_ACC);
  6680. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  6681. val |= CPMU_HST_ACC_MACCLK_6_25;
  6682. tw32(TG3_CPMU_HST_ACC, val);
  6683. }
  6684. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6685. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  6686. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  6687. PCIE_PWR_MGMT_L1_THRESH_4MS;
  6688. tw32(PCIE_PWR_MGMT_THRESH, val);
  6689. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  6690. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  6691. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  6692. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6693. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6694. }
  6695. if (tp->tg3_flags3 & TG3_FLG3_L1PLLPD_EN) {
  6696. u32 grc_mode = tr32(GRC_MODE);
  6697. /* Access the lower 1K of PL PCIE block registers. */
  6698. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6699. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6700. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  6701. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  6702. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  6703. tw32(GRC_MODE, grc_mode);
  6704. }
  6705. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  6706. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  6707. u32 grc_mode = tr32(GRC_MODE);
  6708. /* Access the lower 1K of PL PCIE block registers. */
  6709. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6710. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6711. val = tr32(TG3_PCIE_TLDLPL_PORT +
  6712. TG3_PCIE_PL_LO_PHYCTL5);
  6713. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  6714. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  6715. tw32(GRC_MODE, grc_mode);
  6716. }
  6717. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6718. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6719. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6720. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6721. }
  6722. /* This works around an issue with Athlon chipsets on
  6723. * B3 tigon3 silicon. This bit has no effect on any
  6724. * other revision. But do not set this on PCI Express
  6725. * chips and don't even touch the clocks if the CPMU is present.
  6726. */
  6727. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  6728. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  6729. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  6730. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6731. }
  6732. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6733. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  6734. val = tr32(TG3PCI_PCISTATE);
  6735. val |= PCISTATE_RETRY_SAME_DMA;
  6736. tw32(TG3PCI_PCISTATE, val);
  6737. }
  6738. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  6739. /* Allow reads and writes to the
  6740. * APE register and memory space.
  6741. */
  6742. val = tr32(TG3PCI_PCISTATE);
  6743. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6744. PCISTATE_ALLOW_APE_SHMEM_WR |
  6745. PCISTATE_ALLOW_APE_PSPACE_WR;
  6746. tw32(TG3PCI_PCISTATE, val);
  6747. }
  6748. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6749. /* Enable some hw fixes. */
  6750. val = tr32(TG3PCI_MSI_DATA);
  6751. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6752. tw32(TG3PCI_MSI_DATA, val);
  6753. }
  6754. /* Descriptor ring init may make accesses to the
  6755. * NIC SRAM area to setup the TX descriptors, so we
  6756. * can only do this after the hardware has been
  6757. * successfully reset.
  6758. */
  6759. err = tg3_init_rings(tp);
  6760. if (err)
  6761. return err;
  6762. if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS) {
  6763. val = tr32(TG3PCI_DMA_RW_CTRL) &
  6764. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  6765. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
  6766. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  6767. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  6768. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6769. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  6770. /* This value is determined during the probe time DMA
  6771. * engine test, tg3_test_dma.
  6772. */
  6773. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6774. }
  6775. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6776. GRC_MODE_4X_NIC_SEND_RINGS |
  6777. GRC_MODE_NO_TX_PHDR_CSUM |
  6778. GRC_MODE_NO_RX_PHDR_CSUM);
  6779. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6780. /* Pseudo-header checksum is done by hardware logic and not
  6781. * the offload processers, so make the chip do the pseudo-
  6782. * header checksums on receive. For transmit it is more
  6783. * convenient to do the pseudo-header checksum in software
  6784. * as Linux does that on transmit for us in all cases.
  6785. */
  6786. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6787. tw32(GRC_MODE,
  6788. tp->grc_mode |
  6789. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6790. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6791. val = tr32(GRC_MISC_CFG);
  6792. val &= ~0xff;
  6793. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6794. tw32(GRC_MISC_CFG, val);
  6795. /* Initialize MBUF/DESC pool. */
  6796. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6797. /* Do nothing. */
  6798. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6799. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6800. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6801. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6802. else
  6803. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6804. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6805. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6806. } else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6807. int fw_len;
  6808. fw_len = tp->fw_len;
  6809. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6810. tw32(BUFMGR_MB_POOL_ADDR,
  6811. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6812. tw32(BUFMGR_MB_POOL_SIZE,
  6813. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6814. }
  6815. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6816. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6817. tp->bufmgr_config.mbuf_read_dma_low_water);
  6818. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6819. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6820. tw32(BUFMGR_MB_HIGH_WATER,
  6821. tp->bufmgr_config.mbuf_high_water);
  6822. } else {
  6823. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6824. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6825. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6826. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6827. tw32(BUFMGR_MB_HIGH_WATER,
  6828. tp->bufmgr_config.mbuf_high_water_jumbo);
  6829. }
  6830. tw32(BUFMGR_DMA_LOW_WATER,
  6831. tp->bufmgr_config.dma_low_water);
  6832. tw32(BUFMGR_DMA_HIGH_WATER,
  6833. tp->bufmgr_config.dma_high_water);
  6834. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  6835. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6836. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  6837. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6838. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  6839. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
  6840. val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
  6841. tw32(BUFMGR_MODE, val);
  6842. for (i = 0; i < 2000; i++) {
  6843. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6844. break;
  6845. udelay(10);
  6846. }
  6847. if (i >= 2000) {
  6848. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  6849. return -ENODEV;
  6850. }
  6851. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6852. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6853. tg3_setup_rxbd_thresholds(tp);
  6854. /* Initialize TG3_BDINFO's at:
  6855. * RCVDBDI_STD_BD: standard eth size rx ring
  6856. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6857. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6858. *
  6859. * like so:
  6860. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6861. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6862. * ring attribute flags
  6863. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6864. *
  6865. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6866. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6867. *
  6868. * The size of each ring is fixed in the firmware, but the location is
  6869. * configurable.
  6870. */
  6871. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6872. ((u64) tpr->rx_std_mapping >> 32));
  6873. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6874. ((u64) tpr->rx_std_mapping & 0xffffffff));
  6875. if (!(tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
  6876. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6877. NIC_SRAM_RX_BUFFER_DESC);
  6878. /* Disable the mini ring */
  6879. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6880. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6881. BDINFO_FLAGS_DISABLED);
  6882. /* Program the jumbo buffer descriptor ring control
  6883. * blocks on those devices that have them.
  6884. */
  6885. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  6886. ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  6887. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))) {
  6888. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  6889. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6890. ((u64) tpr->rx_jmb_mapping >> 32));
  6891. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6892. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  6893. val = TG3_RX_JMB_RING_SIZE(tp) <<
  6894. BDINFO_FLAGS_MAXLEN_SHIFT;
  6895. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6896. val | BDINFO_FLAGS_USE_EXT_RECV);
  6897. if (!(tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) ||
  6898. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6899. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6900. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6901. } else {
  6902. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6903. BDINFO_FLAGS_DISABLED);
  6904. }
  6905. if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS) {
  6906. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6907. val = TG3_RX_STD_MAX_SIZE_5700;
  6908. else
  6909. val = TG3_RX_STD_MAX_SIZE_5717;
  6910. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  6911. val |= (TG3_RX_STD_DMA_SZ << 2);
  6912. } else
  6913. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  6914. } else
  6915. val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
  6916. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  6917. tpr->rx_std_prod_idx = tp->rx_pending;
  6918. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  6919. tpr->rx_jmb_prod_idx = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  6920. tp->rx_jumbo_pending : 0;
  6921. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  6922. tg3_rings_reset(tp);
  6923. /* Initialize MAC address and backoff seed. */
  6924. __tg3_set_mac_addr(tp, 0);
  6925. /* MTU + ethernet header + FCS + optional VLAN tag */
  6926. tw32(MAC_RX_MTU_SIZE,
  6927. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  6928. /* The slot time is changed by tg3_setup_phy if we
  6929. * run at gigabit with half duplex.
  6930. */
  6931. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6932. (6 << TX_LENGTHS_IPG_SHIFT) |
  6933. (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
  6934. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  6935. val |= tr32(MAC_TX_LENGTHS) &
  6936. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  6937. TX_LENGTHS_CNT_DWN_VAL_MSK);
  6938. tw32(MAC_TX_LENGTHS, val);
  6939. /* Receive rules. */
  6940. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6941. tw32(RCVLPC_CONFIG, 0x0181);
  6942. /* Calculate RDMAC_MODE setting early, we need it to determine
  6943. * the RCVLPC_STATE_ENABLE mask.
  6944. */
  6945. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6946. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6947. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6948. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6949. RDMAC_MODE_LNGREAD_ENAB);
  6950. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  6951. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  6952. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6953. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6954. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6955. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6956. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6957. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6958. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6959. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  6960. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  6961. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6962. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6963. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6964. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  6965. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6966. }
  6967. }
  6968. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  6969. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6970. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6971. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  6972. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  6973. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6974. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6975. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  6976. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  6977. rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
  6978. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  6979. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6980. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6981. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  6982. (tp->tg3_flags3 & TG3_FLG3_57765_PLUS)) {
  6983. val = tr32(TG3_RDMA_RSRVCTRL_REG);
  6984. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  6985. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  6986. val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
  6987. TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
  6988. TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
  6989. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
  6990. TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
  6991. TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
  6992. }
  6993. tw32(TG3_RDMA_RSRVCTRL_REG,
  6994. val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  6995. }
  6996. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  6997. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  6998. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  6999. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
  7000. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  7001. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  7002. }
  7003. /* Receive/send statistics. */
  7004. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  7005. val = tr32(RCVLPC_STATS_ENABLE);
  7006. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  7007. tw32(RCVLPC_STATS_ENABLE, val);
  7008. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  7009. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7010. val = tr32(RCVLPC_STATS_ENABLE);
  7011. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  7012. tw32(RCVLPC_STATS_ENABLE, val);
  7013. } else {
  7014. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  7015. }
  7016. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  7017. tw32(SNDDATAI_STATSENAB, 0xffffff);
  7018. tw32(SNDDATAI_STATSCTRL,
  7019. (SNDDATAI_SCTRL_ENABLE |
  7020. SNDDATAI_SCTRL_FASTUPD));
  7021. /* Setup host coalescing engine. */
  7022. tw32(HOSTCC_MODE, 0);
  7023. for (i = 0; i < 2000; i++) {
  7024. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  7025. break;
  7026. udelay(10);
  7027. }
  7028. __tg3_set_coalesce(tp, &tp->coal);
  7029. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  7030. /* Status/statistics block address. See tg3_timer,
  7031. * the tg3_periodic_fetch_stats call there, and
  7032. * tg3_get_stats to see how this works for 5705/5750 chips.
  7033. */
  7034. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7035. ((u64) tp->stats_mapping >> 32));
  7036. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  7037. ((u64) tp->stats_mapping & 0xffffffff));
  7038. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  7039. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  7040. /* Clear statistics and status block memory areas */
  7041. for (i = NIC_SRAM_STATS_BLK;
  7042. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  7043. i += sizeof(u32)) {
  7044. tg3_write_mem(tp, i, 0);
  7045. udelay(40);
  7046. }
  7047. }
  7048. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  7049. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  7050. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  7051. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  7052. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  7053. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  7054. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  7055. /* reset to prevent losing 1st rx packet intermittently */
  7056. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7057. udelay(10);
  7058. }
  7059. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  7060. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  7061. else
  7062. tp->mac_mode = 0;
  7063. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  7064. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  7065. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  7066. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7067. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  7068. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  7069. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  7070. udelay(40);
  7071. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  7072. * If TG3_FLG2_IS_NIC is zero, we should read the
  7073. * register to preserve the GPIO settings for LOMs. The GPIOs,
  7074. * whether used as inputs or outputs, are set by boot code after
  7075. * reset.
  7076. */
  7077. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  7078. u32 gpio_mask;
  7079. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  7080. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  7081. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  7082. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  7083. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  7084. GRC_LCLCTRL_GPIO_OUTPUT3;
  7085. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  7086. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  7087. tp->grc_local_ctrl &= ~gpio_mask;
  7088. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  7089. /* GPIO1 must be driven high for eeprom write protect */
  7090. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  7091. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  7092. GRC_LCLCTRL_GPIO_OUTPUT1);
  7093. }
  7094. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7095. udelay(100);
  7096. if ((tp->tg3_flags2 & TG3_FLG2_USING_MSIX) &&
  7097. tp->irq_cnt > 1) {
  7098. val = tr32(MSGINT_MODE);
  7099. val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
  7100. tw32(MSGINT_MODE, val);
  7101. }
  7102. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  7103. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  7104. udelay(40);
  7105. }
  7106. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  7107. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  7108. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  7109. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  7110. WDMAC_MODE_LNGREAD_ENAB);
  7111. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7112. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7113. if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  7114. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  7115. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  7116. /* nothing */
  7117. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7118. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  7119. val |= WDMAC_MODE_RX_ACCEL;
  7120. }
  7121. }
  7122. /* Enable host coalescing bug fix */
  7123. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  7124. val |= WDMAC_MODE_STATUS_TAG_FIX;
  7125. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  7126. val |= WDMAC_MODE_BURST_ALL_DATA;
  7127. tw32_f(WDMAC_MODE, val);
  7128. udelay(40);
  7129. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  7130. u16 pcix_cmd;
  7131. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7132. &pcix_cmd);
  7133. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  7134. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  7135. pcix_cmd |= PCI_X_CMD_READ_2K;
  7136. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  7137. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  7138. pcix_cmd |= PCI_X_CMD_READ_2K;
  7139. }
  7140. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7141. pcix_cmd);
  7142. }
  7143. tw32_f(RDMAC_MODE, rdmac_mode);
  7144. udelay(40);
  7145. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  7146. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  7147. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  7148. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  7149. tw32(SNDDATAC_MODE,
  7150. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  7151. else
  7152. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  7153. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  7154. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  7155. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  7156. if (tp->tg3_flags3 & TG3_FLG3_LRG_PROD_RING_CAP)
  7157. val |= RCVDBDI_MODE_LRG_RING_SZ;
  7158. tw32(RCVDBDI_MODE, val);
  7159. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  7160. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  7161. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  7162. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  7163. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  7164. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  7165. tw32(SNDBDI_MODE, val);
  7166. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  7167. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7168. err = tg3_load_5701_a0_firmware_fix(tp);
  7169. if (err)
  7170. return err;
  7171. }
  7172. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  7173. err = tg3_load_tso_firmware(tp);
  7174. if (err)
  7175. return err;
  7176. }
  7177. tp->tx_mode = TX_MODE_ENABLE;
  7178. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  7179. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  7180. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  7181. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7182. val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
  7183. tp->tx_mode &= ~val;
  7184. tp->tx_mode |= tr32(MAC_TX_MODE) & val;
  7185. }
  7186. tw32_f(MAC_TX_MODE, tp->tx_mode);
  7187. udelay(100);
  7188. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
  7189. u32 reg = MAC_RSS_INDIR_TBL_0;
  7190. u8 *ent = (u8 *)&val;
  7191. /* Setup the indirection table */
  7192. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  7193. int idx = i % sizeof(val);
  7194. ent[idx] = i % (tp->irq_cnt - 1);
  7195. if (idx == sizeof(val) - 1) {
  7196. tw32(reg, val);
  7197. reg += 4;
  7198. }
  7199. }
  7200. /* Setup the "secret" hash key. */
  7201. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  7202. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  7203. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  7204. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  7205. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  7206. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  7207. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  7208. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  7209. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  7210. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  7211. }
  7212. tp->rx_mode = RX_MODE_ENABLE;
  7213. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  7214. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  7215. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
  7216. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  7217. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  7218. RX_MODE_RSS_IPV6_HASH_EN |
  7219. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  7220. RX_MODE_RSS_IPV4_HASH_EN |
  7221. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  7222. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7223. udelay(10);
  7224. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7225. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  7226. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7227. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7228. udelay(10);
  7229. }
  7230. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7231. udelay(10);
  7232. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7233. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  7234. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  7235. /* Set drive transmission level to 1.2V */
  7236. /* only if the signal pre-emphasis bit is not set */
  7237. val = tr32(MAC_SERDES_CFG);
  7238. val &= 0xfffff000;
  7239. val |= 0x880;
  7240. tw32(MAC_SERDES_CFG, val);
  7241. }
  7242. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  7243. tw32(MAC_SERDES_CFG, 0x616000);
  7244. }
  7245. /* Prevent chip from dropping frames when flow control
  7246. * is enabled.
  7247. */
  7248. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  7249. val = 1;
  7250. else
  7251. val = 2;
  7252. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  7253. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  7254. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  7255. /* Use hardware link auto-negotiation */
  7256. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  7257. }
  7258. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7259. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  7260. u32 tmp;
  7261. tmp = tr32(SERDES_RX_CTRL);
  7262. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  7263. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  7264. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  7265. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7266. }
  7267. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  7268. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  7269. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  7270. tp->link_config.speed = tp->link_config.orig_speed;
  7271. tp->link_config.duplex = tp->link_config.orig_duplex;
  7272. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  7273. }
  7274. err = tg3_setup_phy(tp, 0);
  7275. if (err)
  7276. return err;
  7277. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7278. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  7279. u32 tmp;
  7280. /* Clear CRC stats. */
  7281. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  7282. tg3_writephy(tp, MII_TG3_TEST1,
  7283. tmp | MII_TG3_TEST1_CRC_EN);
  7284. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  7285. }
  7286. }
  7287. }
  7288. __tg3_set_rx_mode(tp->dev);
  7289. /* Initialize receive rules. */
  7290. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  7291. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7292. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  7293. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7294. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  7295. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  7296. limit = 8;
  7297. else
  7298. limit = 16;
  7299. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  7300. limit -= 4;
  7301. switch (limit) {
  7302. case 16:
  7303. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  7304. case 15:
  7305. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  7306. case 14:
  7307. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  7308. case 13:
  7309. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  7310. case 12:
  7311. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  7312. case 11:
  7313. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  7314. case 10:
  7315. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  7316. case 9:
  7317. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  7318. case 8:
  7319. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  7320. case 7:
  7321. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  7322. case 6:
  7323. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  7324. case 5:
  7325. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  7326. case 4:
  7327. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  7328. case 3:
  7329. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  7330. case 2:
  7331. case 1:
  7332. default:
  7333. break;
  7334. }
  7335. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  7336. /* Write our heartbeat update interval to APE. */
  7337. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  7338. APE_HOST_HEARTBEAT_INT_DISABLE);
  7339. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  7340. return 0;
  7341. }
  7342. /* Called at device open time to get the chip ready for
  7343. * packet processing. Invoked with tp->lock held.
  7344. */
  7345. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  7346. {
  7347. tg3_switch_clocks(tp);
  7348. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  7349. return tg3_reset_hw(tp, reset_phy);
  7350. }
  7351. #define TG3_STAT_ADD32(PSTAT, REG) \
  7352. do { u32 __val = tr32(REG); \
  7353. (PSTAT)->low += __val; \
  7354. if ((PSTAT)->low < __val) \
  7355. (PSTAT)->high += 1; \
  7356. } while (0)
  7357. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  7358. {
  7359. struct tg3_hw_stats *sp = tp->hw_stats;
  7360. if (!netif_carrier_ok(tp->dev))
  7361. return;
  7362. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  7363. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  7364. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  7365. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  7366. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  7367. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  7368. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  7369. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  7370. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  7371. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  7372. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  7373. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  7374. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  7375. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  7376. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  7377. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  7378. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  7379. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  7380. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  7381. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  7382. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  7383. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  7384. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  7385. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  7386. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  7387. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  7388. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  7389. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  7390. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717) {
  7391. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  7392. } else {
  7393. u32 val = tr32(HOSTCC_FLOW_ATTN);
  7394. val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
  7395. if (val) {
  7396. tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
  7397. sp->rx_discards.low += val;
  7398. if (sp->rx_discards.low < val)
  7399. sp->rx_discards.high += 1;
  7400. }
  7401. sp->mbuf_lwm_thresh_hit = sp->rx_discards;
  7402. }
  7403. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  7404. }
  7405. static void tg3_timer(unsigned long __opaque)
  7406. {
  7407. struct tg3 *tp = (struct tg3 *) __opaque;
  7408. if (tp->irq_sync)
  7409. goto restart_timer;
  7410. spin_lock(&tp->lock);
  7411. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  7412. /* All of this garbage is because when using non-tagged
  7413. * IRQ status the mailbox/status_block protocol the chip
  7414. * uses with the cpu is race prone.
  7415. */
  7416. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  7417. tw32(GRC_LOCAL_CTRL,
  7418. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  7419. } else {
  7420. tw32(HOSTCC_MODE, tp->coalesce_mode |
  7421. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  7422. }
  7423. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  7424. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  7425. spin_unlock(&tp->lock);
  7426. schedule_work(&tp->reset_task);
  7427. return;
  7428. }
  7429. }
  7430. /* This part only runs once per second. */
  7431. if (!--tp->timer_counter) {
  7432. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  7433. tg3_periodic_fetch_stats(tp);
  7434. if (tp->setlpicnt && !--tp->setlpicnt) {
  7435. u32 val = tr32(TG3_CPMU_EEE_MODE);
  7436. tw32(TG3_CPMU_EEE_MODE,
  7437. val | TG3_CPMU_EEEMD_LPI_ENABLE);
  7438. }
  7439. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  7440. u32 mac_stat;
  7441. int phy_event;
  7442. mac_stat = tr32(MAC_STATUS);
  7443. phy_event = 0;
  7444. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  7445. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  7446. phy_event = 1;
  7447. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  7448. phy_event = 1;
  7449. if (phy_event)
  7450. tg3_setup_phy(tp, 0);
  7451. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  7452. u32 mac_stat = tr32(MAC_STATUS);
  7453. int need_setup = 0;
  7454. if (netif_carrier_ok(tp->dev) &&
  7455. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  7456. need_setup = 1;
  7457. }
  7458. if (!netif_carrier_ok(tp->dev) &&
  7459. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  7460. MAC_STATUS_SIGNAL_DET))) {
  7461. need_setup = 1;
  7462. }
  7463. if (need_setup) {
  7464. if (!tp->serdes_counter) {
  7465. tw32_f(MAC_MODE,
  7466. (tp->mac_mode &
  7467. ~MAC_MODE_PORT_MODE_MASK));
  7468. udelay(40);
  7469. tw32_f(MAC_MODE, tp->mac_mode);
  7470. udelay(40);
  7471. }
  7472. tg3_setup_phy(tp, 0);
  7473. }
  7474. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7475. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  7476. tg3_serdes_parallel_detect(tp);
  7477. }
  7478. tp->timer_counter = tp->timer_multiplier;
  7479. }
  7480. /* Heartbeat is only sent once every 2 seconds.
  7481. *
  7482. * The heartbeat is to tell the ASF firmware that the host
  7483. * driver is still alive. In the event that the OS crashes,
  7484. * ASF needs to reset the hardware to free up the FIFO space
  7485. * that may be filled with rx packets destined for the host.
  7486. * If the FIFO is full, ASF will no longer function properly.
  7487. *
  7488. * Unintended resets have been reported on real time kernels
  7489. * where the timer doesn't run on time. Netpoll will also have
  7490. * same problem.
  7491. *
  7492. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  7493. * to check the ring condition when the heartbeat is expiring
  7494. * before doing the reset. This will prevent most unintended
  7495. * resets.
  7496. */
  7497. if (!--tp->asf_counter) {
  7498. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  7499. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  7500. tg3_wait_for_event_ack(tp);
  7501. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  7502. FWCMD_NICDRV_ALIVE3);
  7503. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  7504. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  7505. TG3_FW_UPDATE_TIMEOUT_SEC);
  7506. tg3_generate_fw_event(tp);
  7507. }
  7508. tp->asf_counter = tp->asf_multiplier;
  7509. }
  7510. spin_unlock(&tp->lock);
  7511. restart_timer:
  7512. tp->timer.expires = jiffies + tp->timer_offset;
  7513. add_timer(&tp->timer);
  7514. }
  7515. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  7516. {
  7517. irq_handler_t fn;
  7518. unsigned long flags;
  7519. char *name;
  7520. struct tg3_napi *tnapi = &tp->napi[irq_num];
  7521. if (tp->irq_cnt == 1)
  7522. name = tp->dev->name;
  7523. else {
  7524. name = &tnapi->irq_lbl[0];
  7525. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  7526. name[IFNAMSIZ-1] = 0;
  7527. }
  7528. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7529. fn = tg3_msi;
  7530. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  7531. fn = tg3_msi_1shot;
  7532. flags = 0;
  7533. } else {
  7534. fn = tg3_interrupt;
  7535. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7536. fn = tg3_interrupt_tagged;
  7537. flags = IRQF_SHARED;
  7538. }
  7539. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  7540. }
  7541. static int tg3_test_interrupt(struct tg3 *tp)
  7542. {
  7543. struct tg3_napi *tnapi = &tp->napi[0];
  7544. struct net_device *dev = tp->dev;
  7545. int err, i, intr_ok = 0;
  7546. u32 val;
  7547. if (!netif_running(dev))
  7548. return -ENODEV;
  7549. tg3_disable_ints(tp);
  7550. free_irq(tnapi->irq_vec, tnapi);
  7551. /*
  7552. * Turn off MSI one shot mode. Otherwise this test has no
  7553. * observable way to know whether the interrupt was delivered.
  7554. */
  7555. if ((tp->tg3_flags3 & TG3_FLG3_57765_PLUS) &&
  7556. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7557. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  7558. tw32(MSGINT_MODE, val);
  7559. }
  7560. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  7561. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
  7562. if (err)
  7563. return err;
  7564. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  7565. tg3_enable_ints(tp);
  7566. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7567. tnapi->coal_now);
  7568. for (i = 0; i < 5; i++) {
  7569. u32 int_mbox, misc_host_ctrl;
  7570. int_mbox = tr32_mailbox(tnapi->int_mbox);
  7571. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  7572. if ((int_mbox != 0) ||
  7573. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  7574. intr_ok = 1;
  7575. break;
  7576. }
  7577. msleep(10);
  7578. }
  7579. tg3_disable_ints(tp);
  7580. free_irq(tnapi->irq_vec, tnapi);
  7581. err = tg3_request_irq(tp, 0);
  7582. if (err)
  7583. return err;
  7584. if (intr_ok) {
  7585. /* Reenable MSI one shot mode. */
  7586. if ((tp->tg3_flags3 & TG3_FLG3_57765_PLUS) &&
  7587. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7588. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  7589. tw32(MSGINT_MODE, val);
  7590. }
  7591. return 0;
  7592. }
  7593. return -EIO;
  7594. }
  7595. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  7596. * successfully restored
  7597. */
  7598. static int tg3_test_msi(struct tg3 *tp)
  7599. {
  7600. int err;
  7601. u16 pci_cmd;
  7602. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  7603. return 0;
  7604. /* Turn off SERR reporting in case MSI terminates with Master
  7605. * Abort.
  7606. */
  7607. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  7608. pci_write_config_word(tp->pdev, PCI_COMMAND,
  7609. pci_cmd & ~PCI_COMMAND_SERR);
  7610. err = tg3_test_interrupt(tp);
  7611. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  7612. if (!err)
  7613. return 0;
  7614. /* other failures */
  7615. if (err != -EIO)
  7616. return err;
  7617. /* MSI test failed, go back to INTx mode */
  7618. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  7619. "to INTx mode. Please report this failure to the PCI "
  7620. "maintainer and include system chipset information\n");
  7621. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7622. pci_disable_msi(tp->pdev);
  7623. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  7624. tp->napi[0].irq_vec = tp->pdev->irq;
  7625. err = tg3_request_irq(tp, 0);
  7626. if (err)
  7627. return err;
  7628. /* Need to reset the chip because the MSI cycle may have terminated
  7629. * with Master Abort.
  7630. */
  7631. tg3_full_lock(tp, 1);
  7632. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7633. err = tg3_init_hw(tp, 1);
  7634. tg3_full_unlock(tp);
  7635. if (err)
  7636. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7637. return err;
  7638. }
  7639. static int tg3_request_firmware(struct tg3 *tp)
  7640. {
  7641. const __be32 *fw_data;
  7642. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  7643. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  7644. tp->fw_needed);
  7645. return -ENOENT;
  7646. }
  7647. fw_data = (void *)tp->fw->data;
  7648. /* Firmware blob starts with version numbers, followed by
  7649. * start address and _full_ length including BSS sections
  7650. * (which must be longer than the actual data, of course
  7651. */
  7652. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  7653. if (tp->fw_len < (tp->fw->size - 12)) {
  7654. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  7655. tp->fw_len, tp->fw_needed);
  7656. release_firmware(tp->fw);
  7657. tp->fw = NULL;
  7658. return -EINVAL;
  7659. }
  7660. /* We no longer need firmware; we have it. */
  7661. tp->fw_needed = NULL;
  7662. return 0;
  7663. }
  7664. static bool tg3_enable_msix(struct tg3 *tp)
  7665. {
  7666. int i, rc, cpus = num_online_cpus();
  7667. struct msix_entry msix_ent[tp->irq_max];
  7668. if (cpus == 1)
  7669. /* Just fallback to the simpler MSI mode. */
  7670. return false;
  7671. /*
  7672. * We want as many rx rings enabled as there are cpus.
  7673. * The first MSIX vector only deals with link interrupts, etc,
  7674. * so we add one to the number of vectors we are requesting.
  7675. */
  7676. tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
  7677. for (i = 0; i < tp->irq_max; i++) {
  7678. msix_ent[i].entry = i;
  7679. msix_ent[i].vector = 0;
  7680. }
  7681. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  7682. if (rc < 0) {
  7683. return false;
  7684. } else if (rc != 0) {
  7685. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  7686. return false;
  7687. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  7688. tp->irq_cnt, rc);
  7689. tp->irq_cnt = rc;
  7690. }
  7691. for (i = 0; i < tp->irq_max; i++)
  7692. tp->napi[i].irq_vec = msix_ent[i].vector;
  7693. netif_set_real_num_tx_queues(tp->dev, 1);
  7694. rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
  7695. if (netif_set_real_num_rx_queues(tp->dev, rc)) {
  7696. pci_disable_msix(tp->pdev);
  7697. return false;
  7698. }
  7699. if (tp->irq_cnt > 1) {
  7700. tp->tg3_flags3 |= TG3_FLG3_ENABLE_RSS;
  7701. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7702. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7703. tp->tg3_flags3 |= TG3_FLG3_ENABLE_TSS;
  7704. netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
  7705. }
  7706. }
  7707. return true;
  7708. }
  7709. static void tg3_ints_init(struct tg3 *tp)
  7710. {
  7711. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
  7712. !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  7713. /* All MSI supporting chips should support tagged
  7714. * status. Assert that this is the case.
  7715. */
  7716. netdev_warn(tp->dev,
  7717. "MSI without TAGGED_STATUS? Not using MSI\n");
  7718. goto defcfg;
  7719. }
  7720. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
  7721. tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
  7722. else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
  7723. pci_enable_msi(tp->pdev) == 0)
  7724. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  7725. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7726. u32 msi_mode = tr32(MSGINT_MODE);
  7727. if ((tp->tg3_flags2 & TG3_FLG2_USING_MSIX) &&
  7728. tp->irq_cnt > 1)
  7729. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  7730. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  7731. }
  7732. defcfg:
  7733. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  7734. tp->irq_cnt = 1;
  7735. tp->napi[0].irq_vec = tp->pdev->irq;
  7736. netif_set_real_num_tx_queues(tp->dev, 1);
  7737. netif_set_real_num_rx_queues(tp->dev, 1);
  7738. }
  7739. }
  7740. static void tg3_ints_fini(struct tg3 *tp)
  7741. {
  7742. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  7743. pci_disable_msix(tp->pdev);
  7744. else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  7745. pci_disable_msi(tp->pdev);
  7746. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
  7747. tp->tg3_flags3 &= ~(TG3_FLG3_ENABLE_RSS | TG3_FLG3_ENABLE_TSS);
  7748. }
  7749. static int tg3_open(struct net_device *dev)
  7750. {
  7751. struct tg3 *tp = netdev_priv(dev);
  7752. int i, err;
  7753. if (tp->fw_needed) {
  7754. err = tg3_request_firmware(tp);
  7755. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7756. if (err)
  7757. return err;
  7758. } else if (err) {
  7759. netdev_warn(tp->dev, "TSO capability disabled\n");
  7760. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  7761. } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7762. netdev_notice(tp->dev, "TSO capability restored\n");
  7763. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  7764. }
  7765. }
  7766. netif_carrier_off(tp->dev);
  7767. err = tg3_power_up(tp);
  7768. if (err)
  7769. return err;
  7770. tg3_full_lock(tp, 0);
  7771. tg3_disable_ints(tp);
  7772. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7773. tg3_full_unlock(tp);
  7774. /*
  7775. * Setup interrupts first so we know how
  7776. * many NAPI resources to allocate
  7777. */
  7778. tg3_ints_init(tp);
  7779. /* The placement of this call is tied
  7780. * to the setup and use of Host TX descriptors.
  7781. */
  7782. err = tg3_alloc_consistent(tp);
  7783. if (err)
  7784. goto err_out1;
  7785. tg3_napi_init(tp);
  7786. tg3_napi_enable(tp);
  7787. for (i = 0; i < tp->irq_cnt; i++) {
  7788. struct tg3_napi *tnapi = &tp->napi[i];
  7789. err = tg3_request_irq(tp, i);
  7790. if (err) {
  7791. for (i--; i >= 0; i--)
  7792. free_irq(tnapi->irq_vec, tnapi);
  7793. break;
  7794. }
  7795. }
  7796. if (err)
  7797. goto err_out2;
  7798. tg3_full_lock(tp, 0);
  7799. err = tg3_init_hw(tp, 1);
  7800. if (err) {
  7801. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7802. tg3_free_rings(tp);
  7803. } else {
  7804. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7805. tp->timer_offset = HZ;
  7806. else
  7807. tp->timer_offset = HZ / 10;
  7808. BUG_ON(tp->timer_offset > HZ);
  7809. tp->timer_counter = tp->timer_multiplier =
  7810. (HZ / tp->timer_offset);
  7811. tp->asf_counter = tp->asf_multiplier =
  7812. ((HZ / tp->timer_offset) * 2);
  7813. init_timer(&tp->timer);
  7814. tp->timer.expires = jiffies + tp->timer_offset;
  7815. tp->timer.data = (unsigned long) tp;
  7816. tp->timer.function = tg3_timer;
  7817. }
  7818. tg3_full_unlock(tp);
  7819. if (err)
  7820. goto err_out3;
  7821. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7822. err = tg3_test_msi(tp);
  7823. if (err) {
  7824. tg3_full_lock(tp, 0);
  7825. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7826. tg3_free_rings(tp);
  7827. tg3_full_unlock(tp);
  7828. goto err_out2;
  7829. }
  7830. if (!(tp->tg3_flags3 & TG3_FLG3_57765_PLUS) &&
  7831. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7832. u32 val = tr32(PCIE_TRANSACTION_CFG);
  7833. tw32(PCIE_TRANSACTION_CFG,
  7834. val | PCIE_TRANS_CFG_1SHOT_MSI);
  7835. }
  7836. }
  7837. tg3_phy_start(tp);
  7838. tg3_full_lock(tp, 0);
  7839. add_timer(&tp->timer);
  7840. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  7841. tg3_enable_ints(tp);
  7842. tg3_full_unlock(tp);
  7843. netif_tx_start_all_queues(dev);
  7844. return 0;
  7845. err_out3:
  7846. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7847. struct tg3_napi *tnapi = &tp->napi[i];
  7848. free_irq(tnapi->irq_vec, tnapi);
  7849. }
  7850. err_out2:
  7851. tg3_napi_disable(tp);
  7852. tg3_napi_fini(tp);
  7853. tg3_free_consistent(tp);
  7854. err_out1:
  7855. tg3_ints_fini(tp);
  7856. return err;
  7857. }
  7858. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
  7859. struct rtnl_link_stats64 *);
  7860. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7861. static int tg3_close(struct net_device *dev)
  7862. {
  7863. int i;
  7864. struct tg3 *tp = netdev_priv(dev);
  7865. tg3_napi_disable(tp);
  7866. cancel_work_sync(&tp->reset_task);
  7867. netif_tx_stop_all_queues(dev);
  7868. del_timer_sync(&tp->timer);
  7869. tg3_phy_stop(tp);
  7870. tg3_full_lock(tp, 1);
  7871. tg3_disable_ints(tp);
  7872. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7873. tg3_free_rings(tp);
  7874. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7875. tg3_full_unlock(tp);
  7876. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7877. struct tg3_napi *tnapi = &tp->napi[i];
  7878. free_irq(tnapi->irq_vec, tnapi);
  7879. }
  7880. tg3_ints_fini(tp);
  7881. tg3_get_stats64(tp->dev, &tp->net_stats_prev);
  7882. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7883. sizeof(tp->estats_prev));
  7884. tg3_napi_fini(tp);
  7885. tg3_free_consistent(tp);
  7886. tg3_power_down(tp);
  7887. netif_carrier_off(tp->dev);
  7888. return 0;
  7889. }
  7890. static inline u64 get_stat64(tg3_stat64_t *val)
  7891. {
  7892. return ((u64)val->high << 32) | ((u64)val->low);
  7893. }
  7894. static u64 calc_crc_errors(struct tg3 *tp)
  7895. {
  7896. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7897. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7898. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7899. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7900. u32 val;
  7901. spin_lock_bh(&tp->lock);
  7902. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7903. tg3_writephy(tp, MII_TG3_TEST1,
  7904. val | MII_TG3_TEST1_CRC_EN);
  7905. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  7906. } else
  7907. val = 0;
  7908. spin_unlock_bh(&tp->lock);
  7909. tp->phy_crc_errors += val;
  7910. return tp->phy_crc_errors;
  7911. }
  7912. return get_stat64(&hw_stats->rx_fcs_errors);
  7913. }
  7914. #define ESTAT_ADD(member) \
  7915. estats->member = old_estats->member + \
  7916. get_stat64(&hw_stats->member)
  7917. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7918. {
  7919. struct tg3_ethtool_stats *estats = &tp->estats;
  7920. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7921. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7922. if (!hw_stats)
  7923. return old_estats;
  7924. ESTAT_ADD(rx_octets);
  7925. ESTAT_ADD(rx_fragments);
  7926. ESTAT_ADD(rx_ucast_packets);
  7927. ESTAT_ADD(rx_mcast_packets);
  7928. ESTAT_ADD(rx_bcast_packets);
  7929. ESTAT_ADD(rx_fcs_errors);
  7930. ESTAT_ADD(rx_align_errors);
  7931. ESTAT_ADD(rx_xon_pause_rcvd);
  7932. ESTAT_ADD(rx_xoff_pause_rcvd);
  7933. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7934. ESTAT_ADD(rx_xoff_entered);
  7935. ESTAT_ADD(rx_frame_too_long_errors);
  7936. ESTAT_ADD(rx_jabbers);
  7937. ESTAT_ADD(rx_undersize_packets);
  7938. ESTAT_ADD(rx_in_length_errors);
  7939. ESTAT_ADD(rx_out_length_errors);
  7940. ESTAT_ADD(rx_64_or_less_octet_packets);
  7941. ESTAT_ADD(rx_65_to_127_octet_packets);
  7942. ESTAT_ADD(rx_128_to_255_octet_packets);
  7943. ESTAT_ADD(rx_256_to_511_octet_packets);
  7944. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7945. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7946. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7947. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7948. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7949. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7950. ESTAT_ADD(tx_octets);
  7951. ESTAT_ADD(tx_collisions);
  7952. ESTAT_ADD(tx_xon_sent);
  7953. ESTAT_ADD(tx_xoff_sent);
  7954. ESTAT_ADD(tx_flow_control);
  7955. ESTAT_ADD(tx_mac_errors);
  7956. ESTAT_ADD(tx_single_collisions);
  7957. ESTAT_ADD(tx_mult_collisions);
  7958. ESTAT_ADD(tx_deferred);
  7959. ESTAT_ADD(tx_excessive_collisions);
  7960. ESTAT_ADD(tx_late_collisions);
  7961. ESTAT_ADD(tx_collide_2times);
  7962. ESTAT_ADD(tx_collide_3times);
  7963. ESTAT_ADD(tx_collide_4times);
  7964. ESTAT_ADD(tx_collide_5times);
  7965. ESTAT_ADD(tx_collide_6times);
  7966. ESTAT_ADD(tx_collide_7times);
  7967. ESTAT_ADD(tx_collide_8times);
  7968. ESTAT_ADD(tx_collide_9times);
  7969. ESTAT_ADD(tx_collide_10times);
  7970. ESTAT_ADD(tx_collide_11times);
  7971. ESTAT_ADD(tx_collide_12times);
  7972. ESTAT_ADD(tx_collide_13times);
  7973. ESTAT_ADD(tx_collide_14times);
  7974. ESTAT_ADD(tx_collide_15times);
  7975. ESTAT_ADD(tx_ucast_packets);
  7976. ESTAT_ADD(tx_mcast_packets);
  7977. ESTAT_ADD(tx_bcast_packets);
  7978. ESTAT_ADD(tx_carrier_sense_errors);
  7979. ESTAT_ADD(tx_discards);
  7980. ESTAT_ADD(tx_errors);
  7981. ESTAT_ADD(dma_writeq_full);
  7982. ESTAT_ADD(dma_write_prioq_full);
  7983. ESTAT_ADD(rxbds_empty);
  7984. ESTAT_ADD(rx_discards);
  7985. ESTAT_ADD(rx_errors);
  7986. ESTAT_ADD(rx_threshold_hit);
  7987. ESTAT_ADD(dma_readq_full);
  7988. ESTAT_ADD(dma_read_prioq_full);
  7989. ESTAT_ADD(tx_comp_queue_full);
  7990. ESTAT_ADD(ring_set_send_prod_index);
  7991. ESTAT_ADD(ring_status_update);
  7992. ESTAT_ADD(nic_irqs);
  7993. ESTAT_ADD(nic_avoided_irqs);
  7994. ESTAT_ADD(nic_tx_threshold_hit);
  7995. return estats;
  7996. }
  7997. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  7998. struct rtnl_link_stats64 *stats)
  7999. {
  8000. struct tg3 *tp = netdev_priv(dev);
  8001. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  8002. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8003. if (!hw_stats)
  8004. return old_stats;
  8005. stats->rx_packets = old_stats->rx_packets +
  8006. get_stat64(&hw_stats->rx_ucast_packets) +
  8007. get_stat64(&hw_stats->rx_mcast_packets) +
  8008. get_stat64(&hw_stats->rx_bcast_packets);
  8009. stats->tx_packets = old_stats->tx_packets +
  8010. get_stat64(&hw_stats->tx_ucast_packets) +
  8011. get_stat64(&hw_stats->tx_mcast_packets) +
  8012. get_stat64(&hw_stats->tx_bcast_packets);
  8013. stats->rx_bytes = old_stats->rx_bytes +
  8014. get_stat64(&hw_stats->rx_octets);
  8015. stats->tx_bytes = old_stats->tx_bytes +
  8016. get_stat64(&hw_stats->tx_octets);
  8017. stats->rx_errors = old_stats->rx_errors +
  8018. get_stat64(&hw_stats->rx_errors);
  8019. stats->tx_errors = old_stats->tx_errors +
  8020. get_stat64(&hw_stats->tx_errors) +
  8021. get_stat64(&hw_stats->tx_mac_errors) +
  8022. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  8023. get_stat64(&hw_stats->tx_discards);
  8024. stats->multicast = old_stats->multicast +
  8025. get_stat64(&hw_stats->rx_mcast_packets);
  8026. stats->collisions = old_stats->collisions +
  8027. get_stat64(&hw_stats->tx_collisions);
  8028. stats->rx_length_errors = old_stats->rx_length_errors +
  8029. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  8030. get_stat64(&hw_stats->rx_undersize_packets);
  8031. stats->rx_over_errors = old_stats->rx_over_errors +
  8032. get_stat64(&hw_stats->rxbds_empty);
  8033. stats->rx_frame_errors = old_stats->rx_frame_errors +
  8034. get_stat64(&hw_stats->rx_align_errors);
  8035. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  8036. get_stat64(&hw_stats->tx_discards);
  8037. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  8038. get_stat64(&hw_stats->tx_carrier_sense_errors);
  8039. stats->rx_crc_errors = old_stats->rx_crc_errors +
  8040. calc_crc_errors(tp);
  8041. stats->rx_missed_errors = old_stats->rx_missed_errors +
  8042. get_stat64(&hw_stats->rx_discards);
  8043. stats->rx_dropped = tp->rx_dropped;
  8044. return stats;
  8045. }
  8046. static inline u32 calc_crc(unsigned char *buf, int len)
  8047. {
  8048. u32 reg;
  8049. u32 tmp;
  8050. int j, k;
  8051. reg = 0xffffffff;
  8052. for (j = 0; j < len; j++) {
  8053. reg ^= buf[j];
  8054. for (k = 0; k < 8; k++) {
  8055. tmp = reg & 0x01;
  8056. reg >>= 1;
  8057. if (tmp)
  8058. reg ^= 0xedb88320;
  8059. }
  8060. }
  8061. return ~reg;
  8062. }
  8063. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  8064. {
  8065. /* accept or reject all multicast frames */
  8066. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  8067. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  8068. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  8069. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  8070. }
  8071. static void __tg3_set_rx_mode(struct net_device *dev)
  8072. {
  8073. struct tg3 *tp = netdev_priv(dev);
  8074. u32 rx_mode;
  8075. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  8076. RX_MODE_KEEP_VLAN_TAG);
  8077. #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
  8078. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  8079. * flag clear.
  8080. */
  8081. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  8082. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  8083. #endif
  8084. if (dev->flags & IFF_PROMISC) {
  8085. /* Promiscuous mode. */
  8086. rx_mode |= RX_MODE_PROMISC;
  8087. } else if (dev->flags & IFF_ALLMULTI) {
  8088. /* Accept all multicast. */
  8089. tg3_set_multi(tp, 1);
  8090. } else if (netdev_mc_empty(dev)) {
  8091. /* Reject all multicast. */
  8092. tg3_set_multi(tp, 0);
  8093. } else {
  8094. /* Accept one or more multicast(s). */
  8095. struct netdev_hw_addr *ha;
  8096. u32 mc_filter[4] = { 0, };
  8097. u32 regidx;
  8098. u32 bit;
  8099. u32 crc;
  8100. netdev_for_each_mc_addr(ha, dev) {
  8101. crc = calc_crc(ha->addr, ETH_ALEN);
  8102. bit = ~crc & 0x7f;
  8103. regidx = (bit & 0x60) >> 5;
  8104. bit &= 0x1f;
  8105. mc_filter[regidx] |= (1 << bit);
  8106. }
  8107. tw32(MAC_HASH_REG_0, mc_filter[0]);
  8108. tw32(MAC_HASH_REG_1, mc_filter[1]);
  8109. tw32(MAC_HASH_REG_2, mc_filter[2]);
  8110. tw32(MAC_HASH_REG_3, mc_filter[3]);
  8111. }
  8112. if (rx_mode != tp->rx_mode) {
  8113. tp->rx_mode = rx_mode;
  8114. tw32_f(MAC_RX_MODE, rx_mode);
  8115. udelay(10);
  8116. }
  8117. }
  8118. static void tg3_set_rx_mode(struct net_device *dev)
  8119. {
  8120. struct tg3 *tp = netdev_priv(dev);
  8121. if (!netif_running(dev))
  8122. return;
  8123. tg3_full_lock(tp, 0);
  8124. __tg3_set_rx_mode(dev);
  8125. tg3_full_unlock(tp);
  8126. }
  8127. static int tg3_get_regs_len(struct net_device *dev)
  8128. {
  8129. return TG3_REG_BLK_SIZE;
  8130. }
  8131. static void tg3_get_regs(struct net_device *dev,
  8132. struct ethtool_regs *regs, void *_p)
  8133. {
  8134. struct tg3 *tp = netdev_priv(dev);
  8135. regs->version = 0;
  8136. memset(_p, 0, TG3_REG_BLK_SIZE);
  8137. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8138. return;
  8139. tg3_full_lock(tp, 0);
  8140. tg3_dump_legacy_regs(tp, (u32 *)_p);
  8141. tg3_full_unlock(tp);
  8142. }
  8143. static int tg3_get_eeprom_len(struct net_device *dev)
  8144. {
  8145. struct tg3 *tp = netdev_priv(dev);
  8146. return tp->nvram_size;
  8147. }
  8148. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8149. {
  8150. struct tg3 *tp = netdev_priv(dev);
  8151. int ret;
  8152. u8 *pd;
  8153. u32 i, offset, len, b_offset, b_count;
  8154. __be32 val;
  8155. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  8156. return -EINVAL;
  8157. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8158. return -EAGAIN;
  8159. offset = eeprom->offset;
  8160. len = eeprom->len;
  8161. eeprom->len = 0;
  8162. eeprom->magic = TG3_EEPROM_MAGIC;
  8163. if (offset & 3) {
  8164. /* adjustments to start on required 4 byte boundary */
  8165. b_offset = offset & 3;
  8166. b_count = 4 - b_offset;
  8167. if (b_count > len) {
  8168. /* i.e. offset=1 len=2 */
  8169. b_count = len;
  8170. }
  8171. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  8172. if (ret)
  8173. return ret;
  8174. memcpy(data, ((char *)&val) + b_offset, b_count);
  8175. len -= b_count;
  8176. offset += b_count;
  8177. eeprom->len += b_count;
  8178. }
  8179. /* read bytes up to the last 4 byte boundary */
  8180. pd = &data[eeprom->len];
  8181. for (i = 0; i < (len - (len & 3)); i += 4) {
  8182. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  8183. if (ret) {
  8184. eeprom->len += i;
  8185. return ret;
  8186. }
  8187. memcpy(pd + i, &val, 4);
  8188. }
  8189. eeprom->len += i;
  8190. if (len & 3) {
  8191. /* read last bytes not ending on 4 byte boundary */
  8192. pd = &data[eeprom->len];
  8193. b_count = len & 3;
  8194. b_offset = offset + len - b_count;
  8195. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  8196. if (ret)
  8197. return ret;
  8198. memcpy(pd, &val, b_count);
  8199. eeprom->len += b_count;
  8200. }
  8201. return 0;
  8202. }
  8203. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  8204. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8205. {
  8206. struct tg3 *tp = netdev_priv(dev);
  8207. int ret;
  8208. u32 offset, len, b_offset, odd_len;
  8209. u8 *buf;
  8210. __be32 start, end;
  8211. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8212. return -EAGAIN;
  8213. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  8214. eeprom->magic != TG3_EEPROM_MAGIC)
  8215. return -EINVAL;
  8216. offset = eeprom->offset;
  8217. len = eeprom->len;
  8218. if ((b_offset = (offset & 3))) {
  8219. /* adjustments to start on required 4 byte boundary */
  8220. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  8221. if (ret)
  8222. return ret;
  8223. len += b_offset;
  8224. offset &= ~3;
  8225. if (len < 4)
  8226. len = 4;
  8227. }
  8228. odd_len = 0;
  8229. if (len & 3) {
  8230. /* adjustments to end on required 4 byte boundary */
  8231. odd_len = 1;
  8232. len = (len + 3) & ~3;
  8233. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  8234. if (ret)
  8235. return ret;
  8236. }
  8237. buf = data;
  8238. if (b_offset || odd_len) {
  8239. buf = kmalloc(len, GFP_KERNEL);
  8240. if (!buf)
  8241. return -ENOMEM;
  8242. if (b_offset)
  8243. memcpy(buf, &start, 4);
  8244. if (odd_len)
  8245. memcpy(buf+len-4, &end, 4);
  8246. memcpy(buf + b_offset, data, eeprom->len);
  8247. }
  8248. ret = tg3_nvram_write_block(tp, offset, len, buf);
  8249. if (buf != data)
  8250. kfree(buf);
  8251. return ret;
  8252. }
  8253. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8254. {
  8255. struct tg3 *tp = netdev_priv(dev);
  8256. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8257. struct phy_device *phydev;
  8258. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8259. return -EAGAIN;
  8260. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8261. return phy_ethtool_gset(phydev, cmd);
  8262. }
  8263. cmd->supported = (SUPPORTED_Autoneg);
  8264. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8265. cmd->supported |= (SUPPORTED_1000baseT_Half |
  8266. SUPPORTED_1000baseT_Full);
  8267. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  8268. cmd->supported |= (SUPPORTED_100baseT_Half |
  8269. SUPPORTED_100baseT_Full |
  8270. SUPPORTED_10baseT_Half |
  8271. SUPPORTED_10baseT_Full |
  8272. SUPPORTED_TP);
  8273. cmd->port = PORT_TP;
  8274. } else {
  8275. cmd->supported |= SUPPORTED_FIBRE;
  8276. cmd->port = PORT_FIBRE;
  8277. }
  8278. cmd->advertising = tp->link_config.advertising;
  8279. if (netif_running(dev)) {
  8280. cmd->speed = tp->link_config.active_speed;
  8281. cmd->duplex = tp->link_config.active_duplex;
  8282. } else {
  8283. cmd->speed = SPEED_INVALID;
  8284. cmd->duplex = DUPLEX_INVALID;
  8285. }
  8286. cmd->phy_address = tp->phy_addr;
  8287. cmd->transceiver = XCVR_INTERNAL;
  8288. cmd->autoneg = tp->link_config.autoneg;
  8289. cmd->maxtxpkt = 0;
  8290. cmd->maxrxpkt = 0;
  8291. return 0;
  8292. }
  8293. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8294. {
  8295. struct tg3 *tp = netdev_priv(dev);
  8296. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8297. struct phy_device *phydev;
  8298. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8299. return -EAGAIN;
  8300. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8301. return phy_ethtool_sset(phydev, cmd);
  8302. }
  8303. if (cmd->autoneg != AUTONEG_ENABLE &&
  8304. cmd->autoneg != AUTONEG_DISABLE)
  8305. return -EINVAL;
  8306. if (cmd->autoneg == AUTONEG_DISABLE &&
  8307. cmd->duplex != DUPLEX_FULL &&
  8308. cmd->duplex != DUPLEX_HALF)
  8309. return -EINVAL;
  8310. if (cmd->autoneg == AUTONEG_ENABLE) {
  8311. u32 mask = ADVERTISED_Autoneg |
  8312. ADVERTISED_Pause |
  8313. ADVERTISED_Asym_Pause;
  8314. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8315. mask |= ADVERTISED_1000baseT_Half |
  8316. ADVERTISED_1000baseT_Full;
  8317. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  8318. mask |= ADVERTISED_100baseT_Half |
  8319. ADVERTISED_100baseT_Full |
  8320. ADVERTISED_10baseT_Half |
  8321. ADVERTISED_10baseT_Full |
  8322. ADVERTISED_TP;
  8323. else
  8324. mask |= ADVERTISED_FIBRE;
  8325. if (cmd->advertising & ~mask)
  8326. return -EINVAL;
  8327. mask &= (ADVERTISED_1000baseT_Half |
  8328. ADVERTISED_1000baseT_Full |
  8329. ADVERTISED_100baseT_Half |
  8330. ADVERTISED_100baseT_Full |
  8331. ADVERTISED_10baseT_Half |
  8332. ADVERTISED_10baseT_Full);
  8333. cmd->advertising &= mask;
  8334. } else {
  8335. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  8336. if (cmd->speed != SPEED_1000)
  8337. return -EINVAL;
  8338. if (cmd->duplex != DUPLEX_FULL)
  8339. return -EINVAL;
  8340. } else {
  8341. if (cmd->speed != SPEED_100 &&
  8342. cmd->speed != SPEED_10)
  8343. return -EINVAL;
  8344. }
  8345. }
  8346. tg3_full_lock(tp, 0);
  8347. tp->link_config.autoneg = cmd->autoneg;
  8348. if (cmd->autoneg == AUTONEG_ENABLE) {
  8349. tp->link_config.advertising = (cmd->advertising |
  8350. ADVERTISED_Autoneg);
  8351. tp->link_config.speed = SPEED_INVALID;
  8352. tp->link_config.duplex = DUPLEX_INVALID;
  8353. } else {
  8354. tp->link_config.advertising = 0;
  8355. tp->link_config.speed = cmd->speed;
  8356. tp->link_config.duplex = cmd->duplex;
  8357. }
  8358. tp->link_config.orig_speed = tp->link_config.speed;
  8359. tp->link_config.orig_duplex = tp->link_config.duplex;
  8360. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  8361. if (netif_running(dev))
  8362. tg3_setup_phy(tp, 1);
  8363. tg3_full_unlock(tp);
  8364. return 0;
  8365. }
  8366. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  8367. {
  8368. struct tg3 *tp = netdev_priv(dev);
  8369. strcpy(info->driver, DRV_MODULE_NAME);
  8370. strcpy(info->version, DRV_MODULE_VERSION);
  8371. strcpy(info->fw_version, tp->fw_ver);
  8372. strcpy(info->bus_info, pci_name(tp->pdev));
  8373. }
  8374. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8375. {
  8376. struct tg3 *tp = netdev_priv(dev);
  8377. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  8378. device_can_wakeup(&tp->pdev->dev))
  8379. wol->supported = WAKE_MAGIC;
  8380. else
  8381. wol->supported = 0;
  8382. wol->wolopts = 0;
  8383. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  8384. device_can_wakeup(&tp->pdev->dev))
  8385. wol->wolopts = WAKE_MAGIC;
  8386. memset(&wol->sopass, 0, sizeof(wol->sopass));
  8387. }
  8388. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8389. {
  8390. struct tg3 *tp = netdev_priv(dev);
  8391. struct device *dp = &tp->pdev->dev;
  8392. if (wol->wolopts & ~WAKE_MAGIC)
  8393. return -EINVAL;
  8394. if ((wol->wolopts & WAKE_MAGIC) &&
  8395. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  8396. return -EINVAL;
  8397. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  8398. spin_lock_bh(&tp->lock);
  8399. if (device_may_wakeup(dp))
  8400. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  8401. else
  8402. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  8403. spin_unlock_bh(&tp->lock);
  8404. return 0;
  8405. }
  8406. static u32 tg3_get_msglevel(struct net_device *dev)
  8407. {
  8408. struct tg3 *tp = netdev_priv(dev);
  8409. return tp->msg_enable;
  8410. }
  8411. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  8412. {
  8413. struct tg3 *tp = netdev_priv(dev);
  8414. tp->msg_enable = value;
  8415. }
  8416. static int tg3_nway_reset(struct net_device *dev)
  8417. {
  8418. struct tg3 *tp = netdev_priv(dev);
  8419. int r;
  8420. if (!netif_running(dev))
  8421. return -EAGAIN;
  8422. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  8423. return -EINVAL;
  8424. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8425. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8426. return -EAGAIN;
  8427. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  8428. } else {
  8429. u32 bmcr;
  8430. spin_lock_bh(&tp->lock);
  8431. r = -EINVAL;
  8432. tg3_readphy(tp, MII_BMCR, &bmcr);
  8433. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  8434. ((bmcr & BMCR_ANENABLE) ||
  8435. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  8436. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  8437. BMCR_ANENABLE);
  8438. r = 0;
  8439. }
  8440. spin_unlock_bh(&tp->lock);
  8441. }
  8442. return r;
  8443. }
  8444. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8445. {
  8446. struct tg3 *tp = netdev_priv(dev);
  8447. ering->rx_max_pending = tp->rx_std_ring_mask;
  8448. ering->rx_mini_max_pending = 0;
  8449. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8450. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  8451. else
  8452. ering->rx_jumbo_max_pending = 0;
  8453. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  8454. ering->rx_pending = tp->rx_pending;
  8455. ering->rx_mini_pending = 0;
  8456. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8457. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  8458. else
  8459. ering->rx_jumbo_pending = 0;
  8460. ering->tx_pending = tp->napi[0].tx_pending;
  8461. }
  8462. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8463. {
  8464. struct tg3 *tp = netdev_priv(dev);
  8465. int i, irq_sync = 0, err = 0;
  8466. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  8467. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  8468. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  8469. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  8470. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  8471. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  8472. return -EINVAL;
  8473. if (netif_running(dev)) {
  8474. tg3_phy_stop(tp);
  8475. tg3_netif_stop(tp);
  8476. irq_sync = 1;
  8477. }
  8478. tg3_full_lock(tp, irq_sync);
  8479. tp->rx_pending = ering->rx_pending;
  8480. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  8481. tp->rx_pending > 63)
  8482. tp->rx_pending = 63;
  8483. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  8484. for (i = 0; i < tp->irq_max; i++)
  8485. tp->napi[i].tx_pending = ering->tx_pending;
  8486. if (netif_running(dev)) {
  8487. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8488. err = tg3_restart_hw(tp, 1);
  8489. if (!err)
  8490. tg3_netif_start(tp);
  8491. }
  8492. tg3_full_unlock(tp);
  8493. if (irq_sync && !err)
  8494. tg3_phy_start(tp);
  8495. return err;
  8496. }
  8497. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8498. {
  8499. struct tg3 *tp = netdev_priv(dev);
  8500. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  8501. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  8502. epause->rx_pause = 1;
  8503. else
  8504. epause->rx_pause = 0;
  8505. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  8506. epause->tx_pause = 1;
  8507. else
  8508. epause->tx_pause = 0;
  8509. }
  8510. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8511. {
  8512. struct tg3 *tp = netdev_priv(dev);
  8513. int err = 0;
  8514. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8515. u32 newadv;
  8516. struct phy_device *phydev;
  8517. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8518. if (!(phydev->supported & SUPPORTED_Pause) ||
  8519. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  8520. (epause->rx_pause != epause->tx_pause)))
  8521. return -EINVAL;
  8522. tp->link_config.flowctrl = 0;
  8523. if (epause->rx_pause) {
  8524. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8525. if (epause->tx_pause) {
  8526. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8527. newadv = ADVERTISED_Pause;
  8528. } else
  8529. newadv = ADVERTISED_Pause |
  8530. ADVERTISED_Asym_Pause;
  8531. } else if (epause->tx_pause) {
  8532. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8533. newadv = ADVERTISED_Asym_Pause;
  8534. } else
  8535. newadv = 0;
  8536. if (epause->autoneg)
  8537. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8538. else
  8539. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8540. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  8541. u32 oldadv = phydev->advertising &
  8542. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  8543. if (oldadv != newadv) {
  8544. phydev->advertising &=
  8545. ~(ADVERTISED_Pause |
  8546. ADVERTISED_Asym_Pause);
  8547. phydev->advertising |= newadv;
  8548. if (phydev->autoneg) {
  8549. /*
  8550. * Always renegotiate the link to
  8551. * inform our link partner of our
  8552. * flow control settings, even if the
  8553. * flow control is forced. Let
  8554. * tg3_adjust_link() do the final
  8555. * flow control setup.
  8556. */
  8557. return phy_start_aneg(phydev);
  8558. }
  8559. }
  8560. if (!epause->autoneg)
  8561. tg3_setup_flow_control(tp, 0, 0);
  8562. } else {
  8563. tp->link_config.orig_advertising &=
  8564. ~(ADVERTISED_Pause |
  8565. ADVERTISED_Asym_Pause);
  8566. tp->link_config.orig_advertising |= newadv;
  8567. }
  8568. } else {
  8569. int irq_sync = 0;
  8570. if (netif_running(dev)) {
  8571. tg3_netif_stop(tp);
  8572. irq_sync = 1;
  8573. }
  8574. tg3_full_lock(tp, irq_sync);
  8575. if (epause->autoneg)
  8576. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8577. else
  8578. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8579. if (epause->rx_pause)
  8580. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8581. else
  8582. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8583. if (epause->tx_pause)
  8584. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8585. else
  8586. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8587. if (netif_running(dev)) {
  8588. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8589. err = tg3_restart_hw(tp, 1);
  8590. if (!err)
  8591. tg3_netif_start(tp);
  8592. }
  8593. tg3_full_unlock(tp);
  8594. }
  8595. return err;
  8596. }
  8597. static int tg3_get_sset_count(struct net_device *dev, int sset)
  8598. {
  8599. switch (sset) {
  8600. case ETH_SS_TEST:
  8601. return TG3_NUM_TEST;
  8602. case ETH_SS_STATS:
  8603. return TG3_NUM_STATS;
  8604. default:
  8605. return -EOPNOTSUPP;
  8606. }
  8607. }
  8608. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  8609. {
  8610. switch (stringset) {
  8611. case ETH_SS_STATS:
  8612. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8613. break;
  8614. case ETH_SS_TEST:
  8615. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8616. break;
  8617. default:
  8618. WARN_ON(1); /* we need a WARN() */
  8619. break;
  8620. }
  8621. }
  8622. static int tg3_set_phys_id(struct net_device *dev,
  8623. enum ethtool_phys_id_state state)
  8624. {
  8625. struct tg3 *tp = netdev_priv(dev);
  8626. if (!netif_running(tp->dev))
  8627. return -EAGAIN;
  8628. switch (state) {
  8629. case ETHTOOL_ID_ACTIVE:
  8630. return 1; /* cycle on/off once per second */
  8631. case ETHTOOL_ID_ON:
  8632. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8633. LED_CTRL_1000MBPS_ON |
  8634. LED_CTRL_100MBPS_ON |
  8635. LED_CTRL_10MBPS_ON |
  8636. LED_CTRL_TRAFFIC_OVERRIDE |
  8637. LED_CTRL_TRAFFIC_BLINK |
  8638. LED_CTRL_TRAFFIC_LED);
  8639. break;
  8640. case ETHTOOL_ID_OFF:
  8641. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8642. LED_CTRL_TRAFFIC_OVERRIDE);
  8643. break;
  8644. case ETHTOOL_ID_INACTIVE:
  8645. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8646. break;
  8647. }
  8648. return 0;
  8649. }
  8650. static void tg3_get_ethtool_stats(struct net_device *dev,
  8651. struct ethtool_stats *estats, u64 *tmp_stats)
  8652. {
  8653. struct tg3 *tp = netdev_priv(dev);
  8654. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8655. }
  8656. static __be32 * tg3_vpd_readblock(struct tg3 *tp)
  8657. {
  8658. int i;
  8659. __be32 *buf;
  8660. u32 offset = 0, len = 0;
  8661. u32 magic, val;
  8662. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  8663. tg3_nvram_read(tp, 0, &magic))
  8664. return NULL;
  8665. if (magic == TG3_EEPROM_MAGIC) {
  8666. for (offset = TG3_NVM_DIR_START;
  8667. offset < TG3_NVM_DIR_END;
  8668. offset += TG3_NVM_DIRENT_SIZE) {
  8669. if (tg3_nvram_read(tp, offset, &val))
  8670. return NULL;
  8671. if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
  8672. TG3_NVM_DIRTYPE_EXTVPD)
  8673. break;
  8674. }
  8675. if (offset != TG3_NVM_DIR_END) {
  8676. len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
  8677. if (tg3_nvram_read(tp, offset + 4, &offset))
  8678. return NULL;
  8679. offset = tg3_nvram_logical_addr(tp, offset);
  8680. }
  8681. }
  8682. if (!offset || !len) {
  8683. offset = TG3_NVM_VPD_OFF;
  8684. len = TG3_NVM_VPD_LEN;
  8685. }
  8686. buf = kmalloc(len, GFP_KERNEL);
  8687. if (buf == NULL)
  8688. return NULL;
  8689. if (magic == TG3_EEPROM_MAGIC) {
  8690. for (i = 0; i < len; i += 4) {
  8691. /* The data is in little-endian format in NVRAM.
  8692. * Use the big-endian read routines to preserve
  8693. * the byte order as it exists in NVRAM.
  8694. */
  8695. if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
  8696. goto error;
  8697. }
  8698. } else {
  8699. u8 *ptr;
  8700. ssize_t cnt;
  8701. unsigned int pos = 0;
  8702. ptr = (u8 *)&buf[0];
  8703. for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
  8704. cnt = pci_read_vpd(tp->pdev, pos,
  8705. len - pos, ptr);
  8706. if (cnt == -ETIMEDOUT || cnt == -EINTR)
  8707. cnt = 0;
  8708. else if (cnt < 0)
  8709. goto error;
  8710. }
  8711. if (pos != len)
  8712. goto error;
  8713. }
  8714. return buf;
  8715. error:
  8716. kfree(buf);
  8717. return NULL;
  8718. }
  8719. #define NVRAM_TEST_SIZE 0x100
  8720. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8721. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8722. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8723. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8724. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8725. static int tg3_test_nvram(struct tg3 *tp)
  8726. {
  8727. u32 csum, magic;
  8728. __be32 *buf;
  8729. int i, j, k, err = 0, size;
  8730. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  8731. return 0;
  8732. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8733. return -EIO;
  8734. if (magic == TG3_EEPROM_MAGIC)
  8735. size = NVRAM_TEST_SIZE;
  8736. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8737. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8738. TG3_EEPROM_SB_FORMAT_1) {
  8739. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8740. case TG3_EEPROM_SB_REVISION_0:
  8741. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8742. break;
  8743. case TG3_EEPROM_SB_REVISION_2:
  8744. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8745. break;
  8746. case TG3_EEPROM_SB_REVISION_3:
  8747. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8748. break;
  8749. default:
  8750. return 0;
  8751. }
  8752. } else
  8753. return 0;
  8754. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8755. size = NVRAM_SELFBOOT_HW_SIZE;
  8756. else
  8757. return -EIO;
  8758. buf = kmalloc(size, GFP_KERNEL);
  8759. if (buf == NULL)
  8760. return -ENOMEM;
  8761. err = -EIO;
  8762. for (i = 0, j = 0; i < size; i += 4, j++) {
  8763. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  8764. if (err)
  8765. break;
  8766. }
  8767. if (i < size)
  8768. goto out;
  8769. /* Selfboot format */
  8770. magic = be32_to_cpu(buf[0]);
  8771. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8772. TG3_EEPROM_MAGIC_FW) {
  8773. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8774. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8775. TG3_EEPROM_SB_REVISION_2) {
  8776. /* For rev 2, the csum doesn't include the MBA. */
  8777. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8778. csum8 += buf8[i];
  8779. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8780. csum8 += buf8[i];
  8781. } else {
  8782. for (i = 0; i < size; i++)
  8783. csum8 += buf8[i];
  8784. }
  8785. if (csum8 == 0) {
  8786. err = 0;
  8787. goto out;
  8788. }
  8789. err = -EIO;
  8790. goto out;
  8791. }
  8792. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8793. TG3_EEPROM_MAGIC_HW) {
  8794. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8795. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8796. u8 *buf8 = (u8 *) buf;
  8797. /* Separate the parity bits and the data bytes. */
  8798. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8799. if ((i == 0) || (i == 8)) {
  8800. int l;
  8801. u8 msk;
  8802. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8803. parity[k++] = buf8[i] & msk;
  8804. i++;
  8805. } else if (i == 16) {
  8806. int l;
  8807. u8 msk;
  8808. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8809. parity[k++] = buf8[i] & msk;
  8810. i++;
  8811. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8812. parity[k++] = buf8[i] & msk;
  8813. i++;
  8814. }
  8815. data[j++] = buf8[i];
  8816. }
  8817. err = -EIO;
  8818. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8819. u8 hw8 = hweight8(data[i]);
  8820. if ((hw8 & 0x1) && parity[i])
  8821. goto out;
  8822. else if (!(hw8 & 0x1) && !parity[i])
  8823. goto out;
  8824. }
  8825. err = 0;
  8826. goto out;
  8827. }
  8828. err = -EIO;
  8829. /* Bootstrap checksum at offset 0x10 */
  8830. csum = calc_crc((unsigned char *) buf, 0x10);
  8831. if (csum != le32_to_cpu(buf[0x10/4]))
  8832. goto out;
  8833. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8834. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8835. if (csum != le32_to_cpu(buf[0xfc/4]))
  8836. goto out;
  8837. kfree(buf);
  8838. buf = tg3_vpd_readblock(tp);
  8839. if (!buf)
  8840. return -ENOMEM;
  8841. i = pci_vpd_find_tag((u8 *)buf, 0, TG3_NVM_VPD_LEN,
  8842. PCI_VPD_LRDT_RO_DATA);
  8843. if (i > 0) {
  8844. j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
  8845. if (j < 0)
  8846. goto out;
  8847. if (i + PCI_VPD_LRDT_TAG_SIZE + j > TG3_NVM_VPD_LEN)
  8848. goto out;
  8849. i += PCI_VPD_LRDT_TAG_SIZE;
  8850. j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
  8851. PCI_VPD_RO_KEYWORD_CHKSUM);
  8852. if (j > 0) {
  8853. u8 csum8 = 0;
  8854. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  8855. for (i = 0; i <= j; i++)
  8856. csum8 += ((u8 *)buf)[i];
  8857. if (csum8)
  8858. goto out;
  8859. }
  8860. }
  8861. err = 0;
  8862. out:
  8863. kfree(buf);
  8864. return err;
  8865. }
  8866. #define TG3_SERDES_TIMEOUT_SEC 2
  8867. #define TG3_COPPER_TIMEOUT_SEC 6
  8868. static int tg3_test_link(struct tg3 *tp)
  8869. {
  8870. int i, max;
  8871. if (!netif_running(tp->dev))
  8872. return -ENODEV;
  8873. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  8874. max = TG3_SERDES_TIMEOUT_SEC;
  8875. else
  8876. max = TG3_COPPER_TIMEOUT_SEC;
  8877. for (i = 0; i < max; i++) {
  8878. if (netif_carrier_ok(tp->dev))
  8879. return 0;
  8880. if (msleep_interruptible(1000))
  8881. break;
  8882. }
  8883. return -EIO;
  8884. }
  8885. /* Only test the commonly used registers */
  8886. static int tg3_test_registers(struct tg3 *tp)
  8887. {
  8888. int i, is_5705, is_5750;
  8889. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8890. static struct {
  8891. u16 offset;
  8892. u16 flags;
  8893. #define TG3_FL_5705 0x1
  8894. #define TG3_FL_NOT_5705 0x2
  8895. #define TG3_FL_NOT_5788 0x4
  8896. #define TG3_FL_NOT_5750 0x8
  8897. u32 read_mask;
  8898. u32 write_mask;
  8899. } reg_tbl[] = {
  8900. /* MAC Control Registers */
  8901. { MAC_MODE, TG3_FL_NOT_5705,
  8902. 0x00000000, 0x00ef6f8c },
  8903. { MAC_MODE, TG3_FL_5705,
  8904. 0x00000000, 0x01ef6b8c },
  8905. { MAC_STATUS, TG3_FL_NOT_5705,
  8906. 0x03800107, 0x00000000 },
  8907. { MAC_STATUS, TG3_FL_5705,
  8908. 0x03800100, 0x00000000 },
  8909. { MAC_ADDR_0_HIGH, 0x0000,
  8910. 0x00000000, 0x0000ffff },
  8911. { MAC_ADDR_0_LOW, 0x0000,
  8912. 0x00000000, 0xffffffff },
  8913. { MAC_RX_MTU_SIZE, 0x0000,
  8914. 0x00000000, 0x0000ffff },
  8915. { MAC_TX_MODE, 0x0000,
  8916. 0x00000000, 0x00000070 },
  8917. { MAC_TX_LENGTHS, 0x0000,
  8918. 0x00000000, 0x00003fff },
  8919. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8920. 0x00000000, 0x000007fc },
  8921. { MAC_RX_MODE, TG3_FL_5705,
  8922. 0x00000000, 0x000007dc },
  8923. { MAC_HASH_REG_0, 0x0000,
  8924. 0x00000000, 0xffffffff },
  8925. { MAC_HASH_REG_1, 0x0000,
  8926. 0x00000000, 0xffffffff },
  8927. { MAC_HASH_REG_2, 0x0000,
  8928. 0x00000000, 0xffffffff },
  8929. { MAC_HASH_REG_3, 0x0000,
  8930. 0x00000000, 0xffffffff },
  8931. /* Receive Data and Receive BD Initiator Control Registers. */
  8932. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8933. 0x00000000, 0xffffffff },
  8934. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8935. 0x00000000, 0xffffffff },
  8936. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8937. 0x00000000, 0x00000003 },
  8938. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8939. 0x00000000, 0xffffffff },
  8940. { RCVDBDI_STD_BD+0, 0x0000,
  8941. 0x00000000, 0xffffffff },
  8942. { RCVDBDI_STD_BD+4, 0x0000,
  8943. 0x00000000, 0xffffffff },
  8944. { RCVDBDI_STD_BD+8, 0x0000,
  8945. 0x00000000, 0xffff0002 },
  8946. { RCVDBDI_STD_BD+0xc, 0x0000,
  8947. 0x00000000, 0xffffffff },
  8948. /* Receive BD Initiator Control Registers. */
  8949. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8950. 0x00000000, 0xffffffff },
  8951. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8952. 0x00000000, 0x000003ff },
  8953. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8954. 0x00000000, 0xffffffff },
  8955. /* Host Coalescing Control Registers. */
  8956. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8957. 0x00000000, 0x00000004 },
  8958. { HOSTCC_MODE, TG3_FL_5705,
  8959. 0x00000000, 0x000000f6 },
  8960. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8961. 0x00000000, 0xffffffff },
  8962. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8963. 0x00000000, 0x000003ff },
  8964. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8965. 0x00000000, 0xffffffff },
  8966. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8967. 0x00000000, 0x000003ff },
  8968. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8969. 0x00000000, 0xffffffff },
  8970. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8971. 0x00000000, 0x000000ff },
  8972. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8973. 0x00000000, 0xffffffff },
  8974. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8975. 0x00000000, 0x000000ff },
  8976. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8977. 0x00000000, 0xffffffff },
  8978. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8979. 0x00000000, 0xffffffff },
  8980. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8981. 0x00000000, 0xffffffff },
  8982. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8983. 0x00000000, 0x000000ff },
  8984. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8985. 0x00000000, 0xffffffff },
  8986. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8987. 0x00000000, 0x000000ff },
  8988. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8989. 0x00000000, 0xffffffff },
  8990. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8991. 0x00000000, 0xffffffff },
  8992. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8993. 0x00000000, 0xffffffff },
  8994. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8995. 0x00000000, 0xffffffff },
  8996. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8997. 0x00000000, 0xffffffff },
  8998. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8999. 0xffffffff, 0x00000000 },
  9000. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  9001. 0xffffffff, 0x00000000 },
  9002. /* Buffer Manager Control Registers. */
  9003. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  9004. 0x00000000, 0x007fff80 },
  9005. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  9006. 0x00000000, 0x007fffff },
  9007. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  9008. 0x00000000, 0x0000003f },
  9009. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  9010. 0x00000000, 0x000001ff },
  9011. { BUFMGR_MB_HIGH_WATER, 0x0000,
  9012. 0x00000000, 0x000001ff },
  9013. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  9014. 0xffffffff, 0x00000000 },
  9015. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  9016. 0xffffffff, 0x00000000 },
  9017. /* Mailbox Registers */
  9018. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  9019. 0x00000000, 0x000001ff },
  9020. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  9021. 0x00000000, 0x000001ff },
  9022. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  9023. 0x00000000, 0x000007ff },
  9024. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  9025. 0x00000000, 0x000001ff },
  9026. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  9027. };
  9028. is_5705 = is_5750 = 0;
  9029. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  9030. is_5705 = 1;
  9031. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9032. is_5750 = 1;
  9033. }
  9034. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  9035. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  9036. continue;
  9037. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  9038. continue;
  9039. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  9040. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  9041. continue;
  9042. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  9043. continue;
  9044. offset = (u32) reg_tbl[i].offset;
  9045. read_mask = reg_tbl[i].read_mask;
  9046. write_mask = reg_tbl[i].write_mask;
  9047. /* Save the original register content */
  9048. save_val = tr32(offset);
  9049. /* Determine the read-only value. */
  9050. read_val = save_val & read_mask;
  9051. /* Write zero to the register, then make sure the read-only bits
  9052. * are not changed and the read/write bits are all zeros.
  9053. */
  9054. tw32(offset, 0);
  9055. val = tr32(offset);
  9056. /* Test the read-only and read/write bits. */
  9057. if (((val & read_mask) != read_val) || (val & write_mask))
  9058. goto out;
  9059. /* Write ones to all the bits defined by RdMask and WrMask, then
  9060. * make sure the read-only bits are not changed and the
  9061. * read/write bits are all ones.
  9062. */
  9063. tw32(offset, read_mask | write_mask);
  9064. val = tr32(offset);
  9065. /* Test the read-only bits. */
  9066. if ((val & read_mask) != read_val)
  9067. goto out;
  9068. /* Test the read/write bits. */
  9069. if ((val & write_mask) != write_mask)
  9070. goto out;
  9071. tw32(offset, save_val);
  9072. }
  9073. return 0;
  9074. out:
  9075. if (netif_msg_hw(tp))
  9076. netdev_err(tp->dev,
  9077. "Register test failed at offset %x\n", offset);
  9078. tw32(offset, save_val);
  9079. return -EIO;
  9080. }
  9081. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  9082. {
  9083. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  9084. int i;
  9085. u32 j;
  9086. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  9087. for (j = 0; j < len; j += 4) {
  9088. u32 val;
  9089. tg3_write_mem(tp, offset + j, test_pattern[i]);
  9090. tg3_read_mem(tp, offset + j, &val);
  9091. if (val != test_pattern[i])
  9092. return -EIO;
  9093. }
  9094. }
  9095. return 0;
  9096. }
  9097. static int tg3_test_memory(struct tg3 *tp)
  9098. {
  9099. static struct mem_entry {
  9100. u32 offset;
  9101. u32 len;
  9102. } mem_tbl_570x[] = {
  9103. { 0x00000000, 0x00b50},
  9104. { 0x00002000, 0x1c000},
  9105. { 0xffffffff, 0x00000}
  9106. }, mem_tbl_5705[] = {
  9107. { 0x00000100, 0x0000c},
  9108. { 0x00000200, 0x00008},
  9109. { 0x00004000, 0x00800},
  9110. { 0x00006000, 0x01000},
  9111. { 0x00008000, 0x02000},
  9112. { 0x00010000, 0x0e000},
  9113. { 0xffffffff, 0x00000}
  9114. }, mem_tbl_5755[] = {
  9115. { 0x00000200, 0x00008},
  9116. { 0x00004000, 0x00800},
  9117. { 0x00006000, 0x00800},
  9118. { 0x00008000, 0x02000},
  9119. { 0x00010000, 0x0c000},
  9120. { 0xffffffff, 0x00000}
  9121. }, mem_tbl_5906[] = {
  9122. { 0x00000200, 0x00008},
  9123. { 0x00004000, 0x00400},
  9124. { 0x00006000, 0x00400},
  9125. { 0x00008000, 0x01000},
  9126. { 0x00010000, 0x01000},
  9127. { 0xffffffff, 0x00000}
  9128. }, mem_tbl_5717[] = {
  9129. { 0x00000200, 0x00008},
  9130. { 0x00010000, 0x0a000},
  9131. { 0x00020000, 0x13c00},
  9132. { 0xffffffff, 0x00000}
  9133. }, mem_tbl_57765[] = {
  9134. { 0x00000200, 0x00008},
  9135. { 0x00004000, 0x00800},
  9136. { 0x00006000, 0x09800},
  9137. { 0x00010000, 0x0a000},
  9138. { 0xffffffff, 0x00000}
  9139. };
  9140. struct mem_entry *mem_tbl;
  9141. int err = 0;
  9142. int i;
  9143. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
  9144. mem_tbl = mem_tbl_5717;
  9145. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  9146. mem_tbl = mem_tbl_57765;
  9147. else if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  9148. mem_tbl = mem_tbl_5755;
  9149. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9150. mem_tbl = mem_tbl_5906;
  9151. else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  9152. mem_tbl = mem_tbl_5705;
  9153. else
  9154. mem_tbl = mem_tbl_570x;
  9155. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  9156. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  9157. if (err)
  9158. break;
  9159. }
  9160. return err;
  9161. }
  9162. #define TG3_MAC_LOOPBACK 0
  9163. #define TG3_PHY_LOOPBACK 1
  9164. static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, int loopback_mode)
  9165. {
  9166. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  9167. u32 desc_idx, coal_now;
  9168. struct sk_buff *skb, *rx_skb;
  9169. u8 *tx_data;
  9170. dma_addr_t map;
  9171. int num_pkts, tx_len, rx_len, i, err;
  9172. struct tg3_rx_buffer_desc *desc;
  9173. struct tg3_napi *tnapi, *rnapi;
  9174. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  9175. tnapi = &tp->napi[0];
  9176. rnapi = &tp->napi[0];
  9177. if (tp->irq_cnt > 1) {
  9178. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
  9179. rnapi = &tp->napi[1];
  9180. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  9181. tnapi = &tp->napi[1];
  9182. }
  9183. coal_now = tnapi->coal_now | rnapi->coal_now;
  9184. if (loopback_mode == TG3_MAC_LOOPBACK) {
  9185. /* HW errata - mac loopback fails in some cases on 5780.
  9186. * Normal traffic and PHY loopback are not affected by
  9187. * errata. Also, the MAC loopback test is deprecated for
  9188. * all newer ASIC revisions.
  9189. */
  9190. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  9191. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
  9192. return 0;
  9193. mac_mode = tp->mac_mode &
  9194. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  9195. mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  9196. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9197. mac_mode |= MAC_MODE_LINK_POLARITY;
  9198. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  9199. mac_mode |= MAC_MODE_PORT_MODE_MII;
  9200. else
  9201. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  9202. tw32(MAC_MODE, mac_mode);
  9203. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  9204. u32 val;
  9205. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  9206. tg3_phy_fet_toggle_apd(tp, false);
  9207. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  9208. } else
  9209. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  9210. tg3_phy_toggle_automdix(tp, 0);
  9211. tg3_writephy(tp, MII_BMCR, val);
  9212. udelay(40);
  9213. mac_mode = tp->mac_mode &
  9214. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  9215. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  9216. tg3_writephy(tp, MII_TG3_FET_PTEST,
  9217. MII_TG3_FET_PTEST_FRC_TX_LINK |
  9218. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  9219. /* The write needs to be flushed for the AC131 */
  9220. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9221. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  9222. mac_mode |= MAC_MODE_PORT_MODE_MII;
  9223. } else
  9224. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  9225. /* reset to prevent losing 1st rx packet intermittently */
  9226. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  9227. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  9228. udelay(10);
  9229. tw32_f(MAC_RX_MODE, tp->rx_mode);
  9230. }
  9231. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  9232. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  9233. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  9234. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  9235. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  9236. mac_mode |= MAC_MODE_LINK_POLARITY;
  9237. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  9238. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  9239. }
  9240. tw32(MAC_MODE, mac_mode);
  9241. /* Wait for link */
  9242. for (i = 0; i < 100; i++) {
  9243. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  9244. break;
  9245. mdelay(1);
  9246. }
  9247. } else {
  9248. return -EINVAL;
  9249. }
  9250. err = -EIO;
  9251. tx_len = pktsz;
  9252. skb = netdev_alloc_skb(tp->dev, tx_len);
  9253. if (!skb)
  9254. return -ENOMEM;
  9255. tx_data = skb_put(skb, tx_len);
  9256. memcpy(tx_data, tp->dev->dev_addr, 6);
  9257. memset(tx_data + 6, 0x0, 8);
  9258. tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
  9259. for (i = 14; i < tx_len; i++)
  9260. tx_data[i] = (u8) (i & 0xff);
  9261. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  9262. if (pci_dma_mapping_error(tp->pdev, map)) {
  9263. dev_kfree_skb(skb);
  9264. return -EIO;
  9265. }
  9266. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9267. rnapi->coal_now);
  9268. udelay(10);
  9269. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  9270. num_pkts = 0;
  9271. tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len, 0, 1);
  9272. tnapi->tx_prod++;
  9273. num_pkts++;
  9274. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  9275. tr32_mailbox(tnapi->prodmbox);
  9276. udelay(10);
  9277. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  9278. for (i = 0; i < 35; i++) {
  9279. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9280. coal_now);
  9281. udelay(10);
  9282. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  9283. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  9284. if ((tx_idx == tnapi->tx_prod) &&
  9285. (rx_idx == (rx_start_idx + num_pkts)))
  9286. break;
  9287. }
  9288. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  9289. dev_kfree_skb(skb);
  9290. if (tx_idx != tnapi->tx_prod)
  9291. goto out;
  9292. if (rx_idx != rx_start_idx + num_pkts)
  9293. goto out;
  9294. desc = &rnapi->rx_rcb[rx_start_idx];
  9295. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  9296. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  9297. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  9298. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  9299. goto out;
  9300. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  9301. if (rx_len != tx_len)
  9302. goto out;
  9303. if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
  9304. if (opaque_key != RXD_OPAQUE_RING_STD)
  9305. goto out;
  9306. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  9307. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
  9308. } else {
  9309. if (opaque_key != RXD_OPAQUE_RING_JUMBO)
  9310. goto out;
  9311. rx_skb = tpr->rx_jmb_buffers[desc_idx].skb;
  9312. map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx], mapping);
  9313. }
  9314. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  9315. for (i = 14; i < tx_len; i++) {
  9316. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  9317. goto out;
  9318. }
  9319. err = 0;
  9320. /* tg3_free_rings will unmap and free the rx_skb */
  9321. out:
  9322. return err;
  9323. }
  9324. #define TG3_MAC_LOOPBACK_FAILED 1
  9325. #define TG3_PHY_LOOPBACK_FAILED 2
  9326. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  9327. TG3_PHY_LOOPBACK_FAILED)
  9328. static int tg3_test_loopback(struct tg3 *tp)
  9329. {
  9330. int err = 0;
  9331. u32 eee_cap, cpmuctrl = 0;
  9332. if (!netif_running(tp->dev))
  9333. return TG3_LOOPBACK_FAILED;
  9334. eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
  9335. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  9336. err = tg3_reset_hw(tp, 1);
  9337. if (err) {
  9338. err = TG3_LOOPBACK_FAILED;
  9339. goto done;
  9340. }
  9341. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
  9342. int i;
  9343. /* Reroute all rx packets to the 1st queue */
  9344. for (i = MAC_RSS_INDIR_TBL_0;
  9345. i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
  9346. tw32(i, 0x0);
  9347. }
  9348. /* Turn off gphy autopowerdown. */
  9349. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9350. tg3_phy_toggle_apd(tp, false);
  9351. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  9352. int i;
  9353. u32 status;
  9354. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  9355. /* Wait for up to 40 microseconds to acquire lock. */
  9356. for (i = 0; i < 4; i++) {
  9357. status = tr32(TG3_CPMU_MUTEX_GNT);
  9358. if (status == CPMU_MUTEX_GNT_DRIVER)
  9359. break;
  9360. udelay(10);
  9361. }
  9362. if (status != CPMU_MUTEX_GNT_DRIVER) {
  9363. err = TG3_LOOPBACK_FAILED;
  9364. goto done;
  9365. }
  9366. /* Turn off link-based power management. */
  9367. cpmuctrl = tr32(TG3_CPMU_CTRL);
  9368. tw32(TG3_CPMU_CTRL,
  9369. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  9370. CPMU_CTRL_LINK_AWARE_MODE));
  9371. }
  9372. if (tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_MAC_LOOPBACK))
  9373. err |= TG3_MAC_LOOPBACK_FAILED;
  9374. if ((tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) &&
  9375. tg3_run_loopback(tp, 9000 + ETH_HLEN, TG3_MAC_LOOPBACK))
  9376. err |= (TG3_MAC_LOOPBACK_FAILED << 2);
  9377. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  9378. tw32(TG3_CPMU_CTRL, cpmuctrl);
  9379. /* Release the mutex */
  9380. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  9381. }
  9382. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  9383. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  9384. if (tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_PHY_LOOPBACK))
  9385. err |= TG3_PHY_LOOPBACK_FAILED;
  9386. if ((tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) &&
  9387. tg3_run_loopback(tp, 9000 + ETH_HLEN, TG3_PHY_LOOPBACK))
  9388. err |= (TG3_PHY_LOOPBACK_FAILED << 2);
  9389. }
  9390. /* Re-enable gphy autopowerdown. */
  9391. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9392. tg3_phy_toggle_apd(tp, true);
  9393. done:
  9394. tp->phy_flags |= eee_cap;
  9395. return err;
  9396. }
  9397. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  9398. u64 *data)
  9399. {
  9400. struct tg3 *tp = netdev_priv(dev);
  9401. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9402. tg3_power_up(tp);
  9403. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  9404. if (tg3_test_nvram(tp) != 0) {
  9405. etest->flags |= ETH_TEST_FL_FAILED;
  9406. data[0] = 1;
  9407. }
  9408. if (tg3_test_link(tp) != 0) {
  9409. etest->flags |= ETH_TEST_FL_FAILED;
  9410. data[1] = 1;
  9411. }
  9412. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  9413. int err, err2 = 0, irq_sync = 0;
  9414. if (netif_running(dev)) {
  9415. tg3_phy_stop(tp);
  9416. tg3_netif_stop(tp);
  9417. irq_sync = 1;
  9418. }
  9419. tg3_full_lock(tp, irq_sync);
  9420. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  9421. err = tg3_nvram_lock(tp);
  9422. tg3_halt_cpu(tp, RX_CPU_BASE);
  9423. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9424. tg3_halt_cpu(tp, TX_CPU_BASE);
  9425. if (!err)
  9426. tg3_nvram_unlock(tp);
  9427. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  9428. tg3_phy_reset(tp);
  9429. if (tg3_test_registers(tp) != 0) {
  9430. etest->flags |= ETH_TEST_FL_FAILED;
  9431. data[2] = 1;
  9432. }
  9433. if (tg3_test_memory(tp) != 0) {
  9434. etest->flags |= ETH_TEST_FL_FAILED;
  9435. data[3] = 1;
  9436. }
  9437. if ((data[4] = tg3_test_loopback(tp)) != 0)
  9438. etest->flags |= ETH_TEST_FL_FAILED;
  9439. tg3_full_unlock(tp);
  9440. if (tg3_test_interrupt(tp) != 0) {
  9441. etest->flags |= ETH_TEST_FL_FAILED;
  9442. data[5] = 1;
  9443. }
  9444. tg3_full_lock(tp, 0);
  9445. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9446. if (netif_running(dev)) {
  9447. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  9448. err2 = tg3_restart_hw(tp, 1);
  9449. if (!err2)
  9450. tg3_netif_start(tp);
  9451. }
  9452. tg3_full_unlock(tp);
  9453. if (irq_sync && !err2)
  9454. tg3_phy_start(tp);
  9455. }
  9456. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9457. tg3_power_down(tp);
  9458. }
  9459. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  9460. {
  9461. struct mii_ioctl_data *data = if_mii(ifr);
  9462. struct tg3 *tp = netdev_priv(dev);
  9463. int err;
  9464. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  9465. struct phy_device *phydev;
  9466. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9467. return -EAGAIN;
  9468. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9469. return phy_mii_ioctl(phydev, ifr, cmd);
  9470. }
  9471. switch (cmd) {
  9472. case SIOCGMIIPHY:
  9473. data->phy_id = tp->phy_addr;
  9474. /* fallthru */
  9475. case SIOCGMIIREG: {
  9476. u32 mii_regval;
  9477. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9478. break; /* We have no PHY */
  9479. if (!netif_running(dev))
  9480. return -EAGAIN;
  9481. spin_lock_bh(&tp->lock);
  9482. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  9483. spin_unlock_bh(&tp->lock);
  9484. data->val_out = mii_regval;
  9485. return err;
  9486. }
  9487. case SIOCSMIIREG:
  9488. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9489. break; /* We have no PHY */
  9490. if (!netif_running(dev))
  9491. return -EAGAIN;
  9492. spin_lock_bh(&tp->lock);
  9493. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  9494. spin_unlock_bh(&tp->lock);
  9495. return err;
  9496. default:
  9497. /* do nothing */
  9498. break;
  9499. }
  9500. return -EOPNOTSUPP;
  9501. }
  9502. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9503. {
  9504. struct tg3 *tp = netdev_priv(dev);
  9505. memcpy(ec, &tp->coal, sizeof(*ec));
  9506. return 0;
  9507. }
  9508. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9509. {
  9510. struct tg3 *tp = netdev_priv(dev);
  9511. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  9512. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  9513. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  9514. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  9515. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  9516. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  9517. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  9518. }
  9519. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  9520. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  9521. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  9522. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  9523. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  9524. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  9525. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  9526. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  9527. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  9528. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  9529. return -EINVAL;
  9530. /* No rx interrupts will be generated if both are zero */
  9531. if ((ec->rx_coalesce_usecs == 0) &&
  9532. (ec->rx_max_coalesced_frames == 0))
  9533. return -EINVAL;
  9534. /* No tx interrupts will be generated if both are zero */
  9535. if ((ec->tx_coalesce_usecs == 0) &&
  9536. (ec->tx_max_coalesced_frames == 0))
  9537. return -EINVAL;
  9538. /* Only copy relevant parameters, ignore all others. */
  9539. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  9540. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  9541. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  9542. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  9543. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  9544. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  9545. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  9546. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  9547. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  9548. if (netif_running(dev)) {
  9549. tg3_full_lock(tp, 0);
  9550. __tg3_set_coalesce(tp, &tp->coal);
  9551. tg3_full_unlock(tp);
  9552. }
  9553. return 0;
  9554. }
  9555. static const struct ethtool_ops tg3_ethtool_ops = {
  9556. .get_settings = tg3_get_settings,
  9557. .set_settings = tg3_set_settings,
  9558. .get_drvinfo = tg3_get_drvinfo,
  9559. .get_regs_len = tg3_get_regs_len,
  9560. .get_regs = tg3_get_regs,
  9561. .get_wol = tg3_get_wol,
  9562. .set_wol = tg3_set_wol,
  9563. .get_msglevel = tg3_get_msglevel,
  9564. .set_msglevel = tg3_set_msglevel,
  9565. .nway_reset = tg3_nway_reset,
  9566. .get_link = ethtool_op_get_link,
  9567. .get_eeprom_len = tg3_get_eeprom_len,
  9568. .get_eeprom = tg3_get_eeprom,
  9569. .set_eeprom = tg3_set_eeprom,
  9570. .get_ringparam = tg3_get_ringparam,
  9571. .set_ringparam = tg3_set_ringparam,
  9572. .get_pauseparam = tg3_get_pauseparam,
  9573. .set_pauseparam = tg3_set_pauseparam,
  9574. .self_test = tg3_self_test,
  9575. .get_strings = tg3_get_strings,
  9576. .set_phys_id = tg3_set_phys_id,
  9577. .get_ethtool_stats = tg3_get_ethtool_stats,
  9578. .get_coalesce = tg3_get_coalesce,
  9579. .set_coalesce = tg3_set_coalesce,
  9580. .get_sset_count = tg3_get_sset_count,
  9581. };
  9582. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  9583. {
  9584. u32 cursize, val, magic;
  9585. tp->nvram_size = EEPROM_CHIP_SIZE;
  9586. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9587. return;
  9588. if ((magic != TG3_EEPROM_MAGIC) &&
  9589. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  9590. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  9591. return;
  9592. /*
  9593. * Size the chip by reading offsets at increasing powers of two.
  9594. * When we encounter our validation signature, we know the addressing
  9595. * has wrapped around, and thus have our chip size.
  9596. */
  9597. cursize = 0x10;
  9598. while (cursize < tp->nvram_size) {
  9599. if (tg3_nvram_read(tp, cursize, &val) != 0)
  9600. return;
  9601. if (val == magic)
  9602. break;
  9603. cursize <<= 1;
  9604. }
  9605. tp->nvram_size = cursize;
  9606. }
  9607. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  9608. {
  9609. u32 val;
  9610. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  9611. tg3_nvram_read(tp, 0, &val) != 0)
  9612. return;
  9613. /* Selfboot format */
  9614. if (val != TG3_EEPROM_MAGIC) {
  9615. tg3_get_eeprom_size(tp);
  9616. return;
  9617. }
  9618. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  9619. if (val != 0) {
  9620. /* This is confusing. We want to operate on the
  9621. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  9622. * call will read from NVRAM and byteswap the data
  9623. * according to the byteswapping settings for all
  9624. * other register accesses. This ensures the data we
  9625. * want will always reside in the lower 16-bits.
  9626. * However, the data in NVRAM is in LE format, which
  9627. * means the data from the NVRAM read will always be
  9628. * opposite the endianness of the CPU. The 16-bit
  9629. * byteswap then brings the data to CPU endianness.
  9630. */
  9631. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  9632. return;
  9633. }
  9634. }
  9635. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9636. }
  9637. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  9638. {
  9639. u32 nvcfg1;
  9640. nvcfg1 = tr32(NVRAM_CFG1);
  9641. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  9642. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9643. } else {
  9644. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9645. tw32(NVRAM_CFG1, nvcfg1);
  9646. }
  9647. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  9648. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9649. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  9650. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  9651. tp->nvram_jedecnum = JEDEC_ATMEL;
  9652. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9653. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9654. break;
  9655. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  9656. tp->nvram_jedecnum = JEDEC_ATMEL;
  9657. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  9658. break;
  9659. case FLASH_VENDOR_ATMEL_EEPROM:
  9660. tp->nvram_jedecnum = JEDEC_ATMEL;
  9661. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9662. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9663. break;
  9664. case FLASH_VENDOR_ST:
  9665. tp->nvram_jedecnum = JEDEC_ST;
  9666. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  9667. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9668. break;
  9669. case FLASH_VENDOR_SAIFUN:
  9670. tp->nvram_jedecnum = JEDEC_SAIFUN;
  9671. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  9672. break;
  9673. case FLASH_VENDOR_SST_SMALL:
  9674. case FLASH_VENDOR_SST_LARGE:
  9675. tp->nvram_jedecnum = JEDEC_SST;
  9676. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  9677. break;
  9678. }
  9679. } else {
  9680. tp->nvram_jedecnum = JEDEC_ATMEL;
  9681. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9682. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9683. }
  9684. }
  9685. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  9686. {
  9687. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9688. case FLASH_5752PAGE_SIZE_256:
  9689. tp->nvram_pagesize = 256;
  9690. break;
  9691. case FLASH_5752PAGE_SIZE_512:
  9692. tp->nvram_pagesize = 512;
  9693. break;
  9694. case FLASH_5752PAGE_SIZE_1K:
  9695. tp->nvram_pagesize = 1024;
  9696. break;
  9697. case FLASH_5752PAGE_SIZE_2K:
  9698. tp->nvram_pagesize = 2048;
  9699. break;
  9700. case FLASH_5752PAGE_SIZE_4K:
  9701. tp->nvram_pagesize = 4096;
  9702. break;
  9703. case FLASH_5752PAGE_SIZE_264:
  9704. tp->nvram_pagesize = 264;
  9705. break;
  9706. case FLASH_5752PAGE_SIZE_528:
  9707. tp->nvram_pagesize = 528;
  9708. break;
  9709. }
  9710. }
  9711. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  9712. {
  9713. u32 nvcfg1;
  9714. nvcfg1 = tr32(NVRAM_CFG1);
  9715. /* NVRAM protection for TPM */
  9716. if (nvcfg1 & (1 << 27))
  9717. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9718. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9719. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  9720. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  9721. tp->nvram_jedecnum = JEDEC_ATMEL;
  9722. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9723. break;
  9724. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9725. tp->nvram_jedecnum = JEDEC_ATMEL;
  9726. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9727. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9728. break;
  9729. case FLASH_5752VENDOR_ST_M45PE10:
  9730. case FLASH_5752VENDOR_ST_M45PE20:
  9731. case FLASH_5752VENDOR_ST_M45PE40:
  9732. tp->nvram_jedecnum = JEDEC_ST;
  9733. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9734. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9735. break;
  9736. }
  9737. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  9738. tg3_nvram_get_pagesize(tp, nvcfg1);
  9739. } else {
  9740. /* For eeprom, set pagesize to maximum eeprom size */
  9741. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9742. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9743. tw32(NVRAM_CFG1, nvcfg1);
  9744. }
  9745. }
  9746. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  9747. {
  9748. u32 nvcfg1, protect = 0;
  9749. nvcfg1 = tr32(NVRAM_CFG1);
  9750. /* NVRAM protection for TPM */
  9751. if (nvcfg1 & (1 << 27)) {
  9752. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9753. protect = 1;
  9754. }
  9755. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9756. switch (nvcfg1) {
  9757. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9758. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9759. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9760. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  9761. tp->nvram_jedecnum = JEDEC_ATMEL;
  9762. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9763. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9764. tp->nvram_pagesize = 264;
  9765. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  9766. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  9767. tp->nvram_size = (protect ? 0x3e200 :
  9768. TG3_NVRAM_SIZE_512KB);
  9769. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  9770. tp->nvram_size = (protect ? 0x1f200 :
  9771. TG3_NVRAM_SIZE_256KB);
  9772. else
  9773. tp->nvram_size = (protect ? 0x1f200 :
  9774. TG3_NVRAM_SIZE_128KB);
  9775. break;
  9776. case FLASH_5752VENDOR_ST_M45PE10:
  9777. case FLASH_5752VENDOR_ST_M45PE20:
  9778. case FLASH_5752VENDOR_ST_M45PE40:
  9779. tp->nvram_jedecnum = JEDEC_ST;
  9780. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9781. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9782. tp->nvram_pagesize = 256;
  9783. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  9784. tp->nvram_size = (protect ?
  9785. TG3_NVRAM_SIZE_64KB :
  9786. TG3_NVRAM_SIZE_128KB);
  9787. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  9788. tp->nvram_size = (protect ?
  9789. TG3_NVRAM_SIZE_64KB :
  9790. TG3_NVRAM_SIZE_256KB);
  9791. else
  9792. tp->nvram_size = (protect ?
  9793. TG3_NVRAM_SIZE_128KB :
  9794. TG3_NVRAM_SIZE_512KB);
  9795. break;
  9796. }
  9797. }
  9798. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  9799. {
  9800. u32 nvcfg1;
  9801. nvcfg1 = tr32(NVRAM_CFG1);
  9802. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9803. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  9804. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9805. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  9806. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9807. tp->nvram_jedecnum = JEDEC_ATMEL;
  9808. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9809. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9810. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9811. tw32(NVRAM_CFG1, nvcfg1);
  9812. break;
  9813. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9814. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9815. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9816. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9817. tp->nvram_jedecnum = JEDEC_ATMEL;
  9818. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9819. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9820. tp->nvram_pagesize = 264;
  9821. break;
  9822. case FLASH_5752VENDOR_ST_M45PE10:
  9823. case FLASH_5752VENDOR_ST_M45PE20:
  9824. case FLASH_5752VENDOR_ST_M45PE40:
  9825. tp->nvram_jedecnum = JEDEC_ST;
  9826. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9827. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9828. tp->nvram_pagesize = 256;
  9829. break;
  9830. }
  9831. }
  9832. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  9833. {
  9834. u32 nvcfg1, protect = 0;
  9835. nvcfg1 = tr32(NVRAM_CFG1);
  9836. /* NVRAM protection for TPM */
  9837. if (nvcfg1 & (1 << 27)) {
  9838. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9839. protect = 1;
  9840. }
  9841. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9842. switch (nvcfg1) {
  9843. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9844. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9845. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9846. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9847. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9848. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9849. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9850. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9851. tp->nvram_jedecnum = JEDEC_ATMEL;
  9852. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9853. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9854. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9855. tp->nvram_pagesize = 256;
  9856. break;
  9857. case FLASH_5761VENDOR_ST_A_M45PE20:
  9858. case FLASH_5761VENDOR_ST_A_M45PE40:
  9859. case FLASH_5761VENDOR_ST_A_M45PE80:
  9860. case FLASH_5761VENDOR_ST_A_M45PE16:
  9861. case FLASH_5761VENDOR_ST_M_M45PE20:
  9862. case FLASH_5761VENDOR_ST_M_M45PE40:
  9863. case FLASH_5761VENDOR_ST_M_M45PE80:
  9864. case FLASH_5761VENDOR_ST_M_M45PE16:
  9865. tp->nvram_jedecnum = JEDEC_ST;
  9866. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9867. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9868. tp->nvram_pagesize = 256;
  9869. break;
  9870. }
  9871. if (protect) {
  9872. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  9873. } else {
  9874. switch (nvcfg1) {
  9875. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9876. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9877. case FLASH_5761VENDOR_ST_A_M45PE16:
  9878. case FLASH_5761VENDOR_ST_M_M45PE16:
  9879. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  9880. break;
  9881. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9882. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9883. case FLASH_5761VENDOR_ST_A_M45PE80:
  9884. case FLASH_5761VENDOR_ST_M_M45PE80:
  9885. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9886. break;
  9887. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9888. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9889. case FLASH_5761VENDOR_ST_A_M45PE40:
  9890. case FLASH_5761VENDOR_ST_M_M45PE40:
  9891. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9892. break;
  9893. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9894. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9895. case FLASH_5761VENDOR_ST_A_M45PE20:
  9896. case FLASH_5761VENDOR_ST_M_M45PE20:
  9897. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9898. break;
  9899. }
  9900. }
  9901. }
  9902. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9903. {
  9904. tp->nvram_jedecnum = JEDEC_ATMEL;
  9905. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9906. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9907. }
  9908. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  9909. {
  9910. u32 nvcfg1;
  9911. nvcfg1 = tr32(NVRAM_CFG1);
  9912. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9913. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9914. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9915. tp->nvram_jedecnum = JEDEC_ATMEL;
  9916. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9917. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9918. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9919. tw32(NVRAM_CFG1, nvcfg1);
  9920. return;
  9921. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9922. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9923. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9924. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9925. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9926. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9927. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9928. tp->nvram_jedecnum = JEDEC_ATMEL;
  9929. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9930. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9931. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9932. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9933. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9934. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9935. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9936. break;
  9937. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9938. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9939. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9940. break;
  9941. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9942. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9943. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9944. break;
  9945. }
  9946. break;
  9947. case FLASH_5752VENDOR_ST_M45PE10:
  9948. case FLASH_5752VENDOR_ST_M45PE20:
  9949. case FLASH_5752VENDOR_ST_M45PE40:
  9950. tp->nvram_jedecnum = JEDEC_ST;
  9951. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9952. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9953. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9954. case FLASH_5752VENDOR_ST_M45PE10:
  9955. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9956. break;
  9957. case FLASH_5752VENDOR_ST_M45PE20:
  9958. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9959. break;
  9960. case FLASH_5752VENDOR_ST_M45PE40:
  9961. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9962. break;
  9963. }
  9964. break;
  9965. default:
  9966. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9967. return;
  9968. }
  9969. tg3_nvram_get_pagesize(tp, nvcfg1);
  9970. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9971. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9972. }
  9973. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  9974. {
  9975. u32 nvcfg1;
  9976. nvcfg1 = tr32(NVRAM_CFG1);
  9977. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9978. case FLASH_5717VENDOR_ATMEL_EEPROM:
  9979. case FLASH_5717VENDOR_MICRO_EEPROM:
  9980. tp->nvram_jedecnum = JEDEC_ATMEL;
  9981. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9982. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9983. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9984. tw32(NVRAM_CFG1, nvcfg1);
  9985. return;
  9986. case FLASH_5717VENDOR_ATMEL_MDB011D:
  9987. case FLASH_5717VENDOR_ATMEL_ADB011B:
  9988. case FLASH_5717VENDOR_ATMEL_ADB011D:
  9989. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9990. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9991. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9992. case FLASH_5717VENDOR_ATMEL_45USPT:
  9993. tp->nvram_jedecnum = JEDEC_ATMEL;
  9994. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9995. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9996. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9997. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9998. /* Detect size with tg3_nvram_get_size() */
  9999. break;
  10000. case FLASH_5717VENDOR_ATMEL_ADB021B:
  10001. case FLASH_5717VENDOR_ATMEL_ADB021D:
  10002. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10003. break;
  10004. default:
  10005. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10006. break;
  10007. }
  10008. break;
  10009. case FLASH_5717VENDOR_ST_M_M25PE10:
  10010. case FLASH_5717VENDOR_ST_A_M25PE10:
  10011. case FLASH_5717VENDOR_ST_M_M45PE10:
  10012. case FLASH_5717VENDOR_ST_A_M45PE10:
  10013. case FLASH_5717VENDOR_ST_M_M25PE20:
  10014. case FLASH_5717VENDOR_ST_A_M25PE20:
  10015. case FLASH_5717VENDOR_ST_M_M45PE20:
  10016. case FLASH_5717VENDOR_ST_A_M45PE20:
  10017. case FLASH_5717VENDOR_ST_25USPT:
  10018. case FLASH_5717VENDOR_ST_45USPT:
  10019. tp->nvram_jedecnum = JEDEC_ST;
  10020. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  10021. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  10022. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10023. case FLASH_5717VENDOR_ST_M_M25PE20:
  10024. case FLASH_5717VENDOR_ST_M_M45PE20:
  10025. /* Detect size with tg3_nvram_get_size() */
  10026. break;
  10027. case FLASH_5717VENDOR_ST_A_M25PE20:
  10028. case FLASH_5717VENDOR_ST_A_M45PE20:
  10029. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10030. break;
  10031. default:
  10032. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10033. break;
  10034. }
  10035. break;
  10036. default:
  10037. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  10038. return;
  10039. }
  10040. tg3_nvram_get_pagesize(tp, nvcfg1);
  10041. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10042. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  10043. }
  10044. static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
  10045. {
  10046. u32 nvcfg1, nvmpinstrp;
  10047. nvcfg1 = tr32(NVRAM_CFG1);
  10048. nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
  10049. switch (nvmpinstrp) {
  10050. case FLASH_5720_EEPROM_HD:
  10051. case FLASH_5720_EEPROM_LD:
  10052. tp->nvram_jedecnum = JEDEC_ATMEL;
  10053. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  10054. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10055. tw32(NVRAM_CFG1, nvcfg1);
  10056. if (nvmpinstrp == FLASH_5720_EEPROM_HD)
  10057. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10058. else
  10059. tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
  10060. return;
  10061. case FLASH_5720VENDOR_M_ATMEL_DB011D:
  10062. case FLASH_5720VENDOR_A_ATMEL_DB011B:
  10063. case FLASH_5720VENDOR_A_ATMEL_DB011D:
  10064. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  10065. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  10066. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  10067. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  10068. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  10069. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  10070. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  10071. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  10072. case FLASH_5720VENDOR_ATMEL_45USPT:
  10073. tp->nvram_jedecnum = JEDEC_ATMEL;
  10074. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  10075. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  10076. switch (nvmpinstrp) {
  10077. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  10078. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  10079. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  10080. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10081. break;
  10082. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  10083. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  10084. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  10085. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10086. break;
  10087. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  10088. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  10089. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10090. break;
  10091. default:
  10092. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10093. break;
  10094. }
  10095. break;
  10096. case FLASH_5720VENDOR_M_ST_M25PE10:
  10097. case FLASH_5720VENDOR_M_ST_M45PE10:
  10098. case FLASH_5720VENDOR_A_ST_M25PE10:
  10099. case FLASH_5720VENDOR_A_ST_M45PE10:
  10100. case FLASH_5720VENDOR_M_ST_M25PE20:
  10101. case FLASH_5720VENDOR_M_ST_M45PE20:
  10102. case FLASH_5720VENDOR_A_ST_M25PE20:
  10103. case FLASH_5720VENDOR_A_ST_M45PE20:
  10104. case FLASH_5720VENDOR_M_ST_M25PE40:
  10105. case FLASH_5720VENDOR_M_ST_M45PE40:
  10106. case FLASH_5720VENDOR_A_ST_M25PE40:
  10107. case FLASH_5720VENDOR_A_ST_M45PE40:
  10108. case FLASH_5720VENDOR_M_ST_M25PE80:
  10109. case FLASH_5720VENDOR_M_ST_M45PE80:
  10110. case FLASH_5720VENDOR_A_ST_M25PE80:
  10111. case FLASH_5720VENDOR_A_ST_M45PE80:
  10112. case FLASH_5720VENDOR_ST_25USPT:
  10113. case FLASH_5720VENDOR_ST_45USPT:
  10114. tp->nvram_jedecnum = JEDEC_ST;
  10115. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  10116. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  10117. switch (nvmpinstrp) {
  10118. case FLASH_5720VENDOR_M_ST_M25PE20:
  10119. case FLASH_5720VENDOR_M_ST_M45PE20:
  10120. case FLASH_5720VENDOR_A_ST_M25PE20:
  10121. case FLASH_5720VENDOR_A_ST_M45PE20:
  10122. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10123. break;
  10124. case FLASH_5720VENDOR_M_ST_M25PE40:
  10125. case FLASH_5720VENDOR_M_ST_M45PE40:
  10126. case FLASH_5720VENDOR_A_ST_M25PE40:
  10127. case FLASH_5720VENDOR_A_ST_M45PE40:
  10128. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10129. break;
  10130. case FLASH_5720VENDOR_M_ST_M25PE80:
  10131. case FLASH_5720VENDOR_M_ST_M45PE80:
  10132. case FLASH_5720VENDOR_A_ST_M25PE80:
  10133. case FLASH_5720VENDOR_A_ST_M45PE80:
  10134. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10135. break;
  10136. default:
  10137. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10138. break;
  10139. }
  10140. break;
  10141. default:
  10142. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  10143. return;
  10144. }
  10145. tg3_nvram_get_pagesize(tp, nvcfg1);
  10146. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10147. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  10148. }
  10149. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  10150. static void __devinit tg3_nvram_init(struct tg3 *tp)
  10151. {
  10152. tw32_f(GRC_EEPROM_ADDR,
  10153. (EEPROM_ADDR_FSM_RESET |
  10154. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  10155. EEPROM_ADDR_CLKPERD_SHIFT)));
  10156. msleep(1);
  10157. /* Enable seeprom accesses. */
  10158. tw32_f(GRC_LOCAL_CTRL,
  10159. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  10160. udelay(100);
  10161. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10162. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  10163. tp->tg3_flags |= TG3_FLAG_NVRAM;
  10164. if (tg3_nvram_lock(tp)) {
  10165. netdev_warn(tp->dev,
  10166. "Cannot get nvram lock, %s failed\n",
  10167. __func__);
  10168. return;
  10169. }
  10170. tg3_enable_nvram_access(tp);
  10171. tp->nvram_size = 0;
  10172. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  10173. tg3_get_5752_nvram_info(tp);
  10174. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10175. tg3_get_5755_nvram_info(tp);
  10176. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10177. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10178. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10179. tg3_get_5787_nvram_info(tp);
  10180. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  10181. tg3_get_5761_nvram_info(tp);
  10182. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10183. tg3_get_5906_nvram_info(tp);
  10184. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10185. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10186. tg3_get_57780_nvram_info(tp);
  10187. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10188. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  10189. tg3_get_5717_nvram_info(tp);
  10190. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  10191. tg3_get_5720_nvram_info(tp);
  10192. else
  10193. tg3_get_nvram_info(tp);
  10194. if (tp->nvram_size == 0)
  10195. tg3_get_nvram_size(tp);
  10196. tg3_disable_nvram_access(tp);
  10197. tg3_nvram_unlock(tp);
  10198. } else {
  10199. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  10200. tg3_get_eeprom_size(tp);
  10201. }
  10202. }
  10203. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  10204. u32 offset, u32 len, u8 *buf)
  10205. {
  10206. int i, j, rc = 0;
  10207. u32 val;
  10208. for (i = 0; i < len; i += 4) {
  10209. u32 addr;
  10210. __be32 data;
  10211. addr = offset + i;
  10212. memcpy(&data, buf + i, 4);
  10213. /*
  10214. * The SEEPROM interface expects the data to always be opposite
  10215. * the native endian format. We accomplish this by reversing
  10216. * all the operations that would have been performed on the
  10217. * data from a call to tg3_nvram_read_be32().
  10218. */
  10219. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  10220. val = tr32(GRC_EEPROM_ADDR);
  10221. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  10222. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  10223. EEPROM_ADDR_READ);
  10224. tw32(GRC_EEPROM_ADDR, val |
  10225. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  10226. (addr & EEPROM_ADDR_ADDR_MASK) |
  10227. EEPROM_ADDR_START |
  10228. EEPROM_ADDR_WRITE);
  10229. for (j = 0; j < 1000; j++) {
  10230. val = tr32(GRC_EEPROM_ADDR);
  10231. if (val & EEPROM_ADDR_COMPLETE)
  10232. break;
  10233. msleep(1);
  10234. }
  10235. if (!(val & EEPROM_ADDR_COMPLETE)) {
  10236. rc = -EBUSY;
  10237. break;
  10238. }
  10239. }
  10240. return rc;
  10241. }
  10242. /* offset and length are dword aligned */
  10243. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  10244. u8 *buf)
  10245. {
  10246. int ret = 0;
  10247. u32 pagesize = tp->nvram_pagesize;
  10248. u32 pagemask = pagesize - 1;
  10249. u32 nvram_cmd;
  10250. u8 *tmp;
  10251. tmp = kmalloc(pagesize, GFP_KERNEL);
  10252. if (tmp == NULL)
  10253. return -ENOMEM;
  10254. while (len) {
  10255. int j;
  10256. u32 phy_addr, page_off, size;
  10257. phy_addr = offset & ~pagemask;
  10258. for (j = 0; j < pagesize; j += 4) {
  10259. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  10260. (__be32 *) (tmp + j));
  10261. if (ret)
  10262. break;
  10263. }
  10264. if (ret)
  10265. break;
  10266. page_off = offset & pagemask;
  10267. size = pagesize;
  10268. if (len < size)
  10269. size = len;
  10270. len -= size;
  10271. memcpy(tmp + page_off, buf, size);
  10272. offset = offset + (pagesize - page_off);
  10273. tg3_enable_nvram_access(tp);
  10274. /*
  10275. * Before we can erase the flash page, we need
  10276. * to issue a special "write enable" command.
  10277. */
  10278. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10279. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10280. break;
  10281. /* Erase the target page */
  10282. tw32(NVRAM_ADDR, phy_addr);
  10283. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  10284. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  10285. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10286. break;
  10287. /* Issue another write enable to start the write. */
  10288. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10289. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10290. break;
  10291. for (j = 0; j < pagesize; j += 4) {
  10292. __be32 data;
  10293. data = *((__be32 *) (tmp + j));
  10294. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  10295. tw32(NVRAM_ADDR, phy_addr + j);
  10296. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  10297. NVRAM_CMD_WR;
  10298. if (j == 0)
  10299. nvram_cmd |= NVRAM_CMD_FIRST;
  10300. else if (j == (pagesize - 4))
  10301. nvram_cmd |= NVRAM_CMD_LAST;
  10302. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  10303. break;
  10304. }
  10305. if (ret)
  10306. break;
  10307. }
  10308. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10309. tg3_nvram_exec_cmd(tp, nvram_cmd);
  10310. kfree(tmp);
  10311. return ret;
  10312. }
  10313. /* offset and length are dword aligned */
  10314. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  10315. u8 *buf)
  10316. {
  10317. int i, ret = 0;
  10318. for (i = 0; i < len; i += 4, offset += 4) {
  10319. u32 page_off, phy_addr, nvram_cmd;
  10320. __be32 data;
  10321. memcpy(&data, buf + i, 4);
  10322. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  10323. page_off = offset % tp->nvram_pagesize;
  10324. phy_addr = tg3_nvram_phys_addr(tp, offset);
  10325. tw32(NVRAM_ADDR, phy_addr);
  10326. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  10327. if (page_off == 0 || i == 0)
  10328. nvram_cmd |= NVRAM_CMD_FIRST;
  10329. if (page_off == (tp->nvram_pagesize - 4))
  10330. nvram_cmd |= NVRAM_CMD_LAST;
  10331. if (i == (len - 4))
  10332. nvram_cmd |= NVRAM_CMD_LAST;
  10333. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  10334. !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  10335. (tp->nvram_jedecnum == JEDEC_ST) &&
  10336. (nvram_cmd & NVRAM_CMD_FIRST)) {
  10337. if ((ret = tg3_nvram_exec_cmd(tp,
  10338. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  10339. NVRAM_CMD_DONE)))
  10340. break;
  10341. }
  10342. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  10343. /* We always do complete word writes to eeprom. */
  10344. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  10345. }
  10346. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  10347. break;
  10348. }
  10349. return ret;
  10350. }
  10351. /* offset and length are dword aligned */
  10352. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  10353. {
  10354. int ret;
  10355. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  10356. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  10357. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  10358. udelay(40);
  10359. }
  10360. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  10361. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  10362. } else {
  10363. u32 grc_mode;
  10364. ret = tg3_nvram_lock(tp);
  10365. if (ret)
  10366. return ret;
  10367. tg3_enable_nvram_access(tp);
  10368. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  10369. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM))
  10370. tw32(NVRAM_WRITE1, 0x406);
  10371. grc_mode = tr32(GRC_MODE);
  10372. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  10373. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  10374. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  10375. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  10376. buf);
  10377. } else {
  10378. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  10379. buf);
  10380. }
  10381. grc_mode = tr32(GRC_MODE);
  10382. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  10383. tg3_disable_nvram_access(tp);
  10384. tg3_nvram_unlock(tp);
  10385. }
  10386. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  10387. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  10388. udelay(40);
  10389. }
  10390. return ret;
  10391. }
  10392. struct subsys_tbl_ent {
  10393. u16 subsys_vendor, subsys_devid;
  10394. u32 phy_id;
  10395. };
  10396. static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
  10397. /* Broadcom boards. */
  10398. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10399. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  10400. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10401. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  10402. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10403. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  10404. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10405. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  10406. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10407. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  10408. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10409. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  10410. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10411. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  10412. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10413. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  10414. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10415. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  10416. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10417. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  10418. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10419. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  10420. /* 3com boards. */
  10421. { TG3PCI_SUBVENDOR_ID_3COM,
  10422. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  10423. { TG3PCI_SUBVENDOR_ID_3COM,
  10424. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  10425. { TG3PCI_SUBVENDOR_ID_3COM,
  10426. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  10427. { TG3PCI_SUBVENDOR_ID_3COM,
  10428. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  10429. { TG3PCI_SUBVENDOR_ID_3COM,
  10430. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  10431. /* DELL boards. */
  10432. { TG3PCI_SUBVENDOR_ID_DELL,
  10433. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  10434. { TG3PCI_SUBVENDOR_ID_DELL,
  10435. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  10436. { TG3PCI_SUBVENDOR_ID_DELL,
  10437. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  10438. { TG3PCI_SUBVENDOR_ID_DELL,
  10439. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  10440. /* Compaq boards. */
  10441. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10442. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  10443. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10444. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  10445. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10446. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  10447. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10448. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  10449. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10450. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  10451. /* IBM boards. */
  10452. { TG3PCI_SUBVENDOR_ID_IBM,
  10453. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  10454. };
  10455. static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
  10456. {
  10457. int i;
  10458. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  10459. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  10460. tp->pdev->subsystem_vendor) &&
  10461. (subsys_id_to_phy_id[i].subsys_devid ==
  10462. tp->pdev->subsystem_device))
  10463. return &subsys_id_to_phy_id[i];
  10464. }
  10465. return NULL;
  10466. }
  10467. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  10468. {
  10469. u32 val;
  10470. u16 pmcsr;
  10471. /* On some early chips the SRAM cannot be accessed in D3hot state,
  10472. * so need make sure we're in D0.
  10473. */
  10474. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  10475. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  10476. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  10477. msleep(1);
  10478. /* Make sure register accesses (indirect or otherwise)
  10479. * will function correctly.
  10480. */
  10481. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10482. tp->misc_host_ctrl);
  10483. /* The memory arbiter has to be enabled in order for SRAM accesses
  10484. * to succeed. Normally on powerup the tg3 chip firmware will make
  10485. * sure it is enabled, but other entities such as system netboot
  10486. * code might disable it.
  10487. */
  10488. val = tr32(MEMARB_MODE);
  10489. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  10490. tp->phy_id = TG3_PHY_ID_INVALID;
  10491. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10492. /* Assume an onboard device and WOL capable by default. */
  10493. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  10494. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10495. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  10496. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10497. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10498. }
  10499. val = tr32(VCPU_CFGSHDW);
  10500. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  10501. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10502. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  10503. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  10504. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10505. goto done;
  10506. }
  10507. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  10508. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  10509. u32 nic_cfg, led_cfg;
  10510. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  10511. int eeprom_phy_serdes = 0;
  10512. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  10513. tp->nic_sram_data_cfg = nic_cfg;
  10514. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  10515. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  10516. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  10517. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  10518. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  10519. (ver > 0) && (ver < 0x100))
  10520. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  10521. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10522. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  10523. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  10524. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  10525. eeprom_phy_serdes = 1;
  10526. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  10527. if (nic_phy_id != 0) {
  10528. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  10529. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  10530. eeprom_phy_id = (id1 >> 16) << 10;
  10531. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  10532. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  10533. } else
  10534. eeprom_phy_id = 0;
  10535. tp->phy_id = eeprom_phy_id;
  10536. if (eeprom_phy_serdes) {
  10537. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10538. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10539. else
  10540. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  10541. }
  10542. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10543. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  10544. SHASTA_EXT_LED_MODE_MASK);
  10545. else
  10546. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  10547. switch (led_cfg) {
  10548. default:
  10549. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  10550. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10551. break;
  10552. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  10553. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10554. break;
  10555. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  10556. tp->led_ctrl = LED_CTRL_MODE_MAC;
  10557. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  10558. * read on some older 5700/5701 bootcode.
  10559. */
  10560. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10561. ASIC_REV_5700 ||
  10562. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10563. ASIC_REV_5701)
  10564. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10565. break;
  10566. case SHASTA_EXT_LED_SHARED:
  10567. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  10568. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  10569. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  10570. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10571. LED_CTRL_MODE_PHY_2);
  10572. break;
  10573. case SHASTA_EXT_LED_MAC:
  10574. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  10575. break;
  10576. case SHASTA_EXT_LED_COMBO:
  10577. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  10578. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  10579. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10580. LED_CTRL_MODE_PHY_2);
  10581. break;
  10582. }
  10583. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10584. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  10585. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  10586. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10587. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  10588. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10589. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  10590. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  10591. if ((tp->pdev->subsystem_vendor ==
  10592. PCI_VENDOR_ID_ARIMA) &&
  10593. (tp->pdev->subsystem_device == 0x205a ||
  10594. tp->pdev->subsystem_device == 0x2063))
  10595. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10596. } else {
  10597. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10598. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10599. }
  10600. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  10601. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  10602. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10603. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  10604. }
  10605. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  10606. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10607. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  10608. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  10609. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  10610. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  10611. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  10612. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
  10613. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10614. if (cfg2 & (1 << 17))
  10615. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  10616. /* serdes signal pre-emphasis in register 0x590 set by */
  10617. /* bootcode if bit 18 is set */
  10618. if (cfg2 & (1 << 18))
  10619. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  10620. if (((tp->tg3_flags3 & TG3_FLG3_57765_PLUS) ||
  10621. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10622. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX))) &&
  10623. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  10624. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  10625. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  10626. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  10627. !(tp->tg3_flags3 & TG3_FLG3_57765_PLUS)) {
  10628. u32 cfg3;
  10629. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  10630. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  10631. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10632. }
  10633. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  10634. tp->tg3_flags3 |= TG3_FLG3_RGMII_INBAND_DISABLE;
  10635. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  10636. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  10637. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  10638. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  10639. }
  10640. done:
  10641. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  10642. device_set_wakeup_enable(&tp->pdev->dev,
  10643. tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  10644. else
  10645. device_set_wakeup_capable(&tp->pdev->dev, false);
  10646. }
  10647. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  10648. {
  10649. int i;
  10650. u32 val;
  10651. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  10652. tw32(OTP_CTRL, cmd);
  10653. /* Wait for up to 1 ms for command to execute. */
  10654. for (i = 0; i < 100; i++) {
  10655. val = tr32(OTP_STATUS);
  10656. if (val & OTP_STATUS_CMD_DONE)
  10657. break;
  10658. udelay(10);
  10659. }
  10660. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  10661. }
  10662. /* Read the gphy configuration from the OTP region of the chip. The gphy
  10663. * configuration is a 32-bit value that straddles the alignment boundary.
  10664. * We do two 32-bit reads and then shift and merge the results.
  10665. */
  10666. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  10667. {
  10668. u32 bhalf_otp, thalf_otp;
  10669. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  10670. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  10671. return 0;
  10672. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  10673. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10674. return 0;
  10675. thalf_otp = tr32(OTP_READ_DATA);
  10676. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  10677. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10678. return 0;
  10679. bhalf_otp = tr32(OTP_READ_DATA);
  10680. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  10681. }
  10682. static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
  10683. {
  10684. u32 adv = ADVERTISED_Autoneg |
  10685. ADVERTISED_Pause;
  10686. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  10687. adv |= ADVERTISED_1000baseT_Half |
  10688. ADVERTISED_1000baseT_Full;
  10689. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  10690. adv |= ADVERTISED_100baseT_Half |
  10691. ADVERTISED_100baseT_Full |
  10692. ADVERTISED_10baseT_Half |
  10693. ADVERTISED_10baseT_Full |
  10694. ADVERTISED_TP;
  10695. else
  10696. adv |= ADVERTISED_FIBRE;
  10697. tp->link_config.advertising = adv;
  10698. tp->link_config.speed = SPEED_INVALID;
  10699. tp->link_config.duplex = DUPLEX_INVALID;
  10700. tp->link_config.autoneg = AUTONEG_ENABLE;
  10701. tp->link_config.active_speed = SPEED_INVALID;
  10702. tp->link_config.active_duplex = DUPLEX_INVALID;
  10703. tp->link_config.orig_speed = SPEED_INVALID;
  10704. tp->link_config.orig_duplex = DUPLEX_INVALID;
  10705. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  10706. }
  10707. static int __devinit tg3_phy_probe(struct tg3 *tp)
  10708. {
  10709. u32 hw_phy_id_1, hw_phy_id_2;
  10710. u32 hw_phy_id, hw_phy_id_masked;
  10711. int err;
  10712. /* flow control autonegotiation is default behavior */
  10713. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  10714. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  10715. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  10716. return tg3_phy_init(tp);
  10717. /* Reading the PHY ID register can conflict with ASF
  10718. * firmware access to the PHY hardware.
  10719. */
  10720. err = 0;
  10721. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10722. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  10723. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  10724. } else {
  10725. /* Now read the physical PHY_ID from the chip and verify
  10726. * that it is sane. If it doesn't look good, we fall back
  10727. * to either the hard-coded table based PHY_ID and failing
  10728. * that the value found in the eeprom area.
  10729. */
  10730. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  10731. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  10732. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  10733. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  10734. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  10735. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  10736. }
  10737. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  10738. tp->phy_id = hw_phy_id;
  10739. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  10740. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10741. else
  10742. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  10743. } else {
  10744. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  10745. /* Do nothing, phy ID already set up in
  10746. * tg3_get_eeprom_hw_cfg().
  10747. */
  10748. } else {
  10749. struct subsys_tbl_ent *p;
  10750. /* No eeprom signature? Try the hardcoded
  10751. * subsys device table.
  10752. */
  10753. p = tg3_lookup_by_subsys(tp);
  10754. if (!p)
  10755. return -ENODEV;
  10756. tp->phy_id = p->phy_id;
  10757. if (!tp->phy_id ||
  10758. tp->phy_id == TG3_PHY_ID_BCM8002)
  10759. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10760. }
  10761. }
  10762. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  10763. ((tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
  10764. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
  10765. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10766. tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
  10767. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  10768. tg3_phy_init_link_config(tp);
  10769. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  10770. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  10771. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  10772. u32 bmsr, adv_reg, tg3_ctrl, mask;
  10773. tg3_readphy(tp, MII_BMSR, &bmsr);
  10774. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  10775. (bmsr & BMSR_LSTATUS))
  10776. goto skip_phy_reset;
  10777. err = tg3_phy_reset(tp);
  10778. if (err)
  10779. return err;
  10780. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  10781. ADVERTISE_100HALF | ADVERTISE_100FULL |
  10782. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  10783. tg3_ctrl = 0;
  10784. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  10785. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  10786. MII_TG3_CTRL_ADV_1000_FULL);
  10787. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10788. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  10789. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  10790. MII_TG3_CTRL_ENABLE_AS_MASTER);
  10791. }
  10792. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10793. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10794. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  10795. if (!tg3_copper_is_advertising_all(tp, mask)) {
  10796. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10797. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  10798. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10799. tg3_writephy(tp, MII_BMCR,
  10800. BMCR_ANENABLE | BMCR_ANRESTART);
  10801. }
  10802. tg3_phy_set_wirespeed(tp);
  10803. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10804. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  10805. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10806. }
  10807. skip_phy_reset:
  10808. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  10809. err = tg3_init_5401phy_dsp(tp);
  10810. if (err)
  10811. return err;
  10812. err = tg3_init_5401phy_dsp(tp);
  10813. }
  10814. return err;
  10815. }
  10816. static void __devinit tg3_read_vpd(struct tg3 *tp)
  10817. {
  10818. u8 *vpd_data;
  10819. unsigned int block_end, rosize, len;
  10820. int j, i = 0;
  10821. vpd_data = (u8 *)tg3_vpd_readblock(tp);
  10822. if (!vpd_data)
  10823. goto out_no_vpd;
  10824. i = pci_vpd_find_tag(vpd_data, 0, TG3_NVM_VPD_LEN,
  10825. PCI_VPD_LRDT_RO_DATA);
  10826. if (i < 0)
  10827. goto out_not_found;
  10828. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  10829. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  10830. i += PCI_VPD_LRDT_TAG_SIZE;
  10831. if (block_end > TG3_NVM_VPD_LEN)
  10832. goto out_not_found;
  10833. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10834. PCI_VPD_RO_KEYWORD_MFR_ID);
  10835. if (j > 0) {
  10836. len = pci_vpd_info_field_size(&vpd_data[j]);
  10837. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10838. if (j + len > block_end || len != 4 ||
  10839. memcmp(&vpd_data[j], "1028", 4))
  10840. goto partno;
  10841. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10842. PCI_VPD_RO_KEYWORD_VENDOR0);
  10843. if (j < 0)
  10844. goto partno;
  10845. len = pci_vpd_info_field_size(&vpd_data[j]);
  10846. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10847. if (j + len > block_end)
  10848. goto partno;
  10849. memcpy(tp->fw_ver, &vpd_data[j], len);
  10850. strncat(tp->fw_ver, " bc ", TG3_NVM_VPD_LEN - len - 1);
  10851. }
  10852. partno:
  10853. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10854. PCI_VPD_RO_KEYWORD_PARTNO);
  10855. if (i < 0)
  10856. goto out_not_found;
  10857. len = pci_vpd_info_field_size(&vpd_data[i]);
  10858. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  10859. if (len > TG3_BPN_SIZE ||
  10860. (len + i) > TG3_NVM_VPD_LEN)
  10861. goto out_not_found;
  10862. memcpy(tp->board_part_number, &vpd_data[i], len);
  10863. out_not_found:
  10864. kfree(vpd_data);
  10865. if (tp->board_part_number[0])
  10866. return;
  10867. out_no_vpd:
  10868. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  10869. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
  10870. strcpy(tp->board_part_number, "BCM5717");
  10871. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  10872. strcpy(tp->board_part_number, "BCM5718");
  10873. else
  10874. goto nomatch;
  10875. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  10876. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  10877. strcpy(tp->board_part_number, "BCM57780");
  10878. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  10879. strcpy(tp->board_part_number, "BCM57760");
  10880. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  10881. strcpy(tp->board_part_number, "BCM57790");
  10882. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  10883. strcpy(tp->board_part_number, "BCM57788");
  10884. else
  10885. goto nomatch;
  10886. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  10887. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  10888. strcpy(tp->board_part_number, "BCM57761");
  10889. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  10890. strcpy(tp->board_part_number, "BCM57765");
  10891. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  10892. strcpy(tp->board_part_number, "BCM57781");
  10893. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  10894. strcpy(tp->board_part_number, "BCM57785");
  10895. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  10896. strcpy(tp->board_part_number, "BCM57791");
  10897. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10898. strcpy(tp->board_part_number, "BCM57795");
  10899. else
  10900. goto nomatch;
  10901. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10902. strcpy(tp->board_part_number, "BCM95906");
  10903. } else {
  10904. nomatch:
  10905. strcpy(tp->board_part_number, "none");
  10906. }
  10907. }
  10908. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  10909. {
  10910. u32 val;
  10911. if (tg3_nvram_read(tp, offset, &val) ||
  10912. (val & 0xfc000000) != 0x0c000000 ||
  10913. tg3_nvram_read(tp, offset + 4, &val) ||
  10914. val != 0)
  10915. return 0;
  10916. return 1;
  10917. }
  10918. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  10919. {
  10920. u32 val, offset, start, ver_offset;
  10921. int i, dst_off;
  10922. bool newver = false;
  10923. if (tg3_nvram_read(tp, 0xc, &offset) ||
  10924. tg3_nvram_read(tp, 0x4, &start))
  10925. return;
  10926. offset = tg3_nvram_logical_addr(tp, offset);
  10927. if (tg3_nvram_read(tp, offset, &val))
  10928. return;
  10929. if ((val & 0xfc000000) == 0x0c000000) {
  10930. if (tg3_nvram_read(tp, offset + 4, &val))
  10931. return;
  10932. if (val == 0)
  10933. newver = true;
  10934. }
  10935. dst_off = strlen(tp->fw_ver);
  10936. if (newver) {
  10937. if (TG3_VER_SIZE - dst_off < 16 ||
  10938. tg3_nvram_read(tp, offset + 8, &ver_offset))
  10939. return;
  10940. offset = offset + ver_offset - start;
  10941. for (i = 0; i < 16; i += 4) {
  10942. __be32 v;
  10943. if (tg3_nvram_read_be32(tp, offset + i, &v))
  10944. return;
  10945. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  10946. }
  10947. } else {
  10948. u32 major, minor;
  10949. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  10950. return;
  10951. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  10952. TG3_NVM_BCVER_MAJSFT;
  10953. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  10954. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  10955. "v%d.%02d", major, minor);
  10956. }
  10957. }
  10958. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  10959. {
  10960. u32 val, major, minor;
  10961. /* Use native endian representation */
  10962. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  10963. return;
  10964. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  10965. TG3_NVM_HWSB_CFG1_MAJSFT;
  10966. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  10967. TG3_NVM_HWSB_CFG1_MINSFT;
  10968. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  10969. }
  10970. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  10971. {
  10972. u32 offset, major, minor, build;
  10973. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  10974. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  10975. return;
  10976. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  10977. case TG3_EEPROM_SB_REVISION_0:
  10978. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  10979. break;
  10980. case TG3_EEPROM_SB_REVISION_2:
  10981. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  10982. break;
  10983. case TG3_EEPROM_SB_REVISION_3:
  10984. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  10985. break;
  10986. case TG3_EEPROM_SB_REVISION_4:
  10987. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  10988. break;
  10989. case TG3_EEPROM_SB_REVISION_5:
  10990. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  10991. break;
  10992. case TG3_EEPROM_SB_REVISION_6:
  10993. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  10994. break;
  10995. default:
  10996. return;
  10997. }
  10998. if (tg3_nvram_read(tp, offset, &val))
  10999. return;
  11000. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  11001. TG3_EEPROM_SB_EDH_BLD_SHFT;
  11002. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  11003. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  11004. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  11005. if (minor > 99 || build > 26)
  11006. return;
  11007. offset = strlen(tp->fw_ver);
  11008. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  11009. " v%d.%02d", major, minor);
  11010. if (build > 0) {
  11011. offset = strlen(tp->fw_ver);
  11012. if (offset < TG3_VER_SIZE - 1)
  11013. tp->fw_ver[offset] = 'a' + build - 1;
  11014. }
  11015. }
  11016. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  11017. {
  11018. u32 val, offset, start;
  11019. int i, vlen;
  11020. for (offset = TG3_NVM_DIR_START;
  11021. offset < TG3_NVM_DIR_END;
  11022. offset += TG3_NVM_DIRENT_SIZE) {
  11023. if (tg3_nvram_read(tp, offset, &val))
  11024. return;
  11025. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  11026. break;
  11027. }
  11028. if (offset == TG3_NVM_DIR_END)
  11029. return;
  11030. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  11031. start = 0x08000000;
  11032. else if (tg3_nvram_read(tp, offset - 4, &start))
  11033. return;
  11034. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  11035. !tg3_fw_img_is_valid(tp, offset) ||
  11036. tg3_nvram_read(tp, offset + 8, &val))
  11037. return;
  11038. offset += val - start;
  11039. vlen = strlen(tp->fw_ver);
  11040. tp->fw_ver[vlen++] = ',';
  11041. tp->fw_ver[vlen++] = ' ';
  11042. for (i = 0; i < 4; i++) {
  11043. __be32 v;
  11044. if (tg3_nvram_read_be32(tp, offset, &v))
  11045. return;
  11046. offset += sizeof(v);
  11047. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  11048. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  11049. break;
  11050. }
  11051. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  11052. vlen += sizeof(v);
  11053. }
  11054. }
  11055. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  11056. {
  11057. int vlen;
  11058. u32 apedata;
  11059. char *fwtype;
  11060. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
  11061. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  11062. return;
  11063. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  11064. if (apedata != APE_SEG_SIG_MAGIC)
  11065. return;
  11066. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  11067. if (!(apedata & APE_FW_STATUS_READY))
  11068. return;
  11069. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  11070. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
  11071. tp->tg3_flags3 |= TG3_FLG3_APE_HAS_NCSI;
  11072. fwtype = "NCSI";
  11073. } else {
  11074. fwtype = "DASH";
  11075. }
  11076. vlen = strlen(tp->fw_ver);
  11077. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  11078. fwtype,
  11079. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  11080. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  11081. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  11082. (apedata & APE_FW_VERSION_BLDMSK));
  11083. }
  11084. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  11085. {
  11086. u32 val;
  11087. bool vpd_vers = false;
  11088. if (tp->fw_ver[0] != 0)
  11089. vpd_vers = true;
  11090. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
  11091. strcat(tp->fw_ver, "sb");
  11092. return;
  11093. }
  11094. if (tg3_nvram_read(tp, 0, &val))
  11095. return;
  11096. if (val == TG3_EEPROM_MAGIC)
  11097. tg3_read_bc_ver(tp);
  11098. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  11099. tg3_read_sb_ver(tp, val);
  11100. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  11101. tg3_read_hwsb_ver(tp);
  11102. else
  11103. return;
  11104. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  11105. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) || vpd_vers)
  11106. goto done;
  11107. tg3_read_mgmtfw_ver(tp);
  11108. done:
  11109. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  11110. }
  11111. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  11112. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  11113. {
  11114. if (tp->tg3_flags3 & TG3_FLG3_LRG_PROD_RING_CAP)
  11115. return TG3_RX_RET_MAX_SIZE_5717;
  11116. else if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  11117. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  11118. return TG3_RX_RET_MAX_SIZE_5700;
  11119. else
  11120. return TG3_RX_RET_MAX_SIZE_5705;
  11121. }
  11122. static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
  11123. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  11124. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  11125. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
  11126. { },
  11127. };
  11128. static int __devinit tg3_get_invariants(struct tg3 *tp)
  11129. {
  11130. u32 misc_ctrl_reg;
  11131. u32 pci_state_reg, grc_misc_cfg;
  11132. u32 val;
  11133. u16 pci_cmd;
  11134. int err;
  11135. /* Force memory write invalidate off. If we leave it on,
  11136. * then on 5700_BX chips we have to enable a workaround.
  11137. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  11138. * to match the cacheline size. The Broadcom driver have this
  11139. * workaround but turns MWI off all the times so never uses
  11140. * it. This seems to suggest that the workaround is insufficient.
  11141. */
  11142. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11143. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  11144. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11145. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  11146. * has the register indirect write enable bit set before
  11147. * we try to access any of the MMIO registers. It is also
  11148. * critical that the PCI-X hw workaround situation is decided
  11149. * before that as well.
  11150. */
  11151. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11152. &misc_ctrl_reg);
  11153. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  11154. MISC_HOST_CTRL_CHIPREV_SHIFT);
  11155. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  11156. u32 prod_id_asic_rev;
  11157. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  11158. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  11159. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  11160. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
  11161. pci_read_config_dword(tp->pdev,
  11162. TG3PCI_GEN2_PRODID_ASICREV,
  11163. &prod_id_asic_rev);
  11164. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  11165. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  11166. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  11167. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  11168. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11169. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  11170. pci_read_config_dword(tp->pdev,
  11171. TG3PCI_GEN15_PRODID_ASICREV,
  11172. &prod_id_asic_rev);
  11173. else
  11174. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  11175. &prod_id_asic_rev);
  11176. tp->pci_chip_rev_id = prod_id_asic_rev;
  11177. }
  11178. /* Wrong chip ID in 5752 A0. This code can be removed later
  11179. * as A0 is not in production.
  11180. */
  11181. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  11182. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  11183. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  11184. * we need to disable memory and use config. cycles
  11185. * only to access all registers. The 5702/03 chips
  11186. * can mistakenly decode the special cycles from the
  11187. * ICH chipsets as memory write cycles, causing corruption
  11188. * of register and memory space. Only certain ICH bridges
  11189. * will drive special cycles with non-zero data during the
  11190. * address phase which can fall within the 5703's address
  11191. * range. This is not an ICH bug as the PCI spec allows
  11192. * non-zero address during special cycles. However, only
  11193. * these ICH bridges are known to drive non-zero addresses
  11194. * during special cycles.
  11195. *
  11196. * Since special cycles do not cross PCI bridges, we only
  11197. * enable this workaround if the 5703 is on the secondary
  11198. * bus of these ICH bridges.
  11199. */
  11200. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  11201. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  11202. static struct tg3_dev_id {
  11203. u32 vendor;
  11204. u32 device;
  11205. u32 rev;
  11206. } ich_chipsets[] = {
  11207. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  11208. PCI_ANY_ID },
  11209. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  11210. PCI_ANY_ID },
  11211. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  11212. 0xa },
  11213. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  11214. PCI_ANY_ID },
  11215. { },
  11216. };
  11217. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  11218. struct pci_dev *bridge = NULL;
  11219. while (pci_id->vendor != 0) {
  11220. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  11221. bridge);
  11222. if (!bridge) {
  11223. pci_id++;
  11224. continue;
  11225. }
  11226. if (pci_id->rev != PCI_ANY_ID) {
  11227. if (bridge->revision > pci_id->rev)
  11228. continue;
  11229. }
  11230. if (bridge->subordinate &&
  11231. (bridge->subordinate->number ==
  11232. tp->pdev->bus->number)) {
  11233. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  11234. pci_dev_put(bridge);
  11235. break;
  11236. }
  11237. }
  11238. }
  11239. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  11240. static struct tg3_dev_id {
  11241. u32 vendor;
  11242. u32 device;
  11243. } bridge_chipsets[] = {
  11244. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  11245. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  11246. { },
  11247. };
  11248. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  11249. struct pci_dev *bridge = NULL;
  11250. while (pci_id->vendor != 0) {
  11251. bridge = pci_get_device(pci_id->vendor,
  11252. pci_id->device,
  11253. bridge);
  11254. if (!bridge) {
  11255. pci_id++;
  11256. continue;
  11257. }
  11258. if (bridge->subordinate &&
  11259. (bridge->subordinate->number <=
  11260. tp->pdev->bus->number) &&
  11261. (bridge->subordinate->subordinate >=
  11262. tp->pdev->bus->number)) {
  11263. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  11264. pci_dev_put(bridge);
  11265. break;
  11266. }
  11267. }
  11268. }
  11269. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  11270. * DMA addresses > 40-bit. This bridge may have other additional
  11271. * 57xx devices behind it in some 4-port NIC designs for example.
  11272. * Any tg3 device found behind the bridge will also need the 40-bit
  11273. * DMA workaround.
  11274. */
  11275. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  11276. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11277. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  11278. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  11279. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  11280. } else {
  11281. struct pci_dev *bridge = NULL;
  11282. do {
  11283. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  11284. PCI_DEVICE_ID_SERVERWORKS_EPB,
  11285. bridge);
  11286. if (bridge && bridge->subordinate &&
  11287. (bridge->subordinate->number <=
  11288. tp->pdev->bus->number) &&
  11289. (bridge->subordinate->subordinate >=
  11290. tp->pdev->bus->number)) {
  11291. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  11292. pci_dev_put(bridge);
  11293. break;
  11294. }
  11295. } while (bridge);
  11296. }
  11297. /* Initialize misc host control in PCI block. */
  11298. tp->misc_host_ctrl |= (misc_ctrl_reg &
  11299. MISC_HOST_CTRL_CHIPREV);
  11300. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11301. tp->misc_host_ctrl);
  11302. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  11303. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  11304. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11305. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11306. tp->pdev_peer = tg3_find_peer(tp);
  11307. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11308. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11309. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11310. tp->tg3_flags3 |= TG3_FLG3_5717_PLUS;
  11311. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
  11312. (tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
  11313. tp->tg3_flags3 |= TG3_FLG3_57765_PLUS;
  11314. /* Intentionally exclude ASIC_REV_5906 */
  11315. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11316. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11317. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11318. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11319. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11320. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11321. (tp->tg3_flags3 & TG3_FLG3_57765_PLUS))
  11322. tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
  11323. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11324. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11325. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11326. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  11327. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  11328. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  11329. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  11330. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  11331. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  11332. /* 5700 B0 chips do not support checksumming correctly due
  11333. * to hardware bugs.
  11334. */
  11335. if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
  11336. u32 features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
  11337. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  11338. features |= NETIF_F_IPV6_CSUM;
  11339. tp->dev->features |= features;
  11340. tp->dev->hw_features |= features;
  11341. tp->dev->vlan_features |= features;
  11342. }
  11343. /* Determine TSO capabilities */
  11344. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  11345. ; /* Do nothing. HW bug. */
  11346. else if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS)
  11347. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_3;
  11348. else if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  11349. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11350. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  11351. else if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  11352. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  11353. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  11354. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  11355. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  11356. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11357. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11358. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  11359. tp->tg3_flags2 |= TG3_FLG2_TSO_BUG;
  11360. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  11361. tp->fw_needed = FIRMWARE_TG3TSO5;
  11362. else
  11363. tp->fw_needed = FIRMWARE_TG3TSO;
  11364. }
  11365. tp->irq_max = 1;
  11366. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  11367. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  11368. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  11369. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  11370. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  11371. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  11372. tp->pdev_peer == tp->pdev))
  11373. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  11374. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  11375. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11376. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  11377. }
  11378. if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS) {
  11379. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSIX;
  11380. tp->irq_max = TG3_IRQ_MAX_VECS;
  11381. }
  11382. }
  11383. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11384. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11385. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11386. tp->tg3_flags3 |= TG3_FLG3_SHORT_DMA_BUG;
  11387. else if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS)) {
  11388. tp->tg3_flags3 |= TG3_FLG3_4G_DMA_BNDRY_BUG;
  11389. tp->tg3_flags3 |= TG3_FLG3_40BIT_DMA_LIMIT_BUG;
  11390. }
  11391. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
  11392. tp->tg3_flags3 |= TG3_FLG3_LRG_PROD_RING_CAP;
  11393. if ((tp->tg3_flags3 & TG3_FLG3_57765_PLUS) &&
  11394. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
  11395. tp->tg3_flags3 |= TG3_FLG3_USE_JUMBO_BDFLAG;
  11396. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  11397. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  11398. (tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG))
  11399. tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
  11400. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11401. &pci_state_reg);
  11402. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  11403. if (tp->pcie_cap != 0) {
  11404. u16 lnkctl;
  11405. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  11406. tp->pcie_readrq = 4096;
  11407. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11408. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11409. tp->pcie_readrq = 2048;
  11410. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  11411. pci_read_config_word(tp->pdev,
  11412. tp->pcie_cap + PCI_EXP_LNKCTL,
  11413. &lnkctl);
  11414. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  11415. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11416. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  11417. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11418. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11419. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  11420. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  11421. tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
  11422. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  11423. tp->tg3_flags3 |= TG3_FLG3_L1PLLPD_EN;
  11424. }
  11425. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  11426. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  11427. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  11428. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  11429. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  11430. if (!tp->pcix_cap) {
  11431. dev_err(&tp->pdev->dev,
  11432. "Cannot find PCI-X capability, aborting\n");
  11433. return -EIO;
  11434. }
  11435. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  11436. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  11437. }
  11438. /* If we have an AMD 762 or VIA K8T800 chipset, write
  11439. * reordering to the mailbox registers done by the host
  11440. * controller can cause major troubles. We read back from
  11441. * every mailbox register write to force the writes to be
  11442. * posted to the chip in order.
  11443. */
  11444. if (pci_dev_present(tg3_write_reorder_chipsets) &&
  11445. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  11446. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  11447. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  11448. &tp->pci_cacheline_sz);
  11449. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11450. &tp->pci_lat_timer);
  11451. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11452. tp->pci_lat_timer < 64) {
  11453. tp->pci_lat_timer = 64;
  11454. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11455. tp->pci_lat_timer);
  11456. }
  11457. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  11458. /* 5700 BX chips need to have their TX producer index
  11459. * mailboxes written twice to workaround a bug.
  11460. */
  11461. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  11462. /* If we are in PCI-X mode, enable register write workaround.
  11463. *
  11464. * The workaround is to use indirect register accesses
  11465. * for all chip writes not to mailbox registers.
  11466. */
  11467. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11468. u32 pm_reg;
  11469. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  11470. /* The chip can have it's power management PCI config
  11471. * space registers clobbered due to this bug.
  11472. * So explicitly force the chip into D0 here.
  11473. */
  11474. pci_read_config_dword(tp->pdev,
  11475. tp->pm_cap + PCI_PM_CTRL,
  11476. &pm_reg);
  11477. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  11478. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  11479. pci_write_config_dword(tp->pdev,
  11480. tp->pm_cap + PCI_PM_CTRL,
  11481. pm_reg);
  11482. /* Also, force SERR#/PERR# in PCI command. */
  11483. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11484. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  11485. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11486. }
  11487. }
  11488. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  11489. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  11490. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  11491. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  11492. /* Chip-specific fixup from Broadcom driver */
  11493. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  11494. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  11495. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  11496. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  11497. }
  11498. /* Default fast path register access methods */
  11499. tp->read32 = tg3_read32;
  11500. tp->write32 = tg3_write32;
  11501. tp->read32_mbox = tg3_read32;
  11502. tp->write32_mbox = tg3_write32;
  11503. tp->write32_tx_mbox = tg3_write32;
  11504. tp->write32_rx_mbox = tg3_write32;
  11505. /* Various workaround register access methods */
  11506. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  11507. tp->write32 = tg3_write_indirect_reg32;
  11508. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11509. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  11510. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  11511. /*
  11512. * Back to back register writes can cause problems on these
  11513. * chips, the workaround is to read back all reg writes
  11514. * except those to mailbox regs.
  11515. *
  11516. * See tg3_write_indirect_reg32().
  11517. */
  11518. tp->write32 = tg3_write_flush_reg32;
  11519. }
  11520. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  11521. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  11522. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  11523. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  11524. tp->write32_rx_mbox = tg3_write_flush_reg32;
  11525. }
  11526. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  11527. tp->read32 = tg3_read_indirect_reg32;
  11528. tp->write32 = tg3_write_indirect_reg32;
  11529. tp->read32_mbox = tg3_read_indirect_mbox;
  11530. tp->write32_mbox = tg3_write_indirect_mbox;
  11531. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  11532. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  11533. iounmap(tp->regs);
  11534. tp->regs = NULL;
  11535. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11536. pci_cmd &= ~PCI_COMMAND_MEMORY;
  11537. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11538. }
  11539. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11540. tp->read32_mbox = tg3_read32_mbox_5906;
  11541. tp->write32_mbox = tg3_write32_mbox_5906;
  11542. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  11543. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  11544. }
  11545. if (tp->write32 == tg3_write_indirect_reg32 ||
  11546. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11547. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11548. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  11549. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  11550. /* Get eeprom hw config before calling tg3_set_power_state().
  11551. * In particular, the TG3_FLG2_IS_NIC flag must be
  11552. * determined before calling tg3_set_power_state() so that
  11553. * we know whether or not to switch out of Vaux power.
  11554. * When the flag is set, it means that GPIO1 is used for eeprom
  11555. * write protect and also implies that it is a LOM where GPIOs
  11556. * are not used to switch power.
  11557. */
  11558. tg3_get_eeprom_hw_cfg(tp);
  11559. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11560. /* Allow reads and writes to the
  11561. * APE register and memory space.
  11562. */
  11563. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  11564. PCISTATE_ALLOW_APE_SHMEM_WR |
  11565. PCISTATE_ALLOW_APE_PSPACE_WR;
  11566. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11567. pci_state_reg);
  11568. }
  11569. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11570. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11571. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11572. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11573. (tp->tg3_flags3 & TG3_FLG3_57765_PLUS))
  11574. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  11575. /* Set up tp->grc_local_ctrl before calling tg_power_up().
  11576. * GPIO1 driven high will bring 5700's external PHY out of reset.
  11577. * It is also used as eeprom write protect on LOMs.
  11578. */
  11579. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  11580. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11581. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  11582. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  11583. GRC_LCLCTRL_GPIO_OUTPUT1);
  11584. /* Unused GPIO3 must be driven as output on 5752 because there
  11585. * are no pull-up resistors on unused GPIO pins.
  11586. */
  11587. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  11588. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  11589. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11590. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11591. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11592. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11593. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  11594. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  11595. /* Turn off the debug UART. */
  11596. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11597. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  11598. /* Keep VMain power. */
  11599. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  11600. GRC_LCLCTRL_GPIO_OUTPUT0;
  11601. }
  11602. /* Force the chip into D0. */
  11603. err = tg3_power_up(tp);
  11604. if (err) {
  11605. dev_err(&tp->pdev->dev, "Transition to D0 failed\n");
  11606. return err;
  11607. }
  11608. /* Derive initial jumbo mode from MTU assigned in
  11609. * ether_setup() via the alloc_etherdev() call
  11610. */
  11611. if (tp->dev->mtu > ETH_DATA_LEN &&
  11612. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  11613. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  11614. /* Determine WakeOnLan speed to use. */
  11615. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11616. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  11617. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  11618. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  11619. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  11620. } else {
  11621. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  11622. }
  11623. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11624. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  11625. /* A few boards don't want Ethernet@WireSpeed phy feature */
  11626. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11627. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  11628. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  11629. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  11630. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  11631. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  11632. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  11633. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  11634. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  11635. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  11636. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  11637. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  11638. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  11639. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  11640. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11641. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  11642. !(tp->tg3_flags3 & TG3_FLG3_57765_PLUS)) {
  11643. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11644. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11645. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11646. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  11647. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  11648. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  11649. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  11650. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  11651. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  11652. } else
  11653. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  11654. }
  11655. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11656. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  11657. tp->phy_otp = tg3_read_otp_phycfg(tp);
  11658. if (tp->phy_otp == 0)
  11659. tp->phy_otp = TG3_OTP_DEFAULT;
  11660. }
  11661. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  11662. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  11663. else
  11664. tp->mi_mode = MAC_MI_MODE_BASE;
  11665. tp->coalesce_mode = 0;
  11666. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  11667. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  11668. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  11669. /* Set these bits to enable statistics workaround. */
  11670. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11671. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  11672. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
  11673. tp->coalesce_mode |= HOSTCC_MODE_ATTN;
  11674. tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
  11675. }
  11676. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11677. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11678. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  11679. err = tg3_mdio_init(tp);
  11680. if (err)
  11681. return err;
  11682. /* Initialize data/descriptor byte/word swapping. */
  11683. val = tr32(GRC_MODE);
  11684. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11685. val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
  11686. GRC_MODE_WORD_SWAP_B2HRX_DATA |
  11687. GRC_MODE_B2HRX_ENABLE |
  11688. GRC_MODE_HTX2B_ENABLE |
  11689. GRC_MODE_HOST_STACKUP);
  11690. else
  11691. val &= GRC_MODE_HOST_STACKUP;
  11692. tw32(GRC_MODE, val | tp->grc_mode);
  11693. tg3_switch_clocks(tp);
  11694. /* Clear this out for sanity. */
  11695. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11696. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11697. &pci_state_reg);
  11698. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  11699. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  11700. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  11701. if (chiprevid == CHIPREV_ID_5701_A0 ||
  11702. chiprevid == CHIPREV_ID_5701_B0 ||
  11703. chiprevid == CHIPREV_ID_5701_B2 ||
  11704. chiprevid == CHIPREV_ID_5701_B5) {
  11705. void __iomem *sram_base;
  11706. /* Write some dummy words into the SRAM status block
  11707. * area, see if it reads back correctly. If the return
  11708. * value is bad, force enable the PCIX workaround.
  11709. */
  11710. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  11711. writel(0x00000000, sram_base);
  11712. writel(0x00000000, sram_base + 4);
  11713. writel(0xffffffff, sram_base + 4);
  11714. if (readl(sram_base) != 0x00000000)
  11715. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  11716. }
  11717. }
  11718. udelay(50);
  11719. tg3_nvram_init(tp);
  11720. grc_misc_cfg = tr32(GRC_MISC_CFG);
  11721. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  11722. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11723. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  11724. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  11725. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  11726. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  11727. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  11728. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  11729. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  11730. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  11731. HOSTCC_MODE_CLRTICK_TXBD);
  11732. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  11733. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11734. tp->misc_host_ctrl);
  11735. }
  11736. /* Preserve the APE MAC_MODE bits */
  11737. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  11738. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  11739. else
  11740. tp->mac_mode = TG3_DEF_MAC_MODE;
  11741. /* these are limited to 10/100 only */
  11742. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11743. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  11744. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11745. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11746. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  11747. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  11748. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  11749. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11750. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  11751. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  11752. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  11753. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  11754. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11755. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  11756. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  11757. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  11758. err = tg3_phy_probe(tp);
  11759. if (err) {
  11760. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  11761. /* ... but do not return immediately ... */
  11762. tg3_mdio_fini(tp);
  11763. }
  11764. tg3_read_vpd(tp);
  11765. tg3_read_fw_ver(tp);
  11766. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  11767. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  11768. } else {
  11769. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11770. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  11771. else
  11772. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  11773. }
  11774. /* 5700 {AX,BX} chips have a broken status block link
  11775. * change bit implementation, so we must use the
  11776. * status register in those cases.
  11777. */
  11778. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11779. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  11780. else
  11781. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  11782. /* The led_ctrl is set during tg3_phy_probe, here we might
  11783. * have to force the link status polling mechanism based
  11784. * upon subsystem IDs.
  11785. */
  11786. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  11787. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11788. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  11789. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  11790. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  11791. }
  11792. /* For all SERDES we poll the MAC status register. */
  11793. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  11794. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  11795. else
  11796. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  11797. tp->rx_offset = NET_IP_ALIGN;
  11798. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  11799. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11800. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0) {
  11801. tp->rx_offset = 0;
  11802. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  11803. tp->rx_copy_thresh = ~(u16)0;
  11804. #endif
  11805. }
  11806. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  11807. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  11808. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  11809. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  11810. /* Increment the rx prod index on the rx std ring by at most
  11811. * 8 for these chips to workaround hw errata.
  11812. */
  11813. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11814. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11815. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  11816. tp->rx_std_max_post = 8;
  11817. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  11818. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  11819. PCIE_PWR_MGMT_L1_THRESH_MSK;
  11820. return err;
  11821. }
  11822. #ifdef CONFIG_SPARC
  11823. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  11824. {
  11825. struct net_device *dev = tp->dev;
  11826. struct pci_dev *pdev = tp->pdev;
  11827. struct device_node *dp = pci_device_to_OF_node(pdev);
  11828. const unsigned char *addr;
  11829. int len;
  11830. addr = of_get_property(dp, "local-mac-address", &len);
  11831. if (addr && len == 6) {
  11832. memcpy(dev->dev_addr, addr, 6);
  11833. memcpy(dev->perm_addr, dev->dev_addr, 6);
  11834. return 0;
  11835. }
  11836. return -ENODEV;
  11837. }
  11838. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  11839. {
  11840. struct net_device *dev = tp->dev;
  11841. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  11842. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  11843. return 0;
  11844. }
  11845. #endif
  11846. static int __devinit tg3_get_device_address(struct tg3 *tp)
  11847. {
  11848. struct net_device *dev = tp->dev;
  11849. u32 hi, lo, mac_offset;
  11850. int addr_ok = 0;
  11851. #ifdef CONFIG_SPARC
  11852. if (!tg3_get_macaddr_sparc(tp))
  11853. return 0;
  11854. #endif
  11855. mac_offset = 0x7c;
  11856. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  11857. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  11858. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  11859. mac_offset = 0xcc;
  11860. if (tg3_nvram_lock(tp))
  11861. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  11862. else
  11863. tg3_nvram_unlock(tp);
  11864. } else if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  11865. if (PCI_FUNC(tp->pdev->devfn) & 1)
  11866. mac_offset = 0xcc;
  11867. if (PCI_FUNC(tp->pdev->devfn) > 1)
  11868. mac_offset += 0x18c;
  11869. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11870. mac_offset = 0x10;
  11871. /* First try to get it from MAC address mailbox. */
  11872. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  11873. if ((hi >> 16) == 0x484b) {
  11874. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11875. dev->dev_addr[1] = (hi >> 0) & 0xff;
  11876. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  11877. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11878. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11879. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11880. dev->dev_addr[5] = (lo >> 0) & 0xff;
  11881. /* Some old bootcode may report a 0 MAC address in SRAM */
  11882. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  11883. }
  11884. if (!addr_ok) {
  11885. /* Next, try NVRAM. */
  11886. if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
  11887. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  11888. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  11889. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  11890. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  11891. }
  11892. /* Finally just fetch it out of the MAC control regs. */
  11893. else {
  11894. hi = tr32(MAC_ADDR_0_HIGH);
  11895. lo = tr32(MAC_ADDR_0_LOW);
  11896. dev->dev_addr[5] = lo & 0xff;
  11897. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11898. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11899. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11900. dev->dev_addr[1] = hi & 0xff;
  11901. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11902. }
  11903. }
  11904. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  11905. #ifdef CONFIG_SPARC
  11906. if (!tg3_get_default_macaddr_sparc(tp))
  11907. return 0;
  11908. #endif
  11909. return -EINVAL;
  11910. }
  11911. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  11912. return 0;
  11913. }
  11914. #define BOUNDARY_SINGLE_CACHELINE 1
  11915. #define BOUNDARY_MULTI_CACHELINE 2
  11916. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  11917. {
  11918. int cacheline_size;
  11919. u8 byte;
  11920. int goal;
  11921. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  11922. if (byte == 0)
  11923. cacheline_size = 1024;
  11924. else
  11925. cacheline_size = (int) byte * 4;
  11926. /* On 5703 and later chips, the boundary bits have no
  11927. * effect.
  11928. */
  11929. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11930. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11931. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  11932. goto out;
  11933. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  11934. goal = BOUNDARY_MULTI_CACHELINE;
  11935. #else
  11936. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  11937. goal = BOUNDARY_SINGLE_CACHELINE;
  11938. #else
  11939. goal = 0;
  11940. #endif
  11941. #endif
  11942. if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS) {
  11943. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  11944. goto out;
  11945. }
  11946. if (!goal)
  11947. goto out;
  11948. /* PCI controllers on most RISC systems tend to disconnect
  11949. * when a device tries to burst across a cache-line boundary.
  11950. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  11951. *
  11952. * Unfortunately, for PCI-E there are only limited
  11953. * write-side controls for this, and thus for reads
  11954. * we will still get the disconnects. We'll also waste
  11955. * these PCI cycles for both read and write for chips
  11956. * other than 5700 and 5701 which do not implement the
  11957. * boundary bits.
  11958. */
  11959. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11960. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  11961. switch (cacheline_size) {
  11962. case 16:
  11963. case 32:
  11964. case 64:
  11965. case 128:
  11966. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11967. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  11968. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  11969. } else {
  11970. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11971. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11972. }
  11973. break;
  11974. case 256:
  11975. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  11976. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  11977. break;
  11978. default:
  11979. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11980. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11981. break;
  11982. }
  11983. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11984. switch (cacheline_size) {
  11985. case 16:
  11986. case 32:
  11987. case 64:
  11988. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11989. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11990. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  11991. break;
  11992. }
  11993. /* fallthrough */
  11994. case 128:
  11995. default:
  11996. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11997. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  11998. break;
  11999. }
  12000. } else {
  12001. switch (cacheline_size) {
  12002. case 16:
  12003. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12004. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  12005. DMA_RWCTRL_WRITE_BNDRY_16);
  12006. break;
  12007. }
  12008. /* fallthrough */
  12009. case 32:
  12010. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12011. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  12012. DMA_RWCTRL_WRITE_BNDRY_32);
  12013. break;
  12014. }
  12015. /* fallthrough */
  12016. case 64:
  12017. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12018. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  12019. DMA_RWCTRL_WRITE_BNDRY_64);
  12020. break;
  12021. }
  12022. /* fallthrough */
  12023. case 128:
  12024. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12025. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  12026. DMA_RWCTRL_WRITE_BNDRY_128);
  12027. break;
  12028. }
  12029. /* fallthrough */
  12030. case 256:
  12031. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  12032. DMA_RWCTRL_WRITE_BNDRY_256);
  12033. break;
  12034. case 512:
  12035. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  12036. DMA_RWCTRL_WRITE_BNDRY_512);
  12037. break;
  12038. case 1024:
  12039. default:
  12040. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  12041. DMA_RWCTRL_WRITE_BNDRY_1024);
  12042. break;
  12043. }
  12044. }
  12045. out:
  12046. return val;
  12047. }
  12048. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  12049. {
  12050. struct tg3_internal_buffer_desc test_desc;
  12051. u32 sram_dma_descs;
  12052. int i, ret;
  12053. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  12054. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  12055. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  12056. tw32(RDMAC_STATUS, 0);
  12057. tw32(WDMAC_STATUS, 0);
  12058. tw32(BUFMGR_MODE, 0);
  12059. tw32(FTQ_RESET, 0);
  12060. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  12061. test_desc.addr_lo = buf_dma & 0xffffffff;
  12062. test_desc.nic_mbuf = 0x00002100;
  12063. test_desc.len = size;
  12064. /*
  12065. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  12066. * the *second* time the tg3 driver was getting loaded after an
  12067. * initial scan.
  12068. *
  12069. * Broadcom tells me:
  12070. * ...the DMA engine is connected to the GRC block and a DMA
  12071. * reset may affect the GRC block in some unpredictable way...
  12072. * The behavior of resets to individual blocks has not been tested.
  12073. *
  12074. * Broadcom noted the GRC reset will also reset all sub-components.
  12075. */
  12076. if (to_device) {
  12077. test_desc.cqid_sqid = (13 << 8) | 2;
  12078. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  12079. udelay(40);
  12080. } else {
  12081. test_desc.cqid_sqid = (16 << 8) | 7;
  12082. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  12083. udelay(40);
  12084. }
  12085. test_desc.flags = 0x00000005;
  12086. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  12087. u32 val;
  12088. val = *(((u32 *)&test_desc) + i);
  12089. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  12090. sram_dma_descs + (i * sizeof(u32)));
  12091. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  12092. }
  12093. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  12094. if (to_device)
  12095. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  12096. else
  12097. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  12098. ret = -ENODEV;
  12099. for (i = 0; i < 40; i++) {
  12100. u32 val;
  12101. if (to_device)
  12102. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  12103. else
  12104. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  12105. if ((val & 0xffff) == sram_dma_descs) {
  12106. ret = 0;
  12107. break;
  12108. }
  12109. udelay(100);
  12110. }
  12111. return ret;
  12112. }
  12113. #define TEST_BUFFER_SIZE 0x2000
  12114. static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
  12115. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  12116. { },
  12117. };
  12118. static int __devinit tg3_test_dma(struct tg3 *tp)
  12119. {
  12120. dma_addr_t buf_dma;
  12121. u32 *buf, saved_dma_rwctrl;
  12122. int ret = 0;
  12123. buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
  12124. &buf_dma, GFP_KERNEL);
  12125. if (!buf) {
  12126. ret = -ENOMEM;
  12127. goto out_nofree;
  12128. }
  12129. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  12130. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  12131. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  12132. if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS)
  12133. goto out;
  12134. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  12135. /* DMA read watermark not used on PCIE */
  12136. tp->dma_rwctrl |= 0x00180000;
  12137. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  12138. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  12139. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  12140. tp->dma_rwctrl |= 0x003f0000;
  12141. else
  12142. tp->dma_rwctrl |= 0x003f000f;
  12143. } else {
  12144. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  12145. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  12146. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  12147. u32 read_water = 0x7;
  12148. /* If the 5704 is behind the EPB bridge, we can
  12149. * do the less restrictive ONE_DMA workaround for
  12150. * better performance.
  12151. */
  12152. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  12153. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  12154. tp->dma_rwctrl |= 0x8000;
  12155. else if (ccval == 0x6 || ccval == 0x7)
  12156. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  12157. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  12158. read_water = 4;
  12159. /* Set bit 23 to enable PCIX hw bug fix */
  12160. tp->dma_rwctrl |=
  12161. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  12162. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  12163. (1 << 23);
  12164. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  12165. /* 5780 always in PCIX mode */
  12166. tp->dma_rwctrl |= 0x00144000;
  12167. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  12168. /* 5714 always in PCIX mode */
  12169. tp->dma_rwctrl |= 0x00148000;
  12170. } else {
  12171. tp->dma_rwctrl |= 0x001b000f;
  12172. }
  12173. }
  12174. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  12175. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  12176. tp->dma_rwctrl &= 0xfffffff0;
  12177. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12178. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  12179. /* Remove this if it causes problems for some boards. */
  12180. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  12181. /* On 5700/5701 chips, we need to set this bit.
  12182. * Otherwise the chip will issue cacheline transactions
  12183. * to streamable DMA memory with not all the byte
  12184. * enables turned on. This is an error on several
  12185. * RISC PCI controllers, in particular sparc64.
  12186. *
  12187. * On 5703/5704 chips, this bit has been reassigned
  12188. * a different meaning. In particular, it is used
  12189. * on those chips to enable a PCI-X workaround.
  12190. */
  12191. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  12192. }
  12193. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12194. #if 0
  12195. /* Unneeded, already done by tg3_get_invariants. */
  12196. tg3_switch_clocks(tp);
  12197. #endif
  12198. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  12199. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  12200. goto out;
  12201. /* It is best to perform DMA test with maximum write burst size
  12202. * to expose the 5700/5701 write DMA bug.
  12203. */
  12204. saved_dma_rwctrl = tp->dma_rwctrl;
  12205. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12206. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12207. while (1) {
  12208. u32 *p = buf, i;
  12209. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  12210. p[i] = i;
  12211. /* Send the buffer to the chip. */
  12212. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  12213. if (ret) {
  12214. dev_err(&tp->pdev->dev,
  12215. "%s: Buffer write failed. err = %d\n",
  12216. __func__, ret);
  12217. break;
  12218. }
  12219. #if 0
  12220. /* validate data reached card RAM correctly. */
  12221. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  12222. u32 val;
  12223. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  12224. if (le32_to_cpu(val) != p[i]) {
  12225. dev_err(&tp->pdev->dev,
  12226. "%s: Buffer corrupted on device! "
  12227. "(%d != %d)\n", __func__, val, i);
  12228. /* ret = -ENODEV here? */
  12229. }
  12230. p[i] = 0;
  12231. }
  12232. #endif
  12233. /* Now read it back. */
  12234. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  12235. if (ret) {
  12236. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  12237. "err = %d\n", __func__, ret);
  12238. break;
  12239. }
  12240. /* Verify it. */
  12241. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  12242. if (p[i] == i)
  12243. continue;
  12244. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  12245. DMA_RWCTRL_WRITE_BNDRY_16) {
  12246. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12247. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12248. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12249. break;
  12250. } else {
  12251. dev_err(&tp->pdev->dev,
  12252. "%s: Buffer corrupted on read back! "
  12253. "(%d != %d)\n", __func__, p[i], i);
  12254. ret = -ENODEV;
  12255. goto out;
  12256. }
  12257. }
  12258. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  12259. /* Success. */
  12260. ret = 0;
  12261. break;
  12262. }
  12263. }
  12264. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  12265. DMA_RWCTRL_WRITE_BNDRY_16) {
  12266. /* DMA test passed without adjusting DMA boundary,
  12267. * now look for chipsets that are known to expose the
  12268. * DMA bug without failing the test.
  12269. */
  12270. if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
  12271. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12272. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12273. } else {
  12274. /* Safe to use the calculated DMA boundary. */
  12275. tp->dma_rwctrl = saved_dma_rwctrl;
  12276. }
  12277. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12278. }
  12279. out:
  12280. dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
  12281. out_nofree:
  12282. return ret;
  12283. }
  12284. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  12285. {
  12286. if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS) {
  12287. tp->bufmgr_config.mbuf_read_dma_low_water =
  12288. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12289. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12290. DEFAULT_MB_MACRX_LOW_WATER_57765;
  12291. tp->bufmgr_config.mbuf_high_water =
  12292. DEFAULT_MB_HIGH_WATER_57765;
  12293. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12294. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12295. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12296. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  12297. tp->bufmgr_config.mbuf_high_water_jumbo =
  12298. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  12299. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  12300. tp->bufmgr_config.mbuf_read_dma_low_water =
  12301. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12302. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12303. DEFAULT_MB_MACRX_LOW_WATER_5705;
  12304. tp->bufmgr_config.mbuf_high_water =
  12305. DEFAULT_MB_HIGH_WATER_5705;
  12306. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12307. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12308. DEFAULT_MB_MACRX_LOW_WATER_5906;
  12309. tp->bufmgr_config.mbuf_high_water =
  12310. DEFAULT_MB_HIGH_WATER_5906;
  12311. }
  12312. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12313. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  12314. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12315. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  12316. tp->bufmgr_config.mbuf_high_water_jumbo =
  12317. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  12318. } else {
  12319. tp->bufmgr_config.mbuf_read_dma_low_water =
  12320. DEFAULT_MB_RDMA_LOW_WATER;
  12321. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12322. DEFAULT_MB_MACRX_LOW_WATER;
  12323. tp->bufmgr_config.mbuf_high_water =
  12324. DEFAULT_MB_HIGH_WATER;
  12325. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12326. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  12327. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12328. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  12329. tp->bufmgr_config.mbuf_high_water_jumbo =
  12330. DEFAULT_MB_HIGH_WATER_JUMBO;
  12331. }
  12332. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  12333. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  12334. }
  12335. static char * __devinit tg3_phy_string(struct tg3 *tp)
  12336. {
  12337. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  12338. case TG3_PHY_ID_BCM5400: return "5400";
  12339. case TG3_PHY_ID_BCM5401: return "5401";
  12340. case TG3_PHY_ID_BCM5411: return "5411";
  12341. case TG3_PHY_ID_BCM5701: return "5701";
  12342. case TG3_PHY_ID_BCM5703: return "5703";
  12343. case TG3_PHY_ID_BCM5704: return "5704";
  12344. case TG3_PHY_ID_BCM5705: return "5705";
  12345. case TG3_PHY_ID_BCM5750: return "5750";
  12346. case TG3_PHY_ID_BCM5752: return "5752";
  12347. case TG3_PHY_ID_BCM5714: return "5714";
  12348. case TG3_PHY_ID_BCM5780: return "5780";
  12349. case TG3_PHY_ID_BCM5755: return "5755";
  12350. case TG3_PHY_ID_BCM5787: return "5787";
  12351. case TG3_PHY_ID_BCM5784: return "5784";
  12352. case TG3_PHY_ID_BCM5756: return "5722/5756";
  12353. case TG3_PHY_ID_BCM5906: return "5906";
  12354. case TG3_PHY_ID_BCM5761: return "5761";
  12355. case TG3_PHY_ID_BCM5718C: return "5718C";
  12356. case TG3_PHY_ID_BCM5718S: return "5718S";
  12357. case TG3_PHY_ID_BCM57765: return "57765";
  12358. case TG3_PHY_ID_BCM5719C: return "5719C";
  12359. case TG3_PHY_ID_BCM5720C: return "5720C";
  12360. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  12361. case 0: return "serdes";
  12362. default: return "unknown";
  12363. }
  12364. }
  12365. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  12366. {
  12367. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  12368. strcpy(str, "PCI Express");
  12369. return str;
  12370. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  12371. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  12372. strcpy(str, "PCIX:");
  12373. if ((clock_ctrl == 7) ||
  12374. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  12375. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  12376. strcat(str, "133MHz");
  12377. else if (clock_ctrl == 0)
  12378. strcat(str, "33MHz");
  12379. else if (clock_ctrl == 2)
  12380. strcat(str, "50MHz");
  12381. else if (clock_ctrl == 4)
  12382. strcat(str, "66MHz");
  12383. else if (clock_ctrl == 6)
  12384. strcat(str, "100MHz");
  12385. } else {
  12386. strcpy(str, "PCI:");
  12387. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  12388. strcat(str, "66MHz");
  12389. else
  12390. strcat(str, "33MHz");
  12391. }
  12392. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  12393. strcat(str, ":32-bit");
  12394. else
  12395. strcat(str, ":64-bit");
  12396. return str;
  12397. }
  12398. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  12399. {
  12400. struct pci_dev *peer;
  12401. unsigned int func, devnr = tp->pdev->devfn & ~7;
  12402. for (func = 0; func < 8; func++) {
  12403. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  12404. if (peer && peer != tp->pdev)
  12405. break;
  12406. pci_dev_put(peer);
  12407. }
  12408. /* 5704 can be configured in single-port mode, set peer to
  12409. * tp->pdev in that case.
  12410. */
  12411. if (!peer) {
  12412. peer = tp->pdev;
  12413. return peer;
  12414. }
  12415. /*
  12416. * We don't need to keep the refcount elevated; there's no way
  12417. * to remove one half of this device without removing the other
  12418. */
  12419. pci_dev_put(peer);
  12420. return peer;
  12421. }
  12422. static void __devinit tg3_init_coal(struct tg3 *tp)
  12423. {
  12424. struct ethtool_coalesce *ec = &tp->coal;
  12425. memset(ec, 0, sizeof(*ec));
  12426. ec->cmd = ETHTOOL_GCOALESCE;
  12427. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  12428. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  12429. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  12430. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  12431. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  12432. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  12433. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  12434. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  12435. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  12436. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  12437. HOSTCC_MODE_CLRTICK_TXBD)) {
  12438. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  12439. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  12440. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  12441. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  12442. }
  12443. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  12444. ec->rx_coalesce_usecs_irq = 0;
  12445. ec->tx_coalesce_usecs_irq = 0;
  12446. ec->stats_block_coalesce_usecs = 0;
  12447. }
  12448. }
  12449. static const struct net_device_ops tg3_netdev_ops = {
  12450. .ndo_open = tg3_open,
  12451. .ndo_stop = tg3_close,
  12452. .ndo_start_xmit = tg3_start_xmit,
  12453. .ndo_get_stats64 = tg3_get_stats64,
  12454. .ndo_validate_addr = eth_validate_addr,
  12455. .ndo_set_multicast_list = tg3_set_rx_mode,
  12456. .ndo_set_mac_address = tg3_set_mac_addr,
  12457. .ndo_do_ioctl = tg3_ioctl,
  12458. .ndo_tx_timeout = tg3_tx_timeout,
  12459. .ndo_change_mtu = tg3_change_mtu,
  12460. .ndo_fix_features = tg3_fix_features,
  12461. #ifdef CONFIG_NET_POLL_CONTROLLER
  12462. .ndo_poll_controller = tg3_poll_controller,
  12463. #endif
  12464. };
  12465. static const struct net_device_ops tg3_netdev_ops_dma_bug = {
  12466. .ndo_open = tg3_open,
  12467. .ndo_stop = tg3_close,
  12468. .ndo_start_xmit = tg3_start_xmit_dma_bug,
  12469. .ndo_get_stats64 = tg3_get_stats64,
  12470. .ndo_validate_addr = eth_validate_addr,
  12471. .ndo_set_multicast_list = tg3_set_rx_mode,
  12472. .ndo_set_mac_address = tg3_set_mac_addr,
  12473. .ndo_do_ioctl = tg3_ioctl,
  12474. .ndo_tx_timeout = tg3_tx_timeout,
  12475. .ndo_change_mtu = tg3_change_mtu,
  12476. #ifdef CONFIG_NET_POLL_CONTROLLER
  12477. .ndo_poll_controller = tg3_poll_controller,
  12478. #endif
  12479. };
  12480. static int __devinit tg3_init_one(struct pci_dev *pdev,
  12481. const struct pci_device_id *ent)
  12482. {
  12483. struct net_device *dev;
  12484. struct tg3 *tp;
  12485. int i, err, pm_cap;
  12486. u32 sndmbx, rcvmbx, intmbx;
  12487. char str[40];
  12488. u64 dma_mask, persist_dma_mask;
  12489. u32 hw_features = 0;
  12490. printk_once(KERN_INFO "%s\n", version);
  12491. err = pci_enable_device(pdev);
  12492. if (err) {
  12493. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  12494. return err;
  12495. }
  12496. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  12497. if (err) {
  12498. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  12499. goto err_out_disable_pdev;
  12500. }
  12501. pci_set_master(pdev);
  12502. /* Find power-management capability. */
  12503. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  12504. if (pm_cap == 0) {
  12505. dev_err(&pdev->dev,
  12506. "Cannot find Power Management capability, aborting\n");
  12507. err = -EIO;
  12508. goto err_out_free_res;
  12509. }
  12510. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  12511. if (!dev) {
  12512. dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
  12513. err = -ENOMEM;
  12514. goto err_out_free_res;
  12515. }
  12516. SET_NETDEV_DEV(dev, &pdev->dev);
  12517. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  12518. tp = netdev_priv(dev);
  12519. tp->pdev = pdev;
  12520. tp->dev = dev;
  12521. tp->pm_cap = pm_cap;
  12522. tp->rx_mode = TG3_DEF_RX_MODE;
  12523. tp->tx_mode = TG3_DEF_TX_MODE;
  12524. if (tg3_debug > 0)
  12525. tp->msg_enable = tg3_debug;
  12526. else
  12527. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  12528. /* The word/byte swap controls here control register access byte
  12529. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  12530. * setting below.
  12531. */
  12532. tp->misc_host_ctrl =
  12533. MISC_HOST_CTRL_MASK_PCI_INT |
  12534. MISC_HOST_CTRL_WORD_SWAP |
  12535. MISC_HOST_CTRL_INDIR_ACCESS |
  12536. MISC_HOST_CTRL_PCISTATE_RW;
  12537. /* The NONFRM (non-frame) byte/word swap controls take effect
  12538. * on descriptor entries, anything which isn't packet data.
  12539. *
  12540. * The StrongARM chips on the board (one for tx, one for rx)
  12541. * are running in big-endian mode.
  12542. */
  12543. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  12544. GRC_MODE_WSWAP_NONFRM_DATA);
  12545. #ifdef __BIG_ENDIAN
  12546. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  12547. #endif
  12548. spin_lock_init(&tp->lock);
  12549. spin_lock_init(&tp->indirect_lock);
  12550. INIT_WORK(&tp->reset_task, tg3_reset_task);
  12551. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  12552. if (!tp->regs) {
  12553. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  12554. err = -ENOMEM;
  12555. goto err_out_free_dev;
  12556. }
  12557. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  12558. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  12559. dev->ethtool_ops = &tg3_ethtool_ops;
  12560. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  12561. dev->irq = pdev->irq;
  12562. err = tg3_get_invariants(tp);
  12563. if (err) {
  12564. dev_err(&pdev->dev,
  12565. "Problem fetching invariants of chip, aborting\n");
  12566. goto err_out_iounmap;
  12567. }
  12568. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  12569. !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
  12570. dev->netdev_ops = &tg3_netdev_ops;
  12571. else
  12572. dev->netdev_ops = &tg3_netdev_ops_dma_bug;
  12573. /* The EPB bridge inside 5714, 5715, and 5780 and any
  12574. * device behind the EPB cannot support DMA addresses > 40-bit.
  12575. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  12576. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  12577. * do DMA address check in tg3_start_xmit().
  12578. */
  12579. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  12580. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  12581. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  12582. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  12583. #ifdef CONFIG_HIGHMEM
  12584. dma_mask = DMA_BIT_MASK(64);
  12585. #endif
  12586. } else
  12587. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  12588. /* Configure DMA attributes. */
  12589. if (dma_mask > DMA_BIT_MASK(32)) {
  12590. err = pci_set_dma_mask(pdev, dma_mask);
  12591. if (!err) {
  12592. dev->features |= NETIF_F_HIGHDMA;
  12593. err = pci_set_consistent_dma_mask(pdev,
  12594. persist_dma_mask);
  12595. if (err < 0) {
  12596. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  12597. "DMA for consistent allocations\n");
  12598. goto err_out_iounmap;
  12599. }
  12600. }
  12601. }
  12602. if (err || dma_mask == DMA_BIT_MASK(32)) {
  12603. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  12604. if (err) {
  12605. dev_err(&pdev->dev,
  12606. "No usable DMA configuration, aborting\n");
  12607. goto err_out_iounmap;
  12608. }
  12609. }
  12610. tg3_init_bufmgr_config(tp);
  12611. /* Selectively allow TSO based on operating conditions */
  12612. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  12613. (tp->fw_needed && !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)))
  12614. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  12615. else {
  12616. tp->tg3_flags2 &= ~(TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG);
  12617. tp->fw_needed = NULL;
  12618. }
  12619. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  12620. tp->fw_needed = FIRMWARE_TG3;
  12621. /* TSO is on by default on chips that support hardware TSO.
  12622. * Firmware TSO on older chips gives lower performance, so it
  12623. * is off by default, but can be enabled using ethtool.
  12624. */
  12625. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) &&
  12626. (dev->features & NETIF_F_IP_CSUM))
  12627. hw_features |= NETIF_F_TSO;
  12628. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  12629. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3)) {
  12630. if (dev->features & NETIF_F_IPV6_CSUM)
  12631. hw_features |= NETIF_F_TSO6;
  12632. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  12633. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12634. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12635. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  12636. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12637. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  12638. hw_features |= NETIF_F_TSO_ECN;
  12639. }
  12640. dev->hw_features |= hw_features;
  12641. dev->features |= hw_features;
  12642. dev->vlan_features |= hw_features;
  12643. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  12644. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  12645. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  12646. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  12647. tp->rx_pending = 63;
  12648. }
  12649. err = tg3_get_device_address(tp);
  12650. if (err) {
  12651. dev_err(&pdev->dev,
  12652. "Could not obtain valid ethernet address, aborting\n");
  12653. goto err_out_iounmap;
  12654. }
  12655. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  12656. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  12657. if (!tp->aperegs) {
  12658. dev_err(&pdev->dev,
  12659. "Cannot map APE registers, aborting\n");
  12660. err = -ENOMEM;
  12661. goto err_out_iounmap;
  12662. }
  12663. tg3_ape_lock_init(tp);
  12664. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  12665. tg3_read_dash_ver(tp);
  12666. }
  12667. /*
  12668. * Reset chip in case UNDI or EFI driver did not shutdown
  12669. * DMA self test will enable WDMAC and we'll see (spurious)
  12670. * pending DMA on the PCI bus at that point.
  12671. */
  12672. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  12673. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  12674. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  12675. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12676. }
  12677. err = tg3_test_dma(tp);
  12678. if (err) {
  12679. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  12680. goto err_out_apeunmap;
  12681. }
  12682. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  12683. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  12684. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  12685. for (i = 0; i < tp->irq_max; i++) {
  12686. struct tg3_napi *tnapi = &tp->napi[i];
  12687. tnapi->tp = tp;
  12688. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  12689. tnapi->int_mbox = intmbx;
  12690. if (i < 4)
  12691. intmbx += 0x8;
  12692. else
  12693. intmbx += 0x4;
  12694. tnapi->consmbox = rcvmbx;
  12695. tnapi->prodmbox = sndmbx;
  12696. if (i)
  12697. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  12698. else
  12699. tnapi->coal_now = HOSTCC_MODE_NOW;
  12700. if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
  12701. break;
  12702. /*
  12703. * If we support MSIX, we'll be using RSS. If we're using
  12704. * RSS, the first vector only handles link interrupts and the
  12705. * remaining vectors handle rx and tx interrupts. Reuse the
  12706. * mailbox values for the next iteration. The values we setup
  12707. * above are still useful for the single vectored mode.
  12708. */
  12709. if (!i)
  12710. continue;
  12711. rcvmbx += 0x8;
  12712. if (sndmbx & 0x4)
  12713. sndmbx -= 0x4;
  12714. else
  12715. sndmbx += 0xc;
  12716. }
  12717. tg3_init_coal(tp);
  12718. pci_set_drvdata(pdev, dev);
  12719. err = register_netdev(dev);
  12720. if (err) {
  12721. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  12722. goto err_out_apeunmap;
  12723. }
  12724. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  12725. tp->board_part_number,
  12726. tp->pci_chip_rev_id,
  12727. tg3_bus_string(tp, str),
  12728. dev->dev_addr);
  12729. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  12730. struct phy_device *phydev;
  12731. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  12732. netdev_info(dev,
  12733. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  12734. phydev->drv->name, dev_name(&phydev->dev));
  12735. } else {
  12736. char *ethtype;
  12737. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  12738. ethtype = "10/100Base-TX";
  12739. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  12740. ethtype = "1000Base-SX";
  12741. else
  12742. ethtype = "10/100/1000Base-T";
  12743. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  12744. "(WireSpeed[%d])\n", tg3_phy_string(tp), ethtype,
  12745. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0);
  12746. }
  12747. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  12748. (dev->features & NETIF_F_RXCSUM) != 0,
  12749. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  12750. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  12751. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  12752. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  12753. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  12754. tp->dma_rwctrl,
  12755. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  12756. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  12757. return 0;
  12758. err_out_apeunmap:
  12759. if (tp->aperegs) {
  12760. iounmap(tp->aperegs);
  12761. tp->aperegs = NULL;
  12762. }
  12763. err_out_iounmap:
  12764. if (tp->regs) {
  12765. iounmap(tp->regs);
  12766. tp->regs = NULL;
  12767. }
  12768. err_out_free_dev:
  12769. free_netdev(dev);
  12770. err_out_free_res:
  12771. pci_release_regions(pdev);
  12772. err_out_disable_pdev:
  12773. pci_disable_device(pdev);
  12774. pci_set_drvdata(pdev, NULL);
  12775. return err;
  12776. }
  12777. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  12778. {
  12779. struct net_device *dev = pci_get_drvdata(pdev);
  12780. if (dev) {
  12781. struct tg3 *tp = netdev_priv(dev);
  12782. if (tp->fw)
  12783. release_firmware(tp->fw);
  12784. cancel_work_sync(&tp->reset_task);
  12785. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  12786. tg3_phy_fini(tp);
  12787. tg3_mdio_fini(tp);
  12788. }
  12789. unregister_netdev(dev);
  12790. if (tp->aperegs) {
  12791. iounmap(tp->aperegs);
  12792. tp->aperegs = NULL;
  12793. }
  12794. if (tp->regs) {
  12795. iounmap(tp->regs);
  12796. tp->regs = NULL;
  12797. }
  12798. free_netdev(dev);
  12799. pci_release_regions(pdev);
  12800. pci_disable_device(pdev);
  12801. pci_set_drvdata(pdev, NULL);
  12802. }
  12803. }
  12804. #ifdef CONFIG_PM_SLEEP
  12805. static int tg3_suspend(struct device *device)
  12806. {
  12807. struct pci_dev *pdev = to_pci_dev(device);
  12808. struct net_device *dev = pci_get_drvdata(pdev);
  12809. struct tg3 *tp = netdev_priv(dev);
  12810. int err;
  12811. if (!netif_running(dev))
  12812. return 0;
  12813. flush_work_sync(&tp->reset_task);
  12814. tg3_phy_stop(tp);
  12815. tg3_netif_stop(tp);
  12816. del_timer_sync(&tp->timer);
  12817. tg3_full_lock(tp, 1);
  12818. tg3_disable_ints(tp);
  12819. tg3_full_unlock(tp);
  12820. netif_device_detach(dev);
  12821. tg3_full_lock(tp, 0);
  12822. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12823. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  12824. tg3_full_unlock(tp);
  12825. err = tg3_power_down_prepare(tp);
  12826. if (err) {
  12827. int err2;
  12828. tg3_full_lock(tp, 0);
  12829. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12830. err2 = tg3_restart_hw(tp, 1);
  12831. if (err2)
  12832. goto out;
  12833. tp->timer.expires = jiffies + tp->timer_offset;
  12834. add_timer(&tp->timer);
  12835. netif_device_attach(dev);
  12836. tg3_netif_start(tp);
  12837. out:
  12838. tg3_full_unlock(tp);
  12839. if (!err2)
  12840. tg3_phy_start(tp);
  12841. }
  12842. return err;
  12843. }
  12844. static int tg3_resume(struct device *device)
  12845. {
  12846. struct pci_dev *pdev = to_pci_dev(device);
  12847. struct net_device *dev = pci_get_drvdata(pdev);
  12848. struct tg3 *tp = netdev_priv(dev);
  12849. int err;
  12850. if (!netif_running(dev))
  12851. return 0;
  12852. netif_device_attach(dev);
  12853. tg3_full_lock(tp, 0);
  12854. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12855. err = tg3_restart_hw(tp, 1);
  12856. if (err)
  12857. goto out;
  12858. tp->timer.expires = jiffies + tp->timer_offset;
  12859. add_timer(&tp->timer);
  12860. tg3_netif_start(tp);
  12861. out:
  12862. tg3_full_unlock(tp);
  12863. if (!err)
  12864. tg3_phy_start(tp);
  12865. return err;
  12866. }
  12867. static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
  12868. #define TG3_PM_OPS (&tg3_pm_ops)
  12869. #else
  12870. #define TG3_PM_OPS NULL
  12871. #endif /* CONFIG_PM_SLEEP */
  12872. static struct pci_driver tg3_driver = {
  12873. .name = DRV_MODULE_NAME,
  12874. .id_table = tg3_pci_tbl,
  12875. .probe = tg3_init_one,
  12876. .remove = __devexit_p(tg3_remove_one),
  12877. .driver.pm = TG3_PM_OPS,
  12878. };
  12879. static int __init tg3_init(void)
  12880. {
  12881. return pci_register_driver(&tg3_driver);
  12882. }
  12883. static void __exit tg3_cleanup(void)
  12884. {
  12885. pci_unregister_driver(&tg3_driver);
  12886. }
  12887. module_init(tg3_init);
  12888. module_exit(tg3_cleanup);