qlcnic_83xx_init.c 58 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include "qlcnic_sriov.h"
  8. #include "qlcnic.h"
  9. #include "qlcnic_hw.h"
  10. /* Reset template definitions */
  11. #define QLC_83XX_RESTART_TEMPLATE_SIZE 0x2000
  12. #define QLC_83XX_RESET_TEMPLATE_ADDR 0x4F0000
  13. #define QLC_83XX_RESET_SEQ_VERSION 0x0101
  14. #define QLC_83XX_OPCODE_NOP 0x0000
  15. #define QLC_83XX_OPCODE_WRITE_LIST 0x0001
  16. #define QLC_83XX_OPCODE_READ_WRITE_LIST 0x0002
  17. #define QLC_83XX_OPCODE_POLL_LIST 0x0004
  18. #define QLC_83XX_OPCODE_POLL_WRITE_LIST 0x0008
  19. #define QLC_83XX_OPCODE_READ_MODIFY_WRITE 0x0010
  20. #define QLC_83XX_OPCODE_SEQ_PAUSE 0x0020
  21. #define QLC_83XX_OPCODE_SEQ_END 0x0040
  22. #define QLC_83XX_OPCODE_TMPL_END 0x0080
  23. #define QLC_83XX_OPCODE_POLL_READ_LIST 0x0100
  24. /* EPORT control registers */
  25. #define QLC_83XX_RESET_CONTROL 0x28084E50
  26. #define QLC_83XX_RESET_REG 0x28084E60
  27. #define QLC_83XX_RESET_PORT0 0x28084E70
  28. #define QLC_83XX_RESET_PORT1 0x28084E80
  29. #define QLC_83XX_RESET_PORT2 0x28084E90
  30. #define QLC_83XX_RESET_PORT3 0x28084EA0
  31. #define QLC_83XX_RESET_SRESHIM 0x28084EB0
  32. #define QLC_83XX_RESET_EPGSHIM 0x28084EC0
  33. #define QLC_83XX_RESET_ETHERPCS 0x28084ED0
  34. static int qlcnic_83xx_init_default_driver(struct qlcnic_adapter *adapter);
  35. static int qlcnic_83xx_check_heartbeat(struct qlcnic_adapter *p_dev);
  36. static int qlcnic_83xx_restart_hw(struct qlcnic_adapter *adapter);
  37. /* Template header */
  38. struct qlc_83xx_reset_hdr {
  39. #if defined(__LITTLE_ENDIAN)
  40. u16 version;
  41. u16 signature;
  42. u16 size;
  43. u16 entries;
  44. u16 hdr_size;
  45. u16 checksum;
  46. u16 init_offset;
  47. u16 start_offset;
  48. #elif defined(__BIG_ENDIAN)
  49. u16 signature;
  50. u16 version;
  51. u16 entries;
  52. u16 size;
  53. u16 checksum;
  54. u16 hdr_size;
  55. u16 start_offset;
  56. u16 init_offset;
  57. #endif
  58. } __packed;
  59. /* Command entry header. */
  60. struct qlc_83xx_entry_hdr {
  61. #if defined(__LITTLE_ENDIAN)
  62. u16 cmd;
  63. u16 size;
  64. u16 count;
  65. u16 delay;
  66. #elif defined(__BIG_ENDIAN)
  67. u16 size;
  68. u16 cmd;
  69. u16 delay;
  70. u16 count;
  71. #endif
  72. } __packed;
  73. /* Generic poll command */
  74. struct qlc_83xx_poll {
  75. u32 mask;
  76. u32 status;
  77. } __packed;
  78. /* Read modify write command */
  79. struct qlc_83xx_rmw {
  80. u32 mask;
  81. u32 xor_value;
  82. u32 or_value;
  83. #if defined(__LITTLE_ENDIAN)
  84. u8 shl;
  85. u8 shr;
  86. u8 index_a;
  87. u8 rsvd;
  88. #elif defined(__BIG_ENDIAN)
  89. u8 rsvd;
  90. u8 index_a;
  91. u8 shr;
  92. u8 shl;
  93. #endif
  94. } __packed;
  95. /* Generic command with 2 DWORD */
  96. struct qlc_83xx_entry {
  97. u32 arg1;
  98. u32 arg2;
  99. } __packed;
  100. /* Generic command with 4 DWORD */
  101. struct qlc_83xx_quad_entry {
  102. u32 dr_addr;
  103. u32 dr_value;
  104. u32 ar_addr;
  105. u32 ar_value;
  106. } __packed;
  107. static const char *const qlc_83xx_idc_states[] = {
  108. "Unknown",
  109. "Cold",
  110. "Init",
  111. "Ready",
  112. "Need Reset",
  113. "Need Quiesce",
  114. "Failed",
  115. "Quiesce"
  116. };
  117. static int
  118. qlcnic_83xx_idc_check_driver_presence_reg(struct qlcnic_adapter *adapter)
  119. {
  120. u32 val;
  121. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE);
  122. if ((val & 0xFFFF))
  123. return 1;
  124. else
  125. return 0;
  126. }
  127. static void qlcnic_83xx_idc_log_state_history(struct qlcnic_adapter *adapter)
  128. {
  129. u32 cur, prev;
  130. cur = adapter->ahw->idc.curr_state;
  131. prev = adapter->ahw->idc.prev_state;
  132. dev_info(&adapter->pdev->dev,
  133. "current state = %s, prev state = %s\n",
  134. adapter->ahw->idc.name[cur],
  135. adapter->ahw->idc.name[prev]);
  136. }
  137. static int qlcnic_83xx_idc_update_audit_reg(struct qlcnic_adapter *adapter,
  138. u8 mode, int lock)
  139. {
  140. u32 val;
  141. int seconds;
  142. if (lock) {
  143. if (qlcnic_83xx_lock_driver(adapter))
  144. return -EBUSY;
  145. }
  146. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_AUDIT);
  147. val |= (adapter->portnum & 0xf);
  148. val |= mode << 7;
  149. if (mode)
  150. seconds = jiffies / HZ - adapter->ahw->idc.sec_counter;
  151. else
  152. seconds = jiffies / HZ;
  153. val |= seconds << 8;
  154. QLCWRX(adapter->ahw, QLC_83XX_IDC_DRV_AUDIT, val);
  155. adapter->ahw->idc.sec_counter = jiffies / HZ;
  156. if (lock)
  157. qlcnic_83xx_unlock_driver(adapter);
  158. return 0;
  159. }
  160. static void qlcnic_83xx_idc_update_minor_version(struct qlcnic_adapter *adapter)
  161. {
  162. u32 val;
  163. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_MIN_VERSION);
  164. val = val & ~(0x3 << (adapter->portnum * 2));
  165. val = val | (QLC_83XX_IDC_MINOR_VERSION << (adapter->portnum * 2));
  166. QLCWRX(adapter->ahw, QLC_83XX_IDC_MIN_VERSION, val);
  167. }
  168. static int qlcnic_83xx_idc_update_major_version(struct qlcnic_adapter *adapter,
  169. int lock)
  170. {
  171. u32 val;
  172. if (lock) {
  173. if (qlcnic_83xx_lock_driver(adapter))
  174. return -EBUSY;
  175. }
  176. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_MAJ_VERSION);
  177. val = val & ~0xFF;
  178. val = val | QLC_83XX_IDC_MAJOR_VERSION;
  179. QLCWRX(adapter->ahw, QLC_83XX_IDC_MAJ_VERSION, val);
  180. if (lock)
  181. qlcnic_83xx_unlock_driver(adapter);
  182. return 0;
  183. }
  184. static int
  185. qlcnic_83xx_idc_update_drv_presence_reg(struct qlcnic_adapter *adapter,
  186. int status, int lock)
  187. {
  188. u32 val;
  189. if (lock) {
  190. if (qlcnic_83xx_lock_driver(adapter))
  191. return -EBUSY;
  192. }
  193. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE);
  194. if (status)
  195. val = val | (1 << adapter->portnum);
  196. else
  197. val = val & ~(1 << adapter->portnum);
  198. QLCWRX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE, val);
  199. qlcnic_83xx_idc_update_minor_version(adapter);
  200. if (lock)
  201. qlcnic_83xx_unlock_driver(adapter);
  202. return 0;
  203. }
  204. static int qlcnic_83xx_idc_check_major_version(struct qlcnic_adapter *adapter)
  205. {
  206. u32 val;
  207. u8 version;
  208. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_MAJ_VERSION);
  209. version = val & 0xFF;
  210. if (version != QLC_83XX_IDC_MAJOR_VERSION) {
  211. dev_info(&adapter->pdev->dev,
  212. "%s:mismatch. version 0x%x, expected version 0x%x\n",
  213. __func__, version, QLC_83XX_IDC_MAJOR_VERSION);
  214. return -EIO;
  215. }
  216. return 0;
  217. }
  218. static int qlcnic_83xx_idc_clear_registers(struct qlcnic_adapter *adapter,
  219. int lock)
  220. {
  221. u32 val;
  222. if (lock) {
  223. if (qlcnic_83xx_lock_driver(adapter))
  224. return -EBUSY;
  225. }
  226. QLCWRX(adapter->ahw, QLC_83XX_IDC_DRV_ACK, 0);
  227. /* Clear gracefull reset bit */
  228. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  229. val &= ~QLC_83XX_IDC_GRACEFULL_RESET;
  230. QLCWRX(adapter->ahw, QLC_83XX_IDC_CTRL, val);
  231. if (lock)
  232. qlcnic_83xx_unlock_driver(adapter);
  233. return 0;
  234. }
  235. static int qlcnic_83xx_idc_update_drv_ack_reg(struct qlcnic_adapter *adapter,
  236. int flag, int lock)
  237. {
  238. u32 val;
  239. if (lock) {
  240. if (qlcnic_83xx_lock_driver(adapter))
  241. return -EBUSY;
  242. }
  243. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_ACK);
  244. if (flag)
  245. val = val | (1 << adapter->portnum);
  246. else
  247. val = val & ~(1 << adapter->portnum);
  248. QLCWRX(adapter->ahw, QLC_83XX_IDC_DRV_ACK, val);
  249. if (lock)
  250. qlcnic_83xx_unlock_driver(adapter);
  251. return 0;
  252. }
  253. static int qlcnic_83xx_idc_check_timeout(struct qlcnic_adapter *adapter,
  254. int time_limit)
  255. {
  256. u64 seconds;
  257. seconds = jiffies / HZ - adapter->ahw->idc.sec_counter;
  258. if (seconds <= time_limit)
  259. return 0;
  260. else
  261. return -EBUSY;
  262. }
  263. /**
  264. * qlcnic_83xx_idc_check_reset_ack_reg
  265. *
  266. * @adapter: adapter structure
  267. *
  268. * Check ACK wait limit and clear the functions which failed to ACK
  269. *
  270. * Return 0 if all functions have acknowledged the reset request.
  271. **/
  272. static int qlcnic_83xx_idc_check_reset_ack_reg(struct qlcnic_adapter *adapter)
  273. {
  274. int timeout;
  275. u32 ack, presence, val;
  276. timeout = QLC_83XX_IDC_RESET_TIMEOUT_SECS;
  277. ack = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_ACK);
  278. presence = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE);
  279. dev_info(&adapter->pdev->dev,
  280. "%s: ack = 0x%x, presence = 0x%x\n", __func__, ack, presence);
  281. if (!((ack & presence) == presence)) {
  282. if (qlcnic_83xx_idc_check_timeout(adapter, timeout)) {
  283. /* Clear functions which failed to ACK */
  284. dev_info(&adapter->pdev->dev,
  285. "%s: ACK wait exceeds time limit\n", __func__);
  286. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE);
  287. val = val & ~(ack ^ presence);
  288. if (qlcnic_83xx_lock_driver(adapter))
  289. return -EBUSY;
  290. QLCWRX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE, val);
  291. dev_info(&adapter->pdev->dev,
  292. "%s: updated drv presence reg = 0x%x\n",
  293. __func__, val);
  294. qlcnic_83xx_unlock_driver(adapter);
  295. return 0;
  296. } else {
  297. return 1;
  298. }
  299. } else {
  300. dev_info(&adapter->pdev->dev,
  301. "%s: Reset ACK received from all functions\n",
  302. __func__);
  303. return 0;
  304. }
  305. }
  306. /**
  307. * qlcnic_83xx_idc_tx_soft_reset
  308. *
  309. * @adapter: adapter structure
  310. *
  311. * Handle context deletion and recreation request from transmit routine
  312. *
  313. * Returns -EBUSY or Success (0)
  314. *
  315. **/
  316. static int qlcnic_83xx_idc_tx_soft_reset(struct qlcnic_adapter *adapter)
  317. {
  318. struct net_device *netdev = adapter->netdev;
  319. if (test_and_set_bit(__QLCNIC_RESETTING, &adapter->state))
  320. return -EBUSY;
  321. netif_device_detach(netdev);
  322. qlcnic_down(adapter, netdev);
  323. qlcnic_up(adapter, netdev);
  324. netif_device_attach(netdev);
  325. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  326. dev_err(&adapter->pdev->dev, "%s:\n", __func__);
  327. return 0;
  328. }
  329. /**
  330. * qlcnic_83xx_idc_detach_driver
  331. *
  332. * @adapter: adapter structure
  333. * Detach net interface, stop TX and cleanup resources before the HW reset.
  334. * Returns: None
  335. *
  336. **/
  337. static void qlcnic_83xx_idc_detach_driver(struct qlcnic_adapter *adapter)
  338. {
  339. int i;
  340. struct net_device *netdev = adapter->netdev;
  341. netif_device_detach(netdev);
  342. qlcnic_83xx_detach_mailbox_work(adapter);
  343. /* Disable mailbox interrupt */
  344. qlcnic_83xx_disable_mbx_intr(adapter);
  345. qlcnic_down(adapter, netdev);
  346. for (i = 0; i < adapter->ahw->num_msix; i++) {
  347. adapter->ahw->intr_tbl[i].id = i;
  348. adapter->ahw->intr_tbl[i].enabled = 0;
  349. adapter->ahw->intr_tbl[i].src = 0;
  350. }
  351. if (qlcnic_sriov_pf_check(adapter))
  352. qlcnic_sriov_pf_reset(adapter);
  353. }
  354. /**
  355. * qlcnic_83xx_idc_attach_driver
  356. *
  357. * @adapter: adapter structure
  358. *
  359. * Re-attach and re-enable net interface
  360. * Returns: None
  361. *
  362. **/
  363. static void qlcnic_83xx_idc_attach_driver(struct qlcnic_adapter *adapter)
  364. {
  365. struct net_device *netdev = adapter->netdev;
  366. if (netif_running(netdev)) {
  367. if (qlcnic_up(adapter, netdev))
  368. goto done;
  369. qlcnic_restore_indev_addr(netdev, NETDEV_UP);
  370. }
  371. done:
  372. netif_device_attach(netdev);
  373. }
  374. static int qlcnic_83xx_idc_enter_failed_state(struct qlcnic_adapter *adapter,
  375. int lock)
  376. {
  377. if (lock) {
  378. if (qlcnic_83xx_lock_driver(adapter))
  379. return -EBUSY;
  380. }
  381. qlcnic_83xx_idc_clear_registers(adapter, 0);
  382. QLCWRX(adapter->ahw, QLC_83XX_IDC_DEV_STATE, QLC_83XX_IDC_DEV_FAILED);
  383. if (lock)
  384. qlcnic_83xx_unlock_driver(adapter);
  385. qlcnic_83xx_idc_log_state_history(adapter);
  386. dev_info(&adapter->pdev->dev, "Device will enter failed state\n");
  387. return 0;
  388. }
  389. static int qlcnic_83xx_idc_enter_init_state(struct qlcnic_adapter *adapter,
  390. int lock)
  391. {
  392. if (lock) {
  393. if (qlcnic_83xx_lock_driver(adapter))
  394. return -EBUSY;
  395. }
  396. QLCWRX(adapter->ahw, QLC_83XX_IDC_DEV_STATE, QLC_83XX_IDC_DEV_INIT);
  397. if (lock)
  398. qlcnic_83xx_unlock_driver(adapter);
  399. return 0;
  400. }
  401. static int qlcnic_83xx_idc_enter_need_quiesce(struct qlcnic_adapter *adapter,
  402. int lock)
  403. {
  404. if (lock) {
  405. if (qlcnic_83xx_lock_driver(adapter))
  406. return -EBUSY;
  407. }
  408. QLCWRX(adapter->ahw, QLC_83XX_IDC_DEV_STATE,
  409. QLC_83XX_IDC_DEV_NEED_QUISCENT);
  410. if (lock)
  411. qlcnic_83xx_unlock_driver(adapter);
  412. return 0;
  413. }
  414. static int
  415. qlcnic_83xx_idc_enter_need_reset_state(struct qlcnic_adapter *adapter, int lock)
  416. {
  417. if (lock) {
  418. if (qlcnic_83xx_lock_driver(adapter))
  419. return -EBUSY;
  420. }
  421. QLCWRX(adapter->ahw, QLC_83XX_IDC_DEV_STATE,
  422. QLC_83XX_IDC_DEV_NEED_RESET);
  423. if (lock)
  424. qlcnic_83xx_unlock_driver(adapter);
  425. return 0;
  426. }
  427. static int qlcnic_83xx_idc_enter_ready_state(struct qlcnic_adapter *adapter,
  428. int lock)
  429. {
  430. if (lock) {
  431. if (qlcnic_83xx_lock_driver(adapter))
  432. return -EBUSY;
  433. }
  434. QLCWRX(adapter->ahw, QLC_83XX_IDC_DEV_STATE, QLC_83XX_IDC_DEV_READY);
  435. if (lock)
  436. qlcnic_83xx_unlock_driver(adapter);
  437. return 0;
  438. }
  439. /**
  440. * qlcnic_83xx_idc_find_reset_owner_id
  441. *
  442. * @adapter: adapter structure
  443. *
  444. * NIC gets precedence over ISCSI and ISCSI has precedence over FCOE.
  445. * Within the same class, function with lowest PCI ID assumes ownership
  446. *
  447. * Returns: reset owner id or failure indication (-EIO)
  448. *
  449. **/
  450. static int qlcnic_83xx_idc_find_reset_owner_id(struct qlcnic_adapter *adapter)
  451. {
  452. u32 reg, reg1, reg2, i, j, owner, class;
  453. reg1 = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_PARTITION_INFO_1);
  454. reg2 = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_PARTITION_INFO_2);
  455. owner = QLCNIC_TYPE_NIC;
  456. i = 0;
  457. j = 0;
  458. reg = reg1;
  459. do {
  460. class = (((reg & (0xF << j * 4)) >> j * 4) & 0x3);
  461. if (class == owner)
  462. break;
  463. if (i == (QLC_83XX_IDC_MAX_FUNC_PER_PARTITION_INFO - 1)) {
  464. reg = reg2;
  465. j = 0;
  466. } else {
  467. j++;
  468. }
  469. if (i == (QLC_83XX_IDC_MAX_CNA_FUNCTIONS - 1)) {
  470. if (owner == QLCNIC_TYPE_NIC)
  471. owner = QLCNIC_TYPE_ISCSI;
  472. else if (owner == QLCNIC_TYPE_ISCSI)
  473. owner = QLCNIC_TYPE_FCOE;
  474. else if (owner == QLCNIC_TYPE_FCOE)
  475. return -EIO;
  476. reg = reg1;
  477. j = 0;
  478. i = 0;
  479. }
  480. } while (i++ < QLC_83XX_IDC_MAX_CNA_FUNCTIONS);
  481. return i;
  482. }
  483. static int qlcnic_83xx_idc_restart_hw(struct qlcnic_adapter *adapter, int lock)
  484. {
  485. int ret = 0;
  486. ret = qlcnic_83xx_restart_hw(adapter);
  487. if (ret) {
  488. qlcnic_83xx_idc_enter_failed_state(adapter, lock);
  489. } else {
  490. qlcnic_83xx_idc_clear_registers(adapter, lock);
  491. ret = qlcnic_83xx_idc_enter_ready_state(adapter, lock);
  492. }
  493. return ret;
  494. }
  495. static int qlcnic_83xx_idc_check_fan_failure(struct qlcnic_adapter *adapter)
  496. {
  497. u32 status;
  498. status = QLC_SHARED_REG_RD32(adapter, QLCNIC_PEG_HALT_STATUS1);
  499. if (status & QLCNIC_RCODE_FATAL_ERROR) {
  500. dev_err(&adapter->pdev->dev,
  501. "peg halt status1=0x%x\n", status);
  502. if (QLCNIC_FWERROR_CODE(status) == QLCNIC_FWERROR_FAN_FAILURE) {
  503. dev_err(&adapter->pdev->dev,
  504. "On board active cooling fan failed. "
  505. "Device has been halted.\n");
  506. dev_err(&adapter->pdev->dev,
  507. "Replace the adapter.\n");
  508. return -EIO;
  509. }
  510. }
  511. return 0;
  512. }
  513. int qlcnic_83xx_idc_reattach_driver(struct qlcnic_adapter *adapter)
  514. {
  515. int err;
  516. qlcnic_83xx_reinit_mbx_work(adapter->ahw->mailbox);
  517. qlcnic_83xx_enable_mbx_interrupt(adapter);
  518. /* register for NIC IDC AEN Events */
  519. qlcnic_83xx_register_nic_idc_func(adapter, 1);
  520. err = qlcnic_sriov_pf_reinit(adapter);
  521. if (err)
  522. return err;
  523. qlcnic_83xx_enable_mbx_interrupt(adapter);
  524. if (qlcnic_83xx_configure_opmode(adapter)) {
  525. qlcnic_83xx_idc_enter_failed_state(adapter, 1);
  526. return -EIO;
  527. }
  528. if (adapter->nic_ops->init_driver(adapter)) {
  529. qlcnic_83xx_idc_enter_failed_state(adapter, 1);
  530. return -EIO;
  531. }
  532. if (adapter->portnum == 0)
  533. qlcnic_set_drv_version(adapter);
  534. qlcnic_dcb_get_info(adapter->dcb);
  535. qlcnic_83xx_idc_attach_driver(adapter);
  536. return 0;
  537. }
  538. static void qlcnic_83xx_idc_update_idc_params(struct qlcnic_adapter *adapter)
  539. {
  540. struct qlcnic_hardware_context *ahw = adapter->ahw;
  541. qlcnic_83xx_idc_update_drv_presence_reg(adapter, 1, 1);
  542. qlcnic_83xx_idc_update_audit_reg(adapter, 0, 1);
  543. set_bit(QLC_83XX_MODULE_LOADED, &adapter->ahw->idc.status);
  544. ahw->idc.quiesce_req = 0;
  545. ahw->idc.delay = QLC_83XX_IDC_FW_POLL_DELAY;
  546. ahw->idc.err_code = 0;
  547. ahw->idc.collect_dump = 0;
  548. ahw->reset_context = 0;
  549. adapter->tx_timeo_cnt = 0;
  550. ahw->idc.delay_reset = 0;
  551. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  552. }
  553. /**
  554. * qlcnic_83xx_idc_ready_state_entry
  555. *
  556. * @adapter: adapter structure
  557. *
  558. * Perform ready state initialization, this routine will get invoked only
  559. * once from READY state.
  560. *
  561. * Returns: Error code or Success(0)
  562. *
  563. **/
  564. int qlcnic_83xx_idc_ready_state_entry(struct qlcnic_adapter *adapter)
  565. {
  566. struct qlcnic_hardware_context *ahw = adapter->ahw;
  567. if (ahw->idc.prev_state != QLC_83XX_IDC_DEV_READY) {
  568. qlcnic_83xx_idc_update_idc_params(adapter);
  569. /* Re-attach the device if required */
  570. if ((ahw->idc.prev_state == QLC_83XX_IDC_DEV_NEED_RESET) ||
  571. (ahw->idc.prev_state == QLC_83XX_IDC_DEV_INIT)) {
  572. if (qlcnic_83xx_idc_reattach_driver(adapter))
  573. return -EIO;
  574. }
  575. }
  576. return 0;
  577. }
  578. /**
  579. * qlcnic_83xx_idc_vnic_pf_entry
  580. *
  581. * @adapter: adapter structure
  582. *
  583. * Ensure vNIC mode privileged function starts only after vNIC mode is
  584. * enabled by management function.
  585. * If vNIC mode is ready, start initialization.
  586. *
  587. * Returns: -EIO or 0
  588. *
  589. **/
  590. int qlcnic_83xx_idc_vnic_pf_entry(struct qlcnic_adapter *adapter)
  591. {
  592. u32 state;
  593. struct qlcnic_hardware_context *ahw = adapter->ahw;
  594. /* Privileged function waits till mgmt function enables VNIC mode */
  595. state = QLCRDX(adapter->ahw, QLC_83XX_VNIC_STATE);
  596. if (state != QLCNIC_DEV_NPAR_OPER) {
  597. if (!ahw->idc.vnic_wait_limit--) {
  598. qlcnic_83xx_idc_enter_failed_state(adapter, 1);
  599. return -EIO;
  600. }
  601. dev_info(&adapter->pdev->dev, "vNIC mode disabled\n");
  602. return -EIO;
  603. } else {
  604. /* Perform one time initialization from ready state */
  605. if (ahw->idc.vnic_state != QLCNIC_DEV_NPAR_OPER) {
  606. qlcnic_83xx_idc_update_idc_params(adapter);
  607. /* If the previous state is UNKNOWN, device will be
  608. already attached properly by Init routine*/
  609. if (ahw->idc.prev_state != QLC_83XX_IDC_DEV_UNKNOWN) {
  610. if (qlcnic_83xx_idc_reattach_driver(adapter))
  611. return -EIO;
  612. }
  613. adapter->ahw->idc.vnic_state = QLCNIC_DEV_NPAR_OPER;
  614. dev_info(&adapter->pdev->dev, "vNIC mode enabled\n");
  615. }
  616. }
  617. return 0;
  618. }
  619. static int qlcnic_83xx_idc_unknown_state(struct qlcnic_adapter *adapter)
  620. {
  621. adapter->ahw->idc.err_code = -EIO;
  622. dev_err(&adapter->pdev->dev,
  623. "%s: Device in unknown state\n", __func__);
  624. return 0;
  625. }
  626. /**
  627. * qlcnic_83xx_idc_cold_state
  628. *
  629. * @adapter: adapter structure
  630. *
  631. * If HW is up and running device will enter READY state.
  632. * If firmware image from host needs to be loaded, device is
  633. * forced to start with the file firmware image.
  634. *
  635. * Returns: Error code or Success(0)
  636. *
  637. **/
  638. static int qlcnic_83xx_idc_cold_state_handler(struct qlcnic_adapter *adapter)
  639. {
  640. qlcnic_83xx_idc_update_drv_presence_reg(adapter, 1, 0);
  641. qlcnic_83xx_idc_update_audit_reg(adapter, 1, 0);
  642. if (qlcnic_load_fw_file) {
  643. qlcnic_83xx_idc_restart_hw(adapter, 0);
  644. } else {
  645. if (qlcnic_83xx_check_hw_status(adapter)) {
  646. qlcnic_83xx_idc_enter_failed_state(adapter, 0);
  647. return -EIO;
  648. } else {
  649. qlcnic_83xx_idc_enter_ready_state(adapter, 0);
  650. }
  651. }
  652. return 0;
  653. }
  654. /**
  655. * qlcnic_83xx_idc_init_state
  656. *
  657. * @adapter: adapter structure
  658. *
  659. * Reset owner will restart the device from this state.
  660. * Device will enter failed state if it remains
  661. * in this state for more than DEV_INIT time limit.
  662. *
  663. * Returns: Error code or Success(0)
  664. *
  665. **/
  666. static int qlcnic_83xx_idc_init_state(struct qlcnic_adapter *adapter)
  667. {
  668. int timeout, ret = 0;
  669. u32 owner;
  670. timeout = QLC_83XX_IDC_INIT_TIMEOUT_SECS;
  671. if (adapter->ahw->idc.prev_state == QLC_83XX_IDC_DEV_NEED_RESET) {
  672. owner = qlcnic_83xx_idc_find_reset_owner_id(adapter);
  673. if (adapter->ahw->pci_func == owner)
  674. ret = qlcnic_83xx_idc_restart_hw(adapter, 1);
  675. } else {
  676. ret = qlcnic_83xx_idc_check_timeout(adapter, timeout);
  677. }
  678. return ret;
  679. }
  680. /**
  681. * qlcnic_83xx_idc_ready_state
  682. *
  683. * @adapter: adapter structure
  684. *
  685. * Perform IDC protocol specicifed actions after monitoring device state and
  686. * events.
  687. *
  688. * Returns: Error code or Success(0)
  689. *
  690. **/
  691. static int qlcnic_83xx_idc_ready_state(struct qlcnic_adapter *adapter)
  692. {
  693. struct qlcnic_hardware_context *ahw = adapter->ahw;
  694. struct qlcnic_mailbox *mbx = ahw->mailbox;
  695. int ret = 0;
  696. u32 owner;
  697. u32 val;
  698. /* Perform NIC configuration based ready state entry actions */
  699. if (ahw->idc.state_entry(adapter))
  700. return -EIO;
  701. if (qlcnic_check_temp(adapter)) {
  702. if (ahw->temp == QLCNIC_TEMP_PANIC) {
  703. qlcnic_83xx_idc_check_fan_failure(adapter);
  704. dev_err(&adapter->pdev->dev,
  705. "Error: device temperature %d above limits\n",
  706. adapter->ahw->temp);
  707. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  708. set_bit(__QLCNIC_RESETTING, &adapter->state);
  709. qlcnic_83xx_idc_detach_driver(adapter);
  710. qlcnic_83xx_idc_enter_failed_state(adapter, 1);
  711. return -EIO;
  712. }
  713. }
  714. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  715. ret = qlcnic_83xx_check_heartbeat(adapter);
  716. if (ret) {
  717. adapter->flags |= QLCNIC_FW_HANG;
  718. if (!(val & QLC_83XX_IDC_DISABLE_FW_RESET_RECOVERY)) {
  719. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  720. set_bit(__QLCNIC_RESETTING, &adapter->state);
  721. qlcnic_83xx_idc_enter_need_reset_state(adapter, 1);
  722. } else {
  723. owner = qlcnic_83xx_idc_find_reset_owner_id(adapter);
  724. if (ahw->pci_func == owner)
  725. qlcnic_dump_fw(adapter);
  726. }
  727. return -EIO;
  728. }
  729. if ((val & QLC_83XX_IDC_GRACEFULL_RESET) || ahw->idc.collect_dump) {
  730. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  731. /* Move to need reset state and prepare for reset */
  732. qlcnic_83xx_idc_enter_need_reset_state(adapter, 1);
  733. return ret;
  734. }
  735. /* Check for soft reset request */
  736. if (ahw->reset_context &&
  737. !(val & QLC_83XX_IDC_DISABLE_FW_RESET_RECOVERY)) {
  738. adapter->ahw->reset_context = 0;
  739. qlcnic_83xx_idc_tx_soft_reset(adapter);
  740. return ret;
  741. }
  742. /* Move to need quiesce state if requested */
  743. if (adapter->ahw->idc.quiesce_req) {
  744. qlcnic_83xx_idc_enter_need_quiesce(adapter, 1);
  745. qlcnic_83xx_idc_update_audit_reg(adapter, 0, 1);
  746. return ret;
  747. }
  748. return ret;
  749. }
  750. /**
  751. * qlcnic_83xx_idc_need_reset_state
  752. *
  753. * @adapter: adapter structure
  754. *
  755. * Device will remain in this state until:
  756. * Reset request ACK's are recieved from all the functions
  757. * Wait time exceeds max time limit
  758. *
  759. * Returns: Error code or Success(0)
  760. *
  761. **/
  762. static int qlcnic_83xx_idc_need_reset_state(struct qlcnic_adapter *adapter)
  763. {
  764. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  765. int ret = 0;
  766. if (adapter->ahw->idc.prev_state != QLC_83XX_IDC_DEV_NEED_RESET) {
  767. qlcnic_83xx_idc_update_audit_reg(adapter, 0, 1);
  768. set_bit(__QLCNIC_RESETTING, &adapter->state);
  769. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  770. if (adapter->ahw->nic_mode == QLCNIC_VNIC_MODE)
  771. qlcnic_83xx_disable_vnic_mode(adapter, 1);
  772. if (qlcnic_check_diag_status(adapter)) {
  773. dev_info(&adapter->pdev->dev,
  774. "%s: Wait for diag completion\n", __func__);
  775. adapter->ahw->idc.delay_reset = 1;
  776. return 0;
  777. } else {
  778. qlcnic_83xx_idc_update_drv_ack_reg(adapter, 1, 1);
  779. qlcnic_83xx_idc_detach_driver(adapter);
  780. }
  781. }
  782. if (qlcnic_check_diag_status(adapter)) {
  783. dev_info(&adapter->pdev->dev,
  784. "%s: Wait for diag completion\n", __func__);
  785. return -1;
  786. } else {
  787. if (adapter->ahw->idc.delay_reset) {
  788. qlcnic_83xx_idc_update_drv_ack_reg(adapter, 1, 1);
  789. qlcnic_83xx_idc_detach_driver(adapter);
  790. adapter->ahw->idc.delay_reset = 0;
  791. }
  792. /* Check for ACK from other functions */
  793. ret = qlcnic_83xx_idc_check_reset_ack_reg(adapter);
  794. if (ret) {
  795. dev_info(&adapter->pdev->dev,
  796. "%s: Waiting for reset ACK\n", __func__);
  797. return -1;
  798. }
  799. }
  800. /* Transit to INIT state and restart the HW */
  801. qlcnic_83xx_idc_enter_init_state(adapter, 1);
  802. return ret;
  803. }
  804. static int qlcnic_83xx_idc_need_quiesce_state(struct qlcnic_adapter *adapter)
  805. {
  806. dev_err(&adapter->pdev->dev, "%s: TBD\n", __func__);
  807. return 0;
  808. }
  809. static int qlcnic_83xx_idc_failed_state(struct qlcnic_adapter *adapter)
  810. {
  811. dev_err(&adapter->pdev->dev, "%s: please restart!!\n", __func__);
  812. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  813. adapter->ahw->idc.err_code = -EIO;
  814. return 0;
  815. }
  816. static int qlcnic_83xx_idc_quiesce_state(struct qlcnic_adapter *adapter)
  817. {
  818. dev_info(&adapter->pdev->dev, "%s: TBD\n", __func__);
  819. return 0;
  820. }
  821. static int qlcnic_83xx_idc_check_state_validity(struct qlcnic_adapter *adapter,
  822. u32 state)
  823. {
  824. u32 cur, prev, next;
  825. cur = adapter->ahw->idc.curr_state;
  826. prev = adapter->ahw->idc.prev_state;
  827. next = state;
  828. if ((next < QLC_83XX_IDC_DEV_COLD) ||
  829. (next > QLC_83XX_IDC_DEV_QUISCENT)) {
  830. dev_err(&adapter->pdev->dev,
  831. "%s: curr %d, prev %d, next state %d is invalid\n",
  832. __func__, cur, prev, state);
  833. return 1;
  834. }
  835. if ((cur == QLC_83XX_IDC_DEV_UNKNOWN) &&
  836. (prev == QLC_83XX_IDC_DEV_UNKNOWN)) {
  837. if ((next != QLC_83XX_IDC_DEV_COLD) &&
  838. (next != QLC_83XX_IDC_DEV_READY)) {
  839. dev_err(&adapter->pdev->dev,
  840. "%s: failed, cur %d prev %d next %d\n",
  841. __func__, cur, prev, next);
  842. return 1;
  843. }
  844. }
  845. if (next == QLC_83XX_IDC_DEV_INIT) {
  846. if ((prev != QLC_83XX_IDC_DEV_INIT) &&
  847. (prev != QLC_83XX_IDC_DEV_COLD) &&
  848. (prev != QLC_83XX_IDC_DEV_NEED_RESET)) {
  849. dev_err(&adapter->pdev->dev,
  850. "%s: failed, cur %d prev %d next %d\n",
  851. __func__, cur, prev, next);
  852. return 1;
  853. }
  854. }
  855. return 0;
  856. }
  857. static void qlcnic_83xx_periodic_tasks(struct qlcnic_adapter *adapter)
  858. {
  859. if (adapter->fhash.fnum)
  860. qlcnic_prune_lb_filters(adapter);
  861. }
  862. /**
  863. * qlcnic_83xx_idc_poll_dev_state
  864. *
  865. * @work: kernel work queue structure used to schedule the function
  866. *
  867. * Poll device state periodically and perform state specific
  868. * actions defined by Inter Driver Communication (IDC) protocol.
  869. *
  870. * Returns: None
  871. *
  872. **/
  873. void qlcnic_83xx_idc_poll_dev_state(struct work_struct *work)
  874. {
  875. struct qlcnic_adapter *adapter;
  876. u32 state;
  877. adapter = container_of(work, struct qlcnic_adapter, fw_work.work);
  878. state = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_STATE);
  879. if (qlcnic_83xx_idc_check_state_validity(adapter, state)) {
  880. qlcnic_83xx_idc_log_state_history(adapter);
  881. adapter->ahw->idc.curr_state = QLC_83XX_IDC_DEV_UNKNOWN;
  882. } else {
  883. adapter->ahw->idc.curr_state = state;
  884. }
  885. switch (adapter->ahw->idc.curr_state) {
  886. case QLC_83XX_IDC_DEV_READY:
  887. qlcnic_83xx_idc_ready_state(adapter);
  888. break;
  889. case QLC_83XX_IDC_DEV_NEED_RESET:
  890. qlcnic_83xx_idc_need_reset_state(adapter);
  891. break;
  892. case QLC_83XX_IDC_DEV_NEED_QUISCENT:
  893. qlcnic_83xx_idc_need_quiesce_state(adapter);
  894. break;
  895. case QLC_83XX_IDC_DEV_FAILED:
  896. qlcnic_83xx_idc_failed_state(adapter);
  897. return;
  898. case QLC_83XX_IDC_DEV_INIT:
  899. qlcnic_83xx_idc_init_state(adapter);
  900. break;
  901. case QLC_83XX_IDC_DEV_QUISCENT:
  902. qlcnic_83xx_idc_quiesce_state(adapter);
  903. break;
  904. default:
  905. qlcnic_83xx_idc_unknown_state(adapter);
  906. return;
  907. }
  908. adapter->ahw->idc.prev_state = adapter->ahw->idc.curr_state;
  909. qlcnic_83xx_periodic_tasks(adapter);
  910. /* Do not reschedule if firmaware is in hanged state and auto
  911. * recovery is disabled
  912. */
  913. if ((adapter->flags & QLCNIC_FW_HANG) && !qlcnic_auto_fw_reset)
  914. return;
  915. /* Re-schedule the function */
  916. if (test_bit(QLC_83XX_MODULE_LOADED, &adapter->ahw->idc.status))
  917. qlcnic_schedule_work(adapter, qlcnic_83xx_idc_poll_dev_state,
  918. adapter->ahw->idc.delay);
  919. }
  920. static void qlcnic_83xx_setup_idc_parameters(struct qlcnic_adapter *adapter)
  921. {
  922. u32 idc_params, val;
  923. if (qlcnic_83xx_lockless_flash_read32(adapter,
  924. QLC_83XX_IDC_FLASH_PARAM_ADDR,
  925. (u8 *)&idc_params, 1)) {
  926. dev_info(&adapter->pdev->dev,
  927. "%s:failed to get IDC params from flash\n", __func__);
  928. adapter->dev_init_timeo = QLC_83XX_IDC_INIT_TIMEOUT_SECS;
  929. adapter->reset_ack_timeo = QLC_83XX_IDC_RESET_TIMEOUT_SECS;
  930. } else {
  931. adapter->dev_init_timeo = idc_params & 0xFFFF;
  932. adapter->reset_ack_timeo = ((idc_params >> 16) & 0xFFFF);
  933. }
  934. adapter->ahw->idc.curr_state = QLC_83XX_IDC_DEV_UNKNOWN;
  935. adapter->ahw->idc.prev_state = QLC_83XX_IDC_DEV_UNKNOWN;
  936. adapter->ahw->idc.delay = QLC_83XX_IDC_FW_POLL_DELAY;
  937. adapter->ahw->idc.err_code = 0;
  938. adapter->ahw->idc.collect_dump = 0;
  939. adapter->ahw->idc.name = (char **)qlc_83xx_idc_states;
  940. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  941. set_bit(QLC_83XX_MODULE_LOADED, &adapter->ahw->idc.status);
  942. /* Check if reset recovery is disabled */
  943. if (!qlcnic_auto_fw_reset) {
  944. /* Propagate do not reset request to other functions */
  945. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  946. val = val | QLC_83XX_IDC_DISABLE_FW_RESET_RECOVERY;
  947. QLCWRX(adapter->ahw, QLC_83XX_IDC_CTRL, val);
  948. }
  949. }
  950. static int
  951. qlcnic_83xx_idc_first_to_load_function_handler(struct qlcnic_adapter *adapter)
  952. {
  953. u32 state, val;
  954. if (qlcnic_83xx_lock_driver(adapter))
  955. return -EIO;
  956. /* Clear driver lock register */
  957. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, 0);
  958. if (qlcnic_83xx_idc_update_major_version(adapter, 0)) {
  959. qlcnic_83xx_unlock_driver(adapter);
  960. return -EIO;
  961. }
  962. state = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_STATE);
  963. if (qlcnic_83xx_idc_check_state_validity(adapter, state)) {
  964. qlcnic_83xx_unlock_driver(adapter);
  965. return -EIO;
  966. }
  967. if (state != QLC_83XX_IDC_DEV_COLD && qlcnic_load_fw_file) {
  968. QLCWRX(adapter->ahw, QLC_83XX_IDC_DEV_STATE,
  969. QLC_83XX_IDC_DEV_COLD);
  970. state = QLC_83XX_IDC_DEV_COLD;
  971. }
  972. adapter->ahw->idc.curr_state = state;
  973. /* First to load function should cold boot the device */
  974. if (state == QLC_83XX_IDC_DEV_COLD)
  975. qlcnic_83xx_idc_cold_state_handler(adapter);
  976. /* Check if reset recovery is enabled */
  977. if (qlcnic_auto_fw_reset) {
  978. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  979. val = val & ~QLC_83XX_IDC_DISABLE_FW_RESET_RECOVERY;
  980. QLCWRX(adapter->ahw, QLC_83XX_IDC_CTRL, val);
  981. }
  982. qlcnic_83xx_unlock_driver(adapter);
  983. return 0;
  984. }
  985. int qlcnic_83xx_idc_init(struct qlcnic_adapter *adapter)
  986. {
  987. int ret = -EIO;
  988. qlcnic_83xx_setup_idc_parameters(adapter);
  989. if (qlcnic_83xx_get_reset_instruction_template(adapter))
  990. return ret;
  991. if (!qlcnic_83xx_idc_check_driver_presence_reg(adapter)) {
  992. if (qlcnic_83xx_idc_first_to_load_function_handler(adapter))
  993. return -EIO;
  994. } else {
  995. if (qlcnic_83xx_idc_check_major_version(adapter))
  996. return -EIO;
  997. }
  998. qlcnic_83xx_idc_update_audit_reg(adapter, 0, 1);
  999. return 0;
  1000. }
  1001. void qlcnic_83xx_idc_exit(struct qlcnic_adapter *adapter)
  1002. {
  1003. int id;
  1004. u32 val;
  1005. while (test_and_set_bit(__QLCNIC_RESETTING, &adapter->state))
  1006. usleep_range(10000, 11000);
  1007. id = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  1008. id = id & 0xFF;
  1009. if (id == adapter->portnum) {
  1010. dev_err(&adapter->pdev->dev,
  1011. "%s: wait for lock recovery.. %d\n", __func__, id);
  1012. msleep(20);
  1013. id = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  1014. id = id & 0xFF;
  1015. }
  1016. /* Clear driver presence bit */
  1017. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE);
  1018. val = val & ~(1 << adapter->portnum);
  1019. QLCWRX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE, val);
  1020. clear_bit(QLC_83XX_MODULE_LOADED, &adapter->ahw->idc.status);
  1021. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  1022. cancel_delayed_work_sync(&adapter->fw_work);
  1023. }
  1024. void qlcnic_83xx_idc_request_reset(struct qlcnic_adapter *adapter, u32 key)
  1025. {
  1026. u32 val;
  1027. if (qlcnic_sriov_vf_check(adapter))
  1028. return;
  1029. if (qlcnic_83xx_lock_driver(adapter)) {
  1030. dev_err(&adapter->pdev->dev,
  1031. "%s:failed, please retry\n", __func__);
  1032. return;
  1033. }
  1034. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  1035. if ((val & QLC_83XX_IDC_DISABLE_FW_RESET_RECOVERY) ||
  1036. !qlcnic_auto_fw_reset) {
  1037. dev_err(&adapter->pdev->dev,
  1038. "%s:failed, device in non reset mode\n", __func__);
  1039. qlcnic_83xx_unlock_driver(adapter);
  1040. return;
  1041. }
  1042. if (key == QLCNIC_FORCE_FW_RESET) {
  1043. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  1044. val = val | QLC_83XX_IDC_GRACEFULL_RESET;
  1045. QLCWRX(adapter->ahw, QLC_83XX_IDC_CTRL, val);
  1046. } else if (key == QLCNIC_FORCE_FW_DUMP_KEY) {
  1047. adapter->ahw->idc.collect_dump = 1;
  1048. }
  1049. qlcnic_83xx_unlock_driver(adapter);
  1050. return;
  1051. }
  1052. static int qlcnic_83xx_copy_bootloader(struct qlcnic_adapter *adapter)
  1053. {
  1054. u8 *p_cache;
  1055. u32 src, size;
  1056. u64 dest;
  1057. int ret = -EIO;
  1058. src = QLC_83XX_BOOTLOADER_FLASH_ADDR;
  1059. dest = QLCRDX(adapter->ahw, QLCNIC_BOOTLOADER_ADDR);
  1060. size = QLCRDX(adapter->ahw, QLCNIC_BOOTLOADER_SIZE);
  1061. /* alignment check */
  1062. if (size & 0xF)
  1063. size = (size + 16) & ~0xF;
  1064. p_cache = kzalloc(size, GFP_KERNEL);
  1065. if (p_cache == NULL)
  1066. return -ENOMEM;
  1067. ret = qlcnic_83xx_lockless_flash_read32(adapter, src, p_cache,
  1068. size / sizeof(u32));
  1069. if (ret) {
  1070. kfree(p_cache);
  1071. return ret;
  1072. }
  1073. /* 16 byte write to MS memory */
  1074. ret = qlcnic_83xx_ms_mem_write128(adapter, dest, (u32 *)p_cache,
  1075. size / 16);
  1076. if (ret) {
  1077. kfree(p_cache);
  1078. return ret;
  1079. }
  1080. kfree(p_cache);
  1081. return ret;
  1082. }
  1083. static int qlcnic_83xx_copy_fw_file(struct qlcnic_adapter *adapter)
  1084. {
  1085. struct qlc_83xx_fw_info *fw_info = adapter->ahw->fw_info;
  1086. const struct firmware *fw = fw_info->fw;
  1087. u32 dest, *p_cache;
  1088. int i, ret = -EIO;
  1089. u8 data[16];
  1090. size_t size;
  1091. u64 addr;
  1092. dest = QLCRDX(adapter->ahw, QLCNIC_FW_IMAGE_ADDR);
  1093. size = (fw->size & ~0xF);
  1094. p_cache = (u32 *)fw->data;
  1095. addr = (u64)dest;
  1096. ret = qlcnic_83xx_ms_mem_write128(adapter, addr,
  1097. (u32 *)p_cache, size / 16);
  1098. if (ret) {
  1099. dev_err(&adapter->pdev->dev, "MS memory write failed\n");
  1100. release_firmware(fw);
  1101. fw_info->fw = NULL;
  1102. return -EIO;
  1103. }
  1104. /* alignment check */
  1105. if (fw->size & 0xF) {
  1106. addr = dest + size;
  1107. for (i = 0; i < (fw->size & 0xF); i++)
  1108. data[i] = fw->data[size + i];
  1109. for (; i < 16; i++)
  1110. data[i] = 0;
  1111. ret = qlcnic_83xx_ms_mem_write128(adapter, addr,
  1112. (u32 *)data, 1);
  1113. if (ret) {
  1114. dev_err(&adapter->pdev->dev,
  1115. "MS memory write failed\n");
  1116. release_firmware(fw);
  1117. fw_info->fw = NULL;
  1118. return -EIO;
  1119. }
  1120. }
  1121. release_firmware(fw);
  1122. fw_info->fw = NULL;
  1123. return 0;
  1124. }
  1125. static void qlcnic_83xx_dump_pause_control_regs(struct qlcnic_adapter *adapter)
  1126. {
  1127. int i, j;
  1128. u32 val = 0, val1 = 0, reg = 0;
  1129. int err = 0;
  1130. val = QLCRD32(adapter, QLC_83XX_SRE_SHIM_REG, &err);
  1131. if (err == -EIO)
  1132. return;
  1133. dev_info(&adapter->pdev->dev, "SRE-Shim Ctrl:0x%x\n", val);
  1134. for (j = 0; j < 2; j++) {
  1135. if (j == 0) {
  1136. dev_info(&adapter->pdev->dev,
  1137. "Port 0 RxB Pause Threshold Regs[TC7..TC0]:");
  1138. reg = QLC_83XX_PORT0_THRESHOLD;
  1139. } else if (j == 1) {
  1140. dev_info(&adapter->pdev->dev,
  1141. "Port 1 RxB Pause Threshold Regs[TC7..TC0]:");
  1142. reg = QLC_83XX_PORT1_THRESHOLD;
  1143. }
  1144. for (i = 0; i < 8; i++) {
  1145. val = QLCRD32(adapter, reg + (i * 0x4), &err);
  1146. if (err == -EIO)
  1147. return;
  1148. dev_info(&adapter->pdev->dev, "0x%x ", val);
  1149. }
  1150. dev_info(&adapter->pdev->dev, "\n");
  1151. }
  1152. for (j = 0; j < 2; j++) {
  1153. if (j == 0) {
  1154. dev_info(&adapter->pdev->dev,
  1155. "Port 0 RxB TC Max Cell Registers[4..1]:");
  1156. reg = QLC_83XX_PORT0_TC_MC_REG;
  1157. } else if (j == 1) {
  1158. dev_info(&adapter->pdev->dev,
  1159. "Port 1 RxB TC Max Cell Registers[4..1]:");
  1160. reg = QLC_83XX_PORT1_TC_MC_REG;
  1161. }
  1162. for (i = 0; i < 4; i++) {
  1163. val = QLCRD32(adapter, reg + (i * 0x4), &err);
  1164. if (err == -EIO)
  1165. return;
  1166. dev_info(&adapter->pdev->dev, "0x%x ", val);
  1167. }
  1168. dev_info(&adapter->pdev->dev, "\n");
  1169. }
  1170. for (j = 0; j < 2; j++) {
  1171. if (j == 0) {
  1172. dev_info(&adapter->pdev->dev,
  1173. "Port 0 RxB Rx TC Stats[TC7..TC0]:");
  1174. reg = QLC_83XX_PORT0_TC_STATS;
  1175. } else if (j == 1) {
  1176. dev_info(&adapter->pdev->dev,
  1177. "Port 1 RxB Rx TC Stats[TC7..TC0]:");
  1178. reg = QLC_83XX_PORT1_TC_STATS;
  1179. }
  1180. for (i = 7; i >= 0; i--) {
  1181. val = QLCRD32(adapter, reg, &err);
  1182. if (err == -EIO)
  1183. return;
  1184. val &= ~(0x7 << 29); /* Reset bits 29 to 31 */
  1185. QLCWR32(adapter, reg, (val | (i << 29)));
  1186. val = QLCRD32(adapter, reg, &err);
  1187. if (err == -EIO)
  1188. return;
  1189. dev_info(&adapter->pdev->dev, "0x%x ", val);
  1190. }
  1191. dev_info(&adapter->pdev->dev, "\n");
  1192. }
  1193. val = QLCRD32(adapter, QLC_83XX_PORT2_IFB_THRESHOLD, &err);
  1194. if (err == -EIO)
  1195. return;
  1196. val1 = QLCRD32(adapter, QLC_83XX_PORT3_IFB_THRESHOLD, &err);
  1197. if (err == -EIO)
  1198. return;
  1199. dev_info(&adapter->pdev->dev,
  1200. "IFB-Pause Thresholds: Port 2:0x%x, Port 3:0x%x\n",
  1201. val, val1);
  1202. }
  1203. static void qlcnic_83xx_disable_pause_frames(struct qlcnic_adapter *adapter)
  1204. {
  1205. u32 reg = 0, i, j;
  1206. if (qlcnic_83xx_lock_driver(adapter)) {
  1207. dev_err(&adapter->pdev->dev,
  1208. "%s:failed to acquire driver lock\n", __func__);
  1209. return;
  1210. }
  1211. qlcnic_83xx_dump_pause_control_regs(adapter);
  1212. QLCWR32(adapter, QLC_83XX_SRE_SHIM_REG, 0x0);
  1213. for (j = 0; j < 2; j++) {
  1214. if (j == 0)
  1215. reg = QLC_83XX_PORT0_THRESHOLD;
  1216. else if (j == 1)
  1217. reg = QLC_83XX_PORT1_THRESHOLD;
  1218. for (i = 0; i < 8; i++)
  1219. QLCWR32(adapter, reg + (i * 0x4), 0x0);
  1220. }
  1221. for (j = 0; j < 2; j++) {
  1222. if (j == 0)
  1223. reg = QLC_83XX_PORT0_TC_MC_REG;
  1224. else if (j == 1)
  1225. reg = QLC_83XX_PORT1_TC_MC_REG;
  1226. for (i = 0; i < 4; i++)
  1227. QLCWR32(adapter, reg + (i * 0x4), 0x03FF03FF);
  1228. }
  1229. QLCWR32(adapter, QLC_83XX_PORT2_IFB_THRESHOLD, 0);
  1230. QLCWR32(adapter, QLC_83XX_PORT3_IFB_THRESHOLD, 0);
  1231. dev_info(&adapter->pdev->dev,
  1232. "Disabled pause frames successfully on all ports\n");
  1233. qlcnic_83xx_unlock_driver(adapter);
  1234. }
  1235. static void qlcnic_83xx_take_eport_out_of_reset(struct qlcnic_adapter *adapter)
  1236. {
  1237. QLCWR32(adapter, QLC_83XX_RESET_REG, 0);
  1238. QLCWR32(adapter, QLC_83XX_RESET_PORT0, 0);
  1239. QLCWR32(adapter, QLC_83XX_RESET_PORT1, 0);
  1240. QLCWR32(adapter, QLC_83XX_RESET_PORT2, 0);
  1241. QLCWR32(adapter, QLC_83XX_RESET_PORT3, 0);
  1242. QLCWR32(adapter, QLC_83XX_RESET_SRESHIM, 0);
  1243. QLCWR32(adapter, QLC_83XX_RESET_EPGSHIM, 0);
  1244. QLCWR32(adapter, QLC_83XX_RESET_ETHERPCS, 0);
  1245. QLCWR32(adapter, QLC_83XX_RESET_CONTROL, 1);
  1246. }
  1247. static int qlcnic_83xx_check_heartbeat(struct qlcnic_adapter *p_dev)
  1248. {
  1249. u32 heartbeat, peg_status;
  1250. int retries, ret = -EIO, err = 0;
  1251. retries = QLCNIC_HEARTBEAT_CHECK_RETRY_COUNT;
  1252. p_dev->heartbeat = QLC_SHARED_REG_RD32(p_dev,
  1253. QLCNIC_PEG_ALIVE_COUNTER);
  1254. do {
  1255. msleep(QLCNIC_HEARTBEAT_PERIOD_MSECS);
  1256. heartbeat = QLC_SHARED_REG_RD32(p_dev,
  1257. QLCNIC_PEG_ALIVE_COUNTER);
  1258. if (heartbeat != p_dev->heartbeat) {
  1259. ret = QLCNIC_RCODE_SUCCESS;
  1260. break;
  1261. }
  1262. } while (--retries);
  1263. if (ret) {
  1264. dev_err(&p_dev->pdev->dev, "firmware hang detected\n");
  1265. qlcnic_83xx_take_eport_out_of_reset(p_dev);
  1266. qlcnic_83xx_disable_pause_frames(p_dev);
  1267. peg_status = QLC_SHARED_REG_RD32(p_dev,
  1268. QLCNIC_PEG_HALT_STATUS1);
  1269. dev_info(&p_dev->pdev->dev, "Dumping HW/FW registers\n"
  1270. "PEG_HALT_STATUS1: 0x%x, PEG_HALT_STATUS2: 0x%x,\n"
  1271. "PEG_NET_0_PC: 0x%x, PEG_NET_1_PC: 0x%x,\n"
  1272. "PEG_NET_2_PC: 0x%x, PEG_NET_3_PC: 0x%x,\n"
  1273. "PEG_NET_4_PC: 0x%x\n", peg_status,
  1274. QLC_SHARED_REG_RD32(p_dev, QLCNIC_PEG_HALT_STATUS2),
  1275. QLCRD32(p_dev, QLC_83XX_CRB_PEG_NET_0, &err),
  1276. QLCRD32(p_dev, QLC_83XX_CRB_PEG_NET_1, &err),
  1277. QLCRD32(p_dev, QLC_83XX_CRB_PEG_NET_2, &err),
  1278. QLCRD32(p_dev, QLC_83XX_CRB_PEG_NET_3, &err),
  1279. QLCRD32(p_dev, QLC_83XX_CRB_PEG_NET_4, &err));
  1280. if (QLCNIC_FWERROR_CODE(peg_status) == 0x67)
  1281. dev_err(&p_dev->pdev->dev,
  1282. "Device is being reset err code 0x00006700.\n");
  1283. }
  1284. return ret;
  1285. }
  1286. static int qlcnic_83xx_check_cmd_peg_status(struct qlcnic_adapter *p_dev)
  1287. {
  1288. int retries = QLCNIC_CMDPEG_CHECK_RETRY_COUNT;
  1289. u32 val;
  1290. do {
  1291. val = QLC_SHARED_REG_RD32(p_dev, QLCNIC_CMDPEG_STATE);
  1292. if (val == QLC_83XX_CMDPEG_COMPLETE)
  1293. return 0;
  1294. msleep(QLCNIC_CMDPEG_CHECK_DELAY);
  1295. } while (--retries);
  1296. dev_err(&p_dev->pdev->dev, "%s: failed, state = 0x%x\n", __func__, val);
  1297. return -EIO;
  1298. }
  1299. int qlcnic_83xx_check_hw_status(struct qlcnic_adapter *p_dev)
  1300. {
  1301. int err;
  1302. err = qlcnic_83xx_check_cmd_peg_status(p_dev);
  1303. if (err)
  1304. return err;
  1305. err = qlcnic_83xx_check_heartbeat(p_dev);
  1306. if (err)
  1307. return err;
  1308. return err;
  1309. }
  1310. static int qlcnic_83xx_poll_reg(struct qlcnic_adapter *p_dev, u32 addr,
  1311. int duration, u32 mask, u32 status)
  1312. {
  1313. int timeout_error, err = 0;
  1314. u32 value;
  1315. u8 retries;
  1316. value = QLCRD32(p_dev, addr, &err);
  1317. if (err == -EIO)
  1318. return err;
  1319. retries = duration / 10;
  1320. do {
  1321. if ((value & mask) != status) {
  1322. timeout_error = 1;
  1323. msleep(duration / 10);
  1324. value = QLCRD32(p_dev, addr, &err);
  1325. if (err == -EIO)
  1326. return err;
  1327. } else {
  1328. timeout_error = 0;
  1329. break;
  1330. }
  1331. } while (retries--);
  1332. if (timeout_error) {
  1333. p_dev->ahw->reset.seq_error++;
  1334. dev_err(&p_dev->pdev->dev,
  1335. "%s: Timeout Err, entry_num = %d\n",
  1336. __func__, p_dev->ahw->reset.seq_index);
  1337. dev_err(&p_dev->pdev->dev,
  1338. "0x%08x 0x%08x 0x%08x\n",
  1339. value, mask, status);
  1340. }
  1341. return timeout_error;
  1342. }
  1343. static int qlcnic_83xx_reset_template_checksum(struct qlcnic_adapter *p_dev)
  1344. {
  1345. u32 sum = 0;
  1346. u16 *buff = (u16 *)p_dev->ahw->reset.buff;
  1347. int count = p_dev->ahw->reset.hdr->size / sizeof(u16);
  1348. while (count-- > 0)
  1349. sum += *buff++;
  1350. while (sum >> 16)
  1351. sum = (sum & 0xFFFF) + (sum >> 16);
  1352. if (~sum) {
  1353. return 0;
  1354. } else {
  1355. dev_err(&p_dev->pdev->dev, "%s: failed\n", __func__);
  1356. return -1;
  1357. }
  1358. }
  1359. int qlcnic_83xx_get_reset_instruction_template(struct qlcnic_adapter *p_dev)
  1360. {
  1361. struct qlcnic_hardware_context *ahw = p_dev->ahw;
  1362. u32 addr, count, prev_ver, curr_ver;
  1363. u8 *p_buff;
  1364. if (ahw->reset.buff != NULL) {
  1365. prev_ver = p_dev->fw_version;
  1366. curr_ver = qlcnic_83xx_get_fw_version(p_dev);
  1367. if (curr_ver > prev_ver)
  1368. kfree(ahw->reset.buff);
  1369. else
  1370. return 0;
  1371. }
  1372. ahw->reset.seq_error = 0;
  1373. ahw->reset.buff = kzalloc(QLC_83XX_RESTART_TEMPLATE_SIZE, GFP_KERNEL);
  1374. if (p_dev->ahw->reset.buff == NULL)
  1375. return -ENOMEM;
  1376. p_buff = p_dev->ahw->reset.buff;
  1377. addr = QLC_83XX_RESET_TEMPLATE_ADDR;
  1378. count = sizeof(struct qlc_83xx_reset_hdr) / sizeof(u32);
  1379. /* Copy template header from flash */
  1380. if (qlcnic_83xx_flash_read32(p_dev, addr, p_buff, count)) {
  1381. dev_err(&p_dev->pdev->dev, "%s: flash read failed\n", __func__);
  1382. return -EIO;
  1383. }
  1384. ahw->reset.hdr = (struct qlc_83xx_reset_hdr *)ahw->reset.buff;
  1385. addr = QLC_83XX_RESET_TEMPLATE_ADDR + ahw->reset.hdr->hdr_size;
  1386. p_buff = ahw->reset.buff + ahw->reset.hdr->hdr_size;
  1387. count = (ahw->reset.hdr->size - ahw->reset.hdr->hdr_size) / sizeof(u32);
  1388. /* Copy rest of the template */
  1389. if (qlcnic_83xx_flash_read32(p_dev, addr, p_buff, count)) {
  1390. dev_err(&p_dev->pdev->dev, "%s: flash read failed\n", __func__);
  1391. return -EIO;
  1392. }
  1393. if (qlcnic_83xx_reset_template_checksum(p_dev))
  1394. return -EIO;
  1395. /* Get Stop, Start and Init command offsets */
  1396. ahw->reset.init_offset = ahw->reset.buff + ahw->reset.hdr->init_offset;
  1397. ahw->reset.start_offset = ahw->reset.buff +
  1398. ahw->reset.hdr->start_offset;
  1399. ahw->reset.stop_offset = ahw->reset.buff + ahw->reset.hdr->hdr_size;
  1400. return 0;
  1401. }
  1402. /* Read Write HW register command */
  1403. static void qlcnic_83xx_read_write_crb_reg(struct qlcnic_adapter *p_dev,
  1404. u32 raddr, u32 waddr)
  1405. {
  1406. int err = 0;
  1407. u32 value;
  1408. value = QLCRD32(p_dev, raddr, &err);
  1409. if (err == -EIO)
  1410. return;
  1411. qlcnic_83xx_wrt_reg_indirect(p_dev, waddr, value);
  1412. }
  1413. /* Read Modify Write HW register command */
  1414. static void qlcnic_83xx_rmw_crb_reg(struct qlcnic_adapter *p_dev,
  1415. u32 raddr, u32 waddr,
  1416. struct qlc_83xx_rmw *p_rmw_hdr)
  1417. {
  1418. int err = 0;
  1419. u32 value;
  1420. if (p_rmw_hdr->index_a) {
  1421. value = p_dev->ahw->reset.array[p_rmw_hdr->index_a];
  1422. } else {
  1423. value = QLCRD32(p_dev, raddr, &err);
  1424. if (err == -EIO)
  1425. return;
  1426. }
  1427. value &= p_rmw_hdr->mask;
  1428. value <<= p_rmw_hdr->shl;
  1429. value >>= p_rmw_hdr->shr;
  1430. value |= p_rmw_hdr->or_value;
  1431. value ^= p_rmw_hdr->xor_value;
  1432. qlcnic_83xx_wrt_reg_indirect(p_dev, waddr, value);
  1433. }
  1434. /* Write HW register command */
  1435. static void qlcnic_83xx_write_list(struct qlcnic_adapter *p_dev,
  1436. struct qlc_83xx_entry_hdr *p_hdr)
  1437. {
  1438. int i;
  1439. struct qlc_83xx_entry *entry;
  1440. entry = (struct qlc_83xx_entry *)((char *)p_hdr +
  1441. sizeof(struct qlc_83xx_entry_hdr));
  1442. for (i = 0; i < p_hdr->count; i++, entry++) {
  1443. qlcnic_83xx_wrt_reg_indirect(p_dev, entry->arg1,
  1444. entry->arg2);
  1445. if (p_hdr->delay)
  1446. udelay((u32)(p_hdr->delay));
  1447. }
  1448. }
  1449. /* Read and Write instruction */
  1450. static void qlcnic_83xx_read_write_list(struct qlcnic_adapter *p_dev,
  1451. struct qlc_83xx_entry_hdr *p_hdr)
  1452. {
  1453. int i;
  1454. struct qlc_83xx_entry *entry;
  1455. entry = (struct qlc_83xx_entry *)((char *)p_hdr +
  1456. sizeof(struct qlc_83xx_entry_hdr));
  1457. for (i = 0; i < p_hdr->count; i++, entry++) {
  1458. qlcnic_83xx_read_write_crb_reg(p_dev, entry->arg1,
  1459. entry->arg2);
  1460. if (p_hdr->delay)
  1461. udelay((u32)(p_hdr->delay));
  1462. }
  1463. }
  1464. /* Poll HW register command */
  1465. static void qlcnic_83xx_poll_list(struct qlcnic_adapter *p_dev,
  1466. struct qlc_83xx_entry_hdr *p_hdr)
  1467. {
  1468. long delay;
  1469. struct qlc_83xx_entry *entry;
  1470. struct qlc_83xx_poll *poll;
  1471. int i, err = 0;
  1472. unsigned long arg1, arg2;
  1473. poll = (struct qlc_83xx_poll *)((char *)p_hdr +
  1474. sizeof(struct qlc_83xx_entry_hdr));
  1475. entry = (struct qlc_83xx_entry *)((char *)poll +
  1476. sizeof(struct qlc_83xx_poll));
  1477. delay = (long)p_hdr->delay;
  1478. if (!delay) {
  1479. for (i = 0; i < p_hdr->count; i++, entry++)
  1480. qlcnic_83xx_poll_reg(p_dev, entry->arg1,
  1481. delay, poll->mask,
  1482. poll->status);
  1483. } else {
  1484. for (i = 0; i < p_hdr->count; i++, entry++) {
  1485. arg1 = entry->arg1;
  1486. arg2 = entry->arg2;
  1487. if (delay) {
  1488. if (qlcnic_83xx_poll_reg(p_dev,
  1489. arg1, delay,
  1490. poll->mask,
  1491. poll->status)){
  1492. QLCRD32(p_dev, arg1, &err);
  1493. if (err == -EIO)
  1494. return;
  1495. QLCRD32(p_dev, arg2, &err);
  1496. if (err == -EIO)
  1497. return;
  1498. }
  1499. }
  1500. }
  1501. }
  1502. }
  1503. /* Poll and write HW register command */
  1504. static void qlcnic_83xx_poll_write_list(struct qlcnic_adapter *p_dev,
  1505. struct qlc_83xx_entry_hdr *p_hdr)
  1506. {
  1507. int i;
  1508. long delay;
  1509. struct qlc_83xx_quad_entry *entry;
  1510. struct qlc_83xx_poll *poll;
  1511. poll = (struct qlc_83xx_poll *)((char *)p_hdr +
  1512. sizeof(struct qlc_83xx_entry_hdr));
  1513. entry = (struct qlc_83xx_quad_entry *)((char *)poll +
  1514. sizeof(struct qlc_83xx_poll));
  1515. delay = (long)p_hdr->delay;
  1516. for (i = 0; i < p_hdr->count; i++, entry++) {
  1517. qlcnic_83xx_wrt_reg_indirect(p_dev, entry->dr_addr,
  1518. entry->dr_value);
  1519. qlcnic_83xx_wrt_reg_indirect(p_dev, entry->ar_addr,
  1520. entry->ar_value);
  1521. if (delay)
  1522. qlcnic_83xx_poll_reg(p_dev, entry->ar_addr, delay,
  1523. poll->mask, poll->status);
  1524. }
  1525. }
  1526. /* Read Modify Write register command */
  1527. static void qlcnic_83xx_read_modify_write(struct qlcnic_adapter *p_dev,
  1528. struct qlc_83xx_entry_hdr *p_hdr)
  1529. {
  1530. int i;
  1531. struct qlc_83xx_entry *entry;
  1532. struct qlc_83xx_rmw *rmw_hdr;
  1533. rmw_hdr = (struct qlc_83xx_rmw *)((char *)p_hdr +
  1534. sizeof(struct qlc_83xx_entry_hdr));
  1535. entry = (struct qlc_83xx_entry *)((char *)rmw_hdr +
  1536. sizeof(struct qlc_83xx_rmw));
  1537. for (i = 0; i < p_hdr->count; i++, entry++) {
  1538. qlcnic_83xx_rmw_crb_reg(p_dev, entry->arg1,
  1539. entry->arg2, rmw_hdr);
  1540. if (p_hdr->delay)
  1541. udelay((u32)(p_hdr->delay));
  1542. }
  1543. }
  1544. static void qlcnic_83xx_pause(struct qlc_83xx_entry_hdr *p_hdr)
  1545. {
  1546. if (p_hdr->delay)
  1547. mdelay((u32)((long)p_hdr->delay));
  1548. }
  1549. /* Read and poll register command */
  1550. static void qlcnic_83xx_poll_read_list(struct qlcnic_adapter *p_dev,
  1551. struct qlc_83xx_entry_hdr *p_hdr)
  1552. {
  1553. long delay;
  1554. int index, i, j, err;
  1555. struct qlc_83xx_quad_entry *entry;
  1556. struct qlc_83xx_poll *poll;
  1557. unsigned long addr;
  1558. poll = (struct qlc_83xx_poll *)((char *)p_hdr +
  1559. sizeof(struct qlc_83xx_entry_hdr));
  1560. entry = (struct qlc_83xx_quad_entry *)((char *)poll +
  1561. sizeof(struct qlc_83xx_poll));
  1562. delay = (long)p_hdr->delay;
  1563. for (i = 0; i < p_hdr->count; i++, entry++) {
  1564. qlcnic_83xx_wrt_reg_indirect(p_dev, entry->ar_addr,
  1565. entry->ar_value);
  1566. if (delay) {
  1567. if (!qlcnic_83xx_poll_reg(p_dev, entry->ar_addr, delay,
  1568. poll->mask, poll->status)){
  1569. index = p_dev->ahw->reset.array_index;
  1570. addr = entry->dr_addr;
  1571. j = QLCRD32(p_dev, addr, &err);
  1572. if (err == -EIO)
  1573. return;
  1574. p_dev->ahw->reset.array[index++] = j;
  1575. if (index == QLC_83XX_MAX_RESET_SEQ_ENTRIES)
  1576. p_dev->ahw->reset.array_index = 1;
  1577. }
  1578. }
  1579. }
  1580. }
  1581. static inline void qlcnic_83xx_seq_end(struct qlcnic_adapter *p_dev)
  1582. {
  1583. p_dev->ahw->reset.seq_end = 1;
  1584. }
  1585. static void qlcnic_83xx_template_end(struct qlcnic_adapter *p_dev)
  1586. {
  1587. p_dev->ahw->reset.template_end = 1;
  1588. if (p_dev->ahw->reset.seq_error == 0)
  1589. dev_err(&p_dev->pdev->dev,
  1590. "HW restart process completed successfully.\n");
  1591. else
  1592. dev_err(&p_dev->pdev->dev,
  1593. "HW restart completed with timeout errors.\n");
  1594. }
  1595. /**
  1596. * qlcnic_83xx_exec_template_cmd
  1597. *
  1598. * @p_dev: adapter structure
  1599. * @p_buff: Poiter to instruction template
  1600. *
  1601. * Template provides instructions to stop, restart and initalize firmware.
  1602. * These instructions are abstracted as a series of read, write and
  1603. * poll operations on hardware registers. Register information and operation
  1604. * specifics are not exposed to the driver. Driver reads the template from
  1605. * flash and executes the instructions located at pre-defined offsets.
  1606. *
  1607. * Returns: None
  1608. * */
  1609. static void qlcnic_83xx_exec_template_cmd(struct qlcnic_adapter *p_dev,
  1610. char *p_buff)
  1611. {
  1612. int index, entries;
  1613. struct qlc_83xx_entry_hdr *p_hdr;
  1614. char *entry = p_buff;
  1615. p_dev->ahw->reset.seq_end = 0;
  1616. p_dev->ahw->reset.template_end = 0;
  1617. entries = p_dev->ahw->reset.hdr->entries;
  1618. index = p_dev->ahw->reset.seq_index;
  1619. for (; (!p_dev->ahw->reset.seq_end) && (index < entries); index++) {
  1620. p_hdr = (struct qlc_83xx_entry_hdr *)entry;
  1621. switch (p_hdr->cmd) {
  1622. case QLC_83XX_OPCODE_NOP:
  1623. break;
  1624. case QLC_83XX_OPCODE_WRITE_LIST:
  1625. qlcnic_83xx_write_list(p_dev, p_hdr);
  1626. break;
  1627. case QLC_83XX_OPCODE_READ_WRITE_LIST:
  1628. qlcnic_83xx_read_write_list(p_dev, p_hdr);
  1629. break;
  1630. case QLC_83XX_OPCODE_POLL_LIST:
  1631. qlcnic_83xx_poll_list(p_dev, p_hdr);
  1632. break;
  1633. case QLC_83XX_OPCODE_POLL_WRITE_LIST:
  1634. qlcnic_83xx_poll_write_list(p_dev, p_hdr);
  1635. break;
  1636. case QLC_83XX_OPCODE_READ_MODIFY_WRITE:
  1637. qlcnic_83xx_read_modify_write(p_dev, p_hdr);
  1638. break;
  1639. case QLC_83XX_OPCODE_SEQ_PAUSE:
  1640. qlcnic_83xx_pause(p_hdr);
  1641. break;
  1642. case QLC_83XX_OPCODE_SEQ_END:
  1643. qlcnic_83xx_seq_end(p_dev);
  1644. break;
  1645. case QLC_83XX_OPCODE_TMPL_END:
  1646. qlcnic_83xx_template_end(p_dev);
  1647. break;
  1648. case QLC_83XX_OPCODE_POLL_READ_LIST:
  1649. qlcnic_83xx_poll_read_list(p_dev, p_hdr);
  1650. break;
  1651. default:
  1652. dev_err(&p_dev->pdev->dev,
  1653. "%s: Unknown opcode 0x%04x in template %d\n",
  1654. __func__, p_hdr->cmd, index);
  1655. break;
  1656. }
  1657. entry += p_hdr->size;
  1658. }
  1659. p_dev->ahw->reset.seq_index = index;
  1660. }
  1661. static void qlcnic_83xx_stop_hw(struct qlcnic_adapter *p_dev)
  1662. {
  1663. p_dev->ahw->reset.seq_index = 0;
  1664. qlcnic_83xx_exec_template_cmd(p_dev, p_dev->ahw->reset.stop_offset);
  1665. if (p_dev->ahw->reset.seq_end != 1)
  1666. dev_err(&p_dev->pdev->dev, "%s: failed\n", __func__);
  1667. }
  1668. static void qlcnic_83xx_start_hw(struct qlcnic_adapter *p_dev)
  1669. {
  1670. qlcnic_83xx_exec_template_cmd(p_dev, p_dev->ahw->reset.start_offset);
  1671. if (p_dev->ahw->reset.template_end != 1)
  1672. dev_err(&p_dev->pdev->dev, "%s: failed\n", __func__);
  1673. }
  1674. static void qlcnic_83xx_init_hw(struct qlcnic_adapter *p_dev)
  1675. {
  1676. qlcnic_83xx_exec_template_cmd(p_dev, p_dev->ahw->reset.init_offset);
  1677. if (p_dev->ahw->reset.seq_end != 1)
  1678. dev_err(&p_dev->pdev->dev, "%s: failed\n", __func__);
  1679. }
  1680. static int qlcnic_83xx_load_fw_image_from_host(struct qlcnic_adapter *adapter)
  1681. {
  1682. struct qlc_83xx_fw_info *fw_info = adapter->ahw->fw_info;
  1683. int err = -EIO;
  1684. if (request_firmware(&fw_info->fw, fw_info->fw_file_name,
  1685. &(adapter->pdev->dev))) {
  1686. dev_err(&adapter->pdev->dev,
  1687. "No file FW image, loading flash FW image.\n");
  1688. QLC_SHARED_REG_WR32(adapter, QLCNIC_FW_IMG_VALID,
  1689. QLC_83XX_BOOT_FROM_FLASH);
  1690. } else {
  1691. if (qlcnic_83xx_copy_fw_file(adapter))
  1692. return err;
  1693. QLC_SHARED_REG_WR32(adapter, QLCNIC_FW_IMG_VALID,
  1694. QLC_83XX_BOOT_FROM_FILE);
  1695. }
  1696. return 0;
  1697. }
  1698. static int qlcnic_83xx_restart_hw(struct qlcnic_adapter *adapter)
  1699. {
  1700. u32 val;
  1701. int err = -EIO;
  1702. qlcnic_83xx_stop_hw(adapter);
  1703. /* Collect FW register dump if required */
  1704. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  1705. if (!(val & QLC_83XX_IDC_GRACEFULL_RESET))
  1706. qlcnic_dump_fw(adapter);
  1707. qlcnic_83xx_init_hw(adapter);
  1708. if (qlcnic_83xx_copy_bootloader(adapter))
  1709. return err;
  1710. /* Boot either flash image or firmware image from host file system */
  1711. if (qlcnic_load_fw_file) {
  1712. if (qlcnic_83xx_load_fw_image_from_host(adapter))
  1713. return err;
  1714. } else {
  1715. QLC_SHARED_REG_WR32(adapter, QLCNIC_FW_IMG_VALID,
  1716. QLC_83XX_BOOT_FROM_FLASH);
  1717. }
  1718. qlcnic_83xx_start_hw(adapter);
  1719. if (qlcnic_83xx_check_hw_status(adapter))
  1720. return -EIO;
  1721. return 0;
  1722. }
  1723. int qlcnic_83xx_get_nic_configuration(struct qlcnic_adapter *adapter)
  1724. {
  1725. int err;
  1726. struct qlcnic_info nic_info;
  1727. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1728. memset(&nic_info, 0, sizeof(struct qlcnic_info));
  1729. err = qlcnic_get_nic_info(adapter, &nic_info, ahw->pci_func);
  1730. if (err)
  1731. return -EIO;
  1732. ahw->physical_port = (u8) nic_info.phys_port;
  1733. ahw->switch_mode = nic_info.switch_mode;
  1734. ahw->max_tx_ques = nic_info.max_tx_ques;
  1735. ahw->max_rx_ques = nic_info.max_rx_ques;
  1736. ahw->capabilities = nic_info.capabilities;
  1737. ahw->max_mac_filters = nic_info.max_mac_filters;
  1738. ahw->max_mtu = nic_info.max_mtu;
  1739. adapter->max_tx_rings = ahw->max_tx_ques;
  1740. adapter->max_sds_rings = ahw->max_rx_ques;
  1741. /* eSwitch capability indicates vNIC mode.
  1742. * vNIC and SRIOV are mutually exclusive operational modes.
  1743. * If SR-IOV capability is detected, SR-IOV physical function
  1744. * will get initialized in default mode.
  1745. * SR-IOV virtual function initialization follows a
  1746. * different code path and opmode.
  1747. * SRIOV mode has precedence over vNIC mode.
  1748. */
  1749. if (test_bit(__QLCNIC_SRIOV_CAPABLE, &adapter->state))
  1750. return QLC_83XX_DEFAULT_OPMODE;
  1751. if (ahw->capabilities & QLC_83XX_ESWITCH_CAPABILITY)
  1752. return QLCNIC_VNIC_MODE;
  1753. return QLC_83XX_DEFAULT_OPMODE;
  1754. }
  1755. int qlcnic_83xx_configure_opmode(struct qlcnic_adapter *adapter)
  1756. {
  1757. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1758. int ret;
  1759. ret = qlcnic_83xx_get_nic_configuration(adapter);
  1760. if (ret == -EIO)
  1761. return -EIO;
  1762. if (ret == QLCNIC_VNIC_MODE) {
  1763. ahw->nic_mode = QLCNIC_VNIC_MODE;
  1764. if (qlcnic_83xx_config_vnic_opmode(adapter))
  1765. return -EIO;
  1766. adapter->max_sds_rings = QLCNIC_MAX_VNIC_SDS_RINGS;
  1767. adapter->max_tx_rings = QLCNIC_SINGLE_RING;
  1768. } else if (ret == QLC_83XX_DEFAULT_OPMODE) {
  1769. ahw->nic_mode = QLCNIC_DEFAULT_MODE;
  1770. adapter->nic_ops->init_driver = qlcnic_83xx_init_default_driver;
  1771. ahw->idc.state_entry = qlcnic_83xx_idc_ready_state_entry;
  1772. adapter->max_sds_rings = ahw->max_rx_ques;
  1773. adapter->max_tx_rings = QLCNIC_SINGLE_RING;
  1774. } else {
  1775. return -EIO;
  1776. }
  1777. return 0;
  1778. }
  1779. static void qlcnic_83xx_config_buff_descriptors(struct qlcnic_adapter *adapter)
  1780. {
  1781. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1782. if (ahw->port_type == QLCNIC_XGBE) {
  1783. adapter->num_rxd = DEFAULT_RCV_DESCRIPTORS_10G;
  1784. adapter->max_rxd = MAX_RCV_DESCRIPTORS_10G;
  1785. adapter->num_jumbo_rxd = MAX_JUMBO_RCV_DESCRIPTORS_10G;
  1786. adapter->max_jumbo_rxd = MAX_JUMBO_RCV_DESCRIPTORS_10G;
  1787. } else if (ahw->port_type == QLCNIC_GBE) {
  1788. adapter->num_rxd = DEFAULT_RCV_DESCRIPTORS_1G;
  1789. adapter->num_jumbo_rxd = MAX_JUMBO_RCV_DESCRIPTORS_1G;
  1790. adapter->max_jumbo_rxd = MAX_JUMBO_RCV_DESCRIPTORS_1G;
  1791. adapter->max_rxd = MAX_RCV_DESCRIPTORS_1G;
  1792. }
  1793. adapter->num_txd = MAX_CMD_DESCRIPTORS;
  1794. adapter->max_rds_rings = MAX_RDS_RINGS;
  1795. }
  1796. static int qlcnic_83xx_init_default_driver(struct qlcnic_adapter *adapter)
  1797. {
  1798. int err = -EIO;
  1799. qlcnic_83xx_get_minidump_template(adapter);
  1800. if (qlcnic_83xx_get_port_info(adapter))
  1801. return err;
  1802. qlcnic_83xx_config_buff_descriptors(adapter);
  1803. adapter->ahw->msix_supported = !!qlcnic_use_msi_x;
  1804. adapter->flags |= QLCNIC_ADAPTER_INITIALIZED;
  1805. dev_info(&adapter->pdev->dev, "HAL Version: %d\n",
  1806. adapter->ahw->fw_hal_version);
  1807. return 0;
  1808. }
  1809. #define IS_QLC_83XX_USED(a, b, c) (((1 << a->portnum) & b) || ((c >> 6) & 0x1))
  1810. static void qlcnic_83xx_clear_function_resources(struct qlcnic_adapter *adapter)
  1811. {
  1812. struct qlcnic_cmd_args cmd;
  1813. u32 presence_mask, audit_mask;
  1814. int status;
  1815. presence_mask = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE);
  1816. audit_mask = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_AUDIT);
  1817. if (IS_QLC_83XX_USED(adapter, presence_mask, audit_mask)) {
  1818. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1819. QLCNIC_CMD_STOP_NIC_FUNC);
  1820. if (status)
  1821. return;
  1822. cmd.req.arg[1] = BIT_31;
  1823. status = qlcnic_issue_cmd(adapter, &cmd);
  1824. if (status)
  1825. dev_err(&adapter->pdev->dev,
  1826. "Failed to clean up the function resources\n");
  1827. qlcnic_free_mbx_args(&cmd);
  1828. }
  1829. }
  1830. static int qlcnic_83xx_get_fw_info(struct qlcnic_adapter *adapter)
  1831. {
  1832. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1833. struct pci_dev *pdev = adapter->pdev;
  1834. struct qlc_83xx_fw_info *fw_info;
  1835. int err = 0;
  1836. ahw->fw_info = kzalloc(sizeof(*fw_info), GFP_KERNEL);
  1837. if (!ahw->fw_info) {
  1838. err = -ENOMEM;
  1839. } else {
  1840. fw_info = ahw->fw_info;
  1841. switch (pdev->device) {
  1842. case PCI_DEVICE_ID_QLOGIC_QLE834X:
  1843. strncpy(fw_info->fw_file_name, QLC_83XX_FW_FILE_NAME,
  1844. QLC_FW_FILE_NAME_LEN);
  1845. break;
  1846. case PCI_DEVICE_ID_QLOGIC_QLE844X:
  1847. strncpy(fw_info->fw_file_name, QLC_84XX_FW_FILE_NAME,
  1848. QLC_FW_FILE_NAME_LEN);
  1849. break;
  1850. default:
  1851. dev_err(&pdev->dev, "%s: Invalid device id\n",
  1852. __func__);
  1853. err = -EINVAL;
  1854. break;
  1855. }
  1856. }
  1857. return err;
  1858. }
  1859. static void qlcnic_83xx_init_rings(struct qlcnic_adapter *adapter)
  1860. {
  1861. adapter->max_tx_rings = QLCNIC_MAX_TX_RINGS;
  1862. adapter->max_sds_rings = QLCNIC_MAX_SDS_RINGS;
  1863. qlcnic_set_tx_ring_count(adapter, QLCNIC_SINGLE_RING);
  1864. /* compute and set drv sds rings */
  1865. if (adapter->ahw->msix_supported)
  1866. qlcnic_set_sds_ring_count(adapter, QLCNIC_DEF_SDS_RINGS);
  1867. else
  1868. qlcnic_set_sds_ring_count(adapter, QLCNIC_SINGLE_RING);
  1869. }
  1870. int qlcnic_83xx_init(struct qlcnic_adapter *adapter, int pci_using_dac)
  1871. {
  1872. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1873. struct qlcnic_dcb *dcb;
  1874. int err = 0;
  1875. ahw->msix_supported = !!qlcnic_use_msi_x;
  1876. qlcnic_83xx_init_rings(adapter);
  1877. err = qlcnic_83xx_init_mailbox_work(adapter);
  1878. if (err)
  1879. goto exit;
  1880. if (qlcnic_sriov_vf_check(adapter)) {
  1881. err = qlcnic_sriov_vf_init(adapter, pci_using_dac);
  1882. if (err)
  1883. goto detach_mbx;
  1884. else
  1885. return err;
  1886. }
  1887. if (qlcnic_83xx_read_flash_descriptor_table(adapter) ||
  1888. qlcnic_83xx_read_flash_mfg_id(adapter)) {
  1889. dev_err(&adapter->pdev->dev, "Failed reading flash mfg id\n");
  1890. err = -ENOTRECOVERABLE;
  1891. goto detach_mbx;
  1892. }
  1893. err = qlcnic_83xx_check_hw_status(adapter);
  1894. if (err)
  1895. goto detach_mbx;
  1896. err = qlcnic_83xx_get_fw_info(adapter);
  1897. if (err)
  1898. goto detach_mbx;
  1899. err = qlcnic_83xx_idc_init(adapter);
  1900. if (err)
  1901. goto detach_mbx;
  1902. err = qlcnic_setup_intr(adapter);
  1903. if (err) {
  1904. dev_err(&adapter->pdev->dev, "Failed to setup interrupt\n");
  1905. goto disable_intr;
  1906. }
  1907. err = qlcnic_83xx_setup_mbx_intr(adapter);
  1908. if (err)
  1909. goto disable_mbx_intr;
  1910. qlcnic_83xx_clear_function_resources(adapter);
  1911. INIT_DELAYED_WORK(&adapter->idc_aen_work, qlcnic_83xx_idc_aen_work);
  1912. /* register for NIC IDC AEN Events */
  1913. qlcnic_83xx_register_nic_idc_func(adapter, 1);
  1914. /* Configure default, SR-IOV or Virtual NIC mode of operation */
  1915. err = qlcnic_83xx_configure_opmode(adapter);
  1916. if (err)
  1917. goto disable_mbx_intr;
  1918. /* Perform operating mode specific initialization */
  1919. err = adapter->nic_ops->init_driver(adapter);
  1920. if (err)
  1921. goto disable_mbx_intr;
  1922. dcb = adapter->dcb;
  1923. if (dcb && qlcnic_dcb_attach(dcb))
  1924. qlcnic_clear_dcb_ops(dcb);
  1925. /* Periodically monitor device status */
  1926. qlcnic_83xx_idc_poll_dev_state(&adapter->fw_work.work);
  1927. return 0;
  1928. disable_mbx_intr:
  1929. qlcnic_83xx_free_mbx_intr(adapter);
  1930. disable_intr:
  1931. qlcnic_teardown_intr(adapter);
  1932. detach_mbx:
  1933. qlcnic_83xx_detach_mailbox_work(adapter);
  1934. qlcnic_83xx_free_mailbox(ahw->mailbox);
  1935. ahw->mailbox = NULL;
  1936. exit:
  1937. return err;
  1938. }
  1939. void qlcnic_83xx_aer_stop_poll_work(struct qlcnic_adapter *adapter)
  1940. {
  1941. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1942. struct qlc_83xx_idc *idc = &ahw->idc;
  1943. clear_bit(QLC_83XX_MBX_READY, &idc->status);
  1944. cancel_delayed_work_sync(&adapter->fw_work);
  1945. if (ahw->nic_mode == QLCNIC_VNIC_MODE)
  1946. qlcnic_83xx_disable_vnic_mode(adapter, 1);
  1947. qlcnic_83xx_idc_detach_driver(adapter);
  1948. qlcnic_83xx_register_nic_idc_func(adapter, 0);
  1949. cancel_delayed_work_sync(&adapter->idc_aen_work);
  1950. }
  1951. int qlcnic_83xx_aer_reset(struct qlcnic_adapter *adapter)
  1952. {
  1953. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1954. struct qlc_83xx_idc *idc = &ahw->idc;
  1955. int ret = 0;
  1956. u32 owner;
  1957. /* Mark the previous IDC state as NEED_RESET so
  1958. * that state_entry() will perform the reattachment
  1959. * and bringup the device
  1960. */
  1961. idc->prev_state = QLC_83XX_IDC_DEV_NEED_RESET;
  1962. owner = qlcnic_83xx_idc_find_reset_owner_id(adapter);
  1963. if (ahw->pci_func == owner) {
  1964. ret = qlcnic_83xx_restart_hw(adapter);
  1965. if (ret < 0)
  1966. return ret;
  1967. qlcnic_83xx_idc_clear_registers(adapter, 0);
  1968. }
  1969. ret = idc->state_entry(adapter);
  1970. return ret;
  1971. }
  1972. void qlcnic_83xx_aer_start_poll_work(struct qlcnic_adapter *adapter)
  1973. {
  1974. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1975. struct qlc_83xx_idc *idc = &ahw->idc;
  1976. u32 owner;
  1977. idc->prev_state = QLC_83XX_IDC_DEV_READY;
  1978. owner = qlcnic_83xx_idc_find_reset_owner_id(adapter);
  1979. if (ahw->pci_func == owner)
  1980. qlcnic_83xx_idc_enter_ready_state(adapter, 0);
  1981. qlcnic_schedule_work(adapter, qlcnic_83xx_idc_poll_dev_state, 0);
  1982. }