nouveau_drv.h 43 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351
  1. /*
  2. * Copyright 2005 Stephane Marchesin.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. */
  24. #ifndef __NOUVEAU_DRV_H__
  25. #define __NOUVEAU_DRV_H__
  26. #define DRIVER_AUTHOR "Stephane Marchesin"
  27. #define DRIVER_EMAIL "dri-devel@lists.sourceforge.net"
  28. #define DRIVER_NAME "nouveau"
  29. #define DRIVER_DESC "nVidia Riva/TNT/GeForce"
  30. #define DRIVER_DATE "20090420"
  31. #define DRIVER_MAJOR 0
  32. #define DRIVER_MINOR 0
  33. #define DRIVER_PATCHLEVEL 15
  34. #define NOUVEAU_FAMILY 0x0000FFFF
  35. #define NOUVEAU_FLAGS 0xFFFF0000
  36. #include "ttm/ttm_bo_api.h"
  37. #include "ttm/ttm_bo_driver.h"
  38. #include "ttm/ttm_placement.h"
  39. #include "ttm/ttm_memory.h"
  40. #include "ttm/ttm_module.h"
  41. struct nouveau_fpriv {
  42. struct ttm_object_file *tfile;
  43. };
  44. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  45. #include "nouveau_drm.h"
  46. #include "nouveau_reg.h"
  47. #include "nouveau_bios.h"
  48. struct nouveau_grctx;
  49. #define MAX_NUM_DCB_ENTRIES 16
  50. #define NOUVEAU_MAX_CHANNEL_NR 128
  51. #define NOUVEAU_MAX_TILE_NR 15
  52. #define NV50_VM_MAX_VRAM (2*1024*1024*1024ULL)
  53. #define NV50_VM_BLOCK (512*1024*1024ULL)
  54. #define NV50_VM_VRAM_NR (NV50_VM_MAX_VRAM / NV50_VM_BLOCK)
  55. struct nouveau_tile_reg {
  56. struct nouveau_fence *fence;
  57. uint32_t addr;
  58. uint32_t size;
  59. bool used;
  60. };
  61. struct nouveau_bo {
  62. struct ttm_buffer_object bo;
  63. struct ttm_placement placement;
  64. u32 placements[3];
  65. struct ttm_bo_kmap_obj kmap;
  66. struct list_head head;
  67. /* protected by ttm_bo_reserve() */
  68. struct drm_file *reserved_by;
  69. struct list_head entry;
  70. int pbbo_index;
  71. struct nouveau_channel *channel;
  72. bool mappable;
  73. bool no_vm;
  74. uint32_t tile_mode;
  75. uint32_t tile_flags;
  76. struct nouveau_tile_reg *tile;
  77. struct drm_gem_object *gem;
  78. struct drm_file *cpu_filp;
  79. int pin_refcnt;
  80. };
  81. static inline struct nouveau_bo *
  82. nouveau_bo(struct ttm_buffer_object *bo)
  83. {
  84. return container_of(bo, struct nouveau_bo, bo);
  85. }
  86. static inline struct nouveau_bo *
  87. nouveau_gem_object(struct drm_gem_object *gem)
  88. {
  89. return gem ? gem->driver_private : NULL;
  90. }
  91. /* TODO: submit equivalent to TTM generic API upstream? */
  92. static inline void __iomem *
  93. nvbo_kmap_obj_iovirtual(struct nouveau_bo *nvbo)
  94. {
  95. bool is_iomem;
  96. void __iomem *ioptr = (void __force __iomem *)ttm_kmap_obj_virtual(
  97. &nvbo->kmap, &is_iomem);
  98. WARN_ON_ONCE(ioptr && !is_iomem);
  99. return ioptr;
  100. }
  101. struct mem_block {
  102. struct mem_block *next;
  103. struct mem_block *prev;
  104. uint64_t start;
  105. uint64_t size;
  106. struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
  107. };
  108. enum nouveau_flags {
  109. NV_NFORCE = 0x10000000,
  110. NV_NFORCE2 = 0x20000000
  111. };
  112. #define NVOBJ_ENGINE_SW 0
  113. #define NVOBJ_ENGINE_GR 1
  114. #define NVOBJ_ENGINE_DISPLAY 2
  115. #define NVOBJ_ENGINE_INT 0xdeadbeef
  116. #define NVOBJ_FLAG_ALLOW_NO_REFS (1 << 0)
  117. #define NVOBJ_FLAG_ZERO_ALLOC (1 << 1)
  118. #define NVOBJ_FLAG_ZERO_FREE (1 << 2)
  119. #define NVOBJ_FLAG_FAKE (1 << 3)
  120. struct nouveau_gpuobj {
  121. struct list_head list;
  122. struct nouveau_channel *im_channel;
  123. struct mem_block *im_pramin;
  124. struct nouveau_bo *im_backing;
  125. uint32_t im_backing_start;
  126. uint32_t *im_backing_suspend;
  127. int im_bound;
  128. uint32_t flags;
  129. int refcount;
  130. uint32_t engine;
  131. uint32_t class;
  132. void (*dtor)(struct drm_device *, struct nouveau_gpuobj *);
  133. void *priv;
  134. };
  135. struct nouveau_gpuobj_ref {
  136. struct list_head list;
  137. struct nouveau_gpuobj *gpuobj;
  138. uint32_t instance;
  139. struct nouveau_channel *channel;
  140. int handle;
  141. };
  142. struct nouveau_channel {
  143. struct drm_device *dev;
  144. int id;
  145. /* owner of this fifo */
  146. struct drm_file *file_priv;
  147. /* mapping of the fifo itself */
  148. struct drm_local_map *map;
  149. /* mapping of the regs controling the fifo */
  150. void __iomem *user;
  151. uint32_t user_get;
  152. uint32_t user_put;
  153. /* Fencing */
  154. struct {
  155. /* lock protects the pending list only */
  156. spinlock_t lock;
  157. struct list_head pending;
  158. uint32_t sequence;
  159. uint32_t sequence_ack;
  160. uint32_t last_sequence_irq;
  161. } fence;
  162. /* DMA push buffer */
  163. struct nouveau_gpuobj_ref *pushbuf;
  164. struct nouveau_bo *pushbuf_bo;
  165. uint32_t pushbuf_base;
  166. /* Notifier memory */
  167. struct nouveau_bo *notifier_bo;
  168. struct mem_block *notifier_heap;
  169. /* PFIFO context */
  170. struct nouveau_gpuobj_ref *ramfc;
  171. struct nouveau_gpuobj_ref *cache;
  172. /* PGRAPH context */
  173. /* XXX may be merge 2 pointers as private data ??? */
  174. struct nouveau_gpuobj_ref *ramin_grctx;
  175. void *pgraph_ctx;
  176. /* NV50 VM */
  177. struct nouveau_gpuobj *vm_pd;
  178. struct nouveau_gpuobj_ref *vm_gart_pt;
  179. struct nouveau_gpuobj_ref *vm_vram_pt[NV50_VM_VRAM_NR];
  180. /* Objects */
  181. struct nouveau_gpuobj_ref *ramin; /* Private instmem */
  182. struct mem_block *ramin_heap; /* Private PRAMIN heap */
  183. struct nouveau_gpuobj_ref *ramht; /* Hash table */
  184. struct list_head ramht_refs; /* Objects referenced by RAMHT */
  185. /* GPU object info for stuff used in-kernel (mm_enabled) */
  186. uint32_t m2mf_ntfy;
  187. uint32_t vram_handle;
  188. uint32_t gart_handle;
  189. bool accel_done;
  190. /* Push buffer state (only for drm's channel on !mm_enabled) */
  191. struct {
  192. int max;
  193. int free;
  194. int cur;
  195. int put;
  196. /* access via pushbuf_bo */
  197. } dma;
  198. uint32_t sw_subchannel[8];
  199. struct {
  200. struct nouveau_gpuobj *vblsem;
  201. uint32_t vblsem_offset;
  202. uint32_t vblsem_rval;
  203. struct list_head vbl_wait;
  204. } nvsw;
  205. struct {
  206. bool active;
  207. char name[32];
  208. struct drm_info_list info;
  209. } debugfs;
  210. };
  211. struct nouveau_instmem_engine {
  212. void *priv;
  213. int (*init)(struct drm_device *dev);
  214. void (*takedown)(struct drm_device *dev);
  215. int (*suspend)(struct drm_device *dev);
  216. void (*resume)(struct drm_device *dev);
  217. int (*populate)(struct drm_device *, struct nouveau_gpuobj *,
  218. uint32_t *size);
  219. void (*clear)(struct drm_device *, struct nouveau_gpuobj *);
  220. int (*bind)(struct drm_device *, struct nouveau_gpuobj *);
  221. int (*unbind)(struct drm_device *, struct nouveau_gpuobj *);
  222. void (*prepare_access)(struct drm_device *, bool write);
  223. void (*finish_access)(struct drm_device *);
  224. };
  225. struct nouveau_mc_engine {
  226. int (*init)(struct drm_device *dev);
  227. void (*takedown)(struct drm_device *dev);
  228. };
  229. struct nouveau_timer_engine {
  230. int (*init)(struct drm_device *dev);
  231. void (*takedown)(struct drm_device *dev);
  232. uint64_t (*read)(struct drm_device *dev);
  233. };
  234. struct nouveau_fb_engine {
  235. int num_tiles;
  236. int (*init)(struct drm_device *dev);
  237. void (*takedown)(struct drm_device *dev);
  238. void (*set_region_tiling)(struct drm_device *dev, int i, uint32_t addr,
  239. uint32_t size, uint32_t pitch);
  240. };
  241. struct nouveau_fifo_engine {
  242. void *priv;
  243. int channels;
  244. int (*init)(struct drm_device *);
  245. void (*takedown)(struct drm_device *);
  246. void (*disable)(struct drm_device *);
  247. void (*enable)(struct drm_device *);
  248. bool (*reassign)(struct drm_device *, bool enable);
  249. bool (*cache_flush)(struct drm_device *dev);
  250. bool (*cache_pull)(struct drm_device *dev, bool enable);
  251. int (*channel_id)(struct drm_device *);
  252. int (*create_context)(struct nouveau_channel *);
  253. void (*destroy_context)(struct nouveau_channel *);
  254. int (*load_context)(struct nouveau_channel *);
  255. int (*unload_context)(struct drm_device *);
  256. };
  257. struct nouveau_pgraph_object_method {
  258. int id;
  259. int (*exec)(struct nouveau_channel *chan, int grclass, int mthd,
  260. uint32_t data);
  261. };
  262. struct nouveau_pgraph_object_class {
  263. int id;
  264. bool software;
  265. struct nouveau_pgraph_object_method *methods;
  266. };
  267. struct nouveau_pgraph_engine {
  268. struct nouveau_pgraph_object_class *grclass;
  269. bool accel_blocked;
  270. void *ctxprog;
  271. void *ctxvals;
  272. int grctx_size;
  273. int (*init)(struct drm_device *);
  274. void (*takedown)(struct drm_device *);
  275. void (*fifo_access)(struct drm_device *, bool);
  276. struct nouveau_channel *(*channel)(struct drm_device *);
  277. int (*create_context)(struct nouveau_channel *);
  278. void (*destroy_context)(struct nouveau_channel *);
  279. int (*load_context)(struct nouveau_channel *);
  280. int (*unload_context)(struct drm_device *);
  281. void (*set_region_tiling)(struct drm_device *dev, int i, uint32_t addr,
  282. uint32_t size, uint32_t pitch);
  283. };
  284. struct nouveau_engine {
  285. struct nouveau_instmem_engine instmem;
  286. struct nouveau_mc_engine mc;
  287. struct nouveau_timer_engine timer;
  288. struct nouveau_fb_engine fb;
  289. struct nouveau_pgraph_engine graph;
  290. struct nouveau_fifo_engine fifo;
  291. };
  292. struct nouveau_pll_vals {
  293. union {
  294. struct {
  295. #ifdef __BIG_ENDIAN
  296. uint8_t N1, M1, N2, M2;
  297. #else
  298. uint8_t M1, N1, M2, N2;
  299. #endif
  300. };
  301. struct {
  302. uint16_t NM1, NM2;
  303. } __attribute__((packed));
  304. };
  305. int log2P;
  306. int refclk;
  307. };
  308. enum nv04_fp_display_regs {
  309. FP_DISPLAY_END,
  310. FP_TOTAL,
  311. FP_CRTC,
  312. FP_SYNC_START,
  313. FP_SYNC_END,
  314. FP_VALID_START,
  315. FP_VALID_END
  316. };
  317. struct nv04_crtc_reg {
  318. unsigned char MiscOutReg; /* */
  319. uint8_t CRTC[0x9f];
  320. uint8_t CR58[0x10];
  321. uint8_t Sequencer[5];
  322. uint8_t Graphics[9];
  323. uint8_t Attribute[21];
  324. unsigned char DAC[768]; /* Internal Colorlookuptable */
  325. /* PCRTC regs */
  326. uint32_t fb_start;
  327. uint32_t crtc_cfg;
  328. uint32_t cursor_cfg;
  329. uint32_t gpio_ext;
  330. uint32_t crtc_830;
  331. uint32_t crtc_834;
  332. uint32_t crtc_850;
  333. uint32_t crtc_eng_ctrl;
  334. /* PRAMDAC regs */
  335. uint32_t nv10_cursync;
  336. struct nouveau_pll_vals pllvals;
  337. uint32_t ramdac_gen_ctrl;
  338. uint32_t ramdac_630;
  339. uint32_t ramdac_634;
  340. uint32_t tv_setup;
  341. uint32_t tv_vtotal;
  342. uint32_t tv_vskew;
  343. uint32_t tv_vsync_delay;
  344. uint32_t tv_htotal;
  345. uint32_t tv_hskew;
  346. uint32_t tv_hsync_delay;
  347. uint32_t tv_hsync_delay2;
  348. uint32_t fp_horiz_regs[7];
  349. uint32_t fp_vert_regs[7];
  350. uint32_t dither;
  351. uint32_t fp_control;
  352. uint32_t dither_regs[6];
  353. uint32_t fp_debug_0;
  354. uint32_t fp_debug_1;
  355. uint32_t fp_debug_2;
  356. uint32_t fp_margin_color;
  357. uint32_t ramdac_8c0;
  358. uint32_t ramdac_a20;
  359. uint32_t ramdac_a24;
  360. uint32_t ramdac_a34;
  361. uint32_t ctv_regs[38];
  362. };
  363. struct nv04_output_reg {
  364. uint32_t output;
  365. int head;
  366. };
  367. struct nv04_mode_state {
  368. uint32_t bpp;
  369. uint32_t width;
  370. uint32_t height;
  371. uint32_t interlace;
  372. uint32_t repaint0;
  373. uint32_t repaint1;
  374. uint32_t screen;
  375. uint32_t scale;
  376. uint32_t dither;
  377. uint32_t extra;
  378. uint32_t fifo;
  379. uint32_t pixel;
  380. uint32_t horiz;
  381. int arbitration0;
  382. int arbitration1;
  383. uint32_t pll;
  384. uint32_t pllB;
  385. uint32_t vpll;
  386. uint32_t vpll2;
  387. uint32_t vpllB;
  388. uint32_t vpll2B;
  389. uint32_t pllsel;
  390. uint32_t sel_clk;
  391. uint32_t general;
  392. uint32_t crtcOwner;
  393. uint32_t head;
  394. uint32_t head2;
  395. uint32_t cursorConfig;
  396. uint32_t cursor0;
  397. uint32_t cursor1;
  398. uint32_t cursor2;
  399. uint32_t timingH;
  400. uint32_t timingV;
  401. uint32_t displayV;
  402. uint32_t crtcSync;
  403. struct nv04_crtc_reg crtc_reg[2];
  404. };
  405. enum nouveau_card_type {
  406. NV_04 = 0x00,
  407. NV_10 = 0x10,
  408. NV_20 = 0x20,
  409. NV_30 = 0x30,
  410. NV_40 = 0x40,
  411. NV_50 = 0x50,
  412. };
  413. struct drm_nouveau_private {
  414. struct drm_device *dev;
  415. enum {
  416. NOUVEAU_CARD_INIT_DOWN,
  417. NOUVEAU_CARD_INIT_DONE,
  418. NOUVEAU_CARD_INIT_FAILED
  419. } init_state;
  420. /* the card type, takes NV_* as values */
  421. enum nouveau_card_type card_type;
  422. /* exact chipset, derived from NV_PMC_BOOT_0 */
  423. int chipset;
  424. int flags;
  425. void __iomem *mmio;
  426. void __iomem *ramin;
  427. uint32_t ramin_size;
  428. struct nouveau_bo *vga_ram;
  429. struct workqueue_struct *wq;
  430. struct work_struct irq_work;
  431. struct list_head vbl_waiting;
  432. struct {
  433. struct ttm_global_reference mem_global_ref;
  434. struct ttm_bo_global_ref bo_global_ref;
  435. struct ttm_bo_device bdev;
  436. spinlock_t bo_list_lock;
  437. struct list_head bo_list;
  438. atomic_t validate_sequence;
  439. } ttm;
  440. struct fb_info *fbdev_info;
  441. int fifo_alloc_count;
  442. struct nouveau_channel *fifos[NOUVEAU_MAX_CHANNEL_NR];
  443. struct nouveau_engine engine;
  444. struct nouveau_channel *channel;
  445. /* RAMIN configuration, RAMFC, RAMHT and RAMRO offsets */
  446. struct nouveau_gpuobj *ramht;
  447. uint32_t ramin_rsvd_vram;
  448. uint32_t ramht_offset;
  449. uint32_t ramht_size;
  450. uint32_t ramht_bits;
  451. uint32_t ramfc_offset;
  452. uint32_t ramfc_size;
  453. uint32_t ramro_offset;
  454. uint32_t ramro_size;
  455. /* base physical adresses */
  456. uint64_t fb_phys;
  457. uint64_t fb_available_size;
  458. uint64_t fb_mappable_pages;
  459. uint64_t fb_aper_free;
  460. struct {
  461. enum {
  462. NOUVEAU_GART_NONE = 0,
  463. NOUVEAU_GART_AGP,
  464. NOUVEAU_GART_SGDMA
  465. } type;
  466. uint64_t aper_base;
  467. uint64_t aper_size;
  468. uint64_t aper_free;
  469. struct nouveau_gpuobj *sg_ctxdma;
  470. struct page *sg_dummy_page;
  471. dma_addr_t sg_dummy_bus;
  472. /* nottm hack */
  473. struct drm_ttm_backend *sg_be;
  474. unsigned long sg_handle;
  475. } gart_info;
  476. /* nv10-nv40 tiling regions */
  477. struct {
  478. struct nouveau_tile_reg reg[NOUVEAU_MAX_TILE_NR];
  479. spinlock_t lock;
  480. } tile;
  481. /* G8x/G9x virtual address space */
  482. uint64_t vm_gart_base;
  483. uint64_t vm_gart_size;
  484. uint64_t vm_vram_base;
  485. uint64_t vm_vram_size;
  486. uint64_t vm_end;
  487. struct nouveau_gpuobj *vm_vram_pt[NV50_VM_VRAM_NR];
  488. int vm_vram_pt_nr;
  489. uint64_t vram_sys_base;
  490. /* the mtrr covering the FB */
  491. int fb_mtrr;
  492. struct mem_block *ramin_heap;
  493. /* context table pointed to be NV_PGRAPH_CHANNEL_CTX_TABLE (0x400780) */
  494. uint32_t ctx_table_size;
  495. struct nouveau_gpuobj_ref *ctx_table;
  496. struct list_head gpuobj_list;
  497. struct nvbios VBIOS;
  498. struct nouveau_bios_info *vbios;
  499. struct nv04_mode_state mode_reg;
  500. struct nv04_mode_state saved_reg;
  501. uint32_t saved_vga_font[4][16384];
  502. uint32_t crtc_owner;
  503. uint32_t dac_users[4];
  504. struct nouveau_suspend_resume {
  505. uint32_t fifo_mode;
  506. uint32_t graph_ctx_control;
  507. uint32_t graph_state;
  508. uint32_t *ramin_copy;
  509. uint64_t ramin_size;
  510. } susres;
  511. struct backlight_device *backlight;
  512. bool acpi_dsm;
  513. struct nouveau_channel *evo;
  514. struct {
  515. struct dentry *channel_root;
  516. } debugfs;
  517. };
  518. static inline struct drm_nouveau_private *
  519. nouveau_bdev(struct ttm_bo_device *bd)
  520. {
  521. return container_of(bd, struct drm_nouveau_private, ttm.bdev);
  522. }
  523. static inline int
  524. nouveau_bo_ref(struct nouveau_bo *ref, struct nouveau_bo **pnvbo)
  525. {
  526. struct nouveau_bo *prev;
  527. if (!pnvbo)
  528. return -EINVAL;
  529. prev = *pnvbo;
  530. *pnvbo = ref ? nouveau_bo(ttm_bo_reference(&ref->bo)) : NULL;
  531. if (prev) {
  532. struct ttm_buffer_object *bo = &prev->bo;
  533. ttm_bo_unref(&bo);
  534. }
  535. return 0;
  536. }
  537. #define NOUVEAU_CHECK_INITIALISED_WITH_RETURN do { \
  538. struct drm_nouveau_private *nv = dev->dev_private; \
  539. if (nv->init_state != NOUVEAU_CARD_INIT_DONE) { \
  540. NV_ERROR(dev, "called without init\n"); \
  541. return -EINVAL; \
  542. } \
  543. } while (0)
  544. #define NOUVEAU_GET_USER_CHANNEL_WITH_RETURN(id, cl, ch) do { \
  545. struct drm_nouveau_private *nv = dev->dev_private; \
  546. if (!nouveau_channel_owner(dev, (cl), (id))) { \
  547. NV_ERROR(dev, "pid %d doesn't own channel %d\n", \
  548. DRM_CURRENTPID, (id)); \
  549. return -EPERM; \
  550. } \
  551. (ch) = nv->fifos[(id)]; \
  552. } while (0)
  553. /* nouveau_drv.c */
  554. extern int nouveau_noagp;
  555. extern int nouveau_duallink;
  556. extern int nouveau_uscript_lvds;
  557. extern int nouveau_uscript_tmds;
  558. extern int nouveau_vram_pushbuf;
  559. extern int nouveau_vram_notify;
  560. extern int nouveau_fbpercrtc;
  561. extern char *nouveau_tv_norm;
  562. extern int nouveau_reg_debug;
  563. extern char *nouveau_vbios;
  564. extern int nouveau_ctxfw;
  565. extern int nouveau_ignorelid;
  566. extern int nouveau_nofbaccel;
  567. extern int nouveau_noaccel;
  568. /* nouveau_state.c */
  569. extern void nouveau_preclose(struct drm_device *dev, struct drm_file *);
  570. extern int nouveau_load(struct drm_device *, unsigned long flags);
  571. extern int nouveau_firstopen(struct drm_device *);
  572. extern void nouveau_lastclose(struct drm_device *);
  573. extern int nouveau_unload(struct drm_device *);
  574. extern int nouveau_ioctl_getparam(struct drm_device *, void *data,
  575. struct drm_file *);
  576. extern int nouveau_ioctl_setparam(struct drm_device *, void *data,
  577. struct drm_file *);
  578. extern bool nouveau_wait_until(struct drm_device *, uint64_t timeout,
  579. uint32_t reg, uint32_t mask, uint32_t val);
  580. extern bool nouveau_wait_for_idle(struct drm_device *);
  581. extern int nouveau_card_init(struct drm_device *);
  582. extern int nouveau_ioctl_card_init(struct drm_device *, void *data,
  583. struct drm_file *);
  584. extern int nouveau_ioctl_suspend(struct drm_device *, void *data,
  585. struct drm_file *);
  586. extern int nouveau_ioctl_resume(struct drm_device *, void *data,
  587. struct drm_file *);
  588. /* nouveau_mem.c */
  589. extern int nouveau_mem_init_heap(struct mem_block **, uint64_t start,
  590. uint64_t size);
  591. extern struct mem_block *nouveau_mem_alloc_block(struct mem_block *,
  592. uint64_t size, int align2,
  593. struct drm_file *, int tail);
  594. extern void nouveau_mem_takedown(struct mem_block **heap);
  595. extern void nouveau_mem_free_block(struct mem_block *);
  596. extern uint64_t nouveau_mem_fb_amount(struct drm_device *);
  597. extern void nouveau_mem_release(struct drm_file *, struct mem_block *heap);
  598. extern int nouveau_mem_init(struct drm_device *);
  599. extern int nouveau_mem_init_agp(struct drm_device *);
  600. extern void nouveau_mem_close(struct drm_device *);
  601. extern struct nouveau_tile_reg *nv10_mem_set_tiling(struct drm_device *dev,
  602. uint32_t addr,
  603. uint32_t size,
  604. uint32_t pitch);
  605. extern void nv10_mem_expire_tiling(struct drm_device *dev,
  606. struct nouveau_tile_reg *tile,
  607. struct nouveau_fence *fence);
  608. extern int nv50_mem_vm_bind_linear(struct drm_device *, uint64_t virt,
  609. uint32_t size, uint32_t flags,
  610. uint64_t phys);
  611. extern void nv50_mem_vm_unbind(struct drm_device *, uint64_t virt,
  612. uint32_t size);
  613. /* nouveau_notifier.c */
  614. extern int nouveau_notifier_init_channel(struct nouveau_channel *);
  615. extern void nouveau_notifier_takedown_channel(struct nouveau_channel *);
  616. extern int nouveau_notifier_alloc(struct nouveau_channel *, uint32_t handle,
  617. int cout, uint32_t *offset);
  618. extern int nouveau_notifier_offset(struct nouveau_gpuobj *, uint32_t *);
  619. extern int nouveau_ioctl_notifier_alloc(struct drm_device *, void *data,
  620. struct drm_file *);
  621. extern int nouveau_ioctl_notifier_free(struct drm_device *, void *data,
  622. struct drm_file *);
  623. /* nouveau_channel.c */
  624. extern struct drm_ioctl_desc nouveau_ioctls[];
  625. extern int nouveau_max_ioctl;
  626. extern void nouveau_channel_cleanup(struct drm_device *, struct drm_file *);
  627. extern int nouveau_channel_owner(struct drm_device *, struct drm_file *,
  628. int channel);
  629. extern int nouveau_channel_alloc(struct drm_device *dev,
  630. struct nouveau_channel **chan,
  631. struct drm_file *file_priv,
  632. uint32_t fb_ctxdma, uint32_t tt_ctxdma);
  633. extern void nouveau_channel_free(struct nouveau_channel *);
  634. /* nouveau_object.c */
  635. extern int nouveau_gpuobj_early_init(struct drm_device *);
  636. extern int nouveau_gpuobj_init(struct drm_device *);
  637. extern void nouveau_gpuobj_takedown(struct drm_device *);
  638. extern void nouveau_gpuobj_late_takedown(struct drm_device *);
  639. extern int nouveau_gpuobj_suspend(struct drm_device *dev);
  640. extern void nouveau_gpuobj_suspend_cleanup(struct drm_device *dev);
  641. extern void nouveau_gpuobj_resume(struct drm_device *dev);
  642. extern int nouveau_gpuobj_channel_init(struct nouveau_channel *,
  643. uint32_t vram_h, uint32_t tt_h);
  644. extern void nouveau_gpuobj_channel_takedown(struct nouveau_channel *);
  645. extern int nouveau_gpuobj_new(struct drm_device *, struct nouveau_channel *,
  646. uint32_t size, int align, uint32_t flags,
  647. struct nouveau_gpuobj **);
  648. extern int nouveau_gpuobj_del(struct drm_device *, struct nouveau_gpuobj **);
  649. extern int nouveau_gpuobj_ref_add(struct drm_device *, struct nouveau_channel *,
  650. uint32_t handle, struct nouveau_gpuobj *,
  651. struct nouveau_gpuobj_ref **);
  652. extern int nouveau_gpuobj_ref_del(struct drm_device *,
  653. struct nouveau_gpuobj_ref **);
  654. extern int nouveau_gpuobj_ref_find(struct nouveau_channel *, uint32_t handle,
  655. struct nouveau_gpuobj_ref **ref_ret);
  656. extern int nouveau_gpuobj_new_ref(struct drm_device *,
  657. struct nouveau_channel *alloc_chan,
  658. struct nouveau_channel *ref_chan,
  659. uint32_t handle, uint32_t size, int align,
  660. uint32_t flags, struct nouveau_gpuobj_ref **);
  661. extern int nouveau_gpuobj_new_fake(struct drm_device *,
  662. uint32_t p_offset, uint32_t b_offset,
  663. uint32_t size, uint32_t flags,
  664. struct nouveau_gpuobj **,
  665. struct nouveau_gpuobj_ref**);
  666. extern int nouveau_gpuobj_dma_new(struct nouveau_channel *, int class,
  667. uint64_t offset, uint64_t size, int access,
  668. int target, struct nouveau_gpuobj **);
  669. extern int nouveau_gpuobj_gart_dma_new(struct nouveau_channel *,
  670. uint64_t offset, uint64_t size,
  671. int access, struct nouveau_gpuobj **,
  672. uint32_t *o_ret);
  673. extern int nouveau_gpuobj_gr_new(struct nouveau_channel *, int class,
  674. struct nouveau_gpuobj **);
  675. extern int nouveau_gpuobj_sw_new(struct nouveau_channel *, int class,
  676. struct nouveau_gpuobj **);
  677. extern int nouveau_ioctl_grobj_alloc(struct drm_device *, void *data,
  678. struct drm_file *);
  679. extern int nouveau_ioctl_gpuobj_free(struct drm_device *, void *data,
  680. struct drm_file *);
  681. /* nouveau_irq.c */
  682. extern irqreturn_t nouveau_irq_handler(DRM_IRQ_ARGS);
  683. extern void nouveau_irq_preinstall(struct drm_device *);
  684. extern int nouveau_irq_postinstall(struct drm_device *);
  685. extern void nouveau_irq_uninstall(struct drm_device *);
  686. /* nouveau_sgdma.c */
  687. extern int nouveau_sgdma_init(struct drm_device *);
  688. extern void nouveau_sgdma_takedown(struct drm_device *);
  689. extern int nouveau_sgdma_get_page(struct drm_device *, uint32_t offset,
  690. uint32_t *page);
  691. extern struct ttm_backend *nouveau_sgdma_init_ttm(struct drm_device *);
  692. /* nouveau_debugfs.c */
  693. #if defined(CONFIG_DRM_NOUVEAU_DEBUG)
  694. extern int nouveau_debugfs_init(struct drm_minor *);
  695. extern void nouveau_debugfs_takedown(struct drm_minor *);
  696. extern int nouveau_debugfs_channel_init(struct nouveau_channel *);
  697. extern void nouveau_debugfs_channel_fini(struct nouveau_channel *);
  698. #else
  699. static inline int
  700. nouveau_debugfs_init(struct drm_minor *minor)
  701. {
  702. return 0;
  703. }
  704. static inline void nouveau_debugfs_takedown(struct drm_minor *minor)
  705. {
  706. }
  707. static inline int
  708. nouveau_debugfs_channel_init(struct nouveau_channel *chan)
  709. {
  710. return 0;
  711. }
  712. static inline void
  713. nouveau_debugfs_channel_fini(struct nouveau_channel *chan)
  714. {
  715. }
  716. #endif
  717. /* nouveau_dma.c */
  718. extern void nouveau_dma_pre_init(struct nouveau_channel *);
  719. extern int nouveau_dma_init(struct nouveau_channel *);
  720. extern int nouveau_dma_wait(struct nouveau_channel *, int size);
  721. /* nouveau_acpi.c */
  722. #ifdef CONFIG_ACPI
  723. extern int nouveau_hybrid_setup(struct drm_device *dev);
  724. extern bool nouveau_dsm_probe(struct drm_device *dev);
  725. #else
  726. static inline int nouveau_hybrid_setup(struct drm_device *dev)
  727. {
  728. return 0;
  729. }
  730. static inline bool nouveau_dsm_probe(struct drm_device *dev)
  731. {
  732. return false;
  733. }
  734. #endif
  735. /* nouveau_backlight.c */
  736. #ifdef CONFIG_DRM_NOUVEAU_BACKLIGHT
  737. extern int nouveau_backlight_init(struct drm_device *);
  738. extern void nouveau_backlight_exit(struct drm_device *);
  739. #else
  740. static inline int nouveau_backlight_init(struct drm_device *dev)
  741. {
  742. return 0;
  743. }
  744. static inline void nouveau_backlight_exit(struct drm_device *dev) { }
  745. #endif
  746. /* nouveau_bios.c */
  747. extern int nouveau_bios_init(struct drm_device *);
  748. extern void nouveau_bios_takedown(struct drm_device *dev);
  749. extern int nouveau_run_vbios_init(struct drm_device *);
  750. extern void nouveau_bios_run_init_table(struct drm_device *, uint16_t table,
  751. struct dcb_entry *);
  752. extern struct dcb_gpio_entry *nouveau_bios_gpio_entry(struct drm_device *,
  753. enum dcb_gpio_tag);
  754. extern struct dcb_connector_table_entry *
  755. nouveau_bios_connector_entry(struct drm_device *, int index);
  756. extern int get_pll_limits(struct drm_device *, uint32_t limit_match,
  757. struct pll_lims *);
  758. extern int nouveau_bios_run_display_table(struct drm_device *,
  759. struct dcb_entry *,
  760. uint32_t script, int pxclk);
  761. extern void *nouveau_bios_dp_table(struct drm_device *, struct dcb_entry *,
  762. int *length);
  763. extern bool nouveau_bios_fp_mode(struct drm_device *, struct drm_display_mode *);
  764. extern uint8_t *nouveau_bios_embedded_edid(struct drm_device *);
  765. extern int nouveau_bios_parse_lvds_table(struct drm_device *, int pxclk,
  766. bool *dl, bool *if_is_24bit);
  767. extern int run_tmds_table(struct drm_device *, struct dcb_entry *,
  768. int head, int pxclk);
  769. extern int call_lvds_script(struct drm_device *, struct dcb_entry *, int head,
  770. enum LVDS_script, int pxclk);
  771. /* nouveau_ttm.c */
  772. int nouveau_ttm_global_init(struct drm_nouveau_private *);
  773. void nouveau_ttm_global_release(struct drm_nouveau_private *);
  774. int nouveau_ttm_mmap(struct file *, struct vm_area_struct *);
  775. /* nouveau_dp.c */
  776. int nouveau_dp_auxch(struct nouveau_i2c_chan *auxch, int cmd, int addr,
  777. uint8_t *data, int data_nr);
  778. bool nouveau_dp_detect(struct drm_encoder *);
  779. bool nouveau_dp_link_train(struct drm_encoder *);
  780. /* nv04_fb.c */
  781. extern int nv04_fb_init(struct drm_device *);
  782. extern void nv04_fb_takedown(struct drm_device *);
  783. /* nv10_fb.c */
  784. extern int nv10_fb_init(struct drm_device *);
  785. extern void nv10_fb_takedown(struct drm_device *);
  786. extern void nv10_fb_set_region_tiling(struct drm_device *, int, uint32_t,
  787. uint32_t, uint32_t);
  788. /* nv40_fb.c */
  789. extern int nv40_fb_init(struct drm_device *);
  790. extern void nv40_fb_takedown(struct drm_device *);
  791. extern void nv40_fb_set_region_tiling(struct drm_device *, int, uint32_t,
  792. uint32_t, uint32_t);
  793. /* nv04_fifo.c */
  794. extern int nv04_fifo_init(struct drm_device *);
  795. extern void nv04_fifo_disable(struct drm_device *);
  796. extern void nv04_fifo_enable(struct drm_device *);
  797. extern bool nv04_fifo_reassign(struct drm_device *, bool);
  798. extern bool nv04_fifo_cache_flush(struct drm_device *);
  799. extern bool nv04_fifo_cache_pull(struct drm_device *, bool);
  800. extern int nv04_fifo_channel_id(struct drm_device *);
  801. extern int nv04_fifo_create_context(struct nouveau_channel *);
  802. extern void nv04_fifo_destroy_context(struct nouveau_channel *);
  803. extern int nv04_fifo_load_context(struct nouveau_channel *);
  804. extern int nv04_fifo_unload_context(struct drm_device *);
  805. /* nv10_fifo.c */
  806. extern int nv10_fifo_init(struct drm_device *);
  807. extern int nv10_fifo_channel_id(struct drm_device *);
  808. extern int nv10_fifo_create_context(struct nouveau_channel *);
  809. extern void nv10_fifo_destroy_context(struct nouveau_channel *);
  810. extern int nv10_fifo_load_context(struct nouveau_channel *);
  811. extern int nv10_fifo_unload_context(struct drm_device *);
  812. /* nv40_fifo.c */
  813. extern int nv40_fifo_init(struct drm_device *);
  814. extern int nv40_fifo_create_context(struct nouveau_channel *);
  815. extern void nv40_fifo_destroy_context(struct nouveau_channel *);
  816. extern int nv40_fifo_load_context(struct nouveau_channel *);
  817. extern int nv40_fifo_unload_context(struct drm_device *);
  818. /* nv50_fifo.c */
  819. extern int nv50_fifo_init(struct drm_device *);
  820. extern void nv50_fifo_takedown(struct drm_device *);
  821. extern int nv50_fifo_channel_id(struct drm_device *);
  822. extern int nv50_fifo_create_context(struct nouveau_channel *);
  823. extern void nv50_fifo_destroy_context(struct nouveau_channel *);
  824. extern int nv50_fifo_load_context(struct nouveau_channel *);
  825. extern int nv50_fifo_unload_context(struct drm_device *);
  826. /* nv04_graph.c */
  827. extern struct nouveau_pgraph_object_class nv04_graph_grclass[];
  828. extern int nv04_graph_init(struct drm_device *);
  829. extern void nv04_graph_takedown(struct drm_device *);
  830. extern void nv04_graph_fifo_access(struct drm_device *, bool);
  831. extern struct nouveau_channel *nv04_graph_channel(struct drm_device *);
  832. extern int nv04_graph_create_context(struct nouveau_channel *);
  833. extern void nv04_graph_destroy_context(struct nouveau_channel *);
  834. extern int nv04_graph_load_context(struct nouveau_channel *);
  835. extern int nv04_graph_unload_context(struct drm_device *);
  836. extern void nv04_graph_context_switch(struct drm_device *);
  837. /* nv10_graph.c */
  838. extern struct nouveau_pgraph_object_class nv10_graph_grclass[];
  839. extern int nv10_graph_init(struct drm_device *);
  840. extern void nv10_graph_takedown(struct drm_device *);
  841. extern struct nouveau_channel *nv10_graph_channel(struct drm_device *);
  842. extern int nv10_graph_create_context(struct nouveau_channel *);
  843. extern void nv10_graph_destroy_context(struct nouveau_channel *);
  844. extern int nv10_graph_load_context(struct nouveau_channel *);
  845. extern int nv10_graph_unload_context(struct drm_device *);
  846. extern void nv10_graph_context_switch(struct drm_device *);
  847. extern void nv10_graph_set_region_tiling(struct drm_device *, int, uint32_t,
  848. uint32_t, uint32_t);
  849. /* nv20_graph.c */
  850. extern struct nouveau_pgraph_object_class nv20_graph_grclass[];
  851. extern struct nouveau_pgraph_object_class nv30_graph_grclass[];
  852. extern int nv20_graph_create_context(struct nouveau_channel *);
  853. extern void nv20_graph_destroy_context(struct nouveau_channel *);
  854. extern int nv20_graph_load_context(struct nouveau_channel *);
  855. extern int nv20_graph_unload_context(struct drm_device *);
  856. extern int nv20_graph_init(struct drm_device *);
  857. extern void nv20_graph_takedown(struct drm_device *);
  858. extern int nv30_graph_init(struct drm_device *);
  859. extern void nv20_graph_set_region_tiling(struct drm_device *, int, uint32_t,
  860. uint32_t, uint32_t);
  861. /* nv40_graph.c */
  862. extern struct nouveau_pgraph_object_class nv40_graph_grclass[];
  863. extern int nv40_graph_init(struct drm_device *);
  864. extern void nv40_graph_takedown(struct drm_device *);
  865. extern struct nouveau_channel *nv40_graph_channel(struct drm_device *);
  866. extern int nv40_graph_create_context(struct nouveau_channel *);
  867. extern void nv40_graph_destroy_context(struct nouveau_channel *);
  868. extern int nv40_graph_load_context(struct nouveau_channel *);
  869. extern int nv40_graph_unload_context(struct drm_device *);
  870. extern void nv40_grctx_init(struct nouveau_grctx *);
  871. extern void nv40_graph_set_region_tiling(struct drm_device *, int, uint32_t,
  872. uint32_t, uint32_t);
  873. /* nv50_graph.c */
  874. extern struct nouveau_pgraph_object_class nv50_graph_grclass[];
  875. extern int nv50_graph_init(struct drm_device *);
  876. extern void nv50_graph_takedown(struct drm_device *);
  877. extern void nv50_graph_fifo_access(struct drm_device *, bool);
  878. extern struct nouveau_channel *nv50_graph_channel(struct drm_device *);
  879. extern int nv50_graph_create_context(struct nouveau_channel *);
  880. extern void nv50_graph_destroy_context(struct nouveau_channel *);
  881. extern int nv50_graph_load_context(struct nouveau_channel *);
  882. extern int nv50_graph_unload_context(struct drm_device *);
  883. extern void nv50_graph_context_switch(struct drm_device *);
  884. /* nouveau_grctx.c */
  885. extern int nouveau_grctx_prog_load(struct drm_device *);
  886. extern void nouveau_grctx_vals_load(struct drm_device *,
  887. struct nouveau_gpuobj *);
  888. extern void nouveau_grctx_fini(struct drm_device *);
  889. /* nv04_instmem.c */
  890. extern int nv04_instmem_init(struct drm_device *);
  891. extern void nv04_instmem_takedown(struct drm_device *);
  892. extern int nv04_instmem_suspend(struct drm_device *);
  893. extern void nv04_instmem_resume(struct drm_device *);
  894. extern int nv04_instmem_populate(struct drm_device *, struct nouveau_gpuobj *,
  895. uint32_t *size);
  896. extern void nv04_instmem_clear(struct drm_device *, struct nouveau_gpuobj *);
  897. extern int nv04_instmem_bind(struct drm_device *, struct nouveau_gpuobj *);
  898. extern int nv04_instmem_unbind(struct drm_device *, struct nouveau_gpuobj *);
  899. extern void nv04_instmem_prepare_access(struct drm_device *, bool write);
  900. extern void nv04_instmem_finish_access(struct drm_device *);
  901. /* nv50_instmem.c */
  902. extern int nv50_instmem_init(struct drm_device *);
  903. extern void nv50_instmem_takedown(struct drm_device *);
  904. extern int nv50_instmem_suspend(struct drm_device *);
  905. extern void nv50_instmem_resume(struct drm_device *);
  906. extern int nv50_instmem_populate(struct drm_device *, struct nouveau_gpuobj *,
  907. uint32_t *size);
  908. extern void nv50_instmem_clear(struct drm_device *, struct nouveau_gpuobj *);
  909. extern int nv50_instmem_bind(struct drm_device *, struct nouveau_gpuobj *);
  910. extern int nv50_instmem_unbind(struct drm_device *, struct nouveau_gpuobj *);
  911. extern void nv50_instmem_prepare_access(struct drm_device *, bool write);
  912. extern void nv50_instmem_finish_access(struct drm_device *);
  913. /* nv04_mc.c */
  914. extern int nv04_mc_init(struct drm_device *);
  915. extern void nv04_mc_takedown(struct drm_device *);
  916. /* nv40_mc.c */
  917. extern int nv40_mc_init(struct drm_device *);
  918. extern void nv40_mc_takedown(struct drm_device *);
  919. /* nv50_mc.c */
  920. extern int nv50_mc_init(struct drm_device *);
  921. extern void nv50_mc_takedown(struct drm_device *);
  922. /* nv04_timer.c */
  923. extern int nv04_timer_init(struct drm_device *);
  924. extern uint64_t nv04_timer_read(struct drm_device *);
  925. extern void nv04_timer_takedown(struct drm_device *);
  926. extern long nouveau_compat_ioctl(struct file *file, unsigned int cmd,
  927. unsigned long arg);
  928. /* nv04_dac.c */
  929. extern int nv04_dac_create(struct drm_device *dev, struct dcb_entry *entry);
  930. extern uint32_t nv17_dac_sample_load(struct drm_encoder *encoder);
  931. extern int nv04_dac_output_offset(struct drm_encoder *encoder);
  932. extern void nv04_dac_update_dacclk(struct drm_encoder *encoder, bool enable);
  933. /* nv04_dfp.c */
  934. extern int nv04_dfp_create(struct drm_device *dev, struct dcb_entry *entry);
  935. extern int nv04_dfp_get_bound_head(struct drm_device *dev, struct dcb_entry *dcbent);
  936. extern void nv04_dfp_bind_head(struct drm_device *dev, struct dcb_entry *dcbent,
  937. int head, bool dl);
  938. extern void nv04_dfp_disable(struct drm_device *dev, int head);
  939. extern void nv04_dfp_update_fp_control(struct drm_encoder *encoder, int mode);
  940. /* nv04_tv.c */
  941. extern int nv04_tv_identify(struct drm_device *dev, int i2c_index);
  942. extern int nv04_tv_create(struct drm_device *dev, struct dcb_entry *entry);
  943. /* nv17_tv.c */
  944. extern int nv17_tv_create(struct drm_device *dev, struct dcb_entry *entry);
  945. /* nv04_display.c */
  946. extern int nv04_display_create(struct drm_device *);
  947. extern void nv04_display_destroy(struct drm_device *);
  948. extern void nv04_display_restore(struct drm_device *);
  949. /* nv04_crtc.c */
  950. extern int nv04_crtc_create(struct drm_device *, int index);
  951. /* nouveau_bo.c */
  952. extern struct ttm_bo_driver nouveau_bo_driver;
  953. extern int nouveau_bo_new(struct drm_device *, struct nouveau_channel *,
  954. int size, int align, uint32_t flags,
  955. uint32_t tile_mode, uint32_t tile_flags,
  956. bool no_vm, bool mappable, struct nouveau_bo **);
  957. extern int nouveau_bo_pin(struct nouveau_bo *, uint32_t flags);
  958. extern int nouveau_bo_unpin(struct nouveau_bo *);
  959. extern int nouveau_bo_map(struct nouveau_bo *);
  960. extern void nouveau_bo_unmap(struct nouveau_bo *);
  961. extern void nouveau_bo_placement_set(struct nouveau_bo *, uint32_t memtype);
  962. extern u16 nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index);
  963. extern void nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val);
  964. extern u32 nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index);
  965. extern void nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val);
  966. /* nouveau_fence.c */
  967. struct nouveau_fence;
  968. extern int nouveau_fence_init(struct nouveau_channel *);
  969. extern void nouveau_fence_fini(struct nouveau_channel *);
  970. extern void nouveau_fence_update(struct nouveau_channel *);
  971. extern int nouveau_fence_new(struct nouveau_channel *, struct nouveau_fence **,
  972. bool emit);
  973. extern int nouveau_fence_emit(struct nouveau_fence *);
  974. struct nouveau_channel *nouveau_fence_channel(struct nouveau_fence *);
  975. extern bool nouveau_fence_signalled(void *obj, void *arg);
  976. extern int nouveau_fence_wait(void *obj, void *arg, bool lazy, bool intr);
  977. extern int nouveau_fence_flush(void *obj, void *arg);
  978. extern void nouveau_fence_unref(void **obj);
  979. extern void *nouveau_fence_ref(void *obj);
  980. extern void nouveau_fence_handler(struct drm_device *dev, int channel);
  981. /* nouveau_gem.c */
  982. extern int nouveau_gem_new(struct drm_device *, struct nouveau_channel *,
  983. int size, int align, uint32_t flags,
  984. uint32_t tile_mode, uint32_t tile_flags,
  985. bool no_vm, bool mappable, struct nouveau_bo **);
  986. extern int nouveau_gem_object_new(struct drm_gem_object *);
  987. extern void nouveau_gem_object_del(struct drm_gem_object *);
  988. extern int nouveau_gem_ioctl_new(struct drm_device *, void *,
  989. struct drm_file *);
  990. extern int nouveau_gem_ioctl_pushbuf(struct drm_device *, void *,
  991. struct drm_file *);
  992. extern int nouveau_gem_ioctl_pushbuf_call(struct drm_device *, void *,
  993. struct drm_file *);
  994. extern int nouveau_gem_ioctl_pushbuf_call2(struct drm_device *, void *,
  995. struct drm_file *);
  996. extern int nouveau_gem_ioctl_pin(struct drm_device *, void *,
  997. struct drm_file *);
  998. extern int nouveau_gem_ioctl_unpin(struct drm_device *, void *,
  999. struct drm_file *);
  1000. extern int nouveau_gem_ioctl_tile(struct drm_device *, void *,
  1001. struct drm_file *);
  1002. extern int nouveau_gem_ioctl_cpu_prep(struct drm_device *, void *,
  1003. struct drm_file *);
  1004. extern int nouveau_gem_ioctl_cpu_fini(struct drm_device *, void *,
  1005. struct drm_file *);
  1006. extern int nouveau_gem_ioctl_info(struct drm_device *, void *,
  1007. struct drm_file *);
  1008. /* nv17_gpio.c */
  1009. int nv17_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
  1010. int nv17_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
  1011. #ifndef ioread32_native
  1012. #ifdef __BIG_ENDIAN
  1013. #define ioread16_native ioread16be
  1014. #define iowrite16_native iowrite16be
  1015. #define ioread32_native ioread32be
  1016. #define iowrite32_native iowrite32be
  1017. #else /* def __BIG_ENDIAN */
  1018. #define ioread16_native ioread16
  1019. #define iowrite16_native iowrite16
  1020. #define ioread32_native ioread32
  1021. #define iowrite32_native iowrite32
  1022. #endif /* def __BIG_ENDIAN else */
  1023. #endif /* !ioread32_native */
  1024. /* channel control reg access */
  1025. static inline u32 nvchan_rd32(struct nouveau_channel *chan, unsigned reg)
  1026. {
  1027. return ioread32_native(chan->user + reg);
  1028. }
  1029. static inline void nvchan_wr32(struct nouveau_channel *chan,
  1030. unsigned reg, u32 val)
  1031. {
  1032. iowrite32_native(val, chan->user + reg);
  1033. }
  1034. /* register access */
  1035. static inline u32 nv_rd32(struct drm_device *dev, unsigned reg)
  1036. {
  1037. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1038. return ioread32_native(dev_priv->mmio + reg);
  1039. }
  1040. static inline void nv_wr32(struct drm_device *dev, unsigned reg, u32 val)
  1041. {
  1042. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1043. iowrite32_native(val, dev_priv->mmio + reg);
  1044. }
  1045. static inline u8 nv_rd08(struct drm_device *dev, unsigned reg)
  1046. {
  1047. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1048. return ioread8(dev_priv->mmio + reg);
  1049. }
  1050. static inline void nv_wr08(struct drm_device *dev, unsigned reg, u8 val)
  1051. {
  1052. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1053. iowrite8(val, dev_priv->mmio + reg);
  1054. }
  1055. #define nv_wait(reg, mask, val) \
  1056. nouveau_wait_until(dev, 2000000000ULL, (reg), (mask), (val))
  1057. /* PRAMIN access */
  1058. static inline u32 nv_ri32(struct drm_device *dev, unsigned offset)
  1059. {
  1060. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1061. return ioread32_native(dev_priv->ramin + offset);
  1062. }
  1063. static inline void nv_wi32(struct drm_device *dev, unsigned offset, u32 val)
  1064. {
  1065. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1066. iowrite32_native(val, dev_priv->ramin + offset);
  1067. }
  1068. /* object access */
  1069. static inline u32 nv_ro32(struct drm_device *dev, struct nouveau_gpuobj *obj,
  1070. unsigned index)
  1071. {
  1072. return nv_ri32(dev, obj->im_pramin->start + index * 4);
  1073. }
  1074. static inline void nv_wo32(struct drm_device *dev, struct nouveau_gpuobj *obj,
  1075. unsigned index, u32 val)
  1076. {
  1077. nv_wi32(dev, obj->im_pramin->start + index * 4, val);
  1078. }
  1079. /*
  1080. * Logging
  1081. * Argument d is (struct drm_device *).
  1082. */
  1083. #define NV_PRINTK(level, d, fmt, arg...) \
  1084. printk(level "[" DRM_NAME "] " DRIVER_NAME " %s: " fmt, \
  1085. pci_name(d->pdev), ##arg)
  1086. #ifndef NV_DEBUG_NOTRACE
  1087. #define NV_DEBUG(d, fmt, arg...) do { \
  1088. if (drm_debug & DRM_UT_DRIVER) { \
  1089. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1090. __LINE__, ##arg); \
  1091. } \
  1092. } while (0)
  1093. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1094. if (drm_debug & DRM_UT_KMS) { \
  1095. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1096. __LINE__, ##arg); \
  1097. } \
  1098. } while (0)
  1099. #else
  1100. #define NV_DEBUG(d, fmt, arg...) do { \
  1101. if (drm_debug & DRM_UT_DRIVER) \
  1102. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1103. } while (0)
  1104. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1105. if (drm_debug & DRM_UT_KMS) \
  1106. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1107. } while (0)
  1108. #endif
  1109. #define NV_ERROR(d, fmt, arg...) NV_PRINTK(KERN_ERR, d, fmt, ##arg)
  1110. #define NV_INFO(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1111. #define NV_TRACEWARN(d, fmt, arg...) NV_PRINTK(KERN_NOTICE, d, fmt, ##arg)
  1112. #define NV_TRACE(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1113. #define NV_WARN(d, fmt, arg...) NV_PRINTK(KERN_WARNING, d, fmt, ##arg)
  1114. /* nouveau_reg_debug bitmask */
  1115. enum {
  1116. NOUVEAU_REG_DEBUG_MC = 0x1,
  1117. NOUVEAU_REG_DEBUG_VIDEO = 0x2,
  1118. NOUVEAU_REG_DEBUG_FB = 0x4,
  1119. NOUVEAU_REG_DEBUG_EXTDEV = 0x8,
  1120. NOUVEAU_REG_DEBUG_CRTC = 0x10,
  1121. NOUVEAU_REG_DEBUG_RAMDAC = 0x20,
  1122. NOUVEAU_REG_DEBUG_VGACRTC = 0x40,
  1123. NOUVEAU_REG_DEBUG_RMVIO = 0x80,
  1124. NOUVEAU_REG_DEBUG_VGAATTR = 0x100,
  1125. NOUVEAU_REG_DEBUG_EVO = 0x200,
  1126. };
  1127. #define NV_REG_DEBUG(type, dev, fmt, arg...) do { \
  1128. if (nouveau_reg_debug & NOUVEAU_REG_DEBUG_##type) \
  1129. NV_PRINTK(KERN_DEBUG, dev, "%s: " fmt, __func__, ##arg); \
  1130. } while (0)
  1131. static inline bool
  1132. nv_two_heads(struct drm_device *dev)
  1133. {
  1134. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1135. const int impl = dev->pci_device & 0x0ff0;
  1136. if (dev_priv->card_type >= NV_10 && impl != 0x0100 &&
  1137. impl != 0x0150 && impl != 0x01a0 && impl != 0x0200)
  1138. return true;
  1139. return false;
  1140. }
  1141. static inline bool
  1142. nv_gf4_disp_arch(struct drm_device *dev)
  1143. {
  1144. return nv_two_heads(dev) && (dev->pci_device & 0x0ff0) != 0x0110;
  1145. }
  1146. static inline bool
  1147. nv_two_reg_pll(struct drm_device *dev)
  1148. {
  1149. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1150. const int impl = dev->pci_device & 0x0ff0;
  1151. if (impl == 0x0310 || impl == 0x0340 || dev_priv->card_type >= NV_40)
  1152. return true;
  1153. return false;
  1154. }
  1155. #define NV_SW 0x0000506e
  1156. #define NV_SW_DMA_SEMAPHORE 0x00000060
  1157. #define NV_SW_SEMAPHORE_OFFSET 0x00000064
  1158. #define NV_SW_SEMAPHORE_ACQUIRE 0x00000068
  1159. #define NV_SW_SEMAPHORE_RELEASE 0x0000006c
  1160. #define NV_SW_DMA_VBLSEM 0x0000018c
  1161. #define NV_SW_VBLSEM_OFFSET 0x00000400
  1162. #define NV_SW_VBLSEM_RELEASE_VALUE 0x00000404
  1163. #define NV_SW_VBLSEM_RELEASE 0x00000408
  1164. #endif /* __NOUVEAU_DRV_H__ */