sata_sil24.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234
  1. /*
  2. * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers
  3. *
  4. * Copyright 2005 Tejun Heo
  5. *
  6. * Based on preview driver from Silicon Image.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2, or (at your option) any
  11. * later version.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * General Public License for more details.
  17. *
  18. */
  19. #include <linux/kernel.h>
  20. #include <linux/module.h>
  21. #include <linux/pci.h>
  22. #include <linux/blkdev.h>
  23. #include <linux/delay.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/device.h>
  27. #include <scsi/scsi_host.h>
  28. #include <scsi/scsi_cmnd.h>
  29. #include <linux/libata.h>
  30. #include <asm/io.h>
  31. #define DRV_NAME "sata_sil24"
  32. #define DRV_VERSION "0.3"
  33. /*
  34. * Port request block (PRB) 32 bytes
  35. */
  36. struct sil24_prb {
  37. __le16 ctrl;
  38. __le16 prot;
  39. __le32 rx_cnt;
  40. u8 fis[6 * 4];
  41. };
  42. /*
  43. * Scatter gather entry (SGE) 16 bytes
  44. */
  45. struct sil24_sge {
  46. __le64 addr;
  47. __le32 cnt;
  48. __le32 flags;
  49. };
  50. /*
  51. * Port multiplier
  52. */
  53. struct sil24_port_multiplier {
  54. __le32 diag;
  55. __le32 sactive;
  56. };
  57. enum {
  58. /*
  59. * Global controller registers (128 bytes @ BAR0)
  60. */
  61. /* 32 bit regs */
  62. HOST_SLOT_STAT = 0x00, /* 32 bit slot stat * 4 */
  63. HOST_CTRL = 0x40,
  64. HOST_IRQ_STAT = 0x44,
  65. HOST_PHY_CFG = 0x48,
  66. HOST_BIST_CTRL = 0x50,
  67. HOST_BIST_PTRN = 0x54,
  68. HOST_BIST_STAT = 0x58,
  69. HOST_MEM_BIST_STAT = 0x5c,
  70. HOST_FLASH_CMD = 0x70,
  71. /* 8 bit regs */
  72. HOST_FLASH_DATA = 0x74,
  73. HOST_TRANSITION_DETECT = 0x75,
  74. HOST_GPIO_CTRL = 0x76,
  75. HOST_I2C_ADDR = 0x78, /* 32 bit */
  76. HOST_I2C_DATA = 0x7c,
  77. HOST_I2C_XFER_CNT = 0x7e,
  78. HOST_I2C_CTRL = 0x7f,
  79. /* HOST_SLOT_STAT bits */
  80. HOST_SSTAT_ATTN = (1 << 31),
  81. /* HOST_CTRL bits */
  82. HOST_CTRL_M66EN = (1 << 16), /* M66EN PCI bus signal */
  83. HOST_CTRL_TRDY = (1 << 17), /* latched PCI TRDY */
  84. HOST_CTRL_STOP = (1 << 18), /* latched PCI STOP */
  85. HOST_CTRL_DEVSEL = (1 << 19), /* latched PCI DEVSEL */
  86. HOST_CTRL_REQ64 = (1 << 20), /* latched PCI REQ64 */
  87. HOST_CTRL_GLOBAL_RST = (1 << 31), /* global reset */
  88. /*
  89. * Port registers
  90. * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2)
  91. */
  92. PORT_REGS_SIZE = 0x2000,
  93. PORT_LRAM = 0x0000, /* 31 LRAM slots and PMP regs */
  94. PORT_LRAM_SLOT_SZ = 0x0080, /* 32 bytes PRB + 2 SGE, ACT... */
  95. PORT_PMP = 0x0f80, /* 8 bytes PMP * 16 (128 bytes) */
  96. PORT_PMP_STATUS = 0x0000, /* port device status offset */
  97. PORT_PMP_QACTIVE = 0x0004, /* port device QActive offset */
  98. PORT_PMP_SIZE = 0x0008, /* 8 bytes per PMP */
  99. /* 32 bit regs */
  100. PORT_CTRL_STAT = 0x1000, /* write: ctrl-set, read: stat */
  101. PORT_CTRL_CLR = 0x1004, /* write: ctrl-clear */
  102. PORT_IRQ_STAT = 0x1008, /* high: status, low: interrupt */
  103. PORT_IRQ_ENABLE_SET = 0x1010, /* write: enable-set */
  104. PORT_IRQ_ENABLE_CLR = 0x1014, /* write: enable-clear */
  105. PORT_ACTIVATE_UPPER_ADDR= 0x101c,
  106. PORT_EXEC_FIFO = 0x1020, /* command execution fifo */
  107. PORT_CMD_ERR = 0x1024, /* command error number */
  108. PORT_FIS_CFG = 0x1028,
  109. PORT_FIFO_THRES = 0x102c,
  110. /* 16 bit regs */
  111. PORT_DECODE_ERR_CNT = 0x1040,
  112. PORT_DECODE_ERR_THRESH = 0x1042,
  113. PORT_CRC_ERR_CNT = 0x1044,
  114. PORT_CRC_ERR_THRESH = 0x1046,
  115. PORT_HSHK_ERR_CNT = 0x1048,
  116. PORT_HSHK_ERR_THRESH = 0x104a,
  117. /* 32 bit regs */
  118. PORT_PHY_CFG = 0x1050,
  119. PORT_SLOT_STAT = 0x1800,
  120. PORT_CMD_ACTIVATE = 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */
  121. PORT_CONTEXT = 0x1e04,
  122. PORT_EXEC_DIAG = 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */
  123. PORT_PSD_DIAG = 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */
  124. PORT_SCONTROL = 0x1f00,
  125. PORT_SSTATUS = 0x1f04,
  126. PORT_SERROR = 0x1f08,
  127. PORT_SACTIVE = 0x1f0c,
  128. /* PORT_CTRL_STAT bits */
  129. PORT_CS_PORT_RST = (1 << 0), /* port reset */
  130. PORT_CS_DEV_RST = (1 << 1), /* device reset */
  131. PORT_CS_INIT = (1 << 2), /* port initialize */
  132. PORT_CS_IRQ_WOC = (1 << 3), /* interrupt write one to clear */
  133. PORT_CS_CDB16 = (1 << 5), /* 0=12b cdb, 1=16b cdb */
  134. PORT_CS_PMP_RESUME = (1 << 6), /* PMP resume */
  135. PORT_CS_32BIT_ACTV = (1 << 10), /* 32-bit activation */
  136. PORT_CS_PMP_EN = (1 << 13), /* port multiplier enable */
  137. PORT_CS_RDY = (1 << 31), /* port ready to accept commands */
  138. /* PORT_IRQ_STAT/ENABLE_SET/CLR */
  139. /* bits[11:0] are masked */
  140. PORT_IRQ_COMPLETE = (1 << 0), /* command(s) completed */
  141. PORT_IRQ_ERROR = (1 << 1), /* command execution error */
  142. PORT_IRQ_PORTRDY_CHG = (1 << 2), /* port ready change */
  143. PORT_IRQ_PWR_CHG = (1 << 3), /* power management change */
  144. PORT_IRQ_PHYRDY_CHG = (1 << 4), /* PHY ready change */
  145. PORT_IRQ_COMWAKE = (1 << 5), /* COMWAKE received */
  146. PORT_IRQ_UNK_FIS = (1 << 6), /* unknown FIS received */
  147. PORT_IRQ_DEV_XCHG = (1 << 7), /* device exchanged */
  148. PORT_IRQ_8B10B = (1 << 8), /* 8b/10b decode error threshold */
  149. PORT_IRQ_CRC = (1 << 9), /* CRC error threshold */
  150. PORT_IRQ_HANDSHAKE = (1 << 10), /* handshake error threshold */
  151. PORT_IRQ_SDB_NOTIFY = (1 << 11), /* SDB notify received */
  152. DEF_PORT_IRQ = PORT_IRQ_COMPLETE | PORT_IRQ_ERROR |
  153. PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG |
  154. PORT_IRQ_UNK_FIS,
  155. /* bits[27:16] are unmasked (raw) */
  156. PORT_IRQ_RAW_SHIFT = 16,
  157. PORT_IRQ_MASKED_MASK = 0x7ff,
  158. PORT_IRQ_RAW_MASK = (0x7ff << PORT_IRQ_RAW_SHIFT),
  159. /* ENABLE_SET/CLR specific, intr steering - 2 bit field */
  160. PORT_IRQ_STEER_SHIFT = 30,
  161. PORT_IRQ_STEER_MASK = (3 << PORT_IRQ_STEER_SHIFT),
  162. /* PORT_CMD_ERR constants */
  163. PORT_CERR_DEV = 1, /* Error bit in D2H Register FIS */
  164. PORT_CERR_SDB = 2, /* Error bit in SDB FIS */
  165. PORT_CERR_DATA = 3, /* Error in data FIS not detected by dev */
  166. PORT_CERR_SEND = 4, /* Initial cmd FIS transmission failure */
  167. PORT_CERR_INCONSISTENT = 5, /* Protocol mismatch */
  168. PORT_CERR_DIRECTION = 6, /* Data direction mismatch */
  169. PORT_CERR_UNDERRUN = 7, /* Ran out of SGEs while writing */
  170. PORT_CERR_OVERRUN = 8, /* Ran out of SGEs while reading */
  171. PORT_CERR_PKT_PROT = 11, /* DIR invalid in 1st PIO setup of ATAPI */
  172. PORT_CERR_SGT_BOUNDARY = 16, /* PLD ecode 00 - SGT not on qword boundary */
  173. PORT_CERR_SGT_TGTABRT = 17, /* PLD ecode 01 - target abort */
  174. PORT_CERR_SGT_MSTABRT = 18, /* PLD ecode 10 - master abort */
  175. PORT_CERR_SGT_PCIPERR = 19, /* PLD ecode 11 - PCI parity err while fetching SGT */
  176. PORT_CERR_CMD_BOUNDARY = 24, /* ctrl[15:13] 001 - PRB not on qword boundary */
  177. PORT_CERR_CMD_TGTABRT = 25, /* ctrl[15:13] 010 - target abort */
  178. PORT_CERR_CMD_MSTABRT = 26, /* ctrl[15:13] 100 - master abort */
  179. PORT_CERR_CMD_PCIPERR = 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */
  180. PORT_CERR_XFR_UNDEF = 32, /* PSD ecode 00 - undefined */
  181. PORT_CERR_XFR_TGTABRT = 33, /* PSD ecode 01 - target abort */
  182. PORT_CERR_XFR_MSTABRT = 34, /* PSD ecode 10 - master abort */
  183. PORT_CERR_XFR_PCIPERR = 35, /* PSD ecode 11 - PCI prity err during transfer */
  184. PORT_CERR_SENDSERVICE = 36, /* FIS received while sending service */
  185. /* bits of PRB control field */
  186. PRB_CTRL_PROTOCOL = (1 << 0), /* override def. ATA protocol */
  187. PRB_CTRL_PACKET_READ = (1 << 4), /* PACKET cmd read */
  188. PRB_CTRL_PACKET_WRITE = (1 << 5), /* PACKET cmd write */
  189. PRB_CTRL_NIEN = (1 << 6), /* Mask completion irq */
  190. PRB_CTRL_SRST = (1 << 7), /* Soft reset request (ign BSY?) */
  191. /* PRB protocol field */
  192. PRB_PROT_PACKET = (1 << 0),
  193. PRB_PROT_TCQ = (1 << 1),
  194. PRB_PROT_NCQ = (1 << 2),
  195. PRB_PROT_READ = (1 << 3),
  196. PRB_PROT_WRITE = (1 << 4),
  197. PRB_PROT_TRANSPARENT = (1 << 5),
  198. /*
  199. * Other constants
  200. */
  201. SGE_TRM = (1 << 31), /* Last SGE in chain */
  202. SGE_LNK = (1 << 30), /* linked list
  203. Points to SGT, not SGE */
  204. SGE_DRD = (1 << 29), /* discard data read (/dev/null)
  205. data address ignored */
  206. SIL24_MAX_CMDS = 31,
  207. /* board id */
  208. BID_SIL3124 = 0,
  209. BID_SIL3132 = 1,
  210. BID_SIL3131 = 2,
  211. /* host flags */
  212. SIL24_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  213. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
  214. ATA_FLAG_NCQ | ATA_FLAG_SKIP_D2H_BSY,
  215. SIL24_FLAG_PCIX_IRQ_WOC = (1 << 24), /* IRQ loss errata on PCI-X */
  216. IRQ_STAT_4PORTS = 0xf,
  217. };
  218. struct sil24_ata_block {
  219. struct sil24_prb prb;
  220. struct sil24_sge sge[LIBATA_MAX_PRD];
  221. };
  222. struct sil24_atapi_block {
  223. struct sil24_prb prb;
  224. u8 cdb[16];
  225. struct sil24_sge sge[LIBATA_MAX_PRD - 1];
  226. };
  227. union sil24_cmd_block {
  228. struct sil24_ata_block ata;
  229. struct sil24_atapi_block atapi;
  230. };
  231. static struct sil24_cerr_info {
  232. unsigned int err_mask, action;
  233. const char *desc;
  234. } sil24_cerr_db[] = {
  235. [0] = { AC_ERR_DEV, ATA_EH_REVALIDATE,
  236. "device error" },
  237. [PORT_CERR_DEV] = { AC_ERR_DEV, ATA_EH_REVALIDATE,
  238. "device error via D2H FIS" },
  239. [PORT_CERR_SDB] = { AC_ERR_DEV, ATA_EH_REVALIDATE,
  240. "device error via SDB FIS" },
  241. [PORT_CERR_DATA] = { AC_ERR_ATA_BUS, ATA_EH_SOFTRESET,
  242. "error in data FIS" },
  243. [PORT_CERR_SEND] = { AC_ERR_ATA_BUS, ATA_EH_SOFTRESET,
  244. "failed to transmit command FIS" },
  245. [PORT_CERR_INCONSISTENT] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  246. "protocol mismatch" },
  247. [PORT_CERR_DIRECTION] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  248. "data directon mismatch" },
  249. [PORT_CERR_UNDERRUN] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  250. "ran out of SGEs while writing" },
  251. [PORT_CERR_OVERRUN] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  252. "ran out of SGEs while reading" },
  253. [PORT_CERR_PKT_PROT] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  254. "invalid data directon for ATAPI CDB" },
  255. [PORT_CERR_SGT_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_SOFTRESET,
  256. "SGT no on qword boundary" },
  257. [PORT_CERR_SGT_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  258. "PCI target abort while fetching SGT" },
  259. [PORT_CERR_SGT_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  260. "PCI master abort while fetching SGT" },
  261. [PORT_CERR_SGT_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  262. "PCI parity error while fetching SGT" },
  263. [PORT_CERR_CMD_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_SOFTRESET,
  264. "PRB not on qword boundary" },
  265. [PORT_CERR_CMD_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  266. "PCI target abort while fetching PRB" },
  267. [PORT_CERR_CMD_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  268. "PCI master abort while fetching PRB" },
  269. [PORT_CERR_CMD_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  270. "PCI parity error while fetching PRB" },
  271. [PORT_CERR_XFR_UNDEF] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  272. "undefined error while transferring data" },
  273. [PORT_CERR_XFR_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  274. "PCI target abort while transferring data" },
  275. [PORT_CERR_XFR_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  276. "PCI master abort while transferring data" },
  277. [PORT_CERR_XFR_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  278. "PCI parity error while transferring data" },
  279. [PORT_CERR_SENDSERVICE] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  280. "FIS received while sending service FIS" },
  281. };
  282. /*
  283. * ap->private_data
  284. *
  285. * The preview driver always returned 0 for status. We emulate it
  286. * here from the previous interrupt.
  287. */
  288. struct sil24_port_priv {
  289. union sil24_cmd_block *cmd_block; /* 32 cmd blocks */
  290. dma_addr_t cmd_block_dma; /* DMA base addr for them */
  291. struct ata_taskfile tf; /* Cached taskfile registers */
  292. };
  293. /* ap->host->private_data */
  294. struct sil24_host_priv {
  295. void __iomem *host_base; /* global controller control (128 bytes @BAR0) */
  296. void __iomem *port_base; /* port registers (4 * 8192 bytes @BAR2) */
  297. };
  298. static void sil24_dev_config(struct ata_port *ap, struct ata_device *dev);
  299. static u8 sil24_check_status(struct ata_port *ap);
  300. static u32 sil24_scr_read(struct ata_port *ap, unsigned sc_reg);
  301. static void sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val);
  302. static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
  303. static void sil24_qc_prep(struct ata_queued_cmd *qc);
  304. static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc);
  305. static void sil24_irq_clear(struct ata_port *ap);
  306. static irqreturn_t sil24_interrupt(int irq, void *dev_instance);
  307. static void sil24_freeze(struct ata_port *ap);
  308. static void sil24_thaw(struct ata_port *ap);
  309. static void sil24_error_handler(struct ata_port *ap);
  310. static void sil24_post_internal_cmd(struct ata_queued_cmd *qc);
  311. static int sil24_port_start(struct ata_port *ap);
  312. static void sil24_port_stop(struct ata_port *ap);
  313. static void sil24_host_stop(struct ata_host *host);
  314. static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
  315. #ifdef CONFIG_PM
  316. static int sil24_pci_device_resume(struct pci_dev *pdev);
  317. #endif
  318. static const struct pci_device_id sil24_pci_tbl[] = {
  319. { PCI_VDEVICE(CMD, 0x3124), BID_SIL3124 },
  320. { PCI_VDEVICE(INTEL, 0x3124), BID_SIL3124 },
  321. { PCI_VDEVICE(CMD, 0x3132), BID_SIL3132 },
  322. { PCI_VDEVICE(CMD, 0x3131), BID_SIL3131 },
  323. { PCI_VDEVICE(CMD, 0x3531), BID_SIL3131 },
  324. { } /* terminate list */
  325. };
  326. static struct pci_driver sil24_pci_driver = {
  327. .name = DRV_NAME,
  328. .id_table = sil24_pci_tbl,
  329. .probe = sil24_init_one,
  330. .remove = ata_pci_remove_one, /* safe? */
  331. #ifdef CONFIG_PM
  332. .suspend = ata_pci_device_suspend,
  333. .resume = sil24_pci_device_resume,
  334. #endif
  335. };
  336. static struct scsi_host_template sil24_sht = {
  337. .module = THIS_MODULE,
  338. .name = DRV_NAME,
  339. .ioctl = ata_scsi_ioctl,
  340. .queuecommand = ata_scsi_queuecmd,
  341. .change_queue_depth = ata_scsi_change_queue_depth,
  342. .can_queue = SIL24_MAX_CMDS,
  343. .this_id = ATA_SHT_THIS_ID,
  344. .sg_tablesize = LIBATA_MAX_PRD,
  345. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  346. .emulated = ATA_SHT_EMULATED,
  347. .use_clustering = ATA_SHT_USE_CLUSTERING,
  348. .proc_name = DRV_NAME,
  349. .dma_boundary = ATA_DMA_BOUNDARY,
  350. .slave_configure = ata_scsi_slave_config,
  351. .slave_destroy = ata_scsi_slave_destroy,
  352. .bios_param = ata_std_bios_param,
  353. .suspend = ata_scsi_device_suspend,
  354. .resume = ata_scsi_device_resume,
  355. };
  356. static const struct ata_port_operations sil24_ops = {
  357. .port_disable = ata_port_disable,
  358. .dev_config = sil24_dev_config,
  359. .check_status = sil24_check_status,
  360. .check_altstatus = sil24_check_status,
  361. .dev_select = ata_noop_dev_select,
  362. .tf_read = sil24_tf_read,
  363. .qc_prep = sil24_qc_prep,
  364. .qc_issue = sil24_qc_issue,
  365. .irq_handler = sil24_interrupt,
  366. .irq_clear = sil24_irq_clear,
  367. .scr_read = sil24_scr_read,
  368. .scr_write = sil24_scr_write,
  369. .freeze = sil24_freeze,
  370. .thaw = sil24_thaw,
  371. .error_handler = sil24_error_handler,
  372. .post_internal_cmd = sil24_post_internal_cmd,
  373. .port_start = sil24_port_start,
  374. .port_stop = sil24_port_stop,
  375. .host_stop = sil24_host_stop,
  376. };
  377. /*
  378. * Use bits 30-31 of port_flags to encode available port numbers.
  379. * Current maxium is 4.
  380. */
  381. #define SIL24_NPORTS2FLAG(nports) ((((unsigned)(nports) - 1) & 0x3) << 30)
  382. #define SIL24_FLAG2NPORTS(flag) ((((flag) >> 30) & 0x3) + 1)
  383. static struct ata_port_info sil24_port_info[] = {
  384. /* sil_3124 */
  385. {
  386. .sht = &sil24_sht,
  387. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(4) |
  388. SIL24_FLAG_PCIX_IRQ_WOC,
  389. .pio_mask = 0x1f, /* pio0-4 */
  390. .mwdma_mask = 0x07, /* mwdma0-2 */
  391. .udma_mask = 0x3f, /* udma0-5 */
  392. .port_ops = &sil24_ops,
  393. },
  394. /* sil_3132 */
  395. {
  396. .sht = &sil24_sht,
  397. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(2),
  398. .pio_mask = 0x1f, /* pio0-4 */
  399. .mwdma_mask = 0x07, /* mwdma0-2 */
  400. .udma_mask = 0x3f, /* udma0-5 */
  401. .port_ops = &sil24_ops,
  402. },
  403. /* sil_3131/sil_3531 */
  404. {
  405. .sht = &sil24_sht,
  406. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(1),
  407. .pio_mask = 0x1f, /* pio0-4 */
  408. .mwdma_mask = 0x07, /* mwdma0-2 */
  409. .udma_mask = 0x3f, /* udma0-5 */
  410. .port_ops = &sil24_ops,
  411. },
  412. };
  413. static int sil24_tag(int tag)
  414. {
  415. if (unlikely(ata_tag_internal(tag)))
  416. return 0;
  417. return tag;
  418. }
  419. static void sil24_dev_config(struct ata_port *ap, struct ata_device *dev)
  420. {
  421. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  422. if (dev->cdb_len == 16)
  423. writel(PORT_CS_CDB16, port + PORT_CTRL_STAT);
  424. else
  425. writel(PORT_CS_CDB16, port + PORT_CTRL_CLR);
  426. }
  427. static inline void sil24_update_tf(struct ata_port *ap)
  428. {
  429. struct sil24_port_priv *pp = ap->private_data;
  430. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  431. struct sil24_prb __iomem *prb = port;
  432. u8 fis[6 * 4];
  433. memcpy_fromio(fis, prb->fis, 6 * 4);
  434. ata_tf_from_fis(fis, &pp->tf);
  435. }
  436. static u8 sil24_check_status(struct ata_port *ap)
  437. {
  438. struct sil24_port_priv *pp = ap->private_data;
  439. return pp->tf.command;
  440. }
  441. static int sil24_scr_map[] = {
  442. [SCR_CONTROL] = 0,
  443. [SCR_STATUS] = 1,
  444. [SCR_ERROR] = 2,
  445. [SCR_ACTIVE] = 3,
  446. };
  447. static u32 sil24_scr_read(struct ata_port *ap, unsigned sc_reg)
  448. {
  449. void __iomem *scr_addr = (void __iomem *)ap->ioaddr.scr_addr;
  450. if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
  451. void __iomem *addr;
  452. addr = scr_addr + sil24_scr_map[sc_reg] * 4;
  453. return readl(scr_addr + sil24_scr_map[sc_reg] * 4);
  454. }
  455. return 0xffffffffU;
  456. }
  457. static void sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val)
  458. {
  459. void __iomem *scr_addr = (void __iomem *)ap->ioaddr.scr_addr;
  460. if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
  461. void __iomem *addr;
  462. addr = scr_addr + sil24_scr_map[sc_reg] * 4;
  463. writel(val, scr_addr + sil24_scr_map[sc_reg] * 4);
  464. }
  465. }
  466. static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
  467. {
  468. struct sil24_port_priv *pp = ap->private_data;
  469. *tf = pp->tf;
  470. }
  471. static int sil24_init_port(struct ata_port *ap)
  472. {
  473. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  474. u32 tmp;
  475. writel(PORT_CS_INIT, port + PORT_CTRL_STAT);
  476. ata_wait_register(port + PORT_CTRL_STAT,
  477. PORT_CS_INIT, PORT_CS_INIT, 10, 100);
  478. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  479. PORT_CS_RDY, 0, 10, 100);
  480. if ((tmp & (PORT_CS_INIT | PORT_CS_RDY)) != PORT_CS_RDY)
  481. return -EIO;
  482. return 0;
  483. }
  484. static int sil24_softreset(struct ata_port *ap, unsigned int *class)
  485. {
  486. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  487. struct sil24_port_priv *pp = ap->private_data;
  488. struct sil24_prb *prb = &pp->cmd_block[0].ata.prb;
  489. dma_addr_t paddr = pp->cmd_block_dma;
  490. u32 mask, irq_stat;
  491. const char *reason;
  492. DPRINTK("ENTER\n");
  493. if (ata_port_offline(ap)) {
  494. DPRINTK("PHY reports no device\n");
  495. *class = ATA_DEV_NONE;
  496. goto out;
  497. }
  498. /* put the port into known state */
  499. if (sil24_init_port(ap)) {
  500. reason ="port not ready";
  501. goto err;
  502. }
  503. /* do SRST */
  504. prb->ctrl = cpu_to_le16(PRB_CTRL_SRST);
  505. prb->fis[1] = 0; /* no PMP yet */
  506. writel((u32)paddr, port + PORT_CMD_ACTIVATE);
  507. writel((u64)paddr >> 32, port + PORT_CMD_ACTIVATE + 4);
  508. mask = (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR) << PORT_IRQ_RAW_SHIFT;
  509. irq_stat = ata_wait_register(port + PORT_IRQ_STAT, mask, 0x0,
  510. 100, ATA_TMOUT_BOOT / HZ * 1000);
  511. writel(irq_stat, port + PORT_IRQ_STAT); /* clear IRQs */
  512. irq_stat >>= PORT_IRQ_RAW_SHIFT;
  513. if (!(irq_stat & PORT_IRQ_COMPLETE)) {
  514. if (irq_stat & PORT_IRQ_ERROR)
  515. reason = "SRST command error";
  516. else
  517. reason = "timeout";
  518. goto err;
  519. }
  520. sil24_update_tf(ap);
  521. *class = ata_dev_classify(&pp->tf);
  522. if (*class == ATA_DEV_UNKNOWN)
  523. *class = ATA_DEV_NONE;
  524. out:
  525. DPRINTK("EXIT, class=%u\n", *class);
  526. return 0;
  527. err:
  528. ata_port_printk(ap, KERN_ERR, "softreset failed (%s)\n", reason);
  529. return -EIO;
  530. }
  531. static int sil24_hardreset(struct ata_port *ap, unsigned int *class)
  532. {
  533. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  534. const char *reason;
  535. int tout_msec, rc;
  536. u32 tmp;
  537. /* sil24 does the right thing(tm) without any protection */
  538. sata_set_spd(ap);
  539. tout_msec = 100;
  540. if (ata_port_online(ap))
  541. tout_msec = 5000;
  542. writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT);
  543. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  544. PORT_CS_DEV_RST, PORT_CS_DEV_RST, 10, tout_msec);
  545. /* SStatus oscillates between zero and valid status after
  546. * DEV_RST, debounce it.
  547. */
  548. rc = sata_phy_debounce(ap, sata_deb_timing_long);
  549. if (rc) {
  550. reason = "PHY debouncing failed";
  551. goto err;
  552. }
  553. if (tmp & PORT_CS_DEV_RST) {
  554. if (ata_port_offline(ap))
  555. return 0;
  556. reason = "link not ready";
  557. goto err;
  558. }
  559. /* Sil24 doesn't store signature FIS after hardreset, so we
  560. * can't wait for BSY to clear. Some devices take a long time
  561. * to get ready and those devices will choke if we don't wait
  562. * for BSY clearance here. Tell libata to perform follow-up
  563. * softreset.
  564. */
  565. return -EAGAIN;
  566. err:
  567. ata_port_printk(ap, KERN_ERR, "hardreset failed (%s)\n", reason);
  568. return -EIO;
  569. }
  570. static inline void sil24_fill_sg(struct ata_queued_cmd *qc,
  571. struct sil24_sge *sge)
  572. {
  573. struct scatterlist *sg;
  574. unsigned int idx = 0;
  575. ata_for_each_sg(sg, qc) {
  576. sge->addr = cpu_to_le64(sg_dma_address(sg));
  577. sge->cnt = cpu_to_le32(sg_dma_len(sg));
  578. if (ata_sg_is_last(sg, qc))
  579. sge->flags = cpu_to_le32(SGE_TRM);
  580. else
  581. sge->flags = 0;
  582. sge++;
  583. idx++;
  584. }
  585. }
  586. static void sil24_qc_prep(struct ata_queued_cmd *qc)
  587. {
  588. struct ata_port *ap = qc->ap;
  589. struct sil24_port_priv *pp = ap->private_data;
  590. union sil24_cmd_block *cb;
  591. struct sil24_prb *prb;
  592. struct sil24_sge *sge;
  593. u16 ctrl = 0;
  594. cb = &pp->cmd_block[sil24_tag(qc->tag)];
  595. switch (qc->tf.protocol) {
  596. case ATA_PROT_PIO:
  597. case ATA_PROT_DMA:
  598. case ATA_PROT_NCQ:
  599. case ATA_PROT_NODATA:
  600. prb = &cb->ata.prb;
  601. sge = cb->ata.sge;
  602. break;
  603. case ATA_PROT_ATAPI:
  604. case ATA_PROT_ATAPI_DMA:
  605. case ATA_PROT_ATAPI_NODATA:
  606. prb = &cb->atapi.prb;
  607. sge = cb->atapi.sge;
  608. memset(cb->atapi.cdb, 0, 32);
  609. memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len);
  610. if (qc->tf.protocol != ATA_PROT_ATAPI_NODATA) {
  611. if (qc->tf.flags & ATA_TFLAG_WRITE)
  612. ctrl = PRB_CTRL_PACKET_WRITE;
  613. else
  614. ctrl = PRB_CTRL_PACKET_READ;
  615. }
  616. break;
  617. default:
  618. prb = NULL; /* shut up, gcc */
  619. sge = NULL;
  620. BUG();
  621. }
  622. prb->ctrl = cpu_to_le16(ctrl);
  623. ata_tf_to_fis(&qc->tf, prb->fis, 0);
  624. if (qc->flags & ATA_QCFLAG_DMAMAP)
  625. sil24_fill_sg(qc, sge);
  626. }
  627. static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc)
  628. {
  629. struct ata_port *ap = qc->ap;
  630. struct sil24_port_priv *pp = ap->private_data;
  631. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  632. unsigned int tag = sil24_tag(qc->tag);
  633. dma_addr_t paddr;
  634. void __iomem *activate;
  635. paddr = pp->cmd_block_dma + tag * sizeof(*pp->cmd_block);
  636. activate = port + PORT_CMD_ACTIVATE + tag * 8;
  637. writel((u32)paddr, activate);
  638. writel((u64)paddr >> 32, activate + 4);
  639. return 0;
  640. }
  641. static void sil24_irq_clear(struct ata_port *ap)
  642. {
  643. /* unused */
  644. }
  645. static void sil24_freeze(struct ata_port *ap)
  646. {
  647. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  648. /* Port-wide IRQ mask in HOST_CTRL doesn't really work, clear
  649. * PORT_IRQ_ENABLE instead.
  650. */
  651. writel(0xffff, port + PORT_IRQ_ENABLE_CLR);
  652. }
  653. static void sil24_thaw(struct ata_port *ap)
  654. {
  655. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  656. u32 tmp;
  657. /* clear IRQ */
  658. tmp = readl(port + PORT_IRQ_STAT);
  659. writel(tmp, port + PORT_IRQ_STAT);
  660. /* turn IRQ back on */
  661. writel(DEF_PORT_IRQ, port + PORT_IRQ_ENABLE_SET);
  662. }
  663. static void sil24_error_intr(struct ata_port *ap)
  664. {
  665. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  666. struct ata_eh_info *ehi = &ap->eh_info;
  667. int freeze = 0;
  668. u32 irq_stat;
  669. /* on error, we need to clear IRQ explicitly */
  670. irq_stat = readl(port + PORT_IRQ_STAT);
  671. writel(irq_stat, port + PORT_IRQ_STAT);
  672. /* first, analyze and record host port events */
  673. ata_ehi_clear_desc(ehi);
  674. ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
  675. if (irq_stat & (PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG)) {
  676. ata_ehi_hotplugged(ehi);
  677. ata_ehi_push_desc(ehi, ", %s",
  678. irq_stat & PORT_IRQ_PHYRDY_CHG ?
  679. "PHY RDY changed" : "device exchanged");
  680. freeze = 1;
  681. }
  682. if (irq_stat & PORT_IRQ_UNK_FIS) {
  683. ehi->err_mask |= AC_ERR_HSM;
  684. ehi->action |= ATA_EH_SOFTRESET;
  685. ata_ehi_push_desc(ehi , ", unknown FIS");
  686. freeze = 1;
  687. }
  688. /* deal with command error */
  689. if (irq_stat & PORT_IRQ_ERROR) {
  690. struct sil24_cerr_info *ci = NULL;
  691. unsigned int err_mask = 0, action = 0;
  692. struct ata_queued_cmd *qc;
  693. u32 cerr;
  694. /* analyze CMD_ERR */
  695. cerr = readl(port + PORT_CMD_ERR);
  696. if (cerr < ARRAY_SIZE(sil24_cerr_db))
  697. ci = &sil24_cerr_db[cerr];
  698. if (ci && ci->desc) {
  699. err_mask |= ci->err_mask;
  700. action |= ci->action;
  701. ata_ehi_push_desc(ehi, ", %s", ci->desc);
  702. } else {
  703. err_mask |= AC_ERR_OTHER;
  704. action |= ATA_EH_SOFTRESET;
  705. ata_ehi_push_desc(ehi, ", unknown command error %d",
  706. cerr);
  707. }
  708. /* record error info */
  709. qc = ata_qc_from_tag(ap, ap->active_tag);
  710. if (qc) {
  711. sil24_update_tf(ap);
  712. qc->err_mask |= err_mask;
  713. } else
  714. ehi->err_mask |= err_mask;
  715. ehi->action |= action;
  716. }
  717. /* freeze or abort */
  718. if (freeze)
  719. ata_port_freeze(ap);
  720. else
  721. ata_port_abort(ap);
  722. }
  723. static void sil24_finish_qc(struct ata_queued_cmd *qc)
  724. {
  725. if (qc->flags & ATA_QCFLAG_RESULT_TF)
  726. sil24_update_tf(qc->ap);
  727. }
  728. static inline void sil24_host_intr(struct ata_port *ap)
  729. {
  730. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  731. u32 slot_stat, qc_active;
  732. int rc;
  733. slot_stat = readl(port + PORT_SLOT_STAT);
  734. if (unlikely(slot_stat & HOST_SSTAT_ATTN)) {
  735. sil24_error_intr(ap);
  736. return;
  737. }
  738. if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
  739. writel(PORT_IRQ_COMPLETE, port + PORT_IRQ_STAT);
  740. qc_active = slot_stat & ~HOST_SSTAT_ATTN;
  741. rc = ata_qc_complete_multiple(ap, qc_active, sil24_finish_qc);
  742. if (rc > 0)
  743. return;
  744. if (rc < 0) {
  745. struct ata_eh_info *ehi = &ap->eh_info;
  746. ehi->err_mask |= AC_ERR_HSM;
  747. ehi->action |= ATA_EH_SOFTRESET;
  748. ata_port_freeze(ap);
  749. return;
  750. }
  751. if (ata_ratelimit())
  752. ata_port_printk(ap, KERN_INFO, "spurious interrupt "
  753. "(slot_stat 0x%x active_tag %d sactive 0x%x)\n",
  754. slot_stat, ap->active_tag, ap->sactive);
  755. }
  756. static irqreturn_t sil24_interrupt(int irq, void *dev_instance)
  757. {
  758. struct ata_host *host = dev_instance;
  759. struct sil24_host_priv *hpriv = host->private_data;
  760. unsigned handled = 0;
  761. u32 status;
  762. int i;
  763. status = readl(hpriv->host_base + HOST_IRQ_STAT);
  764. if (status == 0xffffffff) {
  765. printk(KERN_ERR DRV_NAME ": IRQ status == 0xffffffff, "
  766. "PCI fault or device removal?\n");
  767. goto out;
  768. }
  769. if (!(status & IRQ_STAT_4PORTS))
  770. goto out;
  771. spin_lock(&host->lock);
  772. for (i = 0; i < host->n_ports; i++)
  773. if (status & (1 << i)) {
  774. struct ata_port *ap = host->ports[i];
  775. if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
  776. sil24_host_intr(host->ports[i]);
  777. handled++;
  778. } else
  779. printk(KERN_ERR DRV_NAME
  780. ": interrupt from disabled port %d\n", i);
  781. }
  782. spin_unlock(&host->lock);
  783. out:
  784. return IRQ_RETVAL(handled);
  785. }
  786. static void sil24_error_handler(struct ata_port *ap)
  787. {
  788. struct ata_eh_context *ehc = &ap->eh_context;
  789. if (sil24_init_port(ap)) {
  790. ata_eh_freeze_port(ap);
  791. ehc->i.action |= ATA_EH_HARDRESET;
  792. }
  793. /* perform recovery */
  794. ata_do_eh(ap, ata_std_prereset, sil24_softreset, sil24_hardreset,
  795. ata_std_postreset);
  796. }
  797. static void sil24_post_internal_cmd(struct ata_queued_cmd *qc)
  798. {
  799. struct ata_port *ap = qc->ap;
  800. if (qc->flags & ATA_QCFLAG_FAILED)
  801. qc->err_mask |= AC_ERR_OTHER;
  802. /* make DMA engine forget about the failed command */
  803. if (qc->err_mask)
  804. sil24_init_port(ap);
  805. }
  806. static inline void sil24_cblk_free(struct sil24_port_priv *pp, struct device *dev)
  807. {
  808. const size_t cb_size = sizeof(*pp->cmd_block) * SIL24_MAX_CMDS;
  809. dma_free_coherent(dev, cb_size, pp->cmd_block, pp->cmd_block_dma);
  810. }
  811. static int sil24_port_start(struct ata_port *ap)
  812. {
  813. struct device *dev = ap->host->dev;
  814. struct sil24_port_priv *pp;
  815. union sil24_cmd_block *cb;
  816. size_t cb_size = sizeof(*cb) * SIL24_MAX_CMDS;
  817. dma_addr_t cb_dma;
  818. int rc = -ENOMEM;
  819. pp = kzalloc(sizeof(*pp), GFP_KERNEL);
  820. if (!pp)
  821. goto err_out;
  822. pp->tf.command = ATA_DRDY;
  823. cb = dma_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL);
  824. if (!cb)
  825. goto err_out_pp;
  826. memset(cb, 0, cb_size);
  827. rc = ata_pad_alloc(ap, dev);
  828. if (rc)
  829. goto err_out_pad;
  830. pp->cmd_block = cb;
  831. pp->cmd_block_dma = cb_dma;
  832. ap->private_data = pp;
  833. return 0;
  834. err_out_pad:
  835. sil24_cblk_free(pp, dev);
  836. err_out_pp:
  837. kfree(pp);
  838. err_out:
  839. return rc;
  840. }
  841. static void sil24_port_stop(struct ata_port *ap)
  842. {
  843. struct device *dev = ap->host->dev;
  844. struct sil24_port_priv *pp = ap->private_data;
  845. sil24_cblk_free(pp, dev);
  846. ata_pad_free(ap, dev);
  847. kfree(pp);
  848. }
  849. static void sil24_host_stop(struct ata_host *host)
  850. {
  851. struct sil24_host_priv *hpriv = host->private_data;
  852. struct pci_dev *pdev = to_pci_dev(host->dev);
  853. pci_iounmap(pdev, hpriv->host_base);
  854. pci_iounmap(pdev, hpriv->port_base);
  855. kfree(hpriv);
  856. }
  857. static void sil24_init_controller(struct pci_dev *pdev, int n_ports,
  858. unsigned long port_flags,
  859. void __iomem *host_base,
  860. void __iomem *port_base)
  861. {
  862. u32 tmp;
  863. int i;
  864. /* GPIO off */
  865. writel(0, host_base + HOST_FLASH_CMD);
  866. /* clear global reset & mask interrupts during initialization */
  867. writel(0, host_base + HOST_CTRL);
  868. /* init ports */
  869. for (i = 0; i < n_ports; i++) {
  870. void __iomem *port = port_base + i * PORT_REGS_SIZE;
  871. /* Initial PHY setting */
  872. writel(0x20c, port + PORT_PHY_CFG);
  873. /* Clear port RST */
  874. tmp = readl(port + PORT_CTRL_STAT);
  875. if (tmp & PORT_CS_PORT_RST) {
  876. writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
  877. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  878. PORT_CS_PORT_RST,
  879. PORT_CS_PORT_RST, 10, 100);
  880. if (tmp & PORT_CS_PORT_RST)
  881. dev_printk(KERN_ERR, &pdev->dev,
  882. "failed to clear port RST\n");
  883. }
  884. /* Configure IRQ WoC */
  885. if (port_flags & SIL24_FLAG_PCIX_IRQ_WOC)
  886. writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_STAT);
  887. else
  888. writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR);
  889. /* Zero error counters. */
  890. writel(0x8000, port + PORT_DECODE_ERR_THRESH);
  891. writel(0x8000, port + PORT_CRC_ERR_THRESH);
  892. writel(0x8000, port + PORT_HSHK_ERR_THRESH);
  893. writel(0x0000, port + PORT_DECODE_ERR_CNT);
  894. writel(0x0000, port + PORT_CRC_ERR_CNT);
  895. writel(0x0000, port + PORT_HSHK_ERR_CNT);
  896. /* Always use 64bit activation */
  897. writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_CLR);
  898. /* Clear port multiplier enable and resume bits */
  899. writel(PORT_CS_PMP_EN | PORT_CS_PMP_RESUME,
  900. port + PORT_CTRL_CLR);
  901. }
  902. /* Turn on interrupts */
  903. writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL);
  904. }
  905. static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  906. {
  907. static int printed_version = 0;
  908. unsigned int board_id = (unsigned int)ent->driver_data;
  909. struct ata_port_info *pinfo = &sil24_port_info[board_id];
  910. struct ata_probe_ent *probe_ent = NULL;
  911. struct sil24_host_priv *hpriv = NULL;
  912. void __iomem *host_base = NULL;
  913. void __iomem *port_base = NULL;
  914. int i, rc;
  915. u32 tmp;
  916. if (!printed_version++)
  917. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  918. rc = pci_enable_device(pdev);
  919. if (rc)
  920. return rc;
  921. rc = pci_request_regions(pdev, DRV_NAME);
  922. if (rc)
  923. goto out_disable;
  924. rc = -ENOMEM;
  925. /* map mmio registers */
  926. host_base = pci_iomap(pdev, 0, 0);
  927. if (!host_base)
  928. goto out_free;
  929. port_base = pci_iomap(pdev, 2, 0);
  930. if (!port_base)
  931. goto out_free;
  932. /* allocate & init probe_ent and hpriv */
  933. probe_ent = kzalloc(sizeof(*probe_ent), GFP_KERNEL);
  934. if (!probe_ent)
  935. goto out_free;
  936. hpriv = kzalloc(sizeof(*hpriv), GFP_KERNEL);
  937. if (!hpriv)
  938. goto out_free;
  939. probe_ent->dev = pci_dev_to_dev(pdev);
  940. INIT_LIST_HEAD(&probe_ent->node);
  941. probe_ent->sht = pinfo->sht;
  942. probe_ent->port_flags = pinfo->flags;
  943. probe_ent->pio_mask = pinfo->pio_mask;
  944. probe_ent->mwdma_mask = pinfo->mwdma_mask;
  945. probe_ent->udma_mask = pinfo->udma_mask;
  946. probe_ent->port_ops = pinfo->port_ops;
  947. probe_ent->n_ports = SIL24_FLAG2NPORTS(pinfo->flags);
  948. probe_ent->irq = pdev->irq;
  949. probe_ent->irq_flags = IRQF_SHARED;
  950. probe_ent->private_data = hpriv;
  951. hpriv->host_base = host_base;
  952. hpriv->port_base = port_base;
  953. /*
  954. * Configure the device
  955. */
  956. if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
  957. rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  958. if (rc) {
  959. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  960. if (rc) {
  961. dev_printk(KERN_ERR, &pdev->dev,
  962. "64-bit DMA enable failed\n");
  963. goto out_free;
  964. }
  965. }
  966. } else {
  967. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  968. if (rc) {
  969. dev_printk(KERN_ERR, &pdev->dev,
  970. "32-bit DMA enable failed\n");
  971. goto out_free;
  972. }
  973. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  974. if (rc) {
  975. dev_printk(KERN_ERR, &pdev->dev,
  976. "32-bit consistent DMA enable failed\n");
  977. goto out_free;
  978. }
  979. }
  980. /* Apply workaround for completion IRQ loss on PCI-X errata */
  981. if (probe_ent->port_flags & SIL24_FLAG_PCIX_IRQ_WOC) {
  982. tmp = readl(host_base + HOST_CTRL);
  983. if (tmp & (HOST_CTRL_TRDY | HOST_CTRL_STOP | HOST_CTRL_DEVSEL))
  984. dev_printk(KERN_INFO, &pdev->dev,
  985. "Applying completion IRQ loss on PCI-X "
  986. "errata fix\n");
  987. else
  988. probe_ent->port_flags &= ~SIL24_FLAG_PCIX_IRQ_WOC;
  989. }
  990. for (i = 0; i < probe_ent->n_ports; i++) {
  991. unsigned long portu =
  992. (unsigned long)port_base + i * PORT_REGS_SIZE;
  993. probe_ent->port[i].cmd_addr = portu;
  994. probe_ent->port[i].scr_addr = portu + PORT_SCONTROL;
  995. ata_std_ports(&probe_ent->port[i]);
  996. }
  997. sil24_init_controller(pdev, probe_ent->n_ports, probe_ent->port_flags,
  998. host_base, port_base);
  999. pci_set_master(pdev);
  1000. /* FIXME: check ata_device_add return value */
  1001. ata_device_add(probe_ent);
  1002. kfree(probe_ent);
  1003. return 0;
  1004. out_free:
  1005. if (host_base)
  1006. pci_iounmap(pdev, host_base);
  1007. if (port_base)
  1008. pci_iounmap(pdev, port_base);
  1009. kfree(probe_ent);
  1010. kfree(hpriv);
  1011. pci_release_regions(pdev);
  1012. out_disable:
  1013. pci_disable_device(pdev);
  1014. return rc;
  1015. }
  1016. #ifdef CONFIG_PM
  1017. static int sil24_pci_device_resume(struct pci_dev *pdev)
  1018. {
  1019. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1020. struct sil24_host_priv *hpriv = host->private_data;
  1021. ata_pci_device_do_resume(pdev);
  1022. if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND)
  1023. writel(HOST_CTRL_GLOBAL_RST, hpriv->host_base + HOST_CTRL);
  1024. sil24_init_controller(pdev, host->n_ports, host->ports[0]->flags,
  1025. hpriv->host_base, hpriv->port_base);
  1026. ata_host_resume(host);
  1027. return 0;
  1028. }
  1029. #endif
  1030. static int __init sil24_init(void)
  1031. {
  1032. return pci_register_driver(&sil24_pci_driver);
  1033. }
  1034. static void __exit sil24_exit(void)
  1035. {
  1036. pci_unregister_driver(&sil24_pci_driver);
  1037. }
  1038. MODULE_AUTHOR("Tejun Heo");
  1039. MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver");
  1040. MODULE_LICENSE("GPL");
  1041. MODULE_DEVICE_TABLE(pci, sil24_pci_tbl);
  1042. module_init(sil24_init);
  1043. module_exit(sil24_exit);