pata_pdc2027x.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869
  1. /*
  2. * Promise PATA TX2/TX4/TX2000/133 IDE driver for pdc20268 to pdc20277.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * as published by the Free Software Foundation; either version
  7. * 2 of the License, or (at your option) any later version.
  8. *
  9. * Ported to libata by:
  10. * Albert Lee <albertcc@tw.ibm.com> IBM Corporation
  11. *
  12. * Copyright (C) 1998-2002 Andre Hedrick <andre@linux-ide.org>
  13. * Portions Copyright (C) 1999 Promise Technology, Inc.
  14. *
  15. * Author: Frank Tiernan (frankt@promise.com)
  16. * Released under terms of General Public License
  17. *
  18. *
  19. * libata documentation is available via 'make {ps|pdf}docs',
  20. * as Documentation/DocBook/libata.*
  21. *
  22. * Hardware information only available under NDA.
  23. *
  24. */
  25. #include <linux/kernel.h>
  26. #include <linux/module.h>
  27. #include <linux/pci.h>
  28. #include <linux/init.h>
  29. #include <linux/blkdev.h>
  30. #include <linux/delay.h>
  31. #include <linux/device.h>
  32. #include <scsi/scsi.h>
  33. #include <scsi/scsi_host.h>
  34. #include <scsi/scsi_cmnd.h>
  35. #include <linux/libata.h>
  36. #include <asm/io.h>
  37. #define DRV_NAME "pata_pdc2027x"
  38. #define DRV_VERSION "0.74-ac5"
  39. #undef PDC_DEBUG
  40. #ifdef PDC_DEBUG
  41. #define PDPRINTK(fmt, args...) printk(KERN_ERR "%s: " fmt, __FUNCTION__, ## args)
  42. #else
  43. #define PDPRINTK(fmt, args...)
  44. #endif
  45. enum {
  46. PDC_UDMA_100 = 0,
  47. PDC_UDMA_133 = 1,
  48. PDC_100_MHZ = 100000000,
  49. PDC_133_MHZ = 133333333,
  50. PDC_SYS_CTL = 0x1100,
  51. PDC_ATA_CTL = 0x1104,
  52. PDC_GLOBAL_CTL = 0x1108,
  53. PDC_CTCR0 = 0x110C,
  54. PDC_CTCR1 = 0x1110,
  55. PDC_BYTE_COUNT = 0x1120,
  56. PDC_PLL_CTL = 0x1202,
  57. };
  58. static int pdc2027x_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
  59. static void pdc2027x_remove_one(struct pci_dev *pdev);
  60. static void pdc2027x_error_handler(struct ata_port *ap);
  61. static void pdc2027x_set_piomode(struct ata_port *ap, struct ata_device *adev);
  62. static void pdc2027x_set_dmamode(struct ata_port *ap, struct ata_device *adev);
  63. static void pdc2027x_post_set_mode(struct ata_port *ap);
  64. static int pdc2027x_check_atapi_dma(struct ata_queued_cmd *qc);
  65. /*
  66. * ATA Timing Tables based on 133MHz controller clock.
  67. * These tables are only used when the controller is in 133MHz clock.
  68. * If the controller is in 100MHz clock, the ASIC hardware will
  69. * set the timing registers automatically when "set feature" command
  70. * is issued to the device. However, if the controller clock is 133MHz,
  71. * the following tables must be used.
  72. */
  73. static struct pdc2027x_pio_timing {
  74. u8 value0, value1, value2;
  75. } pdc2027x_pio_timing_tbl [] = {
  76. { 0xfb, 0x2b, 0xac }, /* PIO mode 0 */
  77. { 0x46, 0x29, 0xa4 }, /* PIO mode 1 */
  78. { 0x23, 0x26, 0x64 }, /* PIO mode 2 */
  79. { 0x27, 0x0d, 0x35 }, /* PIO mode 3, IORDY on, Prefetch off */
  80. { 0x23, 0x09, 0x25 }, /* PIO mode 4, IORDY on, Prefetch off */
  81. };
  82. static struct pdc2027x_mdma_timing {
  83. u8 value0, value1;
  84. } pdc2027x_mdma_timing_tbl [] = {
  85. { 0xdf, 0x5f }, /* MDMA mode 0 */
  86. { 0x6b, 0x27 }, /* MDMA mode 1 */
  87. { 0x69, 0x25 }, /* MDMA mode 2 */
  88. };
  89. static struct pdc2027x_udma_timing {
  90. u8 value0, value1, value2;
  91. } pdc2027x_udma_timing_tbl [] = {
  92. { 0x4a, 0x0f, 0xd5 }, /* UDMA mode 0 */
  93. { 0x3a, 0x0a, 0xd0 }, /* UDMA mode 1 */
  94. { 0x2a, 0x07, 0xcd }, /* UDMA mode 2 */
  95. { 0x1a, 0x05, 0xcd }, /* UDMA mode 3 */
  96. { 0x1a, 0x03, 0xcd }, /* UDMA mode 4 */
  97. { 0x1a, 0x02, 0xcb }, /* UDMA mode 5 */
  98. { 0x1a, 0x01, 0xcb }, /* UDMA mode 6 */
  99. };
  100. static const struct pci_device_id pdc2027x_pci_tbl[] = {
  101. { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20268), PDC_UDMA_100 },
  102. { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20269), PDC_UDMA_133 },
  103. { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20270), PDC_UDMA_100 },
  104. { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20271), PDC_UDMA_133 },
  105. { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20275), PDC_UDMA_133 },
  106. { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20276), PDC_UDMA_133 },
  107. { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20277), PDC_UDMA_133 },
  108. { } /* terminate list */
  109. };
  110. static struct pci_driver pdc2027x_pci_driver = {
  111. .name = DRV_NAME,
  112. .id_table = pdc2027x_pci_tbl,
  113. .probe = pdc2027x_init_one,
  114. .remove = __devexit_p(pdc2027x_remove_one),
  115. };
  116. static struct scsi_host_template pdc2027x_sht = {
  117. .module = THIS_MODULE,
  118. .name = DRV_NAME,
  119. .ioctl = ata_scsi_ioctl,
  120. .queuecommand = ata_scsi_queuecmd,
  121. .can_queue = ATA_DEF_QUEUE,
  122. .this_id = ATA_SHT_THIS_ID,
  123. .sg_tablesize = LIBATA_MAX_PRD,
  124. .max_sectors = ATA_MAX_SECTORS,
  125. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  126. .emulated = ATA_SHT_EMULATED,
  127. .use_clustering = ATA_SHT_USE_CLUSTERING,
  128. .proc_name = DRV_NAME,
  129. .dma_boundary = ATA_DMA_BOUNDARY,
  130. .slave_configure = ata_scsi_slave_config,
  131. .slave_destroy = ata_scsi_slave_destroy,
  132. .bios_param = ata_std_bios_param,
  133. };
  134. static struct ata_port_operations pdc2027x_pata100_ops = {
  135. .port_disable = ata_port_disable,
  136. .tf_load = ata_tf_load,
  137. .tf_read = ata_tf_read,
  138. .check_status = ata_check_status,
  139. .exec_command = ata_exec_command,
  140. .dev_select = ata_std_dev_select,
  141. .check_atapi_dma = pdc2027x_check_atapi_dma,
  142. .bmdma_setup = ata_bmdma_setup,
  143. .bmdma_start = ata_bmdma_start,
  144. .bmdma_stop = ata_bmdma_stop,
  145. .bmdma_status = ata_bmdma_status,
  146. .qc_prep = ata_qc_prep,
  147. .qc_issue = ata_qc_issue_prot,
  148. .data_xfer = ata_mmio_data_xfer,
  149. .freeze = ata_bmdma_freeze,
  150. .thaw = ata_bmdma_thaw,
  151. .error_handler = pdc2027x_error_handler,
  152. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  153. .irq_handler = ata_interrupt,
  154. .irq_clear = ata_bmdma_irq_clear,
  155. .port_start = ata_port_start,
  156. .port_stop = ata_port_stop,
  157. .host_stop = ata_pci_host_stop,
  158. };
  159. static struct ata_port_operations pdc2027x_pata133_ops = {
  160. .port_disable = ata_port_disable,
  161. .set_piomode = pdc2027x_set_piomode,
  162. .set_dmamode = pdc2027x_set_dmamode,
  163. .post_set_mode = pdc2027x_post_set_mode,
  164. .tf_load = ata_tf_load,
  165. .tf_read = ata_tf_read,
  166. .check_status = ata_check_status,
  167. .exec_command = ata_exec_command,
  168. .dev_select = ata_std_dev_select,
  169. .check_atapi_dma = pdc2027x_check_atapi_dma,
  170. .bmdma_setup = ata_bmdma_setup,
  171. .bmdma_start = ata_bmdma_start,
  172. .bmdma_stop = ata_bmdma_stop,
  173. .bmdma_status = ata_bmdma_status,
  174. .qc_prep = ata_qc_prep,
  175. .qc_issue = ata_qc_issue_prot,
  176. .data_xfer = ata_mmio_data_xfer,
  177. .freeze = ata_bmdma_freeze,
  178. .thaw = ata_bmdma_thaw,
  179. .error_handler = pdc2027x_error_handler,
  180. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  181. .irq_handler = ata_interrupt,
  182. .irq_clear = ata_bmdma_irq_clear,
  183. .port_start = ata_port_start,
  184. .port_stop = ata_port_stop,
  185. .host_stop = ata_pci_host_stop,
  186. };
  187. static struct ata_port_info pdc2027x_port_info[] = {
  188. /* PDC_UDMA_100 */
  189. {
  190. .sht = &pdc2027x_sht,
  191. .flags = ATA_FLAG_NO_LEGACY | ATA_FLAG_SLAVE_POSS |
  192. ATA_FLAG_MMIO,
  193. .pio_mask = 0x1f, /* pio0-4 */
  194. .mwdma_mask = 0x07, /* mwdma0-2 */
  195. .udma_mask = ATA_UDMA5, /* udma0-5 */
  196. .port_ops = &pdc2027x_pata100_ops,
  197. },
  198. /* PDC_UDMA_133 */
  199. {
  200. .sht = &pdc2027x_sht,
  201. .flags = ATA_FLAG_NO_LEGACY | ATA_FLAG_SLAVE_POSS |
  202. ATA_FLAG_MMIO,
  203. .pio_mask = 0x1f, /* pio0-4 */
  204. .mwdma_mask = 0x07, /* mwdma0-2 */
  205. .udma_mask = ATA_UDMA6, /* udma0-6 */
  206. .port_ops = &pdc2027x_pata133_ops,
  207. },
  208. };
  209. MODULE_AUTHOR("Andre Hedrick, Frank Tiernan, Albert Lee");
  210. MODULE_DESCRIPTION("libata driver module for Promise PDC20268 to PDC20277");
  211. MODULE_LICENSE("GPL");
  212. MODULE_VERSION(DRV_VERSION);
  213. MODULE_DEVICE_TABLE(pci, pdc2027x_pci_tbl);
  214. /**
  215. * port_mmio - Get the MMIO address of PDC2027x extended registers
  216. * @ap: Port
  217. * @offset: offset from mmio base
  218. */
  219. static inline void __iomem *port_mmio(struct ata_port *ap, unsigned int offset)
  220. {
  221. return ap->host->mmio_base + ap->port_no * 0x100 + offset;
  222. }
  223. /**
  224. * dev_mmio - Get the MMIO address of PDC2027x extended registers
  225. * @ap: Port
  226. * @adev: device
  227. * @offset: offset from mmio base
  228. */
  229. static inline void __iomem *dev_mmio(struct ata_port *ap, struct ata_device *adev, unsigned int offset)
  230. {
  231. u8 adj = (adev->devno) ? 0x08 : 0x00;
  232. return port_mmio(ap, offset) + adj;
  233. }
  234. /**
  235. * pdc2027x_pata_cbl_detect - Probe host controller cable detect info
  236. * @ap: Port for which cable detect info is desired
  237. *
  238. * Read 80c cable indicator from Promise extended register.
  239. * This register is latched when the system is reset.
  240. *
  241. * LOCKING:
  242. * None (inherited from caller).
  243. */
  244. static void pdc2027x_cbl_detect(struct ata_port *ap)
  245. {
  246. u32 cgcr;
  247. /* check cable detect results */
  248. cgcr = readl(port_mmio(ap, PDC_GLOBAL_CTL));
  249. if (cgcr & (1 << 26))
  250. goto cbl40;
  251. PDPRINTK("No cable or 80-conductor cable on port %d\n", ap->port_no);
  252. ap->cbl = ATA_CBL_PATA80;
  253. return;
  254. cbl40:
  255. printk(KERN_INFO DRV_NAME ": 40-conductor cable detected on port %d\n", ap->port_no);
  256. ap->cbl = ATA_CBL_PATA40;
  257. ap->udma_mask &= ATA_UDMA_MASK_40C;
  258. }
  259. /**
  260. * pdc2027x_port_enabled - Check PDC ATA control register to see whether the port is enabled.
  261. * @ap: Port to check
  262. */
  263. static inline int pdc2027x_port_enabled(struct ata_port *ap)
  264. {
  265. return readb(port_mmio(ap, PDC_ATA_CTL)) & 0x02;
  266. }
  267. /**
  268. * pdc2027x_prereset - prereset for PATA host controller
  269. * @ap: Target port
  270. *
  271. * Probeinit including cable detection.
  272. *
  273. * LOCKING:
  274. * None (inherited from caller).
  275. */
  276. static int pdc2027x_prereset(struct ata_port *ap)
  277. {
  278. /* Check whether port enabled */
  279. if (!pdc2027x_port_enabled(ap))
  280. return -ENOENT;
  281. pdc2027x_cbl_detect(ap);
  282. return ata_std_prereset(ap);
  283. }
  284. /**
  285. * pdc2027x_error_handler - Perform reset on PATA port and classify
  286. * @ap: Port to reset
  287. *
  288. * Reset PATA phy and classify attached devices.
  289. *
  290. * LOCKING:
  291. * None (inherited from caller).
  292. */
  293. static void pdc2027x_error_handler(struct ata_port *ap)
  294. {
  295. ata_bmdma_drive_eh(ap, pdc2027x_prereset, ata_std_softreset, NULL, ata_std_postreset);
  296. }
  297. /**
  298. * pdc2027x_set_piomode - Initialize host controller PATA PIO timings
  299. * @ap: Port to configure
  300. * @adev: um
  301. * @pio: PIO mode, 0 - 4
  302. *
  303. * Set PIO mode for device.
  304. *
  305. * LOCKING:
  306. * None (inherited from caller).
  307. */
  308. static void pdc2027x_set_piomode(struct ata_port *ap, struct ata_device *adev)
  309. {
  310. unsigned int pio = adev->pio_mode - XFER_PIO_0;
  311. u32 ctcr0, ctcr1;
  312. PDPRINTK("adev->pio_mode[%X]\n", adev->pio_mode);
  313. /* Sanity check */
  314. if (pio > 4) {
  315. printk(KERN_ERR DRV_NAME ": Unknown pio mode [%d] ignored\n", pio);
  316. return;
  317. }
  318. /* Set the PIO timing registers using value table for 133MHz */
  319. PDPRINTK("Set pio regs... \n");
  320. ctcr0 = readl(dev_mmio(ap, adev, PDC_CTCR0));
  321. ctcr0 &= 0xffff0000;
  322. ctcr0 |= pdc2027x_pio_timing_tbl[pio].value0 |
  323. (pdc2027x_pio_timing_tbl[pio].value1 << 8);
  324. writel(ctcr0, dev_mmio(ap, adev, PDC_CTCR0));
  325. ctcr1 = readl(dev_mmio(ap, adev, PDC_CTCR1));
  326. ctcr1 &= 0x00ffffff;
  327. ctcr1 |= (pdc2027x_pio_timing_tbl[pio].value2 << 24);
  328. writel(ctcr1, dev_mmio(ap, adev, PDC_CTCR1));
  329. PDPRINTK("Set pio regs done\n");
  330. PDPRINTK("Set to pio mode[%u] \n", pio);
  331. }
  332. /**
  333. * pdc2027x_set_dmamode - Initialize host controller PATA UDMA timings
  334. * @ap: Port to configure
  335. * @adev: um
  336. * @udma: udma mode, XFER_UDMA_0 to XFER_UDMA_6
  337. *
  338. * Set UDMA mode for device.
  339. *
  340. * LOCKING:
  341. * None (inherited from caller).
  342. */
  343. static void pdc2027x_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  344. {
  345. unsigned int dma_mode = adev->dma_mode;
  346. u32 ctcr0, ctcr1;
  347. if ((dma_mode >= XFER_UDMA_0) &&
  348. (dma_mode <= XFER_UDMA_6)) {
  349. /* Set the UDMA timing registers with value table for 133MHz */
  350. unsigned int udma_mode = dma_mode & 0x07;
  351. if (dma_mode == XFER_UDMA_2) {
  352. /*
  353. * Turn off tHOLD.
  354. * If tHOLD is '1', the hardware will add half clock for data hold time.
  355. * This code segment seems to be no effect. tHOLD will be overwritten below.
  356. */
  357. ctcr1 = readl(dev_mmio(ap, adev, PDC_CTCR1));
  358. writel(ctcr1 & ~(1 << 7), dev_mmio(ap, adev, PDC_CTCR1));
  359. }
  360. PDPRINTK("Set udma regs... \n");
  361. ctcr1 = readl(dev_mmio(ap, adev, PDC_CTCR1));
  362. ctcr1 &= 0xff000000;
  363. ctcr1 |= pdc2027x_udma_timing_tbl[udma_mode].value0 |
  364. (pdc2027x_udma_timing_tbl[udma_mode].value1 << 8) |
  365. (pdc2027x_udma_timing_tbl[udma_mode].value2 << 16);
  366. writel(ctcr1, dev_mmio(ap, adev, PDC_CTCR1));
  367. PDPRINTK("Set udma regs done\n");
  368. PDPRINTK("Set to udma mode[%u] \n", udma_mode);
  369. } else if ((dma_mode >= XFER_MW_DMA_0) &&
  370. (dma_mode <= XFER_MW_DMA_2)) {
  371. /* Set the MDMA timing registers with value table for 133MHz */
  372. unsigned int mdma_mode = dma_mode & 0x07;
  373. PDPRINTK("Set mdma regs... \n");
  374. ctcr0 = readl(dev_mmio(ap, adev, PDC_CTCR0));
  375. ctcr0 &= 0x0000ffff;
  376. ctcr0 |= (pdc2027x_mdma_timing_tbl[mdma_mode].value0 << 16) |
  377. (pdc2027x_mdma_timing_tbl[mdma_mode].value1 << 24);
  378. writel(ctcr0, dev_mmio(ap, adev, PDC_CTCR0));
  379. PDPRINTK("Set mdma regs done\n");
  380. PDPRINTK("Set to mdma mode[%u] \n", mdma_mode);
  381. } else {
  382. printk(KERN_ERR DRV_NAME ": Unknown dma mode [%u] ignored\n", dma_mode);
  383. }
  384. }
  385. /**
  386. * pdc2027x_post_set_mode - Set the timing registers back to correct values.
  387. * @ap: Port to configure
  388. *
  389. * The pdc2027x hardware will look at "SET FEATURES" and change the timing registers
  390. * automatically. The values set by the hardware might be incorrect, under 133Mhz PLL.
  391. * This function overwrites the possibly incorrect values set by the hardware to be correct.
  392. */
  393. static void pdc2027x_post_set_mode(struct ata_port *ap)
  394. {
  395. int i;
  396. for (i = 0; i < ATA_MAX_DEVICES; i++) {
  397. struct ata_device *dev = &ap->device[i];
  398. if (ata_dev_enabled(dev)) {
  399. pdc2027x_set_piomode(ap, dev);
  400. /*
  401. * Enable prefetch if the device support PIO only.
  402. */
  403. if (dev->xfer_shift == ATA_SHIFT_PIO) {
  404. u32 ctcr1 = readl(dev_mmio(ap, dev, PDC_CTCR1));
  405. ctcr1 |= (1 << 25);
  406. writel(ctcr1, dev_mmio(ap, dev, PDC_CTCR1));
  407. PDPRINTK("Turn on prefetch\n");
  408. } else {
  409. pdc2027x_set_dmamode(ap, dev);
  410. }
  411. }
  412. }
  413. }
  414. /**
  415. * pdc2027x_check_atapi_dma - Check whether ATAPI DMA can be supported for this command
  416. * @qc: Metadata associated with taskfile to check
  417. *
  418. * LOCKING:
  419. * None (inherited from caller).
  420. *
  421. * RETURNS: 0 when ATAPI DMA can be used
  422. * 1 otherwise
  423. */
  424. static int pdc2027x_check_atapi_dma(struct ata_queued_cmd *qc)
  425. {
  426. struct scsi_cmnd *cmd = qc->scsicmd;
  427. u8 *scsicmd = cmd->cmnd;
  428. int rc = 1; /* atapi dma off by default */
  429. /*
  430. * This workaround is from Promise's GPL driver.
  431. * If ATAPI DMA is used for commands not in the
  432. * following white list, say MODE_SENSE and REQUEST_SENSE,
  433. * pdc2027x might hit the irq lost problem.
  434. */
  435. switch (scsicmd[0]) {
  436. case READ_10:
  437. case WRITE_10:
  438. case READ_12:
  439. case WRITE_12:
  440. case READ_6:
  441. case WRITE_6:
  442. case 0xad: /* READ_DVD_STRUCTURE */
  443. case 0xbe: /* READ_CD */
  444. /* ATAPI DMA is ok */
  445. rc = 0;
  446. break;
  447. default:
  448. ;
  449. }
  450. return rc;
  451. }
  452. /**
  453. * pdc_read_counter - Read the ctr counter
  454. * @probe_ent: for the port address
  455. */
  456. static long pdc_read_counter(struct ata_probe_ent *probe_ent)
  457. {
  458. long counter;
  459. int retry = 1;
  460. u32 bccrl, bccrh, bccrlv, bccrhv;
  461. retry:
  462. bccrl = readl(probe_ent->mmio_base + PDC_BYTE_COUNT) & 0xffff;
  463. bccrh = readl(probe_ent->mmio_base + PDC_BYTE_COUNT + 0x100) & 0xffff;
  464. rmb();
  465. /* Read the counter values again for verification */
  466. bccrlv = readl(probe_ent->mmio_base + PDC_BYTE_COUNT) & 0xffff;
  467. bccrhv = readl(probe_ent->mmio_base + PDC_BYTE_COUNT + 0x100) & 0xffff;
  468. rmb();
  469. counter = (bccrh << 15) | bccrl;
  470. PDPRINTK("bccrh [%X] bccrl [%X]\n", bccrh, bccrl);
  471. PDPRINTK("bccrhv[%X] bccrlv[%X]\n", bccrhv, bccrlv);
  472. /*
  473. * The 30-bit decreasing counter are read by 2 pieces.
  474. * Incorrect value may be read when both bccrh and bccrl are changing.
  475. * Ex. When 7900 decrease to 78FF, wrong value 7800 might be read.
  476. */
  477. if (retry && !(bccrh == bccrhv && bccrl >= bccrlv)) {
  478. retry--;
  479. PDPRINTK("rereading counter\n");
  480. goto retry;
  481. }
  482. return counter;
  483. }
  484. /**
  485. * adjust_pll - Adjust the PLL input clock in Hz.
  486. *
  487. * @pdc_controller: controller specific information
  488. * @probe_ent: For the port address
  489. * @pll_clock: The input of PLL in HZ
  490. */
  491. static void pdc_adjust_pll(struct ata_probe_ent *probe_ent, long pll_clock, unsigned int board_idx)
  492. {
  493. u16 pll_ctl;
  494. long pll_clock_khz = pll_clock / 1000;
  495. long pout_required = board_idx? PDC_133_MHZ:PDC_100_MHZ;
  496. long ratio = pout_required / pll_clock_khz;
  497. int F, R;
  498. /* Sanity check */
  499. if (unlikely(pll_clock_khz < 5000L || pll_clock_khz > 70000L)) {
  500. printk(KERN_ERR DRV_NAME ": Invalid PLL input clock %ldkHz, give up!\n", pll_clock_khz);
  501. return;
  502. }
  503. #ifdef PDC_DEBUG
  504. PDPRINTK("pout_required is %ld\n", pout_required);
  505. /* Show the current clock value of PLL control register
  506. * (maybe already configured by the firmware)
  507. */
  508. pll_ctl = readw(probe_ent->mmio_base + PDC_PLL_CTL);
  509. PDPRINTK("pll_ctl[%X]\n", pll_ctl);
  510. #endif
  511. /*
  512. * Calculate the ratio of F, R and OD
  513. * POUT = (F + 2) / (( R + 2) * NO)
  514. */
  515. if (ratio < 8600L) { /* 8.6x */
  516. /* Using NO = 0x01, R = 0x0D */
  517. R = 0x0d;
  518. } else if (ratio < 12900L) { /* 12.9x */
  519. /* Using NO = 0x01, R = 0x08 */
  520. R = 0x08;
  521. } else if (ratio < 16100L) { /* 16.1x */
  522. /* Using NO = 0x01, R = 0x06 */
  523. R = 0x06;
  524. } else if (ratio < 64000L) { /* 64x */
  525. R = 0x00;
  526. } else {
  527. /* Invalid ratio */
  528. printk(KERN_ERR DRV_NAME ": Invalid ratio %ld, give up!\n", ratio);
  529. return;
  530. }
  531. F = (ratio * (R+2)) / 1000 - 2;
  532. if (unlikely(F < 0 || F > 127)) {
  533. /* Invalid F */
  534. printk(KERN_ERR DRV_NAME ": F[%d] invalid!\n", F);
  535. return;
  536. }
  537. PDPRINTK("F[%d] R[%d] ratio*1000[%ld]\n", F, R, ratio);
  538. pll_ctl = (R << 8) | F;
  539. PDPRINTK("Writing pll_ctl[%X]\n", pll_ctl);
  540. writew(pll_ctl, probe_ent->mmio_base + PDC_PLL_CTL);
  541. readw(probe_ent->mmio_base + PDC_PLL_CTL); /* flush */
  542. /* Wait the PLL circuit to be stable */
  543. mdelay(30);
  544. #ifdef PDC_DEBUG
  545. /*
  546. * Show the current clock value of PLL control register
  547. * (maybe configured by the firmware)
  548. */
  549. pll_ctl = readw(probe_ent->mmio_base + PDC_PLL_CTL);
  550. PDPRINTK("pll_ctl[%X]\n", pll_ctl);
  551. #endif
  552. return;
  553. }
  554. /**
  555. * detect_pll_input_clock - Detect the PLL input clock in Hz.
  556. * @probe_ent: for the port address
  557. * Ex. 16949000 on 33MHz PCI bus for pdc20275.
  558. * Half of the PCI clock.
  559. */
  560. static long pdc_detect_pll_input_clock(struct ata_probe_ent *probe_ent)
  561. {
  562. u32 scr;
  563. long start_count, end_count;
  564. long pll_clock;
  565. /* Read current counter value */
  566. start_count = pdc_read_counter(probe_ent);
  567. /* Start the test mode */
  568. scr = readl(probe_ent->mmio_base + PDC_SYS_CTL);
  569. PDPRINTK("scr[%X]\n", scr);
  570. writel(scr | (0x01 << 14), probe_ent->mmio_base + PDC_SYS_CTL);
  571. readl(probe_ent->mmio_base + PDC_SYS_CTL); /* flush */
  572. /* Let the counter run for 100 ms. */
  573. mdelay(100);
  574. /* Read the counter values again */
  575. end_count = pdc_read_counter(probe_ent);
  576. /* Stop the test mode */
  577. scr = readl(probe_ent->mmio_base + PDC_SYS_CTL);
  578. PDPRINTK("scr[%X]\n", scr);
  579. writel(scr & ~(0x01 << 14), probe_ent->mmio_base + PDC_SYS_CTL);
  580. readl(probe_ent->mmio_base + PDC_SYS_CTL); /* flush */
  581. /* calculate the input clock in Hz */
  582. pll_clock = (start_count - end_count) * 10;
  583. PDPRINTK("start[%ld] end[%ld] \n", start_count, end_count);
  584. PDPRINTK("PLL input clock[%ld]Hz\n", pll_clock);
  585. return pll_clock;
  586. }
  587. /**
  588. * pdc_hardware_init - Initialize the hardware.
  589. * @pdev: instance of pci_dev found
  590. * @pdc_controller: controller specific information
  591. * @pe: for the port address
  592. */
  593. static int pdc_hardware_init(struct pci_dev *pdev, struct ata_probe_ent *pe, unsigned int board_idx)
  594. {
  595. long pll_clock;
  596. /*
  597. * Detect PLL input clock rate.
  598. * On some system, where PCI bus is running at non-standard clock rate.
  599. * Ex. 25MHz or 40MHz, we have to adjust the cycle_time.
  600. * The pdc20275 controller employs PLL circuit to help correct timing registers setting.
  601. */
  602. pll_clock = pdc_detect_pll_input_clock(pe);
  603. if (pll_clock < 0) /* counter overflow? Try again. */
  604. pll_clock = pdc_detect_pll_input_clock(pe);
  605. dev_printk(KERN_INFO, &pdev->dev, "PLL input clock %ld kHz\n", pll_clock/1000);
  606. /* Adjust PLL control register */
  607. pdc_adjust_pll(pe, pll_clock, board_idx);
  608. return 0;
  609. }
  610. /**
  611. * pdc_ata_setup_port - setup the mmio address
  612. * @port: ata ioports to setup
  613. * @base: base address
  614. */
  615. static void pdc_ata_setup_port(struct ata_ioports *port, unsigned long base)
  616. {
  617. port->cmd_addr =
  618. port->data_addr = base;
  619. port->feature_addr =
  620. port->error_addr = base + 0x05;
  621. port->nsect_addr = base + 0x0a;
  622. port->lbal_addr = base + 0x0f;
  623. port->lbam_addr = base + 0x10;
  624. port->lbah_addr = base + 0x15;
  625. port->device_addr = base + 0x1a;
  626. port->command_addr =
  627. port->status_addr = base + 0x1f;
  628. port->altstatus_addr =
  629. port->ctl_addr = base + 0x81a;
  630. }
  631. /**
  632. * pdc2027x_init_one - PCI probe function
  633. * Called when an instance of PCI adapter is inserted.
  634. * This function checks whether the hardware is supported,
  635. * initialize hardware and register an instance of ata_host to
  636. * libata by providing struct ata_probe_ent and ata_device_add().
  637. * (implements struct pci_driver.probe() )
  638. *
  639. * @pdev: instance of pci_dev found
  640. * @ent: matching entry in the id_tbl[]
  641. */
  642. static int __devinit pdc2027x_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  643. {
  644. static int printed_version;
  645. unsigned int board_idx = (unsigned int) ent->driver_data;
  646. struct ata_probe_ent *probe_ent = NULL;
  647. unsigned long base;
  648. void __iomem *mmio_base;
  649. int rc;
  650. if (!printed_version++)
  651. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  652. rc = pci_enable_device(pdev);
  653. if (rc)
  654. return rc;
  655. rc = pci_request_regions(pdev, DRV_NAME);
  656. if (rc)
  657. goto err_out;
  658. rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
  659. if (rc)
  660. goto err_out_regions;
  661. rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
  662. if (rc)
  663. goto err_out_regions;
  664. /* Prepare the probe entry */
  665. probe_ent = kzalloc(sizeof(*probe_ent), GFP_KERNEL);
  666. if (probe_ent == NULL) {
  667. rc = -ENOMEM;
  668. goto err_out_regions;
  669. }
  670. probe_ent->dev = pci_dev_to_dev(pdev);
  671. INIT_LIST_HEAD(&probe_ent->node);
  672. mmio_base = pci_iomap(pdev, 5, 0);
  673. if (!mmio_base) {
  674. rc = -ENOMEM;
  675. goto err_out_free_ent;
  676. }
  677. base = (unsigned long) mmio_base;
  678. probe_ent->sht = pdc2027x_port_info[board_idx].sht;
  679. probe_ent->port_flags = pdc2027x_port_info[board_idx].flags;
  680. probe_ent->pio_mask = pdc2027x_port_info[board_idx].pio_mask;
  681. probe_ent->mwdma_mask = pdc2027x_port_info[board_idx].mwdma_mask;
  682. probe_ent->udma_mask = pdc2027x_port_info[board_idx].udma_mask;
  683. probe_ent->port_ops = pdc2027x_port_info[board_idx].port_ops;
  684. probe_ent->irq = pdev->irq;
  685. probe_ent->irq_flags = SA_SHIRQ;
  686. probe_ent->mmio_base = mmio_base;
  687. pdc_ata_setup_port(&probe_ent->port[0], base + 0x17c0);
  688. probe_ent->port[0].bmdma_addr = base + 0x1000;
  689. pdc_ata_setup_port(&probe_ent->port[1], base + 0x15c0);
  690. probe_ent->port[1].bmdma_addr = base + 0x1008;
  691. probe_ent->n_ports = 2;
  692. pci_set_master(pdev);
  693. //pci_enable_intx(pdev);
  694. /* initialize adapter */
  695. if (pdc_hardware_init(pdev, probe_ent, board_idx) != 0)
  696. goto err_out_free_ent;
  697. ata_device_add(probe_ent);
  698. kfree(probe_ent);
  699. return 0;
  700. err_out_free_ent:
  701. kfree(probe_ent);
  702. err_out_regions:
  703. pci_release_regions(pdev);
  704. err_out:
  705. pci_disable_device(pdev);
  706. return rc;
  707. }
  708. /**
  709. * pdc2027x_remove_one - Called to remove a single instance of the
  710. * adapter.
  711. *
  712. * @dev: The PCI device to remove.
  713. * FIXME: module load/unload not working yet
  714. */
  715. static void __devexit pdc2027x_remove_one(struct pci_dev *pdev)
  716. {
  717. ata_pci_remove_one(pdev);
  718. }
  719. /**
  720. * pdc2027x_init - Called after this module is loaded into the kernel.
  721. */
  722. static int __init pdc2027x_init(void)
  723. {
  724. return pci_register_driver(&pdc2027x_pci_driver);
  725. }
  726. /**
  727. * pdc2027x_exit - Called before this module unloaded from the kernel
  728. */
  729. static void __exit pdc2027x_exit(void)
  730. {
  731. pci_unregister_driver(&pdc2027x_pci_driver);
  732. }
  733. module_init(pdc2027x_init);
  734. module_exit(pdc2027x_exit);