ata_piix.c 32 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144
  1. /*
  2. * ata_piix.c - Intel PATA/SATA controllers
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. *
  9. * Copyright 2003-2005 Red Hat Inc
  10. * Copyright 2003-2005 Jeff Garzik
  11. *
  12. *
  13. * Copyright header from piix.c:
  14. *
  15. * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
  16. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  17. * Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
  18. *
  19. *
  20. * This program is free software; you can redistribute it and/or modify
  21. * it under the terms of the GNU General Public License as published by
  22. * the Free Software Foundation; either version 2, or (at your option)
  23. * any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; see the file COPYING. If not, write to
  32. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  33. *
  34. *
  35. * libata documentation is available via 'make {ps|pdf}docs',
  36. * as Documentation/DocBook/libata.*
  37. *
  38. * Hardware documentation available at http://developer.intel.com/
  39. *
  40. * Documentation
  41. * Publically available from Intel web site. Errata documentation
  42. * is also publically available. As an aide to anyone hacking on this
  43. * driver the list of errata that are relevant is below.going back to
  44. * PIIX4. Older device documentation is now a bit tricky to find.
  45. *
  46. * The chipsets all follow very much the same design. The orginal Triton
  47. * series chipsets do _not_ support independant device timings, but this
  48. * is fixed in Triton II. With the odd mobile exception the chips then
  49. * change little except in gaining more modes until SATA arrives. This
  50. * driver supports only the chips with independant timing (that is those
  51. * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
  52. * for the early chip drivers.
  53. *
  54. * Errata of note:
  55. *
  56. * Unfixable
  57. * PIIX4 errata #9 - Only on ultra obscure hw
  58. * ICH3 errata #13 - Not observed to affect real hw
  59. * by Intel
  60. *
  61. * Things we must deal with
  62. * PIIX4 errata #10 - BM IDE hang with non UDMA
  63. * (must stop/start dma to recover)
  64. * 440MX errata #15 - As PIIX4 errata #10
  65. * PIIX4 errata #15 - Must not read control registers
  66. * during a PIO transfer
  67. * 440MX errata #13 - As PIIX4 errata #15
  68. * ICH2 errata #21 - DMA mode 0 doesn't work right
  69. * ICH0/1 errata #55 - As ICH2 errata #21
  70. * ICH2 spec c #9 - Extra operations needed to handle
  71. * drive hotswap [NOT YET SUPPORTED]
  72. * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
  73. * and must be dword aligned
  74. * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
  75. *
  76. * Should have been BIOS fixed:
  77. * 450NX: errata #19 - DMA hangs on old 450NX
  78. * 450NX: errata #20 - DMA hangs on old 450NX
  79. * 450NX: errata #25 - Corruption with DMA on old 450NX
  80. * ICH3 errata #15 - IDE deadlock under high load
  81. * (BIOS must set dev 31 fn 0 bit 23)
  82. * ICH3 errata #18 - Don't use native mode
  83. */
  84. #include <linux/kernel.h>
  85. #include <linux/module.h>
  86. #include <linux/pci.h>
  87. #include <linux/init.h>
  88. #include <linux/blkdev.h>
  89. #include <linux/delay.h>
  90. #include <linux/device.h>
  91. #include <scsi/scsi_host.h>
  92. #include <linux/libata.h>
  93. #define DRV_NAME "ata_piix"
  94. #define DRV_VERSION "2.00ac7"
  95. enum {
  96. PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
  97. ICH5_PMR = 0x90, /* port mapping register */
  98. ICH5_PCS = 0x92, /* port control and status */
  99. PIIX_SCC = 0x0A, /* sub-class code register */
  100. PIIX_FLAG_SCR = (1 << 26), /* SCR available */
  101. PIIX_FLAG_AHCI = (1 << 27), /* AHCI possible */
  102. PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
  103. PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS | ATA_FLAG_DETECT_POLLING,
  104. PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR |
  105. ATA_FLAG_DETECT_POLLING,
  106. /* combined mode. if set, PATA is channel 0.
  107. * if clear, PATA is channel 1.
  108. */
  109. PIIX_PORT_ENABLED = (1 << 0),
  110. PIIX_PORT_PRESENT = (1 << 4),
  111. PIIX_80C_PRI = (1 << 5) | (1 << 4),
  112. PIIX_80C_SEC = (1 << 7) | (1 << 6),
  113. /* controller IDs */
  114. piix_pata_33 = 0, /* PIIX3 or 4 at 33Mhz */
  115. ich_pata_33 = 1, /* ICH up to UDMA 33 only */
  116. ich_pata_66 = 2, /* ICH up to 66 Mhz */
  117. ich_pata_100 = 3, /* ICH up to UDMA 100 */
  118. ich_pata_133 = 4, /* ICH up to UDMA 133 */
  119. ich5_sata = 5,
  120. ich6_sata = 6,
  121. ich6_sata_ahci = 7,
  122. ich6m_sata_ahci = 8,
  123. ich8_sata_ahci = 9,
  124. /* constants for mapping table */
  125. P0 = 0, /* port 0 */
  126. P1 = 1, /* port 1 */
  127. P2 = 2, /* port 2 */
  128. P3 = 3, /* port 3 */
  129. IDE = -1, /* IDE */
  130. NA = -2, /* not avaliable */
  131. RV = -3, /* reserved */
  132. PIIX_AHCI_DEVICE = 6,
  133. };
  134. struct piix_map_db {
  135. const u32 mask;
  136. const u16 port_enable;
  137. const int map[][4];
  138. };
  139. struct piix_host_priv {
  140. const int *map;
  141. };
  142. static int piix_init_one (struct pci_dev *pdev,
  143. const struct pci_device_id *ent);
  144. static void piix_host_stop(struct ata_host *host);
  145. static void piix_pata_error_handler(struct ata_port *ap);
  146. static void ich_pata_error_handler(struct ata_port *ap);
  147. static void piix_sata_error_handler(struct ata_port *ap);
  148. static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev);
  149. static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev);
  150. static void ich_set_dmamode (struct ata_port *ap, struct ata_device *adev);
  151. static unsigned int in_module_init = 1;
  152. static const struct pci_device_id piix_pci_tbl[] = {
  153. #ifdef ATA_ENABLE_PATA
  154. /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
  155. /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
  156. { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  157. { 0x8086, 0x24db, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  158. { 0x8086, 0x25a2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  159. /* Intel PIIX4 */
  160. { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  161. /* Intel PIIX4 */
  162. { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  163. /* Intel PIIX */
  164. { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  165. /* Intel ICH (i810, i815, i840) UDMA 66*/
  166. { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
  167. /* Intel ICH0 : UDMA 33*/
  168. { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
  169. /* Intel ICH2M */
  170. { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  171. /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
  172. { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  173. /* Intel ICH3M */
  174. { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  175. /* Intel ICH3 (E7500/1) UDMA 100 */
  176. { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  177. /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
  178. { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  179. { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  180. /* Intel ICH5 */
  181. { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_133 },
  182. /* C-ICH (i810E2) */
  183. { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  184. /* ESB (855GME/875P + 6300ESB) UDMA 100 */
  185. { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  186. /* ICH6 (and 6) (i915) UDMA 100 */
  187. { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  188. /* ICH7/7-R (i945, i975) UDMA 100*/
  189. { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_133 },
  190. { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  191. #endif
  192. /* NOTE: The following PCI ids must be kept in sync with the
  193. * list in drivers/pci/quirks.c.
  194. */
  195. /* 82801EB (ICH5) */
  196. { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  197. /* 82801EB (ICH5) */
  198. { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  199. /* 6300ESB (ICH5 variant with broken PCS present bits) */
  200. { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  201. /* 6300ESB pretending RAID */
  202. { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  203. /* 82801FB/FW (ICH6/ICH6W) */
  204. { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  205. /* 82801FR/FRW (ICH6R/ICH6RW) */
  206. { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  207. /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented) */
  208. { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
  209. /* 82801GB/GR/GH (ICH7, identical to ICH6) */
  210. { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  211. /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
  212. { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
  213. /* Enterprise Southbridge 2 (where's the datasheet?) */
  214. { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  215. /* SATA Controller 1 IDE (ICH8, no datasheet yet) */
  216. { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  217. /* SATA Controller 2 IDE (ICH8, ditto) */
  218. { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  219. /* Mobile SATA Controller IDE (ICH8M, ditto) */
  220. { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  221. { } /* terminate list */
  222. };
  223. static struct pci_driver piix_pci_driver = {
  224. .name = DRV_NAME,
  225. .id_table = piix_pci_tbl,
  226. .probe = piix_init_one,
  227. .remove = ata_pci_remove_one,
  228. .suspend = ata_pci_device_suspend,
  229. .resume = ata_pci_device_resume,
  230. };
  231. static struct scsi_host_template piix_sht = {
  232. .module = THIS_MODULE,
  233. .name = DRV_NAME,
  234. .ioctl = ata_scsi_ioctl,
  235. .queuecommand = ata_scsi_queuecmd,
  236. .can_queue = ATA_DEF_QUEUE,
  237. .this_id = ATA_SHT_THIS_ID,
  238. .sg_tablesize = LIBATA_MAX_PRD,
  239. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  240. .emulated = ATA_SHT_EMULATED,
  241. .use_clustering = ATA_SHT_USE_CLUSTERING,
  242. .proc_name = DRV_NAME,
  243. .dma_boundary = ATA_DMA_BOUNDARY,
  244. .slave_configure = ata_scsi_slave_config,
  245. .slave_destroy = ata_scsi_slave_destroy,
  246. .bios_param = ata_std_bios_param,
  247. .resume = ata_scsi_device_resume,
  248. .suspend = ata_scsi_device_suspend,
  249. };
  250. static const struct ata_port_operations piix_pata_ops = {
  251. .port_disable = ata_port_disable,
  252. .set_piomode = piix_set_piomode,
  253. .set_dmamode = piix_set_dmamode,
  254. .mode_filter = ata_pci_default_filter,
  255. .tf_load = ata_tf_load,
  256. .tf_read = ata_tf_read,
  257. .check_status = ata_check_status,
  258. .exec_command = ata_exec_command,
  259. .dev_select = ata_std_dev_select,
  260. .bmdma_setup = ata_bmdma_setup,
  261. .bmdma_start = ata_bmdma_start,
  262. .bmdma_stop = ata_bmdma_stop,
  263. .bmdma_status = ata_bmdma_status,
  264. .qc_prep = ata_qc_prep,
  265. .qc_issue = ata_qc_issue_prot,
  266. .data_xfer = ata_pio_data_xfer,
  267. .freeze = ata_bmdma_freeze,
  268. .thaw = ata_bmdma_thaw,
  269. .error_handler = piix_pata_error_handler,
  270. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  271. .irq_handler = ata_interrupt,
  272. .irq_clear = ata_bmdma_irq_clear,
  273. .port_start = ata_port_start,
  274. .port_stop = ata_port_stop,
  275. .host_stop = piix_host_stop,
  276. };
  277. static const struct ata_port_operations ich_pata_ops = {
  278. .port_disable = ata_port_disable,
  279. .set_piomode = piix_set_piomode,
  280. .set_dmamode = ich_set_dmamode,
  281. .mode_filter = ata_pci_default_filter,
  282. .tf_load = ata_tf_load,
  283. .tf_read = ata_tf_read,
  284. .check_status = ata_check_status,
  285. .exec_command = ata_exec_command,
  286. .dev_select = ata_std_dev_select,
  287. .bmdma_setup = ata_bmdma_setup,
  288. .bmdma_start = ata_bmdma_start,
  289. .bmdma_stop = ata_bmdma_stop,
  290. .bmdma_status = ata_bmdma_status,
  291. .qc_prep = ata_qc_prep,
  292. .qc_issue = ata_qc_issue_prot,
  293. .data_xfer = ata_pio_data_xfer,
  294. .freeze = ata_bmdma_freeze,
  295. .thaw = ata_bmdma_thaw,
  296. .error_handler = ich_pata_error_handler,
  297. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  298. .irq_handler = ata_interrupt,
  299. .irq_clear = ata_bmdma_irq_clear,
  300. .port_start = ata_port_start,
  301. .port_stop = ata_port_stop,
  302. .host_stop = ata_host_stop,
  303. };
  304. static const struct ata_port_operations piix_sata_ops = {
  305. .port_disable = ata_port_disable,
  306. .tf_load = ata_tf_load,
  307. .tf_read = ata_tf_read,
  308. .check_status = ata_check_status,
  309. .exec_command = ata_exec_command,
  310. .dev_select = ata_std_dev_select,
  311. .bmdma_setup = ata_bmdma_setup,
  312. .bmdma_start = ata_bmdma_start,
  313. .bmdma_stop = ata_bmdma_stop,
  314. .bmdma_status = ata_bmdma_status,
  315. .qc_prep = ata_qc_prep,
  316. .qc_issue = ata_qc_issue_prot,
  317. .data_xfer = ata_pio_data_xfer,
  318. .freeze = ata_bmdma_freeze,
  319. .thaw = ata_bmdma_thaw,
  320. .error_handler = piix_sata_error_handler,
  321. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  322. .irq_handler = ata_interrupt,
  323. .irq_clear = ata_bmdma_irq_clear,
  324. .port_start = ata_port_start,
  325. .port_stop = ata_port_stop,
  326. .host_stop = piix_host_stop,
  327. };
  328. static const struct piix_map_db ich5_map_db = {
  329. .mask = 0x7,
  330. .port_enable = 0x3,
  331. .map = {
  332. /* PM PS SM SS MAP */
  333. { P0, NA, P1, NA }, /* 000b */
  334. { P1, NA, P0, NA }, /* 001b */
  335. { RV, RV, RV, RV },
  336. { RV, RV, RV, RV },
  337. { P0, P1, IDE, IDE }, /* 100b */
  338. { P1, P0, IDE, IDE }, /* 101b */
  339. { IDE, IDE, P0, P1 }, /* 110b */
  340. { IDE, IDE, P1, P0 }, /* 111b */
  341. },
  342. };
  343. static const struct piix_map_db ich6_map_db = {
  344. .mask = 0x3,
  345. .port_enable = 0xf,
  346. .map = {
  347. /* PM PS SM SS MAP */
  348. { P0, P2, P1, P3 }, /* 00b */
  349. { IDE, IDE, P1, P3 }, /* 01b */
  350. { P0, P2, IDE, IDE }, /* 10b */
  351. { RV, RV, RV, RV },
  352. },
  353. };
  354. static const struct piix_map_db ich6m_map_db = {
  355. .mask = 0x3,
  356. .port_enable = 0x5,
  357. /* Map 01b isn't specified in the doc but some notebooks use
  358. * it anyway. MAP 01b have been spotted on both ICH6M and
  359. * ICH7M.
  360. */
  361. .map = {
  362. /* PM PS SM SS MAP */
  363. { P0, P2, RV, RV }, /* 00b */
  364. { IDE, IDE, P1, P3 }, /* 01b */
  365. { P0, P2, IDE, IDE }, /* 10b */
  366. { RV, RV, RV, RV },
  367. },
  368. };
  369. static const struct piix_map_db ich8_map_db = {
  370. .mask = 0x3,
  371. .port_enable = 0x3,
  372. .map = {
  373. /* PM PS SM SS MAP */
  374. { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
  375. { RV, RV, RV, RV },
  376. { IDE, IDE, NA, NA }, /* 10b (IDE mode) */
  377. { RV, RV, RV, RV },
  378. },
  379. };
  380. static const struct piix_map_db *piix_map_db_table[] = {
  381. [ich5_sata] = &ich5_map_db,
  382. [ich6_sata] = &ich6_map_db,
  383. [ich6_sata_ahci] = &ich6_map_db,
  384. [ich6m_sata_ahci] = &ich6m_map_db,
  385. [ich8_sata_ahci] = &ich8_map_db,
  386. };
  387. static struct ata_port_info piix_port_info[] = {
  388. /* piix_pata_33: 0: PIIX3 or 4 at 33MHz */
  389. {
  390. .sht = &piix_sht,
  391. .flags = PIIX_PATA_FLAGS,
  392. .pio_mask = 0x1f, /* pio0-4 */
  393. .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  394. .udma_mask = ATA_UDMA_MASK_40C,
  395. .port_ops = &piix_pata_ops,
  396. },
  397. /* ich_pata_33: 1 ICH0 - ICH at 33Mhz*/
  398. {
  399. .sht = &piix_sht,
  400. .flags = PIIX_PATA_FLAGS,
  401. .pio_mask = 0x1f, /* pio 0-4 */
  402. .mwdma_mask = 0x06, /* Check: maybe 0x07 */
  403. .udma_mask = ATA_UDMA2, /* UDMA33 */
  404. .port_ops = &ich_pata_ops,
  405. },
  406. /* ich_pata_66: 2 ICH controllers up to 66MHz */
  407. {
  408. .sht = &piix_sht,
  409. .flags = PIIX_PATA_FLAGS,
  410. .pio_mask = 0x1f, /* pio 0-4 */
  411. .mwdma_mask = 0x06, /* MWDMA0 is broken on chip */
  412. .udma_mask = ATA_UDMA4,
  413. .port_ops = &ich_pata_ops,
  414. },
  415. /* ich_pata_100: 3 */
  416. {
  417. .sht = &piix_sht,
  418. .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
  419. .pio_mask = 0x1f, /* pio0-4 */
  420. .mwdma_mask = 0x06, /* mwdma1-2 */
  421. .udma_mask = ATA_UDMA5, /* udma0-5 */
  422. .port_ops = &ich_pata_ops,
  423. },
  424. /* ich_pata_133: 4 ICH with full UDMA6 */
  425. {
  426. .sht = &piix_sht,
  427. .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
  428. .pio_mask = 0x1f, /* pio 0-4 */
  429. .mwdma_mask = 0x06, /* Check: maybe 0x07 */
  430. .udma_mask = ATA_UDMA6, /* UDMA133 */
  431. .port_ops = &ich_pata_ops,
  432. },
  433. /* ich5_sata: 5 */
  434. {
  435. .sht = &piix_sht,
  436. .flags = PIIX_SATA_FLAGS,
  437. .pio_mask = 0x1f, /* pio0-4 */
  438. .mwdma_mask = 0x07, /* mwdma0-2 */
  439. .udma_mask = 0x7f, /* udma0-6 */
  440. .port_ops = &piix_sata_ops,
  441. },
  442. /* ich6_sata: 6 */
  443. {
  444. .sht = &piix_sht,
  445. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR,
  446. .pio_mask = 0x1f, /* pio0-4 */
  447. .mwdma_mask = 0x07, /* mwdma0-2 */
  448. .udma_mask = 0x7f, /* udma0-6 */
  449. .port_ops = &piix_sata_ops,
  450. },
  451. /* ich6_sata_ahci: 7 */
  452. {
  453. .sht = &piix_sht,
  454. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
  455. PIIX_FLAG_AHCI,
  456. .pio_mask = 0x1f, /* pio0-4 */
  457. .mwdma_mask = 0x07, /* mwdma0-2 */
  458. .udma_mask = 0x7f, /* udma0-6 */
  459. .port_ops = &piix_sata_ops,
  460. },
  461. /* ich6m_sata_ahci: 8 */
  462. {
  463. .sht = &piix_sht,
  464. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
  465. PIIX_FLAG_AHCI,
  466. .pio_mask = 0x1f, /* pio0-4 */
  467. .mwdma_mask = 0x07, /* mwdma0-2 */
  468. .udma_mask = 0x7f, /* udma0-6 */
  469. .port_ops = &piix_sata_ops,
  470. },
  471. /* ich8_sata_ahci: 9 */
  472. {
  473. .sht = &piix_sht,
  474. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
  475. PIIX_FLAG_AHCI,
  476. .pio_mask = 0x1f, /* pio0-4 */
  477. .mwdma_mask = 0x07, /* mwdma0-2 */
  478. .udma_mask = 0x7f, /* udma0-6 */
  479. .port_ops = &piix_sata_ops,
  480. },
  481. };
  482. static struct pci_bits piix_enable_bits[] = {
  483. { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
  484. { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
  485. };
  486. MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
  487. MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
  488. MODULE_LICENSE("GPL");
  489. MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
  490. MODULE_VERSION(DRV_VERSION);
  491. struct ich_laptop {
  492. u16 device;
  493. u16 subvendor;
  494. u16 subdevice;
  495. };
  496. /*
  497. * List of laptops that use short cables rather than 80 wire
  498. */
  499. static const struct ich_laptop ich_laptop[] = {
  500. /* devid, subvendor, subdev */
  501. { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
  502. /* end marker */
  503. { 0, }
  504. };
  505. /**
  506. * piix_pata_cbl_detect - Probe host controller cable detect info
  507. * @ap: Port for which cable detect info is desired
  508. *
  509. * Read 80c cable indicator from ATA PCI device's PCI config
  510. * register. This register is normally set by firmware (BIOS).
  511. *
  512. * LOCKING:
  513. * None (inherited from caller).
  514. */
  515. static void ich_pata_cbl_detect(struct ata_port *ap)
  516. {
  517. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  518. const struct ich_laptop *lap = &ich_laptop[0];
  519. u8 tmp, mask;
  520. /* no 80c support in host controller? */
  521. if ((ap->udma_mask & ~ATA_UDMA_MASK_40C) == 0)
  522. goto cbl40;
  523. /* Check for specials - Acer Aspire 5602WLMi */
  524. while (lap->device) {
  525. if (lap->device == pdev->device &&
  526. lap->subvendor == pdev->subsystem_vendor &&
  527. lap->subdevice == pdev->subsystem_device) {
  528. ap->cbl = ATA_CBL_PATA40_SHORT;
  529. return;
  530. }
  531. lap++;
  532. }
  533. /* check BIOS cable detect results */
  534. mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
  535. pci_read_config_byte(pdev, PIIX_IOCFG, &tmp);
  536. if ((tmp & mask) == 0)
  537. goto cbl40;
  538. ap->cbl = ATA_CBL_PATA80;
  539. return;
  540. cbl40:
  541. ap->cbl = ATA_CBL_PATA40;
  542. }
  543. /**
  544. * piix_pata_prereset - prereset for PATA host controller
  545. * @ap: Target port
  546. *
  547. *
  548. * LOCKING:
  549. * None (inherited from caller).
  550. */
  551. static int piix_pata_prereset(struct ata_port *ap)
  552. {
  553. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  554. if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
  555. return -ENOENT;
  556. ap->cbl = ATA_CBL_PATA40;
  557. return ata_std_prereset(ap);
  558. }
  559. static void piix_pata_error_handler(struct ata_port *ap)
  560. {
  561. ata_bmdma_drive_eh(ap, piix_pata_prereset, ata_std_softreset, NULL,
  562. ata_std_postreset);
  563. }
  564. /**
  565. * ich_pata_prereset - prereset for PATA host controller
  566. * @ap: Target port
  567. *
  568. *
  569. * LOCKING:
  570. * None (inherited from caller).
  571. */
  572. static int ich_pata_prereset(struct ata_port *ap)
  573. {
  574. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  575. if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no])) {
  576. ata_port_printk(ap, KERN_INFO, "port disabled. ignoring.\n");
  577. ap->eh_context.i.action &= ~ATA_EH_RESET_MASK;
  578. return 0;
  579. }
  580. ich_pata_cbl_detect(ap);
  581. return ata_std_prereset(ap);
  582. }
  583. static void ich_pata_error_handler(struct ata_port *ap)
  584. {
  585. ata_bmdma_drive_eh(ap, ich_pata_prereset, ata_std_softreset, NULL,
  586. ata_std_postreset);
  587. }
  588. static void piix_sata_error_handler(struct ata_port *ap)
  589. {
  590. ata_bmdma_drive_eh(ap, ata_std_prereset, ata_std_softreset, NULL,
  591. ata_std_postreset);
  592. }
  593. /**
  594. * piix_set_piomode - Initialize host controller PATA PIO timings
  595. * @ap: Port whose timings we are configuring
  596. * @adev: um
  597. *
  598. * Set PIO mode for device, in host controller PCI config space.
  599. *
  600. * LOCKING:
  601. * None (inherited from caller).
  602. */
  603. static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev)
  604. {
  605. unsigned int pio = adev->pio_mode - XFER_PIO_0;
  606. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  607. unsigned int is_slave = (adev->devno != 0);
  608. unsigned int master_port= ap->port_no ? 0x42 : 0x40;
  609. unsigned int slave_port = 0x44;
  610. u16 master_data;
  611. u8 slave_data;
  612. u8 udma_enable;
  613. int control = 0;
  614. /*
  615. * See Intel Document 298600-004 for the timing programing rules
  616. * for ICH controllers.
  617. */
  618. static const /* ISP RTC */
  619. u8 timings[][2] = { { 0, 0 },
  620. { 0, 0 },
  621. { 1, 0 },
  622. { 2, 1 },
  623. { 2, 3 }, };
  624. if (pio >= 2)
  625. control |= 1; /* TIME1 enable */
  626. if (ata_pio_need_iordy(adev))
  627. control |= 2; /* IE enable */
  628. /* Intel specifies that the PPE functionality is for disk only */
  629. if (adev->class == ATA_DEV_ATA)
  630. control |= 4; /* PPE enable */
  631. pci_read_config_word(dev, master_port, &master_data);
  632. if (is_slave) {
  633. /* Enable SITRE (seperate slave timing register) */
  634. master_data |= 0x4000;
  635. /* enable PPE1, IE1 and TIME1 as needed */
  636. master_data |= (control << 4);
  637. pci_read_config_byte(dev, slave_port, &slave_data);
  638. slave_data &= (ap->port_no ? 0x0f : 0xf0);
  639. /* Load the timing nibble for this slave */
  640. slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
  641. } else {
  642. /* Master keeps the bits in a different format */
  643. master_data &= 0xccf8;
  644. /* Enable PPE, IE and TIME as appropriate */
  645. master_data |= control;
  646. master_data |=
  647. (timings[pio][0] << 12) |
  648. (timings[pio][1] << 8);
  649. }
  650. pci_write_config_word(dev, master_port, master_data);
  651. if (is_slave)
  652. pci_write_config_byte(dev, slave_port, slave_data);
  653. /* Ensure the UDMA bit is off - it will be turned back on if
  654. UDMA is selected */
  655. if (ap->udma_mask) {
  656. pci_read_config_byte(dev, 0x48, &udma_enable);
  657. udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
  658. pci_write_config_byte(dev, 0x48, udma_enable);
  659. }
  660. }
  661. /**
  662. * do_pata_set_dmamode - Initialize host controller PATA PIO timings
  663. * @ap: Port whose timings we are configuring
  664. * @adev: Drive in question
  665. * @udma: udma mode, 0 - 6
  666. * @isich: set if the chip is an ICH device
  667. *
  668. * Set UDMA mode for device, in host controller PCI config space.
  669. *
  670. * LOCKING:
  671. * None (inherited from caller).
  672. */
  673. static void do_pata_set_dmamode (struct ata_port *ap, struct ata_device *adev, int isich)
  674. {
  675. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  676. u8 master_port = ap->port_no ? 0x42 : 0x40;
  677. u16 master_data;
  678. u8 speed = adev->dma_mode;
  679. int devid = adev->devno + 2 * ap->port_no;
  680. u8 udma_enable;
  681. static const /* ISP RTC */
  682. u8 timings[][2] = { { 0, 0 },
  683. { 0, 0 },
  684. { 1, 0 },
  685. { 2, 1 },
  686. { 2, 3 }, };
  687. pci_read_config_word(dev, master_port, &master_data);
  688. pci_read_config_byte(dev, 0x48, &udma_enable);
  689. if (speed >= XFER_UDMA_0) {
  690. unsigned int udma = adev->dma_mode - XFER_UDMA_0;
  691. u16 udma_timing;
  692. u16 ideconf;
  693. int u_clock, u_speed;
  694. /*
  695. * UDMA is handled by a combination of clock switching and
  696. * selection of dividers
  697. *
  698. * Handy rule: Odd modes are UDMATIMx 01, even are 02
  699. * except UDMA0 which is 00
  700. */
  701. u_speed = min(2 - (udma & 1), udma);
  702. if (udma == 5)
  703. u_clock = 0x1000; /* 100Mhz */
  704. else if (udma > 2)
  705. u_clock = 1; /* 66Mhz */
  706. else
  707. u_clock = 0; /* 33Mhz */
  708. udma_enable |= (1 << devid);
  709. /* Load the CT/RP selection */
  710. pci_read_config_word(dev, 0x4A, &udma_timing);
  711. udma_timing &= ~(3 << (4 * devid));
  712. udma_timing |= u_speed << (4 * devid);
  713. pci_write_config_word(dev, 0x4A, udma_timing);
  714. if (isich) {
  715. /* Select a 33/66/100Mhz clock */
  716. pci_read_config_word(dev, 0x54, &ideconf);
  717. ideconf &= ~(0x1001 << devid);
  718. ideconf |= u_clock << devid;
  719. /* For ICH or later we should set bit 10 for better
  720. performance (WR_PingPong_En) */
  721. pci_write_config_word(dev, 0x54, ideconf);
  722. }
  723. } else {
  724. /*
  725. * MWDMA is driven by the PIO timings. We must also enable
  726. * IORDY unconditionally along with TIME1. PPE has already
  727. * been set when the PIO timing was set.
  728. */
  729. unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
  730. unsigned int control;
  731. u8 slave_data;
  732. const unsigned int needed_pio[3] = {
  733. XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
  734. };
  735. int pio = needed_pio[mwdma] - XFER_PIO_0;
  736. control = 3; /* IORDY|TIME1 */
  737. /* If the drive MWDMA is faster than it can do PIO then
  738. we must force PIO into PIO0 */
  739. if (adev->pio_mode < needed_pio[mwdma])
  740. /* Enable DMA timing only */
  741. control |= 8; /* PIO cycles in PIO0 */
  742. if (adev->devno) { /* Slave */
  743. master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
  744. master_data |= control << 4;
  745. pci_read_config_byte(dev, 0x44, &slave_data);
  746. slave_data &= (0x0F + 0xE1 * ap->port_no);
  747. /* Load the matching timing */
  748. slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
  749. pci_write_config_byte(dev, 0x44, slave_data);
  750. } else { /* Master */
  751. master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
  752. and master timing bits */
  753. master_data |= control;
  754. master_data |=
  755. (timings[pio][0] << 12) |
  756. (timings[pio][1] << 8);
  757. }
  758. udma_enable &= ~(1 << devid);
  759. pci_write_config_word(dev, master_port, master_data);
  760. }
  761. /* Don't scribble on 0x48 if the controller does not support UDMA */
  762. if (ap->udma_mask)
  763. pci_write_config_byte(dev, 0x48, udma_enable);
  764. }
  765. /**
  766. * piix_set_dmamode - Initialize host controller PATA DMA timings
  767. * @ap: Port whose timings we are configuring
  768. * @adev: um
  769. *
  770. * Set MW/UDMA mode for device, in host controller PCI config space.
  771. *
  772. * LOCKING:
  773. * None (inherited from caller).
  774. */
  775. static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev)
  776. {
  777. do_pata_set_dmamode(ap, adev, 0);
  778. }
  779. /**
  780. * ich_set_dmamode - Initialize host controller PATA DMA timings
  781. * @ap: Port whose timings we are configuring
  782. * @adev: um
  783. *
  784. * Set MW/UDMA mode for device, in host controller PCI config space.
  785. *
  786. * LOCKING:
  787. * None (inherited from caller).
  788. */
  789. static void ich_set_dmamode (struct ata_port *ap, struct ata_device *adev)
  790. {
  791. do_pata_set_dmamode(ap, adev, 1);
  792. }
  793. #define AHCI_PCI_BAR 5
  794. #define AHCI_GLOBAL_CTL 0x04
  795. #define AHCI_ENABLE (1 << 31)
  796. static int piix_disable_ahci(struct pci_dev *pdev)
  797. {
  798. void __iomem *mmio;
  799. u32 tmp;
  800. int rc = 0;
  801. /* BUG: pci_enable_device has not yet been called. This
  802. * works because this device is usually set up by BIOS.
  803. */
  804. if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
  805. !pci_resource_len(pdev, AHCI_PCI_BAR))
  806. return 0;
  807. mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
  808. if (!mmio)
  809. return -ENOMEM;
  810. tmp = readl(mmio + AHCI_GLOBAL_CTL);
  811. if (tmp & AHCI_ENABLE) {
  812. tmp &= ~AHCI_ENABLE;
  813. writel(tmp, mmio + AHCI_GLOBAL_CTL);
  814. tmp = readl(mmio + AHCI_GLOBAL_CTL);
  815. if (tmp & AHCI_ENABLE)
  816. rc = -EIO;
  817. }
  818. pci_iounmap(pdev, mmio);
  819. return rc;
  820. }
  821. /**
  822. * piix_check_450nx_errata - Check for problem 450NX setup
  823. * @ata_dev: the PCI device to check
  824. *
  825. * Check for the present of 450NX errata #19 and errata #25. If
  826. * they are found return an error code so we can turn off DMA
  827. */
  828. static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
  829. {
  830. struct pci_dev *pdev = NULL;
  831. u16 cfg;
  832. u8 rev;
  833. int no_piix_dma = 0;
  834. while((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL)
  835. {
  836. /* Look for 450NX PXB. Check for problem configurations
  837. A PCI quirk checks bit 6 already */
  838. pci_read_config_byte(pdev, PCI_REVISION_ID, &rev);
  839. pci_read_config_word(pdev, 0x41, &cfg);
  840. /* Only on the original revision: IDE DMA can hang */
  841. if (rev == 0x00)
  842. no_piix_dma = 1;
  843. /* On all revisions below 5 PXB bus lock must be disabled for IDE */
  844. else if (cfg & (1<<14) && rev < 5)
  845. no_piix_dma = 2;
  846. }
  847. if (no_piix_dma)
  848. dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
  849. if (no_piix_dma == 2)
  850. dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
  851. return no_piix_dma;
  852. }
  853. static void __devinit piix_init_pcs(struct pci_dev *pdev,
  854. struct ata_port_info *pinfo,
  855. const struct piix_map_db *map_db)
  856. {
  857. u16 pcs, new_pcs;
  858. pci_read_config_word(pdev, ICH5_PCS, &pcs);
  859. new_pcs = pcs | map_db->port_enable;
  860. if (new_pcs != pcs) {
  861. DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
  862. pci_write_config_word(pdev, ICH5_PCS, new_pcs);
  863. msleep(150);
  864. }
  865. }
  866. static void __devinit piix_init_sata_map(struct pci_dev *pdev,
  867. struct ata_port_info *pinfo,
  868. const struct piix_map_db *map_db)
  869. {
  870. struct piix_host_priv *hpriv = pinfo[0].private_data;
  871. const unsigned int *map;
  872. int i, invalid_map = 0;
  873. u8 map_value;
  874. pci_read_config_byte(pdev, ICH5_PMR, &map_value);
  875. map = map_db->map[map_value & map_db->mask];
  876. dev_printk(KERN_INFO, &pdev->dev, "MAP [");
  877. for (i = 0; i < 4; i++) {
  878. switch (map[i]) {
  879. case RV:
  880. invalid_map = 1;
  881. printk(" XX");
  882. break;
  883. case NA:
  884. printk(" --");
  885. break;
  886. case IDE:
  887. WARN_ON((i & 1) || map[i + 1] != IDE);
  888. pinfo[i / 2] = piix_port_info[ich_pata_100];
  889. pinfo[i / 2].private_data = hpriv;
  890. i++;
  891. printk(" IDE IDE");
  892. break;
  893. default:
  894. printk(" P%d", map[i]);
  895. if (i & 1)
  896. pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
  897. break;
  898. }
  899. }
  900. printk(" ]\n");
  901. if (invalid_map)
  902. dev_printk(KERN_ERR, &pdev->dev,
  903. "invalid MAP value %u\n", map_value);
  904. hpriv->map = map;
  905. }
  906. /**
  907. * piix_init_one - Register PIIX ATA PCI device with kernel services
  908. * @pdev: PCI device to register
  909. * @ent: Entry in piix_pci_tbl matching with @pdev
  910. *
  911. * Called from kernel PCI layer. We probe for combined mode (sigh),
  912. * and then hand over control to libata, for it to do the rest.
  913. *
  914. * LOCKING:
  915. * Inherited from PCI layer (may sleep).
  916. *
  917. * RETURNS:
  918. * Zero on success, or -ERRNO value.
  919. */
  920. static int piix_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  921. {
  922. static int printed_version;
  923. struct ata_port_info port_info[2];
  924. struct ata_port_info *ppinfo[2] = { &port_info[0], &port_info[1] };
  925. struct piix_host_priv *hpriv;
  926. unsigned long port_flags;
  927. if (!printed_version++)
  928. dev_printk(KERN_DEBUG, &pdev->dev,
  929. "version " DRV_VERSION "\n");
  930. /* no hotplugging support (FIXME) */
  931. if (!in_module_init)
  932. return -ENODEV;
  933. hpriv = kzalloc(sizeof(*hpriv), GFP_KERNEL);
  934. if (!hpriv)
  935. return -ENOMEM;
  936. port_info[0] = piix_port_info[ent->driver_data];
  937. port_info[1] = piix_port_info[ent->driver_data];
  938. port_info[0].private_data = hpriv;
  939. port_info[1].private_data = hpriv;
  940. port_flags = port_info[0].flags;
  941. if (port_flags & PIIX_FLAG_AHCI) {
  942. u8 tmp;
  943. pci_read_config_byte(pdev, PIIX_SCC, &tmp);
  944. if (tmp == PIIX_AHCI_DEVICE) {
  945. int rc = piix_disable_ahci(pdev);
  946. if (rc)
  947. return rc;
  948. }
  949. }
  950. /* Initialize SATA map */
  951. if (port_flags & ATA_FLAG_SATA) {
  952. piix_init_sata_map(pdev, port_info,
  953. piix_map_db_table[ent->driver_data]);
  954. piix_init_pcs(pdev, port_info,
  955. piix_map_db_table[ent->driver_data]);
  956. }
  957. /* On ICH5, some BIOSen disable the interrupt using the
  958. * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
  959. * On ICH6, this bit has the same effect, but only when
  960. * MSI is disabled (and it is disabled, as we don't use
  961. * message-signalled interrupts currently).
  962. */
  963. if (port_flags & PIIX_FLAG_CHECKINTR)
  964. pci_intx(pdev, 1);
  965. if (piix_check_450nx_errata(pdev)) {
  966. /* This writes into the master table but it does not
  967. really matter for this errata as we will apply it to
  968. all the PIIX devices on the board */
  969. port_info[0].mwdma_mask = 0;
  970. port_info[0].udma_mask = 0;
  971. port_info[1].mwdma_mask = 0;
  972. port_info[1].udma_mask = 0;
  973. }
  974. return ata_pci_init_one(pdev, ppinfo, 2);
  975. }
  976. static void piix_host_stop(struct ata_host *host)
  977. {
  978. struct piix_host_priv *hpriv = host->private_data;
  979. ata_host_stop(host);
  980. kfree(hpriv);
  981. }
  982. static int __init piix_init(void)
  983. {
  984. int rc;
  985. DPRINTK("pci_register_driver\n");
  986. rc = pci_register_driver(&piix_pci_driver);
  987. if (rc)
  988. return rc;
  989. in_module_init = 0;
  990. DPRINTK("done\n");
  991. return 0;
  992. }
  993. static void __exit piix_exit(void)
  994. {
  995. pci_unregister_driver(&piix_pci_driver);
  996. }
  997. module_init(piix_init);
  998. module_exit(piix_exit);