ipr.c 4.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147
  1. /*
  2. * Interrupt handling for IPR-based IRQ.
  3. *
  4. * Copyright (C) 1999 Niibe Yutaka & Takeshi Yaegashi
  5. * Copyright (C) 2000 Kazumoto Kojima
  6. * Copyright (C) 2003 Takashi Kusuda <kusuda-takashi@hitachi-ul.co.jp>
  7. * Copyright (C) 2006 Paul Mundt
  8. *
  9. * Supported system:
  10. * On-chip supporting modules (TMU, RTC, etc.).
  11. * On-chip supporting modules for SH7709/SH7709A/SH7729/SH7300.
  12. * Hitachi SolutionEngine external I/O:
  13. * MS7709SE01, MS7709ASE01, and MS7750SE01
  14. *
  15. * This file is subject to the terms and conditions of the GNU General Public
  16. * License. See the file "COPYING" in the main directory of this archive
  17. * for more details.
  18. */
  19. #include <linux/init.h>
  20. #include <linux/irq.h>
  21. #include <linux/module.h>
  22. #include <asm/system.h>
  23. #include <asm/io.h>
  24. #include <asm/machvec.h>
  25. static void disable_ipr_irq(unsigned int irq)
  26. {
  27. struct ipr_data *p = get_irq_chip_data(irq);
  28. int shift = p->shift*4;
  29. /* Set the priority in IPR to 0 */
  30. ctrl_outw(ctrl_inw(p->addr) & (0xffff ^ (0xf << shift)), p->addr);
  31. }
  32. static void enable_ipr_irq(unsigned int irq)
  33. {
  34. struct ipr_data *p = get_irq_chip_data(irq);
  35. int shift = p->shift*4;
  36. /* Set priority in IPR back to original value */
  37. ctrl_outw(ctrl_inw(p->addr) | (p->priority << shift), p->addr);
  38. }
  39. static struct irq_chip ipr_irq_chip = {
  40. .name = "IPR",
  41. .mask = disable_ipr_irq,
  42. .unmask = enable_ipr_irq,
  43. .mask_ack = disable_ipr_irq,
  44. };
  45. void make_ipr_irq(struct ipr_data *table, unsigned int nr_irqs)
  46. {
  47. int i;
  48. for (i = 0; i < nr_irqs; i++) {
  49. unsigned int irq = table[i].irq;
  50. disable_irq_nosync(irq);
  51. set_irq_chip_and_handler_name(irq, &ipr_irq_chip,
  52. handle_level_irq, "level");
  53. set_irq_chip_data(irq, &table[i]);
  54. enable_ipr_irq(irq);
  55. }
  56. }
  57. EXPORT_SYMBOL(make_ipr_irq);
  58. static struct ipr_data sys_ipr_map[] = {
  59. #ifndef CONFIG_CPU_SUBTYPE_SH7780
  60. { TIMER_IRQ, TIMER_IPR_ADDR, TIMER_IPR_POS, TIMER_PRIORITY },
  61. { TIMER1_IRQ, TIMER1_IPR_ADDR, TIMER1_IPR_POS, TIMER1_PRIORITY },
  62. #ifdef RTC_IRQ
  63. { RTC_IRQ, RTC_IPR_ADDR, RTC_IPR_POS, RTC_PRIORITY },
  64. #endif
  65. #ifdef SCI_ERI_IRQ
  66. { SCI_ERI_IRQ, SCI_IPR_ADDR, SCI_IPR_POS, SCI_PRIORITY },
  67. { SCI_RXI_IRQ, SCI_IPR_ADDR, SCI_IPR_POS, SCI_PRIORITY },
  68. { SCI_TXI_IRQ, SCI_IPR_ADDR, SCI_IPR_POS, SCI_PRIORITY },
  69. #endif
  70. #ifdef SCIF1_ERI_IRQ
  71. { SCIF1_ERI_IRQ, SCIF1_IPR_ADDR, SCIF1_IPR_POS, SCIF1_PRIORITY },
  72. { SCIF1_RXI_IRQ, SCIF1_IPR_ADDR, SCIF1_IPR_POS, SCIF1_PRIORITY },
  73. { SCIF1_BRI_IRQ, SCIF1_IPR_ADDR, SCIF1_IPR_POS, SCIF1_PRIORITY },
  74. { SCIF1_TXI_IRQ, SCIF1_IPR_ADDR, SCIF1_IPR_POS, SCIF1_PRIORITY },
  75. #endif
  76. #if defined(CONFIG_CPU_SUBTYPE_SH7300)
  77. { SCIF0_IRQ, SCIF0_IPR_ADDR, SCIF0_IPR_POS, SCIF0_PRIORITY },
  78. { DMTE2_IRQ, DMA1_IPR_ADDR, DMA1_IPR_POS, DMA1_PRIORITY },
  79. { DMTE3_IRQ, DMA1_IPR_ADDR, DMA1_IPR_POS, DMA1_PRIORITY },
  80. { VIO_IRQ, VIO_IPR_ADDR, VIO_IPR_POS, VIO_PRIORITY },
  81. #endif
  82. #ifdef SCIF_ERI_IRQ
  83. { SCIF_ERI_IRQ, SCIF_IPR_ADDR, SCIF_IPR_POS, SCIF_PRIORITY },
  84. { SCIF_RXI_IRQ, SCIF_IPR_ADDR, SCIF_IPR_POS, SCIF_PRIORITY },
  85. { SCIF_BRI_IRQ, SCIF_IPR_ADDR, SCIF_IPR_POS, SCIF_PRIORITY },
  86. { SCIF_TXI_IRQ, SCIF_IPR_ADDR, SCIF_IPR_POS, SCIF_PRIORITY },
  87. #endif
  88. #ifdef IRDA_ERI_IRQ
  89. { IRDA_ERI_IRQ, IRDA_IPR_ADDR, IRDA_IPR_POS, IRDA_PRIORITY },
  90. { IRDA_RXI_IRQ, IRDA_IPR_ADDR, IRDA_IPR_POS, IRDA_PRIORITY },
  91. { IRDA_BRI_IRQ, IRDA_IPR_ADDR, IRDA_IPR_POS, IRDA_PRIORITY },
  92. { IRDA_TXI_IRQ, IRDA_IPR_ADDR, IRDA_IPR_POS, IRDA_PRIORITY },
  93. #endif
  94. #if defined(CONFIG_CPU_SUBTYPE_SH7707) || defined(CONFIG_CPU_SUBTYPE_SH7709) || \
  95. defined(CONFIG_CPU_SUBTYPE_SH7706) || \
  96. defined(CONFIG_CPU_SUBTYPE_SH7300) || defined(CONFIG_CPU_SUBTYPE_SH7705)
  97. /*
  98. * Initialize the Interrupt Controller (INTC)
  99. * registers to their power on values
  100. */
  101. /*
  102. * Enable external irq (INTC IRQ mode).
  103. * You should set corresponding bits of PFC to "00"
  104. * to enable these interrupts.
  105. */
  106. { IRQ0_IRQ, IRQ0_IPR_ADDR, IRQ0_IPR_POS, IRQ0_PRIORITY },
  107. { IRQ1_IRQ, IRQ1_IPR_ADDR, IRQ1_IPR_POS, IRQ1_PRIORITY },
  108. { IRQ2_IRQ, IRQ2_IPR_ADDR, IRQ2_IPR_POS, IRQ2_PRIORITY },
  109. { IRQ3_IRQ, IRQ3_IPR_ADDR, IRQ3_IPR_POS, IRQ3_PRIORITY },
  110. { IRQ4_IRQ, IRQ4_IPR_ADDR, IRQ4_IPR_POS, IRQ4_PRIORITY },
  111. { IRQ5_IRQ, IRQ5_IPR_ADDR, IRQ5_IPR_POS, IRQ5_PRIORITY },
  112. #endif
  113. #endif
  114. };
  115. void __init init_IRQ(void)
  116. {
  117. make_ipr_irq(sys_ipr_map, ARRAY_SIZE(sys_ipr_map));
  118. #ifdef CONFIG_CPU_HAS_PINT_IRQ
  119. init_IRQ_pint();
  120. #endif
  121. #ifdef CONFIG_CPU_HAS_INTC2_IRQ
  122. init_IRQ_intc2();
  123. #endif
  124. /* Perform the machine specific initialisation */
  125. if (sh_mv.mv_init_irq != NULL)
  126. sh_mv.mv_init_irq();
  127. irq_ctx_init(smp_processor_id());
  128. }
  129. #if !defined(CONFIG_CPU_HAS_PINT_IRQ)
  130. int ipr_irq_demux(int irq)
  131. {
  132. return irq;
  133. }
  134. #endif