ioasic-irq.c 2.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113
  1. /*
  2. * linux/arch/mips/dec/ioasic-irq.c
  3. *
  4. * DEC I/O ASIC interrupts.
  5. *
  6. * Copyright (c) 2002, 2003 Maciej W. Rozycki
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * as published by the Free Software Foundation; either version
  11. * 2 of the License, or (at your option) any later version.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/irq.h>
  15. #include <linux/types.h>
  16. #include <asm/dec/ioasic.h>
  17. #include <asm/dec/ioasic_addrs.h>
  18. #include <asm/dec/ioasic_ints.h>
  19. static int ioasic_irq_base;
  20. static inline void unmask_ioasic_irq(unsigned int irq)
  21. {
  22. u32 simr;
  23. simr = ioasic_read(IO_REG_SIMR);
  24. simr |= (1 << (irq - ioasic_irq_base));
  25. ioasic_write(IO_REG_SIMR, simr);
  26. }
  27. static inline void mask_ioasic_irq(unsigned int irq)
  28. {
  29. u32 simr;
  30. simr = ioasic_read(IO_REG_SIMR);
  31. simr &= ~(1 << (irq - ioasic_irq_base));
  32. ioasic_write(IO_REG_SIMR, simr);
  33. }
  34. static inline void clear_ioasic_irq(unsigned int irq)
  35. {
  36. u32 sir;
  37. sir = ~(1 << (irq - ioasic_irq_base));
  38. ioasic_write(IO_REG_SIR, sir);
  39. }
  40. static inline void ack_ioasic_irq(unsigned int irq)
  41. {
  42. mask_ioasic_irq(irq);
  43. fast_iob();
  44. }
  45. static inline void end_ioasic_irq(unsigned int irq)
  46. {
  47. if (!(irq_desc[irq].status & (IRQ_DISABLED | IRQ_INPROGRESS)))
  48. unmask_ioasic_irq(irq);
  49. }
  50. static struct irq_chip ioasic_irq_type = {
  51. .typename = "IO-ASIC",
  52. .ack = ack_ioasic_irq,
  53. .mask = mask_ioasic_irq,
  54. .mask_ack = ack_ioasic_irq,
  55. .unmask = unmask_ioasic_irq,
  56. .end = end_ioasic_irq,
  57. };
  58. #define unmask_ioasic_dma_irq unmask_ioasic_irq
  59. #define mask_ioasic_dma_irq mask_ioasic_irq
  60. #define ack_ioasic_dma_irq ack_ioasic_irq
  61. static inline void end_ioasic_dma_irq(unsigned int irq)
  62. {
  63. clear_ioasic_irq(irq);
  64. fast_iob();
  65. end_ioasic_irq(irq);
  66. }
  67. static struct irq_chip ioasic_dma_irq_type = {
  68. .typename = "IO-ASIC-DMA",
  69. .ack = ack_ioasic_dma_irq,
  70. .mask = mask_ioasic_dma_irq,
  71. .mask_ack = ack_ioasic_dma_irq,
  72. .unmask = unmask_ioasic_dma_irq,
  73. .end = end_ioasic_dma_irq,
  74. };
  75. void __init init_ioasic_irqs(int base)
  76. {
  77. int i;
  78. /* Mask interrupts. */
  79. ioasic_write(IO_REG_SIMR, 0);
  80. fast_iob();
  81. for (i = base; i < base + IO_INR_DMA; i++)
  82. set_irq_chip_and_handler(i, &ioasic_irq_type,
  83. handle_level_irq);
  84. for (; i < base + IO_IRQ_LINES; i++)
  85. set_irq_chip_and_handler(i, &ioasic_dma_irq_type,
  86. handle_level_irq);
  87. ioasic_irq_base = base;
  88. }