dm1105.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032
  1. /*
  2. * dm1105.c - driver for DVB cards based on SDMC DM1105 PCI chip
  3. *
  4. * Copyright (C) 2008 Igor M. Liplianin <liplianin@me.by>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  19. *
  20. */
  21. #include <linux/i2c.h>
  22. #include <linux/init.h>
  23. #include <linux/kernel.h>
  24. #include <linux/module.h>
  25. #include <linux/proc_fs.h>
  26. #include <linux/pci.h>
  27. #include <linux/dma-mapping.h>
  28. #include <linux/input.h>
  29. #include <media/ir-common.h>
  30. #include "demux.h"
  31. #include "dmxdev.h"
  32. #include "dvb_demux.h"
  33. #include "dvb_frontend.h"
  34. #include "dvb_net.h"
  35. #include "dvbdev.h"
  36. #include "dvb-pll.h"
  37. #include "stv0299.h"
  38. #include "stv0288.h"
  39. #include "stb6000.h"
  40. #include "si21xx.h"
  41. #include "cx24116.h"
  42. #include "z0194a.h"
  43. #include "ds3000.h"
  44. #define UNSET (-1U)
  45. #define DM1105_BOARD_NOAUTO UNSET
  46. #define DM1105_BOARD_UNKNOWN 0
  47. #define DM1105_BOARD_DVBWORLD_2002 1
  48. #define DM1105_BOARD_DVBWORLD_2004 2
  49. #define DM1105_BOARD_AXESS_DM05 3
  50. /* ----------------------------------------------- */
  51. /*
  52. * PCI ID's
  53. */
  54. #ifndef PCI_VENDOR_ID_TRIGEM
  55. #define PCI_VENDOR_ID_TRIGEM 0x109f
  56. #endif
  57. #ifndef PCI_VENDOR_ID_AXESS
  58. #define PCI_VENDOR_ID_AXESS 0x195d
  59. #endif
  60. #ifndef PCI_DEVICE_ID_DM1105
  61. #define PCI_DEVICE_ID_DM1105 0x036f
  62. #endif
  63. #ifndef PCI_DEVICE_ID_DW2002
  64. #define PCI_DEVICE_ID_DW2002 0x2002
  65. #endif
  66. #ifndef PCI_DEVICE_ID_DW2004
  67. #define PCI_DEVICE_ID_DW2004 0x2004
  68. #endif
  69. #ifndef PCI_DEVICE_ID_DM05
  70. #define PCI_DEVICE_ID_DM05 0x1105
  71. #endif
  72. /* ----------------------------------------------- */
  73. /* sdmc dm1105 registers */
  74. /* TS Control */
  75. #define DM1105_TSCTR 0x00
  76. #define DM1105_DTALENTH 0x04
  77. /* GPIO Interface */
  78. #define DM1105_GPIOVAL 0x08
  79. #define DM1105_GPIOCTR 0x0c
  80. /* PID serial number */
  81. #define DM1105_PIDN 0x10
  82. /* Odd-even secret key select */
  83. #define DM1105_CWSEL 0x14
  84. /* Host Command Interface */
  85. #define DM1105_HOST_CTR 0x18
  86. #define DM1105_HOST_AD 0x1c
  87. /* PCI Interface */
  88. #define DM1105_CR 0x30
  89. #define DM1105_RST 0x34
  90. #define DM1105_STADR 0x38
  91. #define DM1105_RLEN 0x3c
  92. #define DM1105_WRP 0x40
  93. #define DM1105_INTCNT 0x44
  94. #define DM1105_INTMAK 0x48
  95. #define DM1105_INTSTS 0x4c
  96. /* CW Value */
  97. #define DM1105_ODD 0x50
  98. #define DM1105_EVEN 0x58
  99. /* PID Value */
  100. #define DM1105_PID 0x60
  101. /* IR Control */
  102. #define DM1105_IRCTR 0x64
  103. #define DM1105_IRMODE 0x68
  104. #define DM1105_SYSTEMCODE 0x6c
  105. #define DM1105_IRCODE 0x70
  106. /* Unknown Values */
  107. #define DM1105_ENCRYPT 0x74
  108. #define DM1105_VER 0x7c
  109. /* I2C Interface */
  110. #define DM1105_I2CCTR 0x80
  111. #define DM1105_I2CSTS 0x81
  112. #define DM1105_I2CDAT 0x82
  113. #define DM1105_I2C_RA 0x83
  114. /* ----------------------------------------------- */
  115. /* Interrupt Mask Bits */
  116. #define INTMAK_TSIRQM 0x01
  117. #define INTMAK_HIRQM 0x04
  118. #define INTMAK_IRM 0x08
  119. #define INTMAK_ALLMASK (INTMAK_TSIRQM | \
  120. INTMAK_HIRQM | \
  121. INTMAK_IRM)
  122. #define INTMAK_NONEMASK 0x00
  123. /* Interrupt Status Bits */
  124. #define INTSTS_TSIRQ 0x01
  125. #define INTSTS_HIRQ 0x04
  126. #define INTSTS_IR 0x08
  127. /* IR Control Bits */
  128. #define DM1105_IR_EN 0x01
  129. #define DM1105_SYS_CHK 0x02
  130. #define DM1105_REP_FLG 0x08
  131. /* EEPROM addr */
  132. #define IIC_24C01_addr 0xa0
  133. /* Max board count */
  134. #define DM1105_MAX 0x04
  135. #define DRIVER_NAME "dm1105"
  136. #define DM1105_DMA_PACKETS 47
  137. #define DM1105_DMA_PACKET_LENGTH (128*4)
  138. #define DM1105_DMA_BYTES (128 * 4 * DM1105_DMA_PACKETS)
  139. /* GPIO's for LNB power control */
  140. #define DM1105_LNB_MASK 0x00000000
  141. #define DM1105_LNB_OFF 0x00020000
  142. #define DM1105_LNB_13V 0x00010100
  143. #define DM1105_LNB_18V 0x00000100
  144. /* GPIO's for LNB power control for Axess DM05 */
  145. #define DM05_LNB_MASK 0x00000000
  146. #define DM05_LNB_OFF 0x00020000/* actually 13v */
  147. #define DM05_LNB_13V 0x00020000
  148. #define DM05_LNB_18V 0x00030000
  149. static unsigned int card[] = {[0 ... 3] = UNSET };
  150. module_param_array(card, int, NULL, 0444);
  151. MODULE_PARM_DESC(card, "card type");
  152. static int ir_debug;
  153. module_param(ir_debug, int, 0644);
  154. MODULE_PARM_DESC(ir_debug, "enable debugging information for IR decoding");
  155. static unsigned int dm1105_devcount;
  156. DVB_DEFINE_MOD_OPT_ADAPTER_NR(adapter_nr);
  157. struct dm1105_board {
  158. char *name;
  159. };
  160. struct dm1105_subid {
  161. u16 subvendor;
  162. u16 subdevice;
  163. u32 card;
  164. };
  165. static const struct dm1105_board dm1105_boards[] = {
  166. [DM1105_BOARD_UNKNOWN] = {
  167. .name = "UNKNOWN/GENERIC",
  168. },
  169. [DM1105_BOARD_DVBWORLD_2002] = {
  170. .name = "DVBWorld PCI 2002",
  171. },
  172. [DM1105_BOARD_DVBWORLD_2004] = {
  173. .name = "DVBWorld PCI 2004",
  174. },
  175. [DM1105_BOARD_AXESS_DM05] = {
  176. .name = "Axess/EasyTv DM05",
  177. },
  178. };
  179. static const struct dm1105_subid dm1105_subids[] = {
  180. {
  181. .subvendor = 0x0000,
  182. .subdevice = 0x2002,
  183. .card = DM1105_BOARD_DVBWORLD_2002,
  184. }, {
  185. .subvendor = 0x0001,
  186. .subdevice = 0x2002,
  187. .card = DM1105_BOARD_DVBWORLD_2002,
  188. }, {
  189. .subvendor = 0x0000,
  190. .subdevice = 0x2004,
  191. .card = DM1105_BOARD_DVBWORLD_2004,
  192. }, {
  193. .subvendor = 0x0001,
  194. .subdevice = 0x2004,
  195. .card = DM1105_BOARD_DVBWORLD_2004,
  196. }, {
  197. .subvendor = 0x195d,
  198. .subdevice = 0x1105,
  199. .card = DM1105_BOARD_AXESS_DM05,
  200. },
  201. };
  202. static void dm1105_card_list(struct pci_dev *pci)
  203. {
  204. int i;
  205. if (0 == pci->subsystem_vendor &&
  206. 0 == pci->subsystem_device) {
  207. printk(KERN_ERR
  208. "dm1105: Your board has no valid PCI Subsystem ID\n"
  209. "dm1105: and thus can't be autodetected\n"
  210. "dm1105: Please pass card=<n> insmod option to\n"
  211. "dm1105: workaround that. Redirect complaints to\n"
  212. "dm1105: the vendor of the TV card. Best regards,\n"
  213. "dm1105: -- tux\n");
  214. } else {
  215. printk(KERN_ERR
  216. "dm1105: Your board isn't known (yet) to the driver.\n"
  217. "dm1105: You can try to pick one of the existing\n"
  218. "dm1105: card configs via card=<n> insmod option.\n"
  219. "dm1105: Updating to the latest version might help\n"
  220. "dm1105: as well.\n");
  221. }
  222. printk(KERN_ERR "Here is a list of valid choices for the card=<n> "
  223. "insmod option:\n");
  224. for (i = 0; i < ARRAY_SIZE(dm1105_boards); i++)
  225. printk(KERN_ERR "dm1105: card=%d -> %s\n",
  226. i, dm1105_boards[i].name);
  227. }
  228. /* infrared remote control */
  229. struct infrared {
  230. struct input_dev *input_dev;
  231. struct ir_input_state ir;
  232. char input_phys[32];
  233. struct work_struct work;
  234. u32 ir_command;
  235. };
  236. struct dm1105_dev {
  237. /* pci */
  238. struct pci_dev *pdev;
  239. u8 __iomem *io_mem;
  240. /* ir */
  241. struct infrared ir;
  242. /* dvb */
  243. struct dmx_frontend hw_frontend;
  244. struct dmx_frontend mem_frontend;
  245. struct dmxdev dmxdev;
  246. struct dvb_adapter dvb_adapter;
  247. struct dvb_demux demux;
  248. struct dvb_frontend *fe;
  249. struct dvb_net dvbnet;
  250. unsigned int full_ts_users;
  251. unsigned int boardnr;
  252. int nr;
  253. /* i2c */
  254. struct i2c_adapter i2c_adap;
  255. /* irq */
  256. struct work_struct work;
  257. struct workqueue_struct *wq;
  258. char wqn[16];
  259. /* dma */
  260. dma_addr_t dma_addr;
  261. unsigned char *ts_buf;
  262. u32 wrp;
  263. u32 nextwrp;
  264. u32 buffer_size;
  265. unsigned int PacketErrorCount;
  266. unsigned int dmarst;
  267. spinlock_t lock;
  268. };
  269. #define dm_io_mem(reg) ((unsigned long)(&dev->io_mem[reg]))
  270. static int dm1105_i2c_xfer(struct i2c_adapter *i2c_adap,
  271. struct i2c_msg *msgs, int num)
  272. {
  273. struct dm1105_dev *dev ;
  274. int addr, rc, i, j, k, len, byte, data;
  275. u8 status;
  276. dev = i2c_adap->algo_data;
  277. for (i = 0; i < num; i++) {
  278. outb(0x00, dm_io_mem(DM1105_I2CCTR));
  279. if (msgs[i].flags & I2C_M_RD) {
  280. /* read bytes */
  281. addr = msgs[i].addr << 1;
  282. addr |= 1;
  283. outb(addr, dm_io_mem(DM1105_I2CDAT));
  284. for (byte = 0; byte < msgs[i].len; byte++)
  285. outb(0, dm_io_mem(DM1105_I2CDAT + byte + 1));
  286. outb(0x81 + msgs[i].len, dm_io_mem(DM1105_I2CCTR));
  287. for (j = 0; j < 55; j++) {
  288. mdelay(10);
  289. status = inb(dm_io_mem(DM1105_I2CSTS));
  290. if ((status & 0xc0) == 0x40)
  291. break;
  292. }
  293. if (j >= 55)
  294. return -1;
  295. for (byte = 0; byte < msgs[i].len; byte++) {
  296. rc = inb(dm_io_mem(DM1105_I2CDAT + byte + 1));
  297. if (rc < 0)
  298. goto err;
  299. msgs[i].buf[byte] = rc;
  300. }
  301. } else if ((msgs[i].buf[0] == 0xf7) && (msgs[i].addr == 0x55)) {
  302. /* prepaired for cx24116 firmware */
  303. /* Write in small blocks */
  304. len = msgs[i].len - 1;
  305. k = 1;
  306. do {
  307. outb(msgs[i].addr << 1, dm_io_mem(DM1105_I2CDAT));
  308. outb(0xf7, dm_io_mem(DM1105_I2CDAT + 1));
  309. for (byte = 0; byte < (len > 48 ? 48 : len); byte++) {
  310. data = msgs[i].buf[k + byte];
  311. outb(data, dm_io_mem(DM1105_I2CDAT + byte + 2));
  312. }
  313. outb(0x82 + (len > 48 ? 48 : len), dm_io_mem(DM1105_I2CCTR));
  314. for (j = 0; j < 25; j++) {
  315. mdelay(10);
  316. status = inb(dm_io_mem(DM1105_I2CSTS));
  317. if ((status & 0xc0) == 0x40)
  318. break;
  319. }
  320. if (j >= 25)
  321. return -1;
  322. k += 48;
  323. len -= 48;
  324. } while (len > 0);
  325. } else {
  326. /* write bytes */
  327. outb(msgs[i].addr<<1, dm_io_mem(DM1105_I2CDAT));
  328. for (byte = 0; byte < msgs[i].len; byte++) {
  329. data = msgs[i].buf[byte];
  330. outb(data, dm_io_mem(DM1105_I2CDAT + byte + 1));
  331. }
  332. outb(0x81 + msgs[i].len, dm_io_mem(DM1105_I2CCTR));
  333. for (j = 0; j < 25; j++) {
  334. mdelay(10);
  335. status = inb(dm_io_mem(DM1105_I2CSTS));
  336. if ((status & 0xc0) == 0x40)
  337. break;
  338. }
  339. if (j >= 25)
  340. return -1;
  341. }
  342. }
  343. return num;
  344. err:
  345. return rc;
  346. }
  347. static u32 functionality(struct i2c_adapter *adap)
  348. {
  349. return I2C_FUNC_I2C;
  350. }
  351. static struct i2c_algorithm dm1105_algo = {
  352. .master_xfer = dm1105_i2c_xfer,
  353. .functionality = functionality,
  354. };
  355. static inline struct dm1105_dev *feed_to_dm1105_dev(struct dvb_demux_feed *feed)
  356. {
  357. return container_of(feed->demux, struct dm1105_dev, demux);
  358. }
  359. static inline struct dm1105_dev *frontend_to_dm1105_dev(struct dvb_frontend *fe)
  360. {
  361. return container_of(fe->dvb, struct dm1105_dev, dvb_adapter);
  362. }
  363. static int dm1105_set_voltage(struct dvb_frontend *fe, fe_sec_voltage_t voltage)
  364. {
  365. struct dm1105_dev *dev = frontend_to_dm1105_dev(fe);
  366. u32 lnb_mask, lnb_13v, lnb_18v, lnb_off;
  367. switch (dev->boardnr) {
  368. case DM1105_BOARD_AXESS_DM05:
  369. lnb_mask = DM05_LNB_MASK;
  370. lnb_off = DM05_LNB_OFF;
  371. lnb_13v = DM05_LNB_13V;
  372. lnb_18v = DM05_LNB_18V;
  373. break;
  374. case DM1105_BOARD_DVBWORLD_2002:
  375. case DM1105_BOARD_DVBWORLD_2004:
  376. default:
  377. lnb_mask = DM1105_LNB_MASK;
  378. lnb_off = DM1105_LNB_OFF;
  379. lnb_13v = DM1105_LNB_13V;
  380. lnb_18v = DM1105_LNB_18V;
  381. }
  382. outl(lnb_mask, dm_io_mem(DM1105_GPIOCTR));
  383. if (voltage == SEC_VOLTAGE_18)
  384. outl(lnb_18v , dm_io_mem(DM1105_GPIOVAL));
  385. else if (voltage == SEC_VOLTAGE_13)
  386. outl(lnb_13v, dm_io_mem(DM1105_GPIOVAL));
  387. else
  388. outl(lnb_off, dm_io_mem(DM1105_GPIOVAL));
  389. return 0;
  390. }
  391. static void dm1105_set_dma_addr(struct dm1105_dev *dev)
  392. {
  393. outl(cpu_to_le32(dev->dma_addr), dm_io_mem(DM1105_STADR));
  394. }
  395. static int __devinit dm1105_dma_map(struct dm1105_dev *dev)
  396. {
  397. dev->ts_buf = pci_alloc_consistent(dev->pdev,
  398. 6 * DM1105_DMA_BYTES,
  399. &dev->dma_addr);
  400. return !dev->ts_buf;
  401. }
  402. static void dm1105_dma_unmap(struct dm1105_dev *dev)
  403. {
  404. pci_free_consistent(dev->pdev,
  405. 6 * DM1105_DMA_BYTES,
  406. dev->ts_buf,
  407. dev->dma_addr);
  408. }
  409. static void dm1105_enable_irqs(struct dm1105_dev *dev)
  410. {
  411. outb(INTMAK_ALLMASK, dm_io_mem(DM1105_INTMAK));
  412. outb(1, dm_io_mem(DM1105_CR));
  413. }
  414. static void dm1105_disable_irqs(struct dm1105_dev *dev)
  415. {
  416. outb(INTMAK_IRM, dm_io_mem(DM1105_INTMAK));
  417. outb(0, dm_io_mem(DM1105_CR));
  418. }
  419. static int dm1105_start_feed(struct dvb_demux_feed *f)
  420. {
  421. struct dm1105_dev *dev = feed_to_dm1105_dev(f);
  422. if (dev->full_ts_users++ == 0)
  423. dm1105_enable_irqs(dev);
  424. return 0;
  425. }
  426. static int dm1105_stop_feed(struct dvb_demux_feed *f)
  427. {
  428. struct dm1105_dev *dev = feed_to_dm1105_dev(f);
  429. if (--dev->full_ts_users == 0)
  430. dm1105_disable_irqs(dev);
  431. return 0;
  432. }
  433. /* ir work handler */
  434. static void dm1105_emit_key(struct work_struct *work)
  435. {
  436. struct infrared *ir = container_of(work, struct infrared, work);
  437. u32 ircom = ir->ir_command;
  438. u8 data;
  439. if (ir_debug)
  440. printk(KERN_INFO "%s: received byte 0x%04x\n", __func__, ircom);
  441. data = (ircom >> 8) & 0x7f;
  442. ir_input_keydown(ir->input_dev, &ir->ir, data);
  443. ir_input_nokey(ir->input_dev, &ir->ir);
  444. }
  445. /* work handler */
  446. static void dm1105_dmx_buffer(struct work_struct *work)
  447. {
  448. struct dm1105_dev *dev = container_of(work, struct dm1105_dev, work);
  449. unsigned int nbpackets;
  450. u32 oldwrp = dev->wrp;
  451. u32 nextwrp = dev->nextwrp;
  452. if (!((dev->ts_buf[oldwrp] == 0x47) &&
  453. (dev->ts_buf[oldwrp + 188] == 0x47) &&
  454. (dev->ts_buf[oldwrp + 188 * 2] == 0x47))) {
  455. dev->PacketErrorCount++;
  456. /* bad packet found */
  457. if ((dev->PacketErrorCount >= 2) &&
  458. (dev->dmarst == 0)) {
  459. outb(1, dm_io_mem(DM1105_RST));
  460. dev->wrp = 0;
  461. dev->PacketErrorCount = 0;
  462. dev->dmarst = 0;
  463. return;
  464. }
  465. }
  466. if (nextwrp < oldwrp) {
  467. memcpy(dev->ts_buf + dev->buffer_size, dev->ts_buf, nextwrp);
  468. nbpackets = ((dev->buffer_size - oldwrp) + nextwrp) / 188;
  469. } else
  470. nbpackets = (nextwrp - oldwrp) / 188;
  471. dev->wrp = nextwrp;
  472. dvb_dmx_swfilter_packets(&dev->demux, &dev->ts_buf[oldwrp], nbpackets);
  473. }
  474. static irqreturn_t dm1105_irq(int irq, void *dev_id)
  475. {
  476. struct dm1105_dev *dev = dev_id;
  477. /* Read-Write INSTS Ack's Interrupt for DM1105 chip 16.03.2008 */
  478. unsigned int intsts = inb(dm_io_mem(DM1105_INTSTS));
  479. outb(intsts, dm_io_mem(DM1105_INTSTS));
  480. switch (intsts) {
  481. case INTSTS_TSIRQ:
  482. case (INTSTS_TSIRQ | INTSTS_IR):
  483. dev->nextwrp = inl(dm_io_mem(DM1105_WRP)) -
  484. inl(dm_io_mem(DM1105_STADR));
  485. queue_work(dev->wq, &dev->work);
  486. break;
  487. case INTSTS_IR:
  488. dev->ir.ir_command = inl(dm_io_mem(DM1105_IRCODE));
  489. schedule_work(&dev->ir.work);
  490. break;
  491. }
  492. return IRQ_HANDLED;
  493. }
  494. int __devinit dm1105_ir_init(struct dm1105_dev *dm1105)
  495. {
  496. struct input_dev *input_dev;
  497. struct ir_scancode_table *ir_codes = &ir_codes_dm1105_nec_table;
  498. u64 ir_type = IR_TYPE_OTHER;
  499. int err = -ENOMEM;
  500. input_dev = input_allocate_device();
  501. if (!input_dev)
  502. return -ENOMEM;
  503. dm1105->ir.input_dev = input_dev;
  504. snprintf(dm1105->ir.input_phys, sizeof(dm1105->ir.input_phys),
  505. "pci-%s/ir0", pci_name(dm1105->pdev));
  506. err = ir_input_init(input_dev, &dm1105->ir.ir, ir_type);
  507. if (err < 0) {
  508. input_free_device(input_dev);
  509. return err;
  510. }
  511. input_dev->name = "DVB on-card IR receiver";
  512. input_dev->phys = dm1105->ir.input_phys;
  513. input_dev->id.bustype = BUS_PCI;
  514. input_dev->id.version = 1;
  515. if (dm1105->pdev->subsystem_vendor) {
  516. input_dev->id.vendor = dm1105->pdev->subsystem_vendor;
  517. input_dev->id.product = dm1105->pdev->subsystem_device;
  518. } else {
  519. input_dev->id.vendor = dm1105->pdev->vendor;
  520. input_dev->id.product = dm1105->pdev->device;
  521. }
  522. input_dev->dev.parent = &dm1105->pdev->dev;
  523. INIT_WORK(&dm1105->ir.work, dm1105_emit_key);
  524. err = ir_input_register(input_dev, ir_codes, NULL);
  525. return err;
  526. }
  527. void __devexit dm1105_ir_exit(struct dm1105_dev *dm1105)
  528. {
  529. ir_input_unregister(dm1105->ir.input_dev);
  530. }
  531. static int __devinit dm1105_hw_init(struct dm1105_dev *dev)
  532. {
  533. dm1105_disable_irqs(dev);
  534. outb(0, dm_io_mem(DM1105_HOST_CTR));
  535. /*DATALEN 188,*/
  536. outb(188, dm_io_mem(DM1105_DTALENTH));
  537. /*TS_STRT TS_VALP MSBFIRST TS_MODE ALPAS TSPES*/
  538. outw(0xc10a, dm_io_mem(DM1105_TSCTR));
  539. /* map DMA and set address */
  540. dm1105_dma_map(dev);
  541. dm1105_set_dma_addr(dev);
  542. /* big buffer */
  543. outl(5*DM1105_DMA_BYTES, dm_io_mem(DM1105_RLEN));
  544. outb(47, dm_io_mem(DM1105_INTCNT));
  545. /* IR NEC mode enable */
  546. outb((DM1105_IR_EN | DM1105_SYS_CHK), dm_io_mem(DM1105_IRCTR));
  547. outb(0, dm_io_mem(DM1105_IRMODE));
  548. outw(0, dm_io_mem(DM1105_SYSTEMCODE));
  549. return 0;
  550. }
  551. static void dm1105_hw_exit(struct dm1105_dev *dev)
  552. {
  553. dm1105_disable_irqs(dev);
  554. /* IR disable */
  555. outb(0, dm_io_mem(DM1105_IRCTR));
  556. outb(INTMAK_NONEMASK, dm_io_mem(DM1105_INTMAK));
  557. dm1105_dma_unmap(dev);
  558. }
  559. static struct stv0299_config sharp_z0194a_config = {
  560. .demod_address = 0x68,
  561. .inittab = sharp_z0194a_inittab,
  562. .mclk = 88000000UL,
  563. .invert = 1,
  564. .skip_reinit = 0,
  565. .lock_output = STV0299_LOCKOUTPUT_1,
  566. .volt13_op0_op1 = STV0299_VOLT13_OP1,
  567. .min_delay_ms = 100,
  568. .set_symbol_rate = sharp_z0194a_set_symbol_rate,
  569. };
  570. static struct stv0288_config earda_config = {
  571. .demod_address = 0x68,
  572. .min_delay_ms = 100,
  573. };
  574. static struct si21xx_config serit_config = {
  575. .demod_address = 0x68,
  576. .min_delay_ms = 100,
  577. };
  578. static struct cx24116_config serit_sp2633_config = {
  579. .demod_address = 0x55,
  580. };
  581. static struct ds3000_config dvbworld_ds3000_config = {
  582. .demod_address = 0x68,
  583. };
  584. static int __devinit frontend_init(struct dm1105_dev *dev)
  585. {
  586. int ret;
  587. switch (dev->boardnr) {
  588. case DM1105_BOARD_DVBWORLD_2004:
  589. dev->fe = dvb_attach(
  590. cx24116_attach, &serit_sp2633_config,
  591. &dev->i2c_adap);
  592. if (dev->fe) {
  593. dev->fe->ops.set_voltage = dm1105_set_voltage;
  594. break;
  595. }
  596. dev->fe = dvb_attach(
  597. ds3000_attach, &dvbworld_ds3000_config,
  598. &dev->i2c_adap);
  599. if (dev->fe)
  600. dev->fe->ops.set_voltage = dm1105_set_voltage;
  601. break;
  602. case DM1105_BOARD_DVBWORLD_2002:
  603. case DM1105_BOARD_AXESS_DM05:
  604. default:
  605. dev->fe = dvb_attach(
  606. stv0299_attach, &sharp_z0194a_config,
  607. &dev->i2c_adap);
  608. if (dev->fe) {
  609. dev->fe->ops.set_voltage = dm1105_set_voltage;
  610. dvb_attach(dvb_pll_attach, dev->fe, 0x60,
  611. &dev->i2c_adap, DVB_PLL_OPERA1);
  612. break;
  613. }
  614. dev->fe = dvb_attach(
  615. stv0288_attach, &earda_config,
  616. &dev->i2c_adap);
  617. if (dev->fe) {
  618. dev->fe->ops.set_voltage = dm1105_set_voltage;
  619. dvb_attach(stb6000_attach, dev->fe, 0x61,
  620. &dev->i2c_adap);
  621. break;
  622. }
  623. dev->fe = dvb_attach(
  624. si21xx_attach, &serit_config,
  625. &dev->i2c_adap);
  626. if (dev->fe)
  627. dev->fe->ops.set_voltage = dm1105_set_voltage;
  628. }
  629. if (!dev->fe) {
  630. dev_err(&dev->pdev->dev, "could not attach frontend\n");
  631. return -ENODEV;
  632. }
  633. ret = dvb_register_frontend(&dev->dvb_adapter, dev->fe);
  634. if (ret < 0) {
  635. if (dev->fe->ops.release)
  636. dev->fe->ops.release(dev->fe);
  637. dev->fe = NULL;
  638. return ret;
  639. }
  640. return 0;
  641. }
  642. static void __devinit dm1105_read_mac(struct dm1105_dev *dev, u8 *mac)
  643. {
  644. static u8 command[1] = { 0x28 };
  645. struct i2c_msg msg[] = {
  646. {
  647. .addr = IIC_24C01_addr >> 1,
  648. .flags = 0,
  649. .buf = command,
  650. .len = 1
  651. }, {
  652. .addr = IIC_24C01_addr >> 1,
  653. .flags = I2C_M_RD,
  654. .buf = mac,
  655. .len = 6
  656. },
  657. };
  658. dm1105_i2c_xfer(&dev->i2c_adap, msg , 2);
  659. dev_info(&dev->pdev->dev, "MAC %pM\n", mac);
  660. }
  661. static int __devinit dm1105_probe(struct pci_dev *pdev,
  662. const struct pci_device_id *ent)
  663. {
  664. struct dm1105_dev *dev;
  665. struct dvb_adapter *dvb_adapter;
  666. struct dvb_demux *dvbdemux;
  667. struct dmx_demux *dmx;
  668. int ret = -ENOMEM;
  669. int i;
  670. dev = kzalloc(sizeof(struct dm1105_dev), GFP_KERNEL);
  671. if (!dev)
  672. return -ENOMEM;
  673. /* board config */
  674. dev->nr = dm1105_devcount;
  675. dev->boardnr = UNSET;
  676. if (card[dev->nr] < ARRAY_SIZE(dm1105_boards))
  677. dev->boardnr = card[dev->nr];
  678. for (i = 0; UNSET == dev->boardnr &&
  679. i < ARRAY_SIZE(dm1105_subids); i++)
  680. if (pdev->subsystem_vendor ==
  681. dm1105_subids[i].subvendor &&
  682. pdev->subsystem_device ==
  683. dm1105_subids[i].subdevice)
  684. dev->boardnr = dm1105_subids[i].card;
  685. if (UNSET == dev->boardnr) {
  686. dev->boardnr = DM1105_BOARD_UNKNOWN;
  687. dm1105_card_list(pdev);
  688. }
  689. dm1105_devcount++;
  690. dev->pdev = pdev;
  691. dev->buffer_size = 5 * DM1105_DMA_BYTES;
  692. dev->PacketErrorCount = 0;
  693. dev->dmarst = 0;
  694. ret = pci_enable_device(pdev);
  695. if (ret < 0)
  696. goto err_kfree;
  697. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  698. if (ret < 0)
  699. goto err_pci_disable_device;
  700. pci_set_master(pdev);
  701. ret = pci_request_regions(pdev, DRIVER_NAME);
  702. if (ret < 0)
  703. goto err_pci_disable_device;
  704. dev->io_mem = pci_iomap(pdev, 0, pci_resource_len(pdev, 0));
  705. if (!dev->io_mem) {
  706. ret = -EIO;
  707. goto err_pci_release_regions;
  708. }
  709. spin_lock_init(&dev->lock);
  710. pci_set_drvdata(pdev, dev);
  711. ret = dm1105_hw_init(dev);
  712. if (ret < 0)
  713. goto err_pci_iounmap;
  714. /* i2c */
  715. i2c_set_adapdata(&dev->i2c_adap, dev);
  716. strcpy(dev->i2c_adap.name, DRIVER_NAME);
  717. dev->i2c_adap.owner = THIS_MODULE;
  718. dev->i2c_adap.class = I2C_CLASS_TV_DIGITAL;
  719. dev->i2c_adap.dev.parent = &pdev->dev;
  720. dev->i2c_adap.algo = &dm1105_algo;
  721. dev->i2c_adap.algo_data = dev;
  722. ret = i2c_add_adapter(&dev->i2c_adap);
  723. if (ret < 0)
  724. goto err_dm1105_hw_exit;
  725. /* dvb */
  726. ret = dvb_register_adapter(&dev->dvb_adapter, DRIVER_NAME,
  727. THIS_MODULE, &pdev->dev, adapter_nr);
  728. if (ret < 0)
  729. goto err_i2c_del_adapter;
  730. dvb_adapter = &dev->dvb_adapter;
  731. dm1105_read_mac(dev, dvb_adapter->proposed_mac);
  732. dvbdemux = &dev->demux;
  733. dvbdemux->filternum = 256;
  734. dvbdemux->feednum = 256;
  735. dvbdemux->start_feed = dm1105_start_feed;
  736. dvbdemux->stop_feed = dm1105_stop_feed;
  737. dvbdemux->dmx.capabilities = (DMX_TS_FILTERING |
  738. DMX_SECTION_FILTERING | DMX_MEMORY_BASED_FILTERING);
  739. ret = dvb_dmx_init(dvbdemux);
  740. if (ret < 0)
  741. goto err_dvb_unregister_adapter;
  742. dmx = &dvbdemux->dmx;
  743. dev->dmxdev.filternum = 256;
  744. dev->dmxdev.demux = dmx;
  745. dev->dmxdev.capabilities = 0;
  746. ret = dvb_dmxdev_init(&dev->dmxdev, dvb_adapter);
  747. if (ret < 0)
  748. goto err_dvb_dmx_release;
  749. dev->hw_frontend.source = DMX_FRONTEND_0;
  750. ret = dmx->add_frontend(dmx, &dev->hw_frontend);
  751. if (ret < 0)
  752. goto err_dvb_dmxdev_release;
  753. dev->mem_frontend.source = DMX_MEMORY_FE;
  754. ret = dmx->add_frontend(dmx, &dev->mem_frontend);
  755. if (ret < 0)
  756. goto err_remove_hw_frontend;
  757. ret = dmx->connect_frontend(dmx, &dev->hw_frontend);
  758. if (ret < 0)
  759. goto err_remove_mem_frontend;
  760. ret = frontend_init(dev);
  761. if (ret < 0)
  762. goto err_disconnect_frontend;
  763. dvb_net_init(dvb_adapter, &dev->dvbnet, dmx);
  764. dm1105_ir_init(dev);
  765. INIT_WORK(&dev->work, dm1105_dmx_buffer);
  766. sprintf(dev->wqn, "%s/%d", dvb_adapter->name, dvb_adapter->num);
  767. dev->wq = create_singlethread_workqueue(dev->wqn);
  768. if (!dev->wq)
  769. goto err_dvb_net;
  770. ret = request_irq(pdev->irq, dm1105_irq, IRQF_SHARED,
  771. DRIVER_NAME, dev);
  772. if (ret < 0)
  773. goto err_workqueue;
  774. return 0;
  775. err_workqueue:
  776. destroy_workqueue(dev->wq);
  777. err_dvb_net:
  778. dvb_net_release(&dev->dvbnet);
  779. err_disconnect_frontend:
  780. dmx->disconnect_frontend(dmx);
  781. err_remove_mem_frontend:
  782. dmx->remove_frontend(dmx, &dev->mem_frontend);
  783. err_remove_hw_frontend:
  784. dmx->remove_frontend(dmx, &dev->hw_frontend);
  785. err_dvb_dmxdev_release:
  786. dvb_dmxdev_release(&dev->dmxdev);
  787. err_dvb_dmx_release:
  788. dvb_dmx_release(dvbdemux);
  789. err_dvb_unregister_adapter:
  790. dvb_unregister_adapter(dvb_adapter);
  791. err_i2c_del_adapter:
  792. i2c_del_adapter(&dev->i2c_adap);
  793. err_dm1105_hw_exit:
  794. dm1105_hw_exit(dev);
  795. err_pci_iounmap:
  796. pci_iounmap(pdev, dev->io_mem);
  797. err_pci_release_regions:
  798. pci_release_regions(pdev);
  799. err_pci_disable_device:
  800. pci_disable_device(pdev);
  801. err_kfree:
  802. pci_set_drvdata(pdev, NULL);
  803. kfree(dev);
  804. return ret;
  805. }
  806. static void __devexit dm1105_remove(struct pci_dev *pdev)
  807. {
  808. struct dm1105_dev *dev = pci_get_drvdata(pdev);
  809. struct dvb_adapter *dvb_adapter = &dev->dvb_adapter;
  810. struct dvb_demux *dvbdemux = &dev->demux;
  811. struct dmx_demux *dmx = &dvbdemux->dmx;
  812. dm1105_ir_exit(dev);
  813. dmx->close(dmx);
  814. dvb_net_release(&dev->dvbnet);
  815. if (dev->fe)
  816. dvb_unregister_frontend(dev->fe);
  817. dmx->disconnect_frontend(dmx);
  818. dmx->remove_frontend(dmx, &dev->mem_frontend);
  819. dmx->remove_frontend(dmx, &dev->hw_frontend);
  820. dvb_dmxdev_release(&dev->dmxdev);
  821. dvb_dmx_release(dvbdemux);
  822. dvb_unregister_adapter(dvb_adapter);
  823. if (&dev->i2c_adap)
  824. i2c_del_adapter(&dev->i2c_adap);
  825. dm1105_hw_exit(dev);
  826. synchronize_irq(pdev->irq);
  827. free_irq(pdev->irq, dev);
  828. pci_iounmap(pdev, dev->io_mem);
  829. pci_release_regions(pdev);
  830. pci_disable_device(pdev);
  831. pci_set_drvdata(pdev, NULL);
  832. dm1105_devcount--;
  833. kfree(dev);
  834. }
  835. static struct pci_device_id dm1105_id_table[] __devinitdata = {
  836. {
  837. .vendor = PCI_VENDOR_ID_TRIGEM,
  838. .device = PCI_DEVICE_ID_DM1105,
  839. .subvendor = PCI_ANY_ID,
  840. .subdevice = PCI_ANY_ID,
  841. }, {
  842. .vendor = PCI_VENDOR_ID_AXESS,
  843. .device = PCI_DEVICE_ID_DM05,
  844. .subvendor = PCI_ANY_ID,
  845. .subdevice = PCI_ANY_ID,
  846. }, {
  847. /* empty */
  848. },
  849. };
  850. MODULE_DEVICE_TABLE(pci, dm1105_id_table);
  851. static struct pci_driver dm1105_driver = {
  852. .name = DRIVER_NAME,
  853. .id_table = dm1105_id_table,
  854. .probe = dm1105_probe,
  855. .remove = __devexit_p(dm1105_remove),
  856. };
  857. static int __init dm1105_init(void)
  858. {
  859. return pci_register_driver(&dm1105_driver);
  860. }
  861. static void __exit dm1105_exit(void)
  862. {
  863. pci_unregister_driver(&dm1105_driver);
  864. }
  865. module_init(dm1105_init);
  866. module_exit(dm1105_exit);
  867. MODULE_AUTHOR("Igor M. Liplianin <liplianin@me.by>");
  868. MODULE_DESCRIPTION("SDMC DM1105 DVB driver");
  869. MODULE_LICENSE("GPL");