nouveau_drv.h 51 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591
  1. /*
  2. * Copyright 2005 Stephane Marchesin.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. */
  24. #ifndef __NOUVEAU_DRV_H__
  25. #define __NOUVEAU_DRV_H__
  26. #define DRIVER_AUTHOR "Stephane Marchesin"
  27. #define DRIVER_EMAIL "dri-devel@lists.sourceforge.net"
  28. #define DRIVER_NAME "nouveau"
  29. #define DRIVER_DESC "nVidia Riva/TNT/GeForce"
  30. #define DRIVER_DATE "20090420"
  31. #define DRIVER_MAJOR 0
  32. #define DRIVER_MINOR 0
  33. #define DRIVER_PATCHLEVEL 16
  34. #define NOUVEAU_FAMILY 0x0000FFFF
  35. #define NOUVEAU_FLAGS 0xFFFF0000
  36. #include "ttm/ttm_bo_api.h"
  37. #include "ttm/ttm_bo_driver.h"
  38. #include "ttm/ttm_placement.h"
  39. #include "ttm/ttm_memory.h"
  40. #include "ttm/ttm_module.h"
  41. struct nouveau_fpriv {
  42. struct ttm_object_file *tfile;
  43. };
  44. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  45. #include "nouveau_drm.h"
  46. #include "nouveau_reg.h"
  47. #include "nouveau_bios.h"
  48. #include "nouveau_util.h"
  49. struct nouveau_grctx;
  50. struct nouveau_vram;
  51. #include "nouveau_vm.h"
  52. #define MAX_NUM_DCB_ENTRIES 16
  53. #define NOUVEAU_MAX_CHANNEL_NR 128
  54. #define NOUVEAU_MAX_TILE_NR 15
  55. struct nouveau_vram {
  56. struct drm_device *dev;
  57. struct nouveau_vma bar_vma;
  58. struct list_head regions;
  59. u32 memtype;
  60. u64 offset;
  61. u64 size;
  62. };
  63. struct nouveau_tile_reg {
  64. bool used;
  65. uint32_t addr;
  66. uint32_t limit;
  67. uint32_t pitch;
  68. uint32_t zcomp;
  69. struct drm_mm_node *tag_mem;
  70. struct nouveau_fence *fence;
  71. };
  72. struct nouveau_bo {
  73. struct ttm_buffer_object bo;
  74. struct ttm_placement placement;
  75. u32 placements[3];
  76. u32 busy_placements[3];
  77. struct ttm_bo_kmap_obj kmap;
  78. struct list_head head;
  79. /* protected by ttm_bo_reserve() */
  80. struct drm_file *reserved_by;
  81. struct list_head entry;
  82. int pbbo_index;
  83. bool validate_mapped;
  84. struct nouveau_channel *channel;
  85. struct nouveau_vma vma;
  86. bool mappable;
  87. bool no_vm;
  88. uint32_t tile_mode;
  89. uint32_t tile_flags;
  90. struct nouveau_tile_reg *tile;
  91. struct drm_gem_object *gem;
  92. int pin_refcnt;
  93. };
  94. #define nouveau_bo_tile_layout(nvbo) \
  95. ((nvbo)->tile_flags & NOUVEAU_GEM_TILE_LAYOUT_MASK)
  96. static inline struct nouveau_bo *
  97. nouveau_bo(struct ttm_buffer_object *bo)
  98. {
  99. return container_of(bo, struct nouveau_bo, bo);
  100. }
  101. static inline struct nouveau_bo *
  102. nouveau_gem_object(struct drm_gem_object *gem)
  103. {
  104. return gem ? gem->driver_private : NULL;
  105. }
  106. /* TODO: submit equivalent to TTM generic API upstream? */
  107. static inline void __iomem *
  108. nvbo_kmap_obj_iovirtual(struct nouveau_bo *nvbo)
  109. {
  110. bool is_iomem;
  111. void __iomem *ioptr = (void __force __iomem *)ttm_kmap_obj_virtual(
  112. &nvbo->kmap, &is_iomem);
  113. WARN_ON_ONCE(ioptr && !is_iomem);
  114. return ioptr;
  115. }
  116. enum nouveau_flags {
  117. NV_NFORCE = 0x10000000,
  118. NV_NFORCE2 = 0x20000000
  119. };
  120. #define NVOBJ_ENGINE_SW 0
  121. #define NVOBJ_ENGINE_GR 1
  122. #define NVOBJ_ENGINE_PPP 2
  123. #define NVOBJ_ENGINE_COPY 3
  124. #define NVOBJ_ENGINE_VP 4
  125. #define NVOBJ_ENGINE_CRYPT 5
  126. #define NVOBJ_ENGINE_BSP 6
  127. #define NVOBJ_ENGINE_DISPLAY 0xcafe0001
  128. #define NVOBJ_ENGINE_INT 0xdeadbeef
  129. #define NVOBJ_FLAG_DONT_MAP (1 << 0)
  130. #define NVOBJ_FLAG_ZERO_ALLOC (1 << 1)
  131. #define NVOBJ_FLAG_ZERO_FREE (1 << 2)
  132. #define NVOBJ_FLAG_VM (1 << 3)
  133. #define NVOBJ_CINST_GLOBAL 0xdeadbeef
  134. struct nouveau_gpuobj {
  135. struct drm_device *dev;
  136. struct kref refcount;
  137. struct list_head list;
  138. void *node;
  139. u32 *suspend;
  140. uint32_t flags;
  141. u32 size;
  142. u32 pinst;
  143. u32 cinst;
  144. u64 vinst;
  145. uint32_t engine;
  146. uint32_t class;
  147. void (*dtor)(struct drm_device *, struct nouveau_gpuobj *);
  148. void *priv;
  149. };
  150. struct nouveau_page_flip_state {
  151. struct list_head head;
  152. struct drm_pending_vblank_event *event;
  153. int crtc, bpp, pitch, x, y;
  154. uint64_t offset;
  155. };
  156. enum nouveau_channel_mutex_class {
  157. NOUVEAU_UCHANNEL_MUTEX,
  158. NOUVEAU_KCHANNEL_MUTEX
  159. };
  160. struct nouveau_channel {
  161. struct drm_device *dev;
  162. int id;
  163. /* references to the channel data structure */
  164. struct kref ref;
  165. /* users of the hardware channel resources, the hardware
  166. * context will be kicked off when it reaches zero. */
  167. atomic_t users;
  168. struct mutex mutex;
  169. /* owner of this fifo */
  170. struct drm_file *file_priv;
  171. /* mapping of the fifo itself */
  172. struct drm_local_map *map;
  173. /* mapping of the regs controling the fifo */
  174. void __iomem *user;
  175. uint32_t user_get;
  176. uint32_t user_put;
  177. /* Fencing */
  178. struct {
  179. /* lock protects the pending list only */
  180. spinlock_t lock;
  181. struct list_head pending;
  182. uint32_t sequence;
  183. uint32_t sequence_ack;
  184. atomic_t last_sequence_irq;
  185. } fence;
  186. /* DMA push buffer */
  187. struct nouveau_gpuobj *pushbuf;
  188. struct nouveau_bo *pushbuf_bo;
  189. uint32_t pushbuf_base;
  190. /* Notifier memory */
  191. struct nouveau_bo *notifier_bo;
  192. struct drm_mm notifier_heap;
  193. /* PFIFO context */
  194. struct nouveau_gpuobj *ramfc;
  195. struct nouveau_gpuobj *cache;
  196. /* PGRAPH context */
  197. /* XXX may be merge 2 pointers as private data ??? */
  198. struct nouveau_gpuobj *ramin_grctx;
  199. struct nouveau_gpuobj *crypt_ctx;
  200. void *pgraph_ctx;
  201. /* NV50 VM */
  202. struct nouveau_vm *vm;
  203. struct nouveau_gpuobj *vm_pd;
  204. /* Objects */
  205. struct nouveau_gpuobj *ramin; /* Private instmem */
  206. struct drm_mm ramin_heap; /* Private PRAMIN heap */
  207. struct nouveau_ramht *ramht; /* Hash table */
  208. /* GPU object info for stuff used in-kernel (mm_enabled) */
  209. uint32_t m2mf_ntfy;
  210. uint32_t vram_handle;
  211. uint32_t gart_handle;
  212. bool accel_done;
  213. /* Push buffer state (only for drm's channel on !mm_enabled) */
  214. struct {
  215. int max;
  216. int free;
  217. int cur;
  218. int put;
  219. /* access via pushbuf_bo */
  220. int ib_base;
  221. int ib_max;
  222. int ib_free;
  223. int ib_put;
  224. } dma;
  225. uint32_t sw_subchannel[8];
  226. struct {
  227. struct nouveau_gpuobj *vblsem;
  228. uint32_t vblsem_head;
  229. uint32_t vblsem_offset;
  230. uint32_t vblsem_rval;
  231. struct list_head vbl_wait;
  232. struct list_head flip;
  233. } nvsw;
  234. struct {
  235. bool active;
  236. char name[32];
  237. struct drm_info_list info;
  238. } debugfs;
  239. };
  240. struct nouveau_instmem_engine {
  241. void *priv;
  242. int (*init)(struct drm_device *dev);
  243. void (*takedown)(struct drm_device *dev);
  244. int (*suspend)(struct drm_device *dev);
  245. void (*resume)(struct drm_device *dev);
  246. int (*get)(struct nouveau_gpuobj *, u32 size, u32 align);
  247. void (*put)(struct nouveau_gpuobj *);
  248. int (*map)(struct nouveau_gpuobj *);
  249. void (*unmap)(struct nouveau_gpuobj *);
  250. void (*flush)(struct drm_device *);
  251. };
  252. struct nouveau_mc_engine {
  253. int (*init)(struct drm_device *dev);
  254. void (*takedown)(struct drm_device *dev);
  255. };
  256. struct nouveau_timer_engine {
  257. int (*init)(struct drm_device *dev);
  258. void (*takedown)(struct drm_device *dev);
  259. uint64_t (*read)(struct drm_device *dev);
  260. };
  261. struct nouveau_fb_engine {
  262. int num_tiles;
  263. struct drm_mm tag_heap;
  264. void *priv;
  265. int (*init)(struct drm_device *dev);
  266. void (*takedown)(struct drm_device *dev);
  267. void (*init_tile_region)(struct drm_device *dev, int i,
  268. uint32_t addr, uint32_t size,
  269. uint32_t pitch, uint32_t flags);
  270. void (*set_tile_region)(struct drm_device *dev, int i);
  271. void (*free_tile_region)(struct drm_device *dev, int i);
  272. };
  273. struct nouveau_fifo_engine {
  274. int channels;
  275. struct nouveau_gpuobj *playlist[2];
  276. int cur_playlist;
  277. int (*init)(struct drm_device *);
  278. void (*takedown)(struct drm_device *);
  279. void (*disable)(struct drm_device *);
  280. void (*enable)(struct drm_device *);
  281. bool (*reassign)(struct drm_device *, bool enable);
  282. bool (*cache_pull)(struct drm_device *dev, bool enable);
  283. int (*channel_id)(struct drm_device *);
  284. int (*create_context)(struct nouveau_channel *);
  285. void (*destroy_context)(struct nouveau_channel *);
  286. int (*load_context)(struct nouveau_channel *);
  287. int (*unload_context)(struct drm_device *);
  288. void (*tlb_flush)(struct drm_device *dev);
  289. };
  290. struct nouveau_pgraph_engine {
  291. bool accel_blocked;
  292. bool registered;
  293. int grctx_size;
  294. /* NV2x/NV3x context table (0x400780) */
  295. struct nouveau_gpuobj *ctx_table;
  296. int (*init)(struct drm_device *);
  297. void (*takedown)(struct drm_device *);
  298. void (*fifo_access)(struct drm_device *, bool);
  299. struct nouveau_channel *(*channel)(struct drm_device *);
  300. int (*create_context)(struct nouveau_channel *);
  301. void (*destroy_context)(struct nouveau_channel *);
  302. int (*load_context)(struct nouveau_channel *);
  303. int (*unload_context)(struct drm_device *);
  304. void (*tlb_flush)(struct drm_device *dev);
  305. void (*set_tile_region)(struct drm_device *dev, int i);
  306. };
  307. struct nouveau_display_engine {
  308. int (*early_init)(struct drm_device *);
  309. void (*late_takedown)(struct drm_device *);
  310. int (*create)(struct drm_device *);
  311. int (*init)(struct drm_device *);
  312. void (*destroy)(struct drm_device *);
  313. };
  314. struct nouveau_gpio_engine {
  315. void *priv;
  316. int (*init)(struct drm_device *);
  317. void (*takedown)(struct drm_device *);
  318. int (*get)(struct drm_device *, enum dcb_gpio_tag);
  319. int (*set)(struct drm_device *, enum dcb_gpio_tag, int state);
  320. int (*irq_register)(struct drm_device *, enum dcb_gpio_tag,
  321. void (*)(void *, int), void *);
  322. void (*irq_unregister)(struct drm_device *, enum dcb_gpio_tag,
  323. void (*)(void *, int), void *);
  324. bool (*irq_enable)(struct drm_device *, enum dcb_gpio_tag, bool on);
  325. };
  326. struct nouveau_pm_voltage_level {
  327. u8 voltage;
  328. u8 vid;
  329. };
  330. struct nouveau_pm_voltage {
  331. bool supported;
  332. u8 vid_mask;
  333. struct nouveau_pm_voltage_level *level;
  334. int nr_level;
  335. };
  336. #define NOUVEAU_PM_MAX_LEVEL 8
  337. struct nouveau_pm_level {
  338. struct device_attribute dev_attr;
  339. char name[32];
  340. int id;
  341. u32 core;
  342. u32 memory;
  343. u32 shader;
  344. u32 unk05;
  345. u8 voltage;
  346. u8 fanspeed;
  347. u16 memscript;
  348. };
  349. struct nouveau_pm_temp_sensor_constants {
  350. u16 offset_constant;
  351. s16 offset_mult;
  352. u16 offset_div;
  353. u16 slope_mult;
  354. u16 slope_div;
  355. };
  356. struct nouveau_pm_threshold_temp {
  357. s16 critical;
  358. s16 down_clock;
  359. s16 fan_boost;
  360. };
  361. struct nouveau_pm_memtiming {
  362. u32 reg_100220;
  363. u32 reg_100224;
  364. u32 reg_100228;
  365. u32 reg_10022c;
  366. u32 reg_100230;
  367. u32 reg_100234;
  368. u32 reg_100238;
  369. u32 reg_10023c;
  370. };
  371. struct nouveau_pm_memtimings {
  372. bool supported;
  373. struct nouveau_pm_memtiming *timing;
  374. int nr_timing;
  375. };
  376. struct nouveau_pm_engine {
  377. struct nouveau_pm_voltage voltage;
  378. struct nouveau_pm_level perflvl[NOUVEAU_PM_MAX_LEVEL];
  379. int nr_perflvl;
  380. struct nouveau_pm_memtimings memtimings;
  381. struct nouveau_pm_temp_sensor_constants sensor_constants;
  382. struct nouveau_pm_threshold_temp threshold_temp;
  383. struct nouveau_pm_level boot;
  384. struct nouveau_pm_level *cur;
  385. struct device *hwmon;
  386. struct notifier_block acpi_nb;
  387. int (*clock_get)(struct drm_device *, u32 id);
  388. void *(*clock_pre)(struct drm_device *, struct nouveau_pm_level *,
  389. u32 id, int khz);
  390. void (*clock_set)(struct drm_device *, void *);
  391. int (*voltage_get)(struct drm_device *);
  392. int (*voltage_set)(struct drm_device *, int voltage);
  393. int (*fanspeed_get)(struct drm_device *);
  394. int (*fanspeed_set)(struct drm_device *, int fanspeed);
  395. int (*temp_get)(struct drm_device *);
  396. };
  397. struct nouveau_crypt_engine {
  398. bool registered;
  399. int (*init)(struct drm_device *);
  400. void (*takedown)(struct drm_device *);
  401. int (*create_context)(struct nouveau_channel *);
  402. void (*destroy_context)(struct nouveau_channel *);
  403. void (*tlb_flush)(struct drm_device *dev);
  404. };
  405. struct nouveau_engine {
  406. struct nouveau_instmem_engine instmem;
  407. struct nouveau_mc_engine mc;
  408. struct nouveau_timer_engine timer;
  409. struct nouveau_fb_engine fb;
  410. struct nouveau_pgraph_engine graph;
  411. struct nouveau_fifo_engine fifo;
  412. struct nouveau_display_engine display;
  413. struct nouveau_gpio_engine gpio;
  414. struct nouveau_pm_engine pm;
  415. struct nouveau_crypt_engine crypt;
  416. };
  417. struct nouveau_pll_vals {
  418. union {
  419. struct {
  420. #ifdef __BIG_ENDIAN
  421. uint8_t N1, M1, N2, M2;
  422. #else
  423. uint8_t M1, N1, M2, N2;
  424. #endif
  425. };
  426. struct {
  427. uint16_t NM1, NM2;
  428. } __attribute__((packed));
  429. };
  430. int log2P;
  431. int refclk;
  432. };
  433. enum nv04_fp_display_regs {
  434. FP_DISPLAY_END,
  435. FP_TOTAL,
  436. FP_CRTC,
  437. FP_SYNC_START,
  438. FP_SYNC_END,
  439. FP_VALID_START,
  440. FP_VALID_END
  441. };
  442. struct nv04_crtc_reg {
  443. unsigned char MiscOutReg;
  444. uint8_t CRTC[0xa0];
  445. uint8_t CR58[0x10];
  446. uint8_t Sequencer[5];
  447. uint8_t Graphics[9];
  448. uint8_t Attribute[21];
  449. unsigned char DAC[768];
  450. /* PCRTC regs */
  451. uint32_t fb_start;
  452. uint32_t crtc_cfg;
  453. uint32_t cursor_cfg;
  454. uint32_t gpio_ext;
  455. uint32_t crtc_830;
  456. uint32_t crtc_834;
  457. uint32_t crtc_850;
  458. uint32_t crtc_eng_ctrl;
  459. /* PRAMDAC regs */
  460. uint32_t nv10_cursync;
  461. struct nouveau_pll_vals pllvals;
  462. uint32_t ramdac_gen_ctrl;
  463. uint32_t ramdac_630;
  464. uint32_t ramdac_634;
  465. uint32_t tv_setup;
  466. uint32_t tv_vtotal;
  467. uint32_t tv_vskew;
  468. uint32_t tv_vsync_delay;
  469. uint32_t tv_htotal;
  470. uint32_t tv_hskew;
  471. uint32_t tv_hsync_delay;
  472. uint32_t tv_hsync_delay2;
  473. uint32_t fp_horiz_regs[7];
  474. uint32_t fp_vert_regs[7];
  475. uint32_t dither;
  476. uint32_t fp_control;
  477. uint32_t dither_regs[6];
  478. uint32_t fp_debug_0;
  479. uint32_t fp_debug_1;
  480. uint32_t fp_debug_2;
  481. uint32_t fp_margin_color;
  482. uint32_t ramdac_8c0;
  483. uint32_t ramdac_a20;
  484. uint32_t ramdac_a24;
  485. uint32_t ramdac_a34;
  486. uint32_t ctv_regs[38];
  487. };
  488. struct nv04_output_reg {
  489. uint32_t output;
  490. int head;
  491. };
  492. struct nv04_mode_state {
  493. struct nv04_crtc_reg crtc_reg[2];
  494. uint32_t pllsel;
  495. uint32_t sel_clk;
  496. };
  497. enum nouveau_card_type {
  498. NV_04 = 0x00,
  499. NV_10 = 0x10,
  500. NV_20 = 0x20,
  501. NV_30 = 0x30,
  502. NV_40 = 0x40,
  503. NV_50 = 0x50,
  504. NV_C0 = 0xc0,
  505. };
  506. struct drm_nouveau_private {
  507. struct drm_device *dev;
  508. /* the card type, takes NV_* as values */
  509. enum nouveau_card_type card_type;
  510. /* exact chipset, derived from NV_PMC_BOOT_0 */
  511. int chipset;
  512. int flags;
  513. void __iomem *mmio;
  514. spinlock_t ramin_lock;
  515. void __iomem *ramin;
  516. u32 ramin_size;
  517. u32 ramin_base;
  518. bool ramin_available;
  519. struct drm_mm ramin_heap;
  520. struct list_head gpuobj_list;
  521. struct list_head classes;
  522. struct nouveau_bo *vga_ram;
  523. /* interrupt handling */
  524. void (*irq_handler[32])(struct drm_device *);
  525. bool msi_enabled;
  526. struct workqueue_struct *wq;
  527. struct work_struct irq_work;
  528. struct list_head vbl_waiting;
  529. struct {
  530. struct drm_global_reference mem_global_ref;
  531. struct ttm_bo_global_ref bo_global_ref;
  532. struct ttm_bo_device bdev;
  533. atomic_t validate_sequence;
  534. } ttm;
  535. struct {
  536. spinlock_t lock;
  537. struct drm_mm heap;
  538. struct nouveau_bo *bo;
  539. } fence;
  540. struct {
  541. spinlock_t lock;
  542. struct nouveau_channel *ptr[NOUVEAU_MAX_CHANNEL_NR];
  543. } channels;
  544. struct nouveau_engine engine;
  545. struct nouveau_channel *channel;
  546. /* For PFIFO and PGRAPH. */
  547. spinlock_t context_switch_lock;
  548. /* RAMIN configuration, RAMFC, RAMHT and RAMRO offsets */
  549. struct nouveau_ramht *ramht;
  550. struct nouveau_gpuobj *ramfc;
  551. struct nouveau_gpuobj *ramro;
  552. uint32_t ramin_rsvd_vram;
  553. struct {
  554. enum {
  555. NOUVEAU_GART_NONE = 0,
  556. NOUVEAU_GART_AGP,
  557. NOUVEAU_GART_SGDMA
  558. } type;
  559. uint64_t aper_base;
  560. uint64_t aper_size;
  561. uint64_t aper_free;
  562. struct nouveau_gpuobj *sg_ctxdma;
  563. struct nouveau_vma vma;
  564. } gart_info;
  565. /* nv10-nv40 tiling regions */
  566. struct {
  567. struct nouveau_tile_reg reg[NOUVEAU_MAX_TILE_NR];
  568. spinlock_t lock;
  569. } tile;
  570. /* VRAM/fb configuration */
  571. uint64_t vram_size;
  572. uint64_t vram_sys_base;
  573. u32 vram_rblock_size;
  574. uint64_t fb_phys;
  575. uint64_t fb_available_size;
  576. uint64_t fb_mappable_pages;
  577. uint64_t fb_aper_free;
  578. int fb_mtrr;
  579. /* BAR control (NV50-) */
  580. struct nouveau_vm *bar1_vm;
  581. struct nouveau_vm *bar3_vm;
  582. /* G8x/G9x virtual address space */
  583. struct nouveau_vm *chan_vm;
  584. struct nvbios vbios;
  585. struct nv04_mode_state mode_reg;
  586. struct nv04_mode_state saved_reg;
  587. uint32_t saved_vga_font[4][16384];
  588. uint32_t crtc_owner;
  589. uint32_t dac_users[4];
  590. struct nouveau_suspend_resume {
  591. uint32_t *ramin_copy;
  592. } susres;
  593. struct backlight_device *backlight;
  594. struct nouveau_channel *evo;
  595. u32 evo_alloc;
  596. struct {
  597. struct dcb_entry *dcb;
  598. u16 script;
  599. u32 pclk;
  600. } evo_irq;
  601. struct {
  602. struct dentry *channel_root;
  603. } debugfs;
  604. struct nouveau_fbdev *nfbdev;
  605. struct apertures_struct *apertures;
  606. };
  607. static inline struct drm_nouveau_private *
  608. nouveau_private(struct drm_device *dev)
  609. {
  610. return dev->dev_private;
  611. }
  612. static inline struct drm_nouveau_private *
  613. nouveau_bdev(struct ttm_bo_device *bd)
  614. {
  615. return container_of(bd, struct drm_nouveau_private, ttm.bdev);
  616. }
  617. static inline int
  618. nouveau_bo_ref(struct nouveau_bo *ref, struct nouveau_bo **pnvbo)
  619. {
  620. struct nouveau_bo *prev;
  621. if (!pnvbo)
  622. return -EINVAL;
  623. prev = *pnvbo;
  624. *pnvbo = ref ? nouveau_bo(ttm_bo_reference(&ref->bo)) : NULL;
  625. if (prev) {
  626. struct ttm_buffer_object *bo = &prev->bo;
  627. ttm_bo_unref(&bo);
  628. }
  629. return 0;
  630. }
  631. /* nouveau_drv.c */
  632. extern int nouveau_agpmode;
  633. extern int nouveau_duallink;
  634. extern int nouveau_uscript_lvds;
  635. extern int nouveau_uscript_tmds;
  636. extern int nouveau_vram_pushbuf;
  637. extern int nouveau_vram_notify;
  638. extern int nouveau_fbpercrtc;
  639. extern int nouveau_tv_disable;
  640. extern char *nouveau_tv_norm;
  641. extern int nouveau_reg_debug;
  642. extern char *nouveau_vbios;
  643. extern int nouveau_ignorelid;
  644. extern int nouveau_nofbaccel;
  645. extern int nouveau_noaccel;
  646. extern int nouveau_force_post;
  647. extern int nouveau_override_conntype;
  648. extern char *nouveau_perflvl;
  649. extern int nouveau_perflvl_wr;
  650. extern int nouveau_msi;
  651. extern int nouveau_pci_suspend(struct pci_dev *pdev, pm_message_t pm_state);
  652. extern int nouveau_pci_resume(struct pci_dev *pdev);
  653. /* nouveau_state.c */
  654. extern void nouveau_preclose(struct drm_device *dev, struct drm_file *);
  655. extern int nouveau_load(struct drm_device *, unsigned long flags);
  656. extern int nouveau_firstopen(struct drm_device *);
  657. extern void nouveau_lastclose(struct drm_device *);
  658. extern int nouveau_unload(struct drm_device *);
  659. extern int nouveau_ioctl_getparam(struct drm_device *, void *data,
  660. struct drm_file *);
  661. extern int nouveau_ioctl_setparam(struct drm_device *, void *data,
  662. struct drm_file *);
  663. extern bool nouveau_wait_eq(struct drm_device *, uint64_t timeout,
  664. uint32_t reg, uint32_t mask, uint32_t val);
  665. extern bool nouveau_wait_ne(struct drm_device *, uint64_t timeout,
  666. uint32_t reg, uint32_t mask, uint32_t val);
  667. extern bool nouveau_wait_for_idle(struct drm_device *);
  668. extern int nouveau_card_init(struct drm_device *);
  669. /* nouveau_mem.c */
  670. extern int nouveau_mem_vram_init(struct drm_device *);
  671. extern void nouveau_mem_vram_fini(struct drm_device *);
  672. extern int nouveau_mem_gart_init(struct drm_device *);
  673. extern void nouveau_mem_gart_fini(struct drm_device *);
  674. extern int nouveau_mem_init_agp(struct drm_device *);
  675. extern int nouveau_mem_reset_agp(struct drm_device *);
  676. extern void nouveau_mem_close(struct drm_device *);
  677. extern struct nouveau_tile_reg *nv10_mem_set_tiling(
  678. struct drm_device *dev, uint32_t addr, uint32_t size,
  679. uint32_t pitch, uint32_t flags);
  680. extern void nv10_mem_put_tile_region(struct drm_device *dev,
  681. struct nouveau_tile_reg *tile,
  682. struct nouveau_fence *fence);
  683. extern const struct ttm_mem_type_manager_func nouveau_vram_manager;
  684. /* nouveau_notifier.c */
  685. extern int nouveau_notifier_init_channel(struct nouveau_channel *);
  686. extern void nouveau_notifier_takedown_channel(struct nouveau_channel *);
  687. extern int nouveau_notifier_alloc(struct nouveau_channel *, uint32_t handle,
  688. int cout, uint32_t *offset);
  689. extern int nouveau_notifier_offset(struct nouveau_gpuobj *, uint32_t *);
  690. extern int nouveau_ioctl_notifier_alloc(struct drm_device *, void *data,
  691. struct drm_file *);
  692. extern int nouveau_ioctl_notifier_free(struct drm_device *, void *data,
  693. struct drm_file *);
  694. /* nouveau_channel.c */
  695. extern struct drm_ioctl_desc nouveau_ioctls[];
  696. extern int nouveau_max_ioctl;
  697. extern void nouveau_channel_cleanup(struct drm_device *, struct drm_file *);
  698. extern int nouveau_channel_alloc(struct drm_device *dev,
  699. struct nouveau_channel **chan,
  700. struct drm_file *file_priv,
  701. uint32_t fb_ctxdma, uint32_t tt_ctxdma);
  702. extern struct nouveau_channel *
  703. nouveau_channel_get_unlocked(struct nouveau_channel *);
  704. extern struct nouveau_channel *
  705. nouveau_channel_get(struct drm_device *, struct drm_file *, int id);
  706. extern void nouveau_channel_put_unlocked(struct nouveau_channel **);
  707. extern void nouveau_channel_put(struct nouveau_channel **);
  708. extern void nouveau_channel_ref(struct nouveau_channel *chan,
  709. struct nouveau_channel **pchan);
  710. extern void nouveau_channel_idle(struct nouveau_channel *chan);
  711. /* nouveau_object.c */
  712. #define NVOBJ_CLASS(d,c,e) do { \
  713. int ret = nouveau_gpuobj_class_new((d), (c), NVOBJ_ENGINE_##e); \
  714. if (ret) \
  715. return ret; \
  716. } while(0)
  717. #define NVOBJ_MTHD(d,c,m,e) do { \
  718. int ret = nouveau_gpuobj_mthd_new((d), (c), (m), (e)); \
  719. if (ret) \
  720. return ret; \
  721. } while(0)
  722. extern int nouveau_gpuobj_early_init(struct drm_device *);
  723. extern int nouveau_gpuobj_init(struct drm_device *);
  724. extern void nouveau_gpuobj_takedown(struct drm_device *);
  725. extern int nouveau_gpuobj_suspend(struct drm_device *dev);
  726. extern void nouveau_gpuobj_resume(struct drm_device *dev);
  727. extern int nouveau_gpuobj_class_new(struct drm_device *, u32 class, u32 eng);
  728. extern int nouveau_gpuobj_mthd_new(struct drm_device *, u32 class, u32 mthd,
  729. int (*exec)(struct nouveau_channel *,
  730. u32 class, u32 mthd, u32 data));
  731. extern int nouveau_gpuobj_mthd_call(struct nouveau_channel *, u32, u32, u32);
  732. extern int nouveau_gpuobj_mthd_call2(struct drm_device *, int, u32, u32, u32);
  733. extern int nouveau_gpuobj_channel_init(struct nouveau_channel *,
  734. uint32_t vram_h, uint32_t tt_h);
  735. extern void nouveau_gpuobj_channel_takedown(struct nouveau_channel *);
  736. extern int nouveau_gpuobj_new(struct drm_device *, struct nouveau_channel *,
  737. uint32_t size, int align, uint32_t flags,
  738. struct nouveau_gpuobj **);
  739. extern void nouveau_gpuobj_ref(struct nouveau_gpuobj *,
  740. struct nouveau_gpuobj **);
  741. extern int nouveau_gpuobj_new_fake(struct drm_device *, u32 pinst, u64 vinst,
  742. u32 size, u32 flags,
  743. struct nouveau_gpuobj **);
  744. extern int nouveau_gpuobj_dma_new(struct nouveau_channel *, int class,
  745. uint64_t offset, uint64_t size, int access,
  746. int target, struct nouveau_gpuobj **);
  747. extern int nouveau_gpuobj_gr_new(struct nouveau_channel *, u32 handle, int class);
  748. extern int nv50_gpuobj_dma_new(struct nouveau_channel *, int class, u64 base,
  749. u64 size, int target, int access, u32 type,
  750. u32 comp, struct nouveau_gpuobj **pobj);
  751. extern void nv50_gpuobj_dma_init(struct nouveau_gpuobj *, u32 offset,
  752. int class, u64 base, u64 size, int target,
  753. int access, u32 type, u32 comp);
  754. extern int nouveau_ioctl_grobj_alloc(struct drm_device *, void *data,
  755. struct drm_file *);
  756. extern int nouveau_ioctl_gpuobj_free(struct drm_device *, void *data,
  757. struct drm_file *);
  758. /* nouveau_irq.c */
  759. extern int nouveau_irq_init(struct drm_device *);
  760. extern void nouveau_irq_fini(struct drm_device *);
  761. extern irqreturn_t nouveau_irq_handler(DRM_IRQ_ARGS);
  762. extern void nouveau_irq_register(struct drm_device *, int status_bit,
  763. void (*)(struct drm_device *));
  764. extern void nouveau_irq_unregister(struct drm_device *, int status_bit);
  765. extern void nouveau_irq_preinstall(struct drm_device *);
  766. extern int nouveau_irq_postinstall(struct drm_device *);
  767. extern void nouveau_irq_uninstall(struct drm_device *);
  768. /* nouveau_sgdma.c */
  769. extern int nouveau_sgdma_init(struct drm_device *);
  770. extern void nouveau_sgdma_takedown(struct drm_device *);
  771. extern int nouveau_sgdma_get_page(struct drm_device *, uint32_t offset,
  772. uint32_t *page);
  773. extern struct ttm_backend *nouveau_sgdma_init_ttm(struct drm_device *);
  774. /* nouveau_debugfs.c */
  775. #if defined(CONFIG_DRM_NOUVEAU_DEBUG)
  776. extern int nouveau_debugfs_init(struct drm_minor *);
  777. extern void nouveau_debugfs_takedown(struct drm_minor *);
  778. extern int nouveau_debugfs_channel_init(struct nouveau_channel *);
  779. extern void nouveau_debugfs_channel_fini(struct nouveau_channel *);
  780. #else
  781. static inline int
  782. nouveau_debugfs_init(struct drm_minor *minor)
  783. {
  784. return 0;
  785. }
  786. static inline void nouveau_debugfs_takedown(struct drm_minor *minor)
  787. {
  788. }
  789. static inline int
  790. nouveau_debugfs_channel_init(struct nouveau_channel *chan)
  791. {
  792. return 0;
  793. }
  794. static inline void
  795. nouveau_debugfs_channel_fini(struct nouveau_channel *chan)
  796. {
  797. }
  798. #endif
  799. /* nouveau_dma.c */
  800. extern void nouveau_dma_pre_init(struct nouveau_channel *);
  801. extern int nouveau_dma_init(struct nouveau_channel *);
  802. extern int nouveau_dma_wait(struct nouveau_channel *, int slots, int size);
  803. /* nouveau_acpi.c */
  804. #define ROM_BIOS_PAGE 4096
  805. #if defined(CONFIG_ACPI)
  806. void nouveau_register_dsm_handler(void);
  807. void nouveau_unregister_dsm_handler(void);
  808. int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len);
  809. bool nouveau_acpi_rom_supported(struct pci_dev *pdev);
  810. int nouveau_acpi_edid(struct drm_device *, struct drm_connector *);
  811. #else
  812. static inline void nouveau_register_dsm_handler(void) {}
  813. static inline void nouveau_unregister_dsm_handler(void) {}
  814. static inline bool nouveau_acpi_rom_supported(struct pci_dev *pdev) { return false; }
  815. static inline int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len) { return -EINVAL; }
  816. static inline int nouveau_acpi_edid(struct drm_device *dev, struct drm_connector *connector) { return -EINVAL; }
  817. #endif
  818. /* nouveau_backlight.c */
  819. #ifdef CONFIG_DRM_NOUVEAU_BACKLIGHT
  820. extern int nouveau_backlight_init(struct drm_device *);
  821. extern void nouveau_backlight_exit(struct drm_device *);
  822. #else
  823. static inline int nouveau_backlight_init(struct drm_device *dev)
  824. {
  825. return 0;
  826. }
  827. static inline void nouveau_backlight_exit(struct drm_device *dev) { }
  828. #endif
  829. /* nouveau_bios.c */
  830. extern int nouveau_bios_init(struct drm_device *);
  831. extern void nouveau_bios_takedown(struct drm_device *dev);
  832. extern int nouveau_run_vbios_init(struct drm_device *);
  833. extern void nouveau_bios_run_init_table(struct drm_device *, uint16_t table,
  834. struct dcb_entry *);
  835. extern struct dcb_gpio_entry *nouveau_bios_gpio_entry(struct drm_device *,
  836. enum dcb_gpio_tag);
  837. extern struct dcb_connector_table_entry *
  838. nouveau_bios_connector_entry(struct drm_device *, int index);
  839. extern u32 get_pll_register(struct drm_device *, enum pll_types);
  840. extern int get_pll_limits(struct drm_device *, uint32_t limit_match,
  841. struct pll_lims *);
  842. extern int nouveau_bios_run_display_table(struct drm_device *,
  843. struct dcb_entry *,
  844. uint32_t script, int pxclk);
  845. extern void *nouveau_bios_dp_table(struct drm_device *, struct dcb_entry *,
  846. int *length);
  847. extern bool nouveau_bios_fp_mode(struct drm_device *, struct drm_display_mode *);
  848. extern uint8_t *nouveau_bios_embedded_edid(struct drm_device *);
  849. extern int nouveau_bios_parse_lvds_table(struct drm_device *, int pxclk,
  850. bool *dl, bool *if_is_24bit);
  851. extern int run_tmds_table(struct drm_device *, struct dcb_entry *,
  852. int head, int pxclk);
  853. extern int call_lvds_script(struct drm_device *, struct dcb_entry *, int head,
  854. enum LVDS_script, int pxclk);
  855. /* nouveau_ttm.c */
  856. int nouveau_ttm_global_init(struct drm_nouveau_private *);
  857. void nouveau_ttm_global_release(struct drm_nouveau_private *);
  858. int nouveau_ttm_mmap(struct file *, struct vm_area_struct *);
  859. /* nouveau_dp.c */
  860. int nouveau_dp_auxch(struct nouveau_i2c_chan *auxch, int cmd, int addr,
  861. uint8_t *data, int data_nr);
  862. bool nouveau_dp_detect(struct drm_encoder *);
  863. bool nouveau_dp_link_train(struct drm_encoder *);
  864. /* nv04_fb.c */
  865. extern int nv04_fb_init(struct drm_device *);
  866. extern void nv04_fb_takedown(struct drm_device *);
  867. /* nv10_fb.c */
  868. extern int nv10_fb_init(struct drm_device *);
  869. extern void nv10_fb_takedown(struct drm_device *);
  870. extern void nv10_fb_init_tile_region(struct drm_device *dev, int i,
  871. uint32_t addr, uint32_t size,
  872. uint32_t pitch, uint32_t flags);
  873. extern void nv10_fb_set_tile_region(struct drm_device *dev, int i);
  874. extern void nv10_fb_free_tile_region(struct drm_device *dev, int i);
  875. /* nv30_fb.c */
  876. extern int nv30_fb_init(struct drm_device *);
  877. extern void nv30_fb_takedown(struct drm_device *);
  878. extern void nv30_fb_init_tile_region(struct drm_device *dev, int i,
  879. uint32_t addr, uint32_t size,
  880. uint32_t pitch, uint32_t flags);
  881. extern void nv30_fb_free_tile_region(struct drm_device *dev, int i);
  882. /* nv40_fb.c */
  883. extern int nv40_fb_init(struct drm_device *);
  884. extern void nv40_fb_takedown(struct drm_device *);
  885. extern void nv40_fb_set_tile_region(struct drm_device *dev, int i);
  886. /* nv50_fb.c */
  887. extern int nv50_fb_init(struct drm_device *);
  888. extern void nv50_fb_takedown(struct drm_device *);
  889. extern void nv50_fb_vm_trap(struct drm_device *, int display, const char *);
  890. /* nvc0_fb.c */
  891. extern int nvc0_fb_init(struct drm_device *);
  892. extern void nvc0_fb_takedown(struct drm_device *);
  893. /* nv04_fifo.c */
  894. extern int nv04_fifo_init(struct drm_device *);
  895. extern void nv04_fifo_fini(struct drm_device *);
  896. extern void nv04_fifo_disable(struct drm_device *);
  897. extern void nv04_fifo_enable(struct drm_device *);
  898. extern bool nv04_fifo_reassign(struct drm_device *, bool);
  899. extern bool nv04_fifo_cache_pull(struct drm_device *, bool);
  900. extern int nv04_fifo_channel_id(struct drm_device *);
  901. extern int nv04_fifo_create_context(struct nouveau_channel *);
  902. extern void nv04_fifo_destroy_context(struct nouveau_channel *);
  903. extern int nv04_fifo_load_context(struct nouveau_channel *);
  904. extern int nv04_fifo_unload_context(struct drm_device *);
  905. extern void nv04_fifo_isr(struct drm_device *);
  906. /* nv10_fifo.c */
  907. extern int nv10_fifo_init(struct drm_device *);
  908. extern int nv10_fifo_channel_id(struct drm_device *);
  909. extern int nv10_fifo_create_context(struct nouveau_channel *);
  910. extern int nv10_fifo_load_context(struct nouveau_channel *);
  911. extern int nv10_fifo_unload_context(struct drm_device *);
  912. /* nv40_fifo.c */
  913. extern int nv40_fifo_init(struct drm_device *);
  914. extern int nv40_fifo_create_context(struct nouveau_channel *);
  915. extern int nv40_fifo_load_context(struct nouveau_channel *);
  916. extern int nv40_fifo_unload_context(struct drm_device *);
  917. /* nv50_fifo.c */
  918. extern int nv50_fifo_init(struct drm_device *);
  919. extern void nv50_fifo_takedown(struct drm_device *);
  920. extern int nv50_fifo_channel_id(struct drm_device *);
  921. extern int nv50_fifo_create_context(struct nouveau_channel *);
  922. extern void nv50_fifo_destroy_context(struct nouveau_channel *);
  923. extern int nv50_fifo_load_context(struct nouveau_channel *);
  924. extern int nv50_fifo_unload_context(struct drm_device *);
  925. extern void nv50_fifo_tlb_flush(struct drm_device *dev);
  926. /* nvc0_fifo.c */
  927. extern int nvc0_fifo_init(struct drm_device *);
  928. extern void nvc0_fifo_takedown(struct drm_device *);
  929. extern void nvc0_fifo_disable(struct drm_device *);
  930. extern void nvc0_fifo_enable(struct drm_device *);
  931. extern bool nvc0_fifo_reassign(struct drm_device *, bool);
  932. extern bool nvc0_fifo_cache_pull(struct drm_device *, bool);
  933. extern int nvc0_fifo_channel_id(struct drm_device *);
  934. extern int nvc0_fifo_create_context(struct nouveau_channel *);
  935. extern void nvc0_fifo_destroy_context(struct nouveau_channel *);
  936. extern int nvc0_fifo_load_context(struct nouveau_channel *);
  937. extern int nvc0_fifo_unload_context(struct drm_device *);
  938. /* nv04_graph.c */
  939. extern int nv04_graph_init(struct drm_device *);
  940. extern void nv04_graph_takedown(struct drm_device *);
  941. extern void nv04_graph_fifo_access(struct drm_device *, bool);
  942. extern struct nouveau_channel *nv04_graph_channel(struct drm_device *);
  943. extern int nv04_graph_create_context(struct nouveau_channel *);
  944. extern void nv04_graph_destroy_context(struct nouveau_channel *);
  945. extern int nv04_graph_load_context(struct nouveau_channel *);
  946. extern int nv04_graph_unload_context(struct drm_device *);
  947. extern int nv04_graph_mthd_page_flip(struct nouveau_channel *chan,
  948. u32 class, u32 mthd, u32 data);
  949. extern struct nouveau_bitfield nv04_graph_nsource[];
  950. /* nv10_graph.c */
  951. extern int nv10_graph_init(struct drm_device *);
  952. extern void nv10_graph_takedown(struct drm_device *);
  953. extern struct nouveau_channel *nv10_graph_channel(struct drm_device *);
  954. extern int nv10_graph_create_context(struct nouveau_channel *);
  955. extern void nv10_graph_destroy_context(struct nouveau_channel *);
  956. extern int nv10_graph_load_context(struct nouveau_channel *);
  957. extern int nv10_graph_unload_context(struct drm_device *);
  958. extern void nv10_graph_set_tile_region(struct drm_device *dev, int i);
  959. extern struct nouveau_bitfield nv10_graph_intr[];
  960. extern struct nouveau_bitfield nv10_graph_nstatus[];
  961. /* nv20_graph.c */
  962. extern int nv20_graph_create_context(struct nouveau_channel *);
  963. extern void nv20_graph_destroy_context(struct nouveau_channel *);
  964. extern int nv20_graph_load_context(struct nouveau_channel *);
  965. extern int nv20_graph_unload_context(struct drm_device *);
  966. extern int nv20_graph_init(struct drm_device *);
  967. extern void nv20_graph_takedown(struct drm_device *);
  968. extern int nv30_graph_init(struct drm_device *);
  969. extern void nv20_graph_set_tile_region(struct drm_device *dev, int i);
  970. /* nv40_graph.c */
  971. extern int nv40_graph_init(struct drm_device *);
  972. extern void nv40_graph_takedown(struct drm_device *);
  973. extern struct nouveau_channel *nv40_graph_channel(struct drm_device *);
  974. extern int nv40_graph_create_context(struct nouveau_channel *);
  975. extern void nv40_graph_destroy_context(struct nouveau_channel *);
  976. extern int nv40_graph_load_context(struct nouveau_channel *);
  977. extern int nv40_graph_unload_context(struct drm_device *);
  978. extern void nv40_grctx_init(struct nouveau_grctx *);
  979. extern void nv40_graph_set_tile_region(struct drm_device *dev, int i);
  980. /* nv50_graph.c */
  981. extern int nv50_graph_init(struct drm_device *);
  982. extern void nv50_graph_takedown(struct drm_device *);
  983. extern void nv50_graph_fifo_access(struct drm_device *, bool);
  984. extern struct nouveau_channel *nv50_graph_channel(struct drm_device *);
  985. extern int nv50_graph_create_context(struct nouveau_channel *);
  986. extern void nv50_graph_destroy_context(struct nouveau_channel *);
  987. extern int nv50_graph_load_context(struct nouveau_channel *);
  988. extern int nv50_graph_unload_context(struct drm_device *);
  989. extern int nv50_grctx_init(struct nouveau_grctx *);
  990. extern void nv50_graph_tlb_flush(struct drm_device *dev);
  991. extern void nv86_graph_tlb_flush(struct drm_device *dev);
  992. /* nvc0_graph.c */
  993. extern int nvc0_graph_init(struct drm_device *);
  994. extern void nvc0_graph_takedown(struct drm_device *);
  995. extern void nvc0_graph_fifo_access(struct drm_device *, bool);
  996. extern struct nouveau_channel *nvc0_graph_channel(struct drm_device *);
  997. extern int nvc0_graph_create_context(struct nouveau_channel *);
  998. extern void nvc0_graph_destroy_context(struct nouveau_channel *);
  999. extern int nvc0_graph_load_context(struct nouveau_channel *);
  1000. extern int nvc0_graph_unload_context(struct drm_device *);
  1001. /* nv84_crypt.c */
  1002. extern int nv84_crypt_init(struct drm_device *dev);
  1003. extern void nv84_crypt_fini(struct drm_device *dev);
  1004. extern int nv84_crypt_create_context(struct nouveau_channel *);
  1005. extern void nv84_crypt_destroy_context(struct nouveau_channel *);
  1006. extern void nv84_crypt_tlb_flush(struct drm_device *dev);
  1007. /* nv04_instmem.c */
  1008. extern int nv04_instmem_init(struct drm_device *);
  1009. extern void nv04_instmem_takedown(struct drm_device *);
  1010. extern int nv04_instmem_suspend(struct drm_device *);
  1011. extern void nv04_instmem_resume(struct drm_device *);
  1012. extern int nv04_instmem_get(struct nouveau_gpuobj *, u32 size, u32 align);
  1013. extern void nv04_instmem_put(struct nouveau_gpuobj *);
  1014. extern int nv04_instmem_map(struct nouveau_gpuobj *);
  1015. extern void nv04_instmem_unmap(struct nouveau_gpuobj *);
  1016. extern void nv04_instmem_flush(struct drm_device *);
  1017. /* nv50_instmem.c */
  1018. extern int nv50_instmem_init(struct drm_device *);
  1019. extern void nv50_instmem_takedown(struct drm_device *);
  1020. extern int nv50_instmem_suspend(struct drm_device *);
  1021. extern void nv50_instmem_resume(struct drm_device *);
  1022. extern int nv50_instmem_get(struct nouveau_gpuobj *, u32 size, u32 align);
  1023. extern void nv50_instmem_put(struct nouveau_gpuobj *);
  1024. extern int nv50_instmem_map(struct nouveau_gpuobj *);
  1025. extern void nv50_instmem_unmap(struct nouveau_gpuobj *);
  1026. extern void nv50_instmem_flush(struct drm_device *);
  1027. extern void nv84_instmem_flush(struct drm_device *);
  1028. /* nvc0_instmem.c */
  1029. extern int nvc0_instmem_init(struct drm_device *);
  1030. extern void nvc0_instmem_takedown(struct drm_device *);
  1031. extern int nvc0_instmem_suspend(struct drm_device *);
  1032. extern void nvc0_instmem_resume(struct drm_device *);
  1033. extern int nvc0_instmem_get(struct nouveau_gpuobj *, u32 size, u32 align);
  1034. extern void nvc0_instmem_put(struct nouveau_gpuobj *);
  1035. extern int nvc0_instmem_map(struct nouveau_gpuobj *);
  1036. extern void nvc0_instmem_unmap(struct nouveau_gpuobj *);
  1037. extern void nvc0_instmem_flush(struct drm_device *);
  1038. /* nv04_mc.c */
  1039. extern int nv04_mc_init(struct drm_device *);
  1040. extern void nv04_mc_takedown(struct drm_device *);
  1041. /* nv40_mc.c */
  1042. extern int nv40_mc_init(struct drm_device *);
  1043. extern void nv40_mc_takedown(struct drm_device *);
  1044. /* nv50_mc.c */
  1045. extern int nv50_mc_init(struct drm_device *);
  1046. extern void nv50_mc_takedown(struct drm_device *);
  1047. /* nv04_timer.c */
  1048. extern int nv04_timer_init(struct drm_device *);
  1049. extern uint64_t nv04_timer_read(struct drm_device *);
  1050. extern void nv04_timer_takedown(struct drm_device *);
  1051. extern long nouveau_compat_ioctl(struct file *file, unsigned int cmd,
  1052. unsigned long arg);
  1053. /* nv04_dac.c */
  1054. extern int nv04_dac_create(struct drm_connector *, struct dcb_entry *);
  1055. extern uint32_t nv17_dac_sample_load(struct drm_encoder *encoder);
  1056. extern int nv04_dac_output_offset(struct drm_encoder *encoder);
  1057. extern void nv04_dac_update_dacclk(struct drm_encoder *encoder, bool enable);
  1058. extern bool nv04_dac_in_use(struct drm_encoder *encoder);
  1059. /* nv04_dfp.c */
  1060. extern int nv04_dfp_create(struct drm_connector *, struct dcb_entry *);
  1061. extern int nv04_dfp_get_bound_head(struct drm_device *dev, struct dcb_entry *dcbent);
  1062. extern void nv04_dfp_bind_head(struct drm_device *dev, struct dcb_entry *dcbent,
  1063. int head, bool dl);
  1064. extern void nv04_dfp_disable(struct drm_device *dev, int head);
  1065. extern void nv04_dfp_update_fp_control(struct drm_encoder *encoder, int mode);
  1066. /* nv04_tv.c */
  1067. extern int nv04_tv_identify(struct drm_device *dev, int i2c_index);
  1068. extern int nv04_tv_create(struct drm_connector *, struct dcb_entry *);
  1069. /* nv17_tv.c */
  1070. extern int nv17_tv_create(struct drm_connector *, struct dcb_entry *);
  1071. /* nv04_display.c */
  1072. extern int nv04_display_early_init(struct drm_device *);
  1073. extern void nv04_display_late_takedown(struct drm_device *);
  1074. extern int nv04_display_create(struct drm_device *);
  1075. extern int nv04_display_init(struct drm_device *);
  1076. extern void nv04_display_destroy(struct drm_device *);
  1077. /* nv04_crtc.c */
  1078. extern int nv04_crtc_create(struct drm_device *, int index);
  1079. /* nouveau_bo.c */
  1080. extern struct ttm_bo_driver nouveau_bo_driver;
  1081. extern int nouveau_bo_new(struct drm_device *, struct nouveau_channel *,
  1082. int size, int align, uint32_t flags,
  1083. uint32_t tile_mode, uint32_t tile_flags,
  1084. bool no_vm, bool mappable, struct nouveau_bo **);
  1085. extern int nouveau_bo_pin(struct nouveau_bo *, uint32_t flags);
  1086. extern int nouveau_bo_unpin(struct nouveau_bo *);
  1087. extern int nouveau_bo_map(struct nouveau_bo *);
  1088. extern void nouveau_bo_unmap(struct nouveau_bo *);
  1089. extern void nouveau_bo_placement_set(struct nouveau_bo *, uint32_t type,
  1090. uint32_t busy);
  1091. extern u16 nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index);
  1092. extern void nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val);
  1093. extern u32 nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index);
  1094. extern void nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val);
  1095. extern void nouveau_bo_fence(struct nouveau_bo *, struct nouveau_fence *);
  1096. extern int nouveau_bo_validate(struct nouveau_bo *, bool interruptible,
  1097. bool no_wait_reserve, bool no_wait_gpu);
  1098. /* nouveau_fence.c */
  1099. struct nouveau_fence;
  1100. extern int nouveau_fence_init(struct drm_device *);
  1101. extern void nouveau_fence_fini(struct drm_device *);
  1102. extern int nouveau_fence_channel_init(struct nouveau_channel *);
  1103. extern void nouveau_fence_channel_fini(struct nouveau_channel *);
  1104. extern void nouveau_fence_update(struct nouveau_channel *);
  1105. extern int nouveau_fence_new(struct nouveau_channel *, struct nouveau_fence **,
  1106. bool emit);
  1107. extern int nouveau_fence_emit(struct nouveau_fence *);
  1108. extern void nouveau_fence_work(struct nouveau_fence *fence,
  1109. void (*work)(void *priv, bool signalled),
  1110. void *priv);
  1111. struct nouveau_channel *nouveau_fence_channel(struct nouveau_fence *);
  1112. extern bool __nouveau_fence_signalled(void *obj, void *arg);
  1113. extern int __nouveau_fence_wait(void *obj, void *arg, bool lazy, bool intr);
  1114. extern int __nouveau_fence_flush(void *obj, void *arg);
  1115. extern void __nouveau_fence_unref(void **obj);
  1116. extern void *__nouveau_fence_ref(void *obj);
  1117. static inline bool nouveau_fence_signalled(struct nouveau_fence *obj)
  1118. {
  1119. return __nouveau_fence_signalled(obj, NULL);
  1120. }
  1121. static inline int
  1122. nouveau_fence_wait(struct nouveau_fence *obj, bool lazy, bool intr)
  1123. {
  1124. return __nouveau_fence_wait(obj, NULL, lazy, intr);
  1125. }
  1126. extern int nouveau_fence_sync(struct nouveau_fence *, struct nouveau_channel *);
  1127. static inline int nouveau_fence_flush(struct nouveau_fence *obj)
  1128. {
  1129. return __nouveau_fence_flush(obj, NULL);
  1130. }
  1131. static inline void nouveau_fence_unref(struct nouveau_fence **obj)
  1132. {
  1133. __nouveau_fence_unref((void **)obj);
  1134. }
  1135. static inline struct nouveau_fence *nouveau_fence_ref(struct nouveau_fence *obj)
  1136. {
  1137. return __nouveau_fence_ref(obj);
  1138. }
  1139. /* nouveau_gem.c */
  1140. extern int nouveau_gem_new(struct drm_device *, struct nouveau_channel *,
  1141. int size, int align, uint32_t flags,
  1142. uint32_t tile_mode, uint32_t tile_flags,
  1143. bool no_vm, bool mappable, struct nouveau_bo **);
  1144. extern int nouveau_gem_object_new(struct drm_gem_object *);
  1145. extern void nouveau_gem_object_del(struct drm_gem_object *);
  1146. extern int nouveau_gem_ioctl_new(struct drm_device *, void *,
  1147. struct drm_file *);
  1148. extern int nouveau_gem_ioctl_pushbuf(struct drm_device *, void *,
  1149. struct drm_file *);
  1150. extern int nouveau_gem_ioctl_cpu_prep(struct drm_device *, void *,
  1151. struct drm_file *);
  1152. extern int nouveau_gem_ioctl_cpu_fini(struct drm_device *, void *,
  1153. struct drm_file *);
  1154. extern int nouveau_gem_ioctl_info(struct drm_device *, void *,
  1155. struct drm_file *);
  1156. /* nouveau_display.c */
  1157. int nouveau_vblank_enable(struct drm_device *dev, int crtc);
  1158. void nouveau_vblank_disable(struct drm_device *dev, int crtc);
  1159. int nouveau_crtc_page_flip(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  1160. struct drm_pending_vblank_event *event);
  1161. int nouveau_finish_page_flip(struct nouveau_channel *,
  1162. struct nouveau_page_flip_state *);
  1163. /* nv10_gpio.c */
  1164. int nv10_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
  1165. int nv10_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
  1166. /* nv50_gpio.c */
  1167. int nv50_gpio_init(struct drm_device *dev);
  1168. void nv50_gpio_fini(struct drm_device *dev);
  1169. int nv50_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
  1170. int nv50_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
  1171. int nv50_gpio_irq_register(struct drm_device *, enum dcb_gpio_tag,
  1172. void (*)(void *, int), void *);
  1173. void nv50_gpio_irq_unregister(struct drm_device *, enum dcb_gpio_tag,
  1174. void (*)(void *, int), void *);
  1175. bool nv50_gpio_irq_enable(struct drm_device *, enum dcb_gpio_tag, bool on);
  1176. /* nv50_calc. */
  1177. int nv50_calc_pll(struct drm_device *, struct pll_lims *, int clk,
  1178. int *N1, int *M1, int *N2, int *M2, int *P);
  1179. int nv50_calc_pll2(struct drm_device *, struct pll_lims *,
  1180. int clk, int *N, int *fN, int *M, int *P);
  1181. #ifndef ioread32_native
  1182. #ifdef __BIG_ENDIAN
  1183. #define ioread16_native ioread16be
  1184. #define iowrite16_native iowrite16be
  1185. #define ioread32_native ioread32be
  1186. #define iowrite32_native iowrite32be
  1187. #else /* def __BIG_ENDIAN */
  1188. #define ioread16_native ioread16
  1189. #define iowrite16_native iowrite16
  1190. #define ioread32_native ioread32
  1191. #define iowrite32_native iowrite32
  1192. #endif /* def __BIG_ENDIAN else */
  1193. #endif /* !ioread32_native */
  1194. /* channel control reg access */
  1195. static inline u32 nvchan_rd32(struct nouveau_channel *chan, unsigned reg)
  1196. {
  1197. return ioread32_native(chan->user + reg);
  1198. }
  1199. static inline void nvchan_wr32(struct nouveau_channel *chan,
  1200. unsigned reg, u32 val)
  1201. {
  1202. iowrite32_native(val, chan->user + reg);
  1203. }
  1204. /* register access */
  1205. static inline u32 nv_rd32(struct drm_device *dev, unsigned reg)
  1206. {
  1207. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1208. return ioread32_native(dev_priv->mmio + reg);
  1209. }
  1210. static inline void nv_wr32(struct drm_device *dev, unsigned reg, u32 val)
  1211. {
  1212. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1213. iowrite32_native(val, dev_priv->mmio + reg);
  1214. }
  1215. static inline u32 nv_mask(struct drm_device *dev, u32 reg, u32 mask, u32 val)
  1216. {
  1217. u32 tmp = nv_rd32(dev, reg);
  1218. nv_wr32(dev, reg, (tmp & ~mask) | val);
  1219. return tmp;
  1220. }
  1221. static inline u8 nv_rd08(struct drm_device *dev, unsigned reg)
  1222. {
  1223. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1224. return ioread8(dev_priv->mmio + reg);
  1225. }
  1226. static inline void nv_wr08(struct drm_device *dev, unsigned reg, u8 val)
  1227. {
  1228. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1229. iowrite8(val, dev_priv->mmio + reg);
  1230. }
  1231. #define nv_wait(dev, reg, mask, val) \
  1232. nouveau_wait_eq(dev, 2000000000ULL, (reg), (mask), (val))
  1233. #define nv_wait_ne(dev, reg, mask, val) \
  1234. nouveau_wait_ne(dev, 2000000000ULL, (reg), (mask), (val))
  1235. /* PRAMIN access */
  1236. static inline u32 nv_ri32(struct drm_device *dev, unsigned offset)
  1237. {
  1238. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1239. return ioread32_native(dev_priv->ramin + offset);
  1240. }
  1241. static inline void nv_wi32(struct drm_device *dev, unsigned offset, u32 val)
  1242. {
  1243. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1244. iowrite32_native(val, dev_priv->ramin + offset);
  1245. }
  1246. /* object access */
  1247. extern u32 nv_ro32(struct nouveau_gpuobj *, u32 offset);
  1248. extern void nv_wo32(struct nouveau_gpuobj *, u32 offset, u32 val);
  1249. /*
  1250. * Logging
  1251. * Argument d is (struct drm_device *).
  1252. */
  1253. #define NV_PRINTK(level, d, fmt, arg...) \
  1254. printk(level "[" DRM_NAME "] " DRIVER_NAME " %s: " fmt, \
  1255. pci_name(d->pdev), ##arg)
  1256. #ifndef NV_DEBUG_NOTRACE
  1257. #define NV_DEBUG(d, fmt, arg...) do { \
  1258. if (drm_debug & DRM_UT_DRIVER) { \
  1259. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1260. __LINE__, ##arg); \
  1261. } \
  1262. } while (0)
  1263. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1264. if (drm_debug & DRM_UT_KMS) { \
  1265. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1266. __LINE__, ##arg); \
  1267. } \
  1268. } while (0)
  1269. #else
  1270. #define NV_DEBUG(d, fmt, arg...) do { \
  1271. if (drm_debug & DRM_UT_DRIVER) \
  1272. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1273. } while (0)
  1274. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1275. if (drm_debug & DRM_UT_KMS) \
  1276. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1277. } while (0)
  1278. #endif
  1279. #define NV_ERROR(d, fmt, arg...) NV_PRINTK(KERN_ERR, d, fmt, ##arg)
  1280. #define NV_INFO(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1281. #define NV_TRACEWARN(d, fmt, arg...) NV_PRINTK(KERN_NOTICE, d, fmt, ##arg)
  1282. #define NV_TRACE(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1283. #define NV_WARN(d, fmt, arg...) NV_PRINTK(KERN_WARNING, d, fmt, ##arg)
  1284. /* nouveau_reg_debug bitmask */
  1285. enum {
  1286. NOUVEAU_REG_DEBUG_MC = 0x1,
  1287. NOUVEAU_REG_DEBUG_VIDEO = 0x2,
  1288. NOUVEAU_REG_DEBUG_FB = 0x4,
  1289. NOUVEAU_REG_DEBUG_EXTDEV = 0x8,
  1290. NOUVEAU_REG_DEBUG_CRTC = 0x10,
  1291. NOUVEAU_REG_DEBUG_RAMDAC = 0x20,
  1292. NOUVEAU_REG_DEBUG_VGACRTC = 0x40,
  1293. NOUVEAU_REG_DEBUG_RMVIO = 0x80,
  1294. NOUVEAU_REG_DEBUG_VGAATTR = 0x100,
  1295. NOUVEAU_REG_DEBUG_EVO = 0x200,
  1296. };
  1297. #define NV_REG_DEBUG(type, dev, fmt, arg...) do { \
  1298. if (nouveau_reg_debug & NOUVEAU_REG_DEBUG_##type) \
  1299. NV_PRINTK(KERN_DEBUG, dev, "%s: " fmt, __func__, ##arg); \
  1300. } while (0)
  1301. static inline bool
  1302. nv_two_heads(struct drm_device *dev)
  1303. {
  1304. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1305. const int impl = dev->pci_device & 0x0ff0;
  1306. if (dev_priv->card_type >= NV_10 && impl != 0x0100 &&
  1307. impl != 0x0150 && impl != 0x01a0 && impl != 0x0200)
  1308. return true;
  1309. return false;
  1310. }
  1311. static inline bool
  1312. nv_gf4_disp_arch(struct drm_device *dev)
  1313. {
  1314. return nv_two_heads(dev) && (dev->pci_device & 0x0ff0) != 0x0110;
  1315. }
  1316. static inline bool
  1317. nv_two_reg_pll(struct drm_device *dev)
  1318. {
  1319. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1320. const int impl = dev->pci_device & 0x0ff0;
  1321. if (impl == 0x0310 || impl == 0x0340 || dev_priv->card_type >= NV_40)
  1322. return true;
  1323. return false;
  1324. }
  1325. static inline bool
  1326. nv_match_device(struct drm_device *dev, unsigned device,
  1327. unsigned sub_vendor, unsigned sub_device)
  1328. {
  1329. return dev->pdev->device == device &&
  1330. dev->pdev->subsystem_vendor == sub_vendor &&
  1331. dev->pdev->subsystem_device == sub_device;
  1332. }
  1333. /* memory type/access flags, do not match hardware values */
  1334. #define NV_MEM_ACCESS_RO 1
  1335. #define NV_MEM_ACCESS_WO 2
  1336. #define NV_MEM_ACCESS_RW (NV_MEM_ACCESS_RO | NV_MEM_ACCESS_WO)
  1337. #define NV_MEM_ACCESS_SYS 4
  1338. #define NV_MEM_ACCESS_VM 8
  1339. #define NV_MEM_TARGET_VRAM 0
  1340. #define NV_MEM_TARGET_PCI 1
  1341. #define NV_MEM_TARGET_PCI_NOSNOOP 2
  1342. #define NV_MEM_TARGET_VM 3
  1343. #define NV_MEM_TARGET_GART 4
  1344. #define NV_MEM_TYPE_VM 0x7f
  1345. #define NV_MEM_COMP_VM 0x03
  1346. /* NV_SW object class */
  1347. #define NV_SW 0x0000506e
  1348. #define NV_SW_DMA_SEMAPHORE 0x00000060
  1349. #define NV_SW_SEMAPHORE_OFFSET 0x00000064
  1350. #define NV_SW_SEMAPHORE_ACQUIRE 0x00000068
  1351. #define NV_SW_SEMAPHORE_RELEASE 0x0000006c
  1352. #define NV_SW_YIELD 0x00000080
  1353. #define NV_SW_DMA_VBLSEM 0x0000018c
  1354. #define NV_SW_VBLSEM_OFFSET 0x00000400
  1355. #define NV_SW_VBLSEM_RELEASE_VALUE 0x00000404
  1356. #define NV_SW_VBLSEM_RELEASE 0x00000408
  1357. #define NV_SW_PAGE_FLIP 0x00000500
  1358. #endif /* __NOUVEAU_DRV_H__ */