ac97.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520
  1. /* sound/soc/samsung/ac97.c
  2. *
  3. * ALSA SoC Audio Layer - S3C AC97 Controller driver
  4. * Evolved from s3c2443-ac97.c
  5. *
  6. * Copyright (c) 2010 Samsung Electronics Co. Ltd
  7. * Author: Jaswinder Singh <jassi.brar@samsung.com>
  8. * Credits: Graeme Gregory, Sean Choi
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/io.h>
  15. #include <linux/delay.h>
  16. #include <linux/clk.h>
  17. #include <sound/soc.h>
  18. #include <mach/dma.h>
  19. #include <plat/regs-ac97.h>
  20. #include <plat/audio.h>
  21. #include "dma.h"
  22. #define AC_CMD_ADDR(x) (x << 16)
  23. #define AC_CMD_DATA(x) (x & 0xffff)
  24. #define S3C_AC97_DAI_PCM 0
  25. #define S3C_AC97_DAI_MIC 1
  26. struct s3c_ac97_info {
  27. struct clk *ac97_clk;
  28. void __iomem *regs;
  29. struct mutex lock;
  30. struct completion done;
  31. };
  32. static struct s3c_ac97_info s3c_ac97;
  33. static struct s3c2410_dma_client s3c_dma_client_out = {
  34. .name = "AC97 PCMOut"
  35. };
  36. static struct s3c2410_dma_client s3c_dma_client_in = {
  37. .name = "AC97 PCMIn"
  38. };
  39. static struct s3c2410_dma_client s3c_dma_client_micin = {
  40. .name = "AC97 MicIn"
  41. };
  42. static struct s3c_dma_params s3c_ac97_pcm_out = {
  43. .client = &s3c_dma_client_out,
  44. .dma_size = 4,
  45. };
  46. static struct s3c_dma_params s3c_ac97_pcm_in = {
  47. .client = &s3c_dma_client_in,
  48. .dma_size = 4,
  49. };
  50. static struct s3c_dma_params s3c_ac97_mic_in = {
  51. .client = &s3c_dma_client_micin,
  52. .dma_size = 4,
  53. };
  54. static void s3c_ac97_activate(struct snd_ac97 *ac97)
  55. {
  56. u32 ac_glbctrl, stat;
  57. stat = readl(s3c_ac97.regs + S3C_AC97_GLBSTAT) & 0x7;
  58. if (stat == S3C_AC97_GLBSTAT_MAINSTATE_ACTIVE)
  59. return; /* Return if already active */
  60. INIT_COMPLETION(s3c_ac97.done);
  61. ac_glbctrl = readl(s3c_ac97.regs + S3C_AC97_GLBCTRL);
  62. ac_glbctrl = S3C_AC97_GLBCTRL_ACLINKON;
  63. writel(ac_glbctrl, s3c_ac97.regs + S3C_AC97_GLBCTRL);
  64. msleep(1);
  65. ac_glbctrl |= S3C_AC97_GLBCTRL_TRANSFERDATAENABLE;
  66. writel(ac_glbctrl, s3c_ac97.regs + S3C_AC97_GLBCTRL);
  67. msleep(1);
  68. ac_glbctrl = readl(s3c_ac97.regs + S3C_AC97_GLBCTRL);
  69. ac_glbctrl |= S3C_AC97_GLBCTRL_CODECREADYIE;
  70. writel(ac_glbctrl, s3c_ac97.regs + S3C_AC97_GLBCTRL);
  71. if (!wait_for_completion_timeout(&s3c_ac97.done, HZ))
  72. pr_err("AC97: Unable to activate!");
  73. }
  74. static unsigned short s3c_ac97_read(struct snd_ac97 *ac97,
  75. unsigned short reg)
  76. {
  77. u32 ac_glbctrl, ac_codec_cmd;
  78. u32 stat, addr, data;
  79. mutex_lock(&s3c_ac97.lock);
  80. s3c_ac97_activate(ac97);
  81. INIT_COMPLETION(s3c_ac97.done);
  82. ac_codec_cmd = readl(s3c_ac97.regs + S3C_AC97_CODEC_CMD);
  83. ac_codec_cmd = S3C_AC97_CODEC_CMD_READ | AC_CMD_ADDR(reg);
  84. writel(ac_codec_cmd, s3c_ac97.regs + S3C_AC97_CODEC_CMD);
  85. udelay(50);
  86. ac_glbctrl = readl(s3c_ac97.regs + S3C_AC97_GLBCTRL);
  87. ac_glbctrl |= S3C_AC97_GLBCTRL_CODECREADYIE;
  88. writel(ac_glbctrl, s3c_ac97.regs + S3C_AC97_GLBCTRL);
  89. if (!wait_for_completion_timeout(&s3c_ac97.done, HZ))
  90. pr_err("AC97: Unable to read!");
  91. stat = readl(s3c_ac97.regs + S3C_AC97_STAT);
  92. addr = (stat >> 16) & 0x7f;
  93. data = (stat & 0xffff);
  94. if (addr != reg)
  95. pr_err("ac97: req addr = %02x, rep addr = %02x\n",
  96. reg, addr);
  97. mutex_unlock(&s3c_ac97.lock);
  98. return (unsigned short)data;
  99. }
  100. static void s3c_ac97_write(struct snd_ac97 *ac97, unsigned short reg,
  101. unsigned short val)
  102. {
  103. u32 ac_glbctrl, ac_codec_cmd;
  104. mutex_lock(&s3c_ac97.lock);
  105. s3c_ac97_activate(ac97);
  106. INIT_COMPLETION(s3c_ac97.done);
  107. ac_codec_cmd = readl(s3c_ac97.regs + S3C_AC97_CODEC_CMD);
  108. ac_codec_cmd = AC_CMD_ADDR(reg) | AC_CMD_DATA(val);
  109. writel(ac_codec_cmd, s3c_ac97.regs + S3C_AC97_CODEC_CMD);
  110. udelay(50);
  111. ac_glbctrl = readl(s3c_ac97.regs + S3C_AC97_GLBCTRL);
  112. ac_glbctrl |= S3C_AC97_GLBCTRL_CODECREADYIE;
  113. writel(ac_glbctrl, s3c_ac97.regs + S3C_AC97_GLBCTRL);
  114. if (!wait_for_completion_timeout(&s3c_ac97.done, HZ))
  115. pr_err("AC97: Unable to write!");
  116. ac_codec_cmd = readl(s3c_ac97.regs + S3C_AC97_CODEC_CMD);
  117. ac_codec_cmd |= S3C_AC97_CODEC_CMD_READ;
  118. writel(ac_codec_cmd, s3c_ac97.regs + S3C_AC97_CODEC_CMD);
  119. mutex_unlock(&s3c_ac97.lock);
  120. }
  121. static void s3c_ac97_cold_reset(struct snd_ac97 *ac97)
  122. {
  123. pr_debug("AC97: Cold reset\n");
  124. writel(S3C_AC97_GLBCTRL_COLDRESET,
  125. s3c_ac97.regs + S3C_AC97_GLBCTRL);
  126. msleep(1);
  127. writel(0, s3c_ac97.regs + S3C_AC97_GLBCTRL);
  128. msleep(1);
  129. }
  130. static void s3c_ac97_warm_reset(struct snd_ac97 *ac97)
  131. {
  132. u32 stat;
  133. stat = readl(s3c_ac97.regs + S3C_AC97_GLBSTAT) & 0x7;
  134. if (stat == S3C_AC97_GLBSTAT_MAINSTATE_ACTIVE)
  135. return; /* Return if already active */
  136. pr_debug("AC97: Warm reset\n");
  137. writel(S3C_AC97_GLBCTRL_WARMRESET, s3c_ac97.regs + S3C_AC97_GLBCTRL);
  138. msleep(1);
  139. writel(0, s3c_ac97.regs + S3C_AC97_GLBCTRL);
  140. msleep(1);
  141. s3c_ac97_activate(ac97);
  142. }
  143. static irqreturn_t s3c_ac97_irq(int irq, void *dev_id)
  144. {
  145. u32 ac_glbctrl, ac_glbstat;
  146. ac_glbstat = readl(s3c_ac97.regs + S3C_AC97_GLBSTAT);
  147. if (ac_glbstat & S3C_AC97_GLBSTAT_CODECREADY) {
  148. ac_glbctrl = readl(s3c_ac97.regs + S3C_AC97_GLBCTRL);
  149. ac_glbctrl &= ~S3C_AC97_GLBCTRL_CODECREADYIE;
  150. writel(ac_glbctrl, s3c_ac97.regs + S3C_AC97_GLBCTRL);
  151. complete(&s3c_ac97.done);
  152. }
  153. ac_glbctrl = readl(s3c_ac97.regs + S3C_AC97_GLBCTRL);
  154. ac_glbctrl |= (1<<30); /* Clear interrupt */
  155. writel(ac_glbctrl, s3c_ac97.regs + S3C_AC97_GLBCTRL);
  156. return IRQ_HANDLED;
  157. }
  158. struct snd_ac97_bus_ops soc_ac97_ops = {
  159. .read = s3c_ac97_read,
  160. .write = s3c_ac97_write,
  161. .warm_reset = s3c_ac97_warm_reset,
  162. .reset = s3c_ac97_cold_reset,
  163. };
  164. EXPORT_SYMBOL_GPL(soc_ac97_ops);
  165. static int s3c_ac97_hw_params(struct snd_pcm_substream *substream,
  166. struct snd_pcm_hw_params *params,
  167. struct snd_soc_dai *dai)
  168. {
  169. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  170. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  171. struct s3c_dma_params *dma_data;
  172. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  173. dma_data = &s3c_ac97_pcm_out;
  174. else
  175. dma_data = &s3c_ac97_pcm_in;
  176. snd_soc_dai_set_dma_data(cpu_dai, substream, dma_data);
  177. return 0;
  178. }
  179. static int s3c_ac97_trigger(struct snd_pcm_substream *substream, int cmd,
  180. struct snd_soc_dai *dai)
  181. {
  182. u32 ac_glbctrl;
  183. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  184. struct s3c_dma_params *dma_data =
  185. snd_soc_dai_get_dma_data(rtd->cpu_dai, substream);
  186. ac_glbctrl = readl(s3c_ac97.regs + S3C_AC97_GLBCTRL);
  187. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
  188. ac_glbctrl &= ~S3C_AC97_GLBCTRL_PCMINTM_MASK;
  189. else
  190. ac_glbctrl &= ~S3C_AC97_GLBCTRL_PCMOUTTM_MASK;
  191. switch (cmd) {
  192. case SNDRV_PCM_TRIGGER_START:
  193. case SNDRV_PCM_TRIGGER_RESUME:
  194. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  195. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
  196. ac_glbctrl |= S3C_AC97_GLBCTRL_PCMINTM_DMA;
  197. else
  198. ac_glbctrl |= S3C_AC97_GLBCTRL_PCMOUTTM_DMA;
  199. break;
  200. case SNDRV_PCM_TRIGGER_STOP:
  201. case SNDRV_PCM_TRIGGER_SUSPEND:
  202. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  203. break;
  204. }
  205. writel(ac_glbctrl, s3c_ac97.regs + S3C_AC97_GLBCTRL);
  206. s3c2410_dma_ctrl(dma_data->channel, S3C2410_DMAOP_STARTED);
  207. return 0;
  208. }
  209. static int s3c_ac97_hw_mic_params(struct snd_pcm_substream *substream,
  210. struct snd_pcm_hw_params *params,
  211. struct snd_soc_dai *dai)
  212. {
  213. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  214. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  215. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  216. return -ENODEV;
  217. else
  218. snd_soc_dai_set_dma_data(cpu_dai, substream, &s3c_ac97_mic_in);
  219. return 0;
  220. }
  221. static int s3c_ac97_mic_trigger(struct snd_pcm_substream *substream,
  222. int cmd, struct snd_soc_dai *dai)
  223. {
  224. u32 ac_glbctrl;
  225. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  226. struct s3c_dma_params *dma_data =
  227. snd_soc_dai_get_dma_data(rtd->cpu_dai, substream);
  228. ac_glbctrl = readl(s3c_ac97.regs + S3C_AC97_GLBCTRL);
  229. ac_glbctrl &= ~S3C_AC97_GLBCTRL_MICINTM_MASK;
  230. switch (cmd) {
  231. case SNDRV_PCM_TRIGGER_START:
  232. case SNDRV_PCM_TRIGGER_RESUME:
  233. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  234. ac_glbctrl |= S3C_AC97_GLBCTRL_MICINTM_DMA;
  235. break;
  236. case SNDRV_PCM_TRIGGER_STOP:
  237. case SNDRV_PCM_TRIGGER_SUSPEND:
  238. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  239. break;
  240. }
  241. writel(ac_glbctrl, s3c_ac97.regs + S3C_AC97_GLBCTRL);
  242. s3c2410_dma_ctrl(dma_data->channel, S3C2410_DMAOP_STARTED);
  243. return 0;
  244. }
  245. static struct snd_soc_dai_ops s3c_ac97_dai_ops = {
  246. .hw_params = s3c_ac97_hw_params,
  247. .trigger = s3c_ac97_trigger,
  248. };
  249. static struct snd_soc_dai_ops s3c_ac97_mic_dai_ops = {
  250. .hw_params = s3c_ac97_hw_mic_params,
  251. .trigger = s3c_ac97_mic_trigger,
  252. };
  253. static struct snd_soc_dai_driver s3c_ac97_dai[] = {
  254. [S3C_AC97_DAI_PCM] = {
  255. .name = "samsung-ac97",
  256. .ac97_control = 1,
  257. .playback = {
  258. .stream_name = "AC97 Playback",
  259. .channels_min = 2,
  260. .channels_max = 2,
  261. .rates = SNDRV_PCM_RATE_8000_48000,
  262. .formats = SNDRV_PCM_FMTBIT_S16_LE,},
  263. .capture = {
  264. .stream_name = "AC97 Capture",
  265. .channels_min = 2,
  266. .channels_max = 2,
  267. .rates = SNDRV_PCM_RATE_8000_48000,
  268. .formats = SNDRV_PCM_FMTBIT_S16_LE,},
  269. .ops = &s3c_ac97_dai_ops,
  270. },
  271. [S3C_AC97_DAI_MIC] = {
  272. .name = "samsung-ac97-mic",
  273. .ac97_control = 1,
  274. .capture = {
  275. .stream_name = "AC97 Mic Capture",
  276. .channels_min = 1,
  277. .channels_max = 1,
  278. .rates = SNDRV_PCM_RATE_8000_48000,
  279. .formats = SNDRV_PCM_FMTBIT_S16_LE,},
  280. .ops = &s3c_ac97_mic_dai_ops,
  281. },
  282. };
  283. static __devinit int s3c_ac97_probe(struct platform_device *pdev)
  284. {
  285. struct resource *mem_res, *dmatx_res, *dmarx_res, *dmamic_res, *irq_res;
  286. struct s3c_audio_pdata *ac97_pdata;
  287. int ret;
  288. ac97_pdata = pdev->dev.platform_data;
  289. if (!ac97_pdata || !ac97_pdata->cfg_gpio) {
  290. dev_err(&pdev->dev, "cfg_gpio callback not provided!\n");
  291. return -EINVAL;
  292. }
  293. /* Check for availability of necessary resource */
  294. dmatx_res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  295. if (!dmatx_res) {
  296. dev_err(&pdev->dev, "Unable to get AC97-TX dma resource\n");
  297. return -ENXIO;
  298. }
  299. dmarx_res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
  300. if (!dmarx_res) {
  301. dev_err(&pdev->dev, "Unable to get AC97-RX dma resource\n");
  302. return -ENXIO;
  303. }
  304. dmamic_res = platform_get_resource(pdev, IORESOURCE_DMA, 2);
  305. if (!dmamic_res) {
  306. dev_err(&pdev->dev, "Unable to get AC97-MIC dma resource\n");
  307. return -ENXIO;
  308. }
  309. mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  310. if (!mem_res) {
  311. dev_err(&pdev->dev, "Unable to get register resource\n");
  312. return -ENXIO;
  313. }
  314. irq_res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  315. if (!irq_res) {
  316. dev_err(&pdev->dev, "AC97 IRQ not provided!\n");
  317. return -ENXIO;
  318. }
  319. if (!request_mem_region(mem_res->start,
  320. resource_size(mem_res), "ac97")) {
  321. dev_err(&pdev->dev, "Unable to request register region\n");
  322. return -EBUSY;
  323. }
  324. s3c_ac97_pcm_out.channel = dmatx_res->start;
  325. s3c_ac97_pcm_out.dma_addr = mem_res->start + S3C_AC97_PCM_DATA;
  326. s3c_ac97_pcm_in.channel = dmarx_res->start;
  327. s3c_ac97_pcm_in.dma_addr = mem_res->start + S3C_AC97_PCM_DATA;
  328. s3c_ac97_mic_in.channel = dmamic_res->start;
  329. s3c_ac97_mic_in.dma_addr = mem_res->start + S3C_AC97_MIC_DATA;
  330. init_completion(&s3c_ac97.done);
  331. mutex_init(&s3c_ac97.lock);
  332. s3c_ac97.regs = ioremap(mem_res->start, resource_size(mem_res));
  333. if (s3c_ac97.regs == NULL) {
  334. dev_err(&pdev->dev, "Unable to ioremap register region\n");
  335. ret = -ENXIO;
  336. goto err1;
  337. }
  338. s3c_ac97.ac97_clk = clk_get(&pdev->dev, "ac97");
  339. if (IS_ERR(s3c_ac97.ac97_clk)) {
  340. dev_err(&pdev->dev, "ac97 failed to get ac97_clock\n");
  341. ret = -ENODEV;
  342. goto err2;
  343. }
  344. clk_enable(s3c_ac97.ac97_clk);
  345. if (ac97_pdata->cfg_gpio(pdev)) {
  346. dev_err(&pdev->dev, "Unable to configure gpio\n");
  347. ret = -EINVAL;
  348. goto err3;
  349. }
  350. ret = request_irq(irq_res->start, s3c_ac97_irq,
  351. IRQF_DISABLED, "AC97", NULL);
  352. if (ret < 0) {
  353. dev_err(&pdev->dev, "ac97: interrupt request failed.\n");
  354. goto err4;
  355. }
  356. ret = snd_soc_register_dais(&pdev->dev, s3c_ac97_dai,
  357. ARRAY_SIZE(s3c_ac97_dai));
  358. if (ret)
  359. goto err5;
  360. return 0;
  361. err5:
  362. free_irq(irq_res->start, NULL);
  363. err4:
  364. err3:
  365. clk_disable(s3c_ac97.ac97_clk);
  366. clk_put(s3c_ac97.ac97_clk);
  367. err2:
  368. iounmap(s3c_ac97.regs);
  369. err1:
  370. release_mem_region(mem_res->start, resource_size(mem_res));
  371. return ret;
  372. }
  373. static __devexit int s3c_ac97_remove(struct platform_device *pdev)
  374. {
  375. struct resource *mem_res, *irq_res;
  376. snd_soc_unregister_dais(&pdev->dev, ARRAY_SIZE(s3c_ac97_dai));
  377. irq_res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  378. if (irq_res)
  379. free_irq(irq_res->start, NULL);
  380. clk_disable(s3c_ac97.ac97_clk);
  381. clk_put(s3c_ac97.ac97_clk);
  382. iounmap(s3c_ac97.regs);
  383. mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  384. if (mem_res)
  385. release_mem_region(mem_res->start, resource_size(mem_res));
  386. return 0;
  387. }
  388. static struct platform_driver s3c_ac97_driver = {
  389. .probe = s3c_ac97_probe,
  390. .remove = s3c_ac97_remove,
  391. .driver = {
  392. .name = "samsung-ac97",
  393. .owner = THIS_MODULE,
  394. },
  395. };
  396. static int __init s3c_ac97_init(void)
  397. {
  398. return platform_driver_register(&s3c_ac97_driver);
  399. }
  400. module_init(s3c_ac97_init);
  401. static void __exit s3c_ac97_exit(void)
  402. {
  403. platform_driver_unregister(&s3c_ac97_driver);
  404. }
  405. module_exit(s3c_ac97_exit);
  406. MODULE_AUTHOR("Jaswinder Singh, <jassi.brar@samsung.com>");
  407. MODULE_DESCRIPTION("AC97 driver for the Samsung SoC");
  408. MODULE_LICENSE("GPL");
  409. MODULE_ALIAS("platform:samsung-ac97");