davinci-mcasp.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996
  1. /*
  2. * ALSA SoC McASP Audio Layer for TI DAVINCI processor
  3. *
  4. * Multi-channel Audio Serial Port Driver
  5. *
  6. * Author: Nirmal Pandey <n-pandey@ti.com>,
  7. * Suresh Rajashekara <suresh.r@ti.com>
  8. * Steve Chen <schen@.mvista.com>
  9. *
  10. * Copyright: (C) 2009 MontaVista Software, Inc., <source@mvista.com>
  11. * Copyright: (C) 2009 Texas Instruments, India
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. */
  17. #include <linux/init.h>
  18. #include <linux/module.h>
  19. #include <linux/device.h>
  20. #include <linux/slab.h>
  21. #include <linux/delay.h>
  22. #include <linux/io.h>
  23. #include <linux/clk.h>
  24. #include <sound/core.h>
  25. #include <sound/pcm.h>
  26. #include <sound/pcm_params.h>
  27. #include <sound/initval.h>
  28. #include <sound/soc.h>
  29. #include "davinci-pcm.h"
  30. #include "davinci-mcasp.h"
  31. /*
  32. * McASP register definitions
  33. */
  34. #define DAVINCI_MCASP_PID_REG 0x00
  35. #define DAVINCI_MCASP_PWREMUMGT_REG 0x04
  36. #define DAVINCI_MCASP_PFUNC_REG 0x10
  37. #define DAVINCI_MCASP_PDIR_REG 0x14
  38. #define DAVINCI_MCASP_PDOUT_REG 0x18
  39. #define DAVINCI_MCASP_PDSET_REG 0x1c
  40. #define DAVINCI_MCASP_PDCLR_REG 0x20
  41. #define DAVINCI_MCASP_TLGC_REG 0x30
  42. #define DAVINCI_MCASP_TLMR_REG 0x34
  43. #define DAVINCI_MCASP_GBLCTL_REG 0x44
  44. #define DAVINCI_MCASP_AMUTE_REG 0x48
  45. #define DAVINCI_MCASP_LBCTL_REG 0x4c
  46. #define DAVINCI_MCASP_TXDITCTL_REG 0x50
  47. #define DAVINCI_MCASP_GBLCTLR_REG 0x60
  48. #define DAVINCI_MCASP_RXMASK_REG 0x64
  49. #define DAVINCI_MCASP_RXFMT_REG 0x68
  50. #define DAVINCI_MCASP_RXFMCTL_REG 0x6c
  51. #define DAVINCI_MCASP_ACLKRCTL_REG 0x70
  52. #define DAVINCI_MCASP_AHCLKRCTL_REG 0x74
  53. #define DAVINCI_MCASP_RXTDM_REG 0x78
  54. #define DAVINCI_MCASP_EVTCTLR_REG 0x7c
  55. #define DAVINCI_MCASP_RXSTAT_REG 0x80
  56. #define DAVINCI_MCASP_RXTDMSLOT_REG 0x84
  57. #define DAVINCI_MCASP_RXCLKCHK_REG 0x88
  58. #define DAVINCI_MCASP_REVTCTL_REG 0x8c
  59. #define DAVINCI_MCASP_GBLCTLX_REG 0xa0
  60. #define DAVINCI_MCASP_TXMASK_REG 0xa4
  61. #define DAVINCI_MCASP_TXFMT_REG 0xa8
  62. #define DAVINCI_MCASP_TXFMCTL_REG 0xac
  63. #define DAVINCI_MCASP_ACLKXCTL_REG 0xb0
  64. #define DAVINCI_MCASP_AHCLKXCTL_REG 0xb4
  65. #define DAVINCI_MCASP_TXTDM_REG 0xb8
  66. #define DAVINCI_MCASP_EVTCTLX_REG 0xbc
  67. #define DAVINCI_MCASP_TXSTAT_REG 0xc0
  68. #define DAVINCI_MCASP_TXTDMSLOT_REG 0xc4
  69. #define DAVINCI_MCASP_TXCLKCHK_REG 0xc8
  70. #define DAVINCI_MCASP_XEVTCTL_REG 0xcc
  71. /* Left(even TDM Slot) Channel Status Register File */
  72. #define DAVINCI_MCASP_DITCSRA_REG 0x100
  73. /* Right(odd TDM slot) Channel Status Register File */
  74. #define DAVINCI_MCASP_DITCSRB_REG 0x118
  75. /* Left(even TDM slot) User Data Register File */
  76. #define DAVINCI_MCASP_DITUDRA_REG 0x130
  77. /* Right(odd TDM Slot) User Data Register File */
  78. #define DAVINCI_MCASP_DITUDRB_REG 0x148
  79. /* Serializer n Control Register */
  80. #define DAVINCI_MCASP_XRSRCTL_BASE_REG 0x180
  81. #define DAVINCI_MCASP_XRSRCTL_REG(n) (DAVINCI_MCASP_XRSRCTL_BASE_REG + \
  82. (n << 2))
  83. /* Transmit Buffer for Serializer n */
  84. #define DAVINCI_MCASP_TXBUF_REG 0x200
  85. /* Receive Buffer for Serializer n */
  86. #define DAVINCI_MCASP_RXBUF_REG 0x280
  87. /* McASP FIFO Registers */
  88. #define DAVINCI_MCASP_WFIFOCTL (0x1010)
  89. #define DAVINCI_MCASP_WFIFOSTS (0x1014)
  90. #define DAVINCI_MCASP_RFIFOCTL (0x1018)
  91. #define DAVINCI_MCASP_RFIFOSTS (0x101C)
  92. /*
  93. * DAVINCI_MCASP_PWREMUMGT_REG - Power Down and Emulation Management
  94. * Register Bits
  95. */
  96. #define MCASP_FREE BIT(0)
  97. #define MCASP_SOFT BIT(1)
  98. /*
  99. * DAVINCI_MCASP_PFUNC_REG - Pin Function / GPIO Enable Register Bits
  100. */
  101. #define AXR(n) (1<<n)
  102. #define PFUNC_AMUTE BIT(25)
  103. #define ACLKX BIT(26)
  104. #define AHCLKX BIT(27)
  105. #define AFSX BIT(28)
  106. #define ACLKR BIT(29)
  107. #define AHCLKR BIT(30)
  108. #define AFSR BIT(31)
  109. /*
  110. * DAVINCI_MCASP_PDIR_REG - Pin Direction Register Bits
  111. */
  112. #define AXR(n) (1<<n)
  113. #define PDIR_AMUTE BIT(25)
  114. #define ACLKX BIT(26)
  115. #define AHCLKX BIT(27)
  116. #define AFSX BIT(28)
  117. #define ACLKR BIT(29)
  118. #define AHCLKR BIT(30)
  119. #define AFSR BIT(31)
  120. /*
  121. * DAVINCI_MCASP_TXDITCTL_REG - Transmit DIT Control Register Bits
  122. */
  123. #define DITEN BIT(0) /* Transmit DIT mode enable/disable */
  124. #define VA BIT(2)
  125. #define VB BIT(3)
  126. /*
  127. * DAVINCI_MCASP_TXFMT_REG - Transmit Bitstream Format Register Bits
  128. */
  129. #define TXROT(val) (val)
  130. #define TXSEL BIT(3)
  131. #define TXSSZ(val) (val<<4)
  132. #define TXPBIT(val) (val<<8)
  133. #define TXPAD(val) (val<<13)
  134. #define TXORD BIT(15)
  135. #define FSXDLY(val) (val<<16)
  136. /*
  137. * DAVINCI_MCASP_RXFMT_REG - Receive Bitstream Format Register Bits
  138. */
  139. #define RXROT(val) (val)
  140. #define RXSEL BIT(3)
  141. #define RXSSZ(val) (val<<4)
  142. #define RXPBIT(val) (val<<8)
  143. #define RXPAD(val) (val<<13)
  144. #define RXORD BIT(15)
  145. #define FSRDLY(val) (val<<16)
  146. /*
  147. * DAVINCI_MCASP_TXFMCTL_REG - Transmit Frame Control Register Bits
  148. */
  149. #define FSXPOL BIT(0)
  150. #define AFSXE BIT(1)
  151. #define FSXDUR BIT(4)
  152. #define FSXMOD(val) (val<<7)
  153. /*
  154. * DAVINCI_MCASP_RXFMCTL_REG - Receive Frame Control Register Bits
  155. */
  156. #define FSRPOL BIT(0)
  157. #define AFSRE BIT(1)
  158. #define FSRDUR BIT(4)
  159. #define FSRMOD(val) (val<<7)
  160. /*
  161. * DAVINCI_MCASP_ACLKXCTL_REG - Transmit Clock Control Register Bits
  162. */
  163. #define ACLKXDIV(val) (val)
  164. #define ACLKXE BIT(5)
  165. #define TX_ASYNC BIT(6)
  166. #define ACLKXPOL BIT(7)
  167. /*
  168. * DAVINCI_MCASP_ACLKRCTL_REG Receive Clock Control Register Bits
  169. */
  170. #define ACLKRDIV(val) (val)
  171. #define ACLKRE BIT(5)
  172. #define RX_ASYNC BIT(6)
  173. #define ACLKRPOL BIT(7)
  174. /*
  175. * DAVINCI_MCASP_AHCLKXCTL_REG - High Frequency Transmit Clock Control
  176. * Register Bits
  177. */
  178. #define AHCLKXDIV(val) (val)
  179. #define AHCLKXPOL BIT(14)
  180. #define AHCLKXE BIT(15)
  181. /*
  182. * DAVINCI_MCASP_AHCLKRCTL_REG - High Frequency Receive Clock Control
  183. * Register Bits
  184. */
  185. #define AHCLKRDIV(val) (val)
  186. #define AHCLKRPOL BIT(14)
  187. #define AHCLKRE BIT(15)
  188. /*
  189. * DAVINCI_MCASP_XRSRCTL_BASE_REG - Serializer Control Register Bits
  190. */
  191. #define MODE(val) (val)
  192. #define DISMOD (val)(val<<2)
  193. #define TXSTATE BIT(4)
  194. #define RXSTATE BIT(5)
  195. /*
  196. * DAVINCI_MCASP_LBCTL_REG - Loop Back Control Register Bits
  197. */
  198. #define LBEN BIT(0)
  199. #define LBORD BIT(1)
  200. #define LBGENMODE(val) (val<<2)
  201. /*
  202. * DAVINCI_MCASP_TXTDMSLOT_REG - Transmit TDM Slot Register configuration
  203. */
  204. #define TXTDMS(n) (1<<n)
  205. /*
  206. * DAVINCI_MCASP_RXTDMSLOT_REG - Receive TDM Slot Register configuration
  207. */
  208. #define RXTDMS(n) (1<<n)
  209. /*
  210. * DAVINCI_MCASP_GBLCTL_REG - Global Control Register Bits
  211. */
  212. #define RXCLKRST BIT(0) /* Receiver Clock Divider Reset */
  213. #define RXHCLKRST BIT(1) /* Receiver High Frequency Clock Divider */
  214. #define RXSERCLR BIT(2) /* Receiver Serializer Clear */
  215. #define RXSMRST BIT(3) /* Receiver State Machine Reset */
  216. #define RXFSRST BIT(4) /* Frame Sync Generator Reset */
  217. #define TXCLKRST BIT(8) /* Transmitter Clock Divider Reset */
  218. #define TXHCLKRST BIT(9) /* Transmitter High Frequency Clock Divider*/
  219. #define TXSERCLR BIT(10) /* Transmit Serializer Clear */
  220. #define TXSMRST BIT(11) /* Transmitter State Machine Reset */
  221. #define TXFSRST BIT(12) /* Frame Sync Generator Reset */
  222. /*
  223. * DAVINCI_MCASP_AMUTE_REG - Mute Control Register Bits
  224. */
  225. #define MUTENA(val) (val)
  226. #define MUTEINPOL BIT(2)
  227. #define MUTEINENA BIT(3)
  228. #define MUTEIN BIT(4)
  229. #define MUTER BIT(5)
  230. #define MUTEX BIT(6)
  231. #define MUTEFSR BIT(7)
  232. #define MUTEFSX BIT(8)
  233. #define MUTEBADCLKR BIT(9)
  234. #define MUTEBADCLKX BIT(10)
  235. #define MUTERXDMAERR BIT(11)
  236. #define MUTETXDMAERR BIT(12)
  237. /*
  238. * DAVINCI_MCASP_REVTCTL_REG - Receiver DMA Event Control Register bits
  239. */
  240. #define RXDATADMADIS BIT(0)
  241. /*
  242. * DAVINCI_MCASP_XEVTCTL_REG - Transmitter DMA Event Control Register bits
  243. */
  244. #define TXDATADMADIS BIT(0)
  245. /*
  246. * DAVINCI_MCASP_W[R]FIFOCTL - Write/Read FIFO Control Register bits
  247. */
  248. #define FIFO_ENABLE BIT(16)
  249. #define NUMEVT_MASK (0xFF << 8)
  250. #define NUMDMA_MASK (0xFF)
  251. #define DAVINCI_MCASP_NUM_SERIALIZER 16
  252. static inline void mcasp_set_bits(void __iomem *reg, u32 val)
  253. {
  254. __raw_writel(__raw_readl(reg) | val, reg);
  255. }
  256. static inline void mcasp_clr_bits(void __iomem *reg, u32 val)
  257. {
  258. __raw_writel((__raw_readl(reg) & ~(val)), reg);
  259. }
  260. static inline void mcasp_mod_bits(void __iomem *reg, u32 val, u32 mask)
  261. {
  262. __raw_writel((__raw_readl(reg) & ~mask) | val, reg);
  263. }
  264. static inline void mcasp_set_reg(void __iomem *reg, u32 val)
  265. {
  266. __raw_writel(val, reg);
  267. }
  268. static inline u32 mcasp_get_reg(void __iomem *reg)
  269. {
  270. return (unsigned int)__raw_readl(reg);
  271. }
  272. static inline void mcasp_set_ctl_reg(void __iomem *regs, u32 val)
  273. {
  274. int i = 0;
  275. mcasp_set_bits(regs, val);
  276. /* programming GBLCTL needs to read back from GBLCTL and verfiy */
  277. /* loop count is to avoid the lock-up */
  278. for (i = 0; i < 1000; i++) {
  279. if ((mcasp_get_reg(regs) & val) == val)
  280. break;
  281. }
  282. if (i == 1000 && ((mcasp_get_reg(regs) & val) != val))
  283. printk(KERN_ERR "GBLCTL write error\n");
  284. }
  285. static void mcasp_start_rx(struct davinci_audio_dev *dev)
  286. {
  287. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXHCLKRST);
  288. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXCLKRST);
  289. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXSERCLR);
  290. mcasp_set_reg(dev->base + DAVINCI_MCASP_RXBUF_REG, 0);
  291. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
  292. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
  293. mcasp_set_reg(dev->base + DAVINCI_MCASP_RXBUF_REG, 0);
  294. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
  295. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
  296. }
  297. static void mcasp_start_tx(struct davinci_audio_dev *dev)
  298. {
  299. u8 offset = 0, i;
  300. u32 cnt;
  301. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
  302. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
  303. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXSERCLR);
  304. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXBUF_REG, 0);
  305. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXSMRST);
  306. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
  307. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXBUF_REG, 0);
  308. for (i = 0; i < dev->num_serializer; i++) {
  309. if (dev->serial_dir[i] == TX_MODE) {
  310. offset = i;
  311. break;
  312. }
  313. }
  314. /* wait for TX ready */
  315. cnt = 0;
  316. while (!(mcasp_get_reg(dev->base + DAVINCI_MCASP_XRSRCTL_REG(offset)) &
  317. TXSTATE) && (cnt < 100000))
  318. cnt++;
  319. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXBUF_REG, 0);
  320. }
  321. static void davinci_mcasp_start(struct davinci_audio_dev *dev, int stream)
  322. {
  323. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  324. if (dev->txnumevt) /* enable FIFO */
  325. mcasp_set_bits(dev->base + DAVINCI_MCASP_WFIFOCTL,
  326. FIFO_ENABLE);
  327. mcasp_start_tx(dev);
  328. } else {
  329. if (dev->rxnumevt) /* enable FIFO */
  330. mcasp_set_bits(dev->base + DAVINCI_MCASP_RFIFOCTL,
  331. FIFO_ENABLE);
  332. mcasp_start_rx(dev);
  333. }
  334. }
  335. static void mcasp_stop_rx(struct davinci_audio_dev *dev)
  336. {
  337. mcasp_set_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, 0);
  338. mcasp_set_reg(dev->base + DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
  339. }
  340. static void mcasp_stop_tx(struct davinci_audio_dev *dev)
  341. {
  342. mcasp_set_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, 0);
  343. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
  344. }
  345. static void davinci_mcasp_stop(struct davinci_audio_dev *dev, int stream)
  346. {
  347. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  348. if (dev->txnumevt) /* disable FIFO */
  349. mcasp_clr_bits(dev->base + DAVINCI_MCASP_WFIFOCTL,
  350. FIFO_ENABLE);
  351. mcasp_stop_tx(dev);
  352. } else {
  353. if (dev->rxnumevt) /* disable FIFO */
  354. mcasp_clr_bits(dev->base + DAVINCI_MCASP_RFIFOCTL,
  355. FIFO_ENABLE);
  356. mcasp_stop_rx(dev);
  357. }
  358. }
  359. static int davinci_mcasp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
  360. unsigned int fmt)
  361. {
  362. struct davinci_audio_dev *dev = snd_soc_dai_get_drvdata(cpu_dai);
  363. void __iomem *base = dev->base;
  364. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  365. case SND_SOC_DAIFMT_CBS_CFS:
  366. /* codec is clock and frame slave */
  367. mcasp_set_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
  368. mcasp_set_bits(base + DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
  369. mcasp_set_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
  370. mcasp_set_bits(base + DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
  371. mcasp_set_bits(base + DAVINCI_MCASP_PDIR_REG, (0x7 << 26));
  372. break;
  373. case SND_SOC_DAIFMT_CBM_CFS:
  374. /* codec is clock master and frame slave */
  375. mcasp_set_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
  376. mcasp_set_bits(base + DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
  377. mcasp_set_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
  378. mcasp_set_bits(base + DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
  379. mcasp_set_bits(base + DAVINCI_MCASP_PDIR_REG, (0x2d << 26));
  380. break;
  381. case SND_SOC_DAIFMT_CBM_CFM:
  382. /* codec is clock and frame master */
  383. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
  384. mcasp_clr_bits(base + DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
  385. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
  386. mcasp_clr_bits(base + DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
  387. mcasp_clr_bits(base + DAVINCI_MCASP_PDIR_REG, (0x3f << 26));
  388. break;
  389. default:
  390. return -EINVAL;
  391. }
  392. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  393. case SND_SOC_DAIFMT_IB_NF:
  394. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  395. mcasp_clr_bits(base + DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
  396. mcasp_set_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  397. mcasp_clr_bits(base + DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
  398. break;
  399. case SND_SOC_DAIFMT_NB_IF:
  400. mcasp_set_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  401. mcasp_set_bits(base + DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
  402. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  403. mcasp_set_bits(base + DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
  404. break;
  405. case SND_SOC_DAIFMT_IB_IF:
  406. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  407. mcasp_set_bits(base + DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
  408. mcasp_set_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  409. mcasp_set_bits(base + DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
  410. break;
  411. case SND_SOC_DAIFMT_NB_NF:
  412. mcasp_set_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  413. mcasp_clr_bits(base + DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
  414. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  415. mcasp_clr_bits(base + DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
  416. break;
  417. default:
  418. return -EINVAL;
  419. }
  420. return 0;
  421. }
  422. static int davinci_config_channel_size(struct davinci_audio_dev *dev,
  423. int channel_size)
  424. {
  425. u32 fmt = 0;
  426. u32 mask, rotate;
  427. switch (channel_size) {
  428. case DAVINCI_AUDIO_WORD_8:
  429. fmt = 0x03;
  430. rotate = 6;
  431. mask = 0x000000ff;
  432. break;
  433. case DAVINCI_AUDIO_WORD_12:
  434. fmt = 0x05;
  435. rotate = 5;
  436. mask = 0x00000fff;
  437. break;
  438. case DAVINCI_AUDIO_WORD_16:
  439. fmt = 0x07;
  440. rotate = 4;
  441. mask = 0x0000ffff;
  442. break;
  443. case DAVINCI_AUDIO_WORD_20:
  444. fmt = 0x09;
  445. rotate = 3;
  446. mask = 0x000fffff;
  447. break;
  448. case DAVINCI_AUDIO_WORD_24:
  449. fmt = 0x0B;
  450. rotate = 2;
  451. mask = 0x00ffffff;
  452. break;
  453. case DAVINCI_AUDIO_WORD_28:
  454. fmt = 0x0D;
  455. rotate = 1;
  456. mask = 0x0fffffff;
  457. break;
  458. case DAVINCI_AUDIO_WORD_32:
  459. fmt = 0x0F;
  460. rotate = 0;
  461. mask = 0xffffffff;
  462. break;
  463. default:
  464. return -EINVAL;
  465. }
  466. mcasp_mod_bits(dev->base + DAVINCI_MCASP_RXFMT_REG,
  467. RXSSZ(fmt), RXSSZ(0x0F));
  468. mcasp_mod_bits(dev->base + DAVINCI_MCASP_TXFMT_REG,
  469. TXSSZ(fmt), TXSSZ(0x0F));
  470. mcasp_mod_bits(dev->base + DAVINCI_MCASP_TXFMT_REG, TXROT(rotate),
  471. TXROT(7));
  472. mcasp_mod_bits(dev->base + DAVINCI_MCASP_RXFMT_REG, RXROT(rotate),
  473. RXROT(7));
  474. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXMASK_REG, mask);
  475. mcasp_set_reg(dev->base + DAVINCI_MCASP_RXMASK_REG, mask);
  476. return 0;
  477. }
  478. static void davinci_hw_common_param(struct davinci_audio_dev *dev, int stream)
  479. {
  480. int i;
  481. u8 tx_ser = 0;
  482. u8 rx_ser = 0;
  483. /* Default configuration */
  484. mcasp_set_bits(dev->base + DAVINCI_MCASP_PWREMUMGT_REG, MCASP_SOFT);
  485. /* All PINS as McASP */
  486. mcasp_set_reg(dev->base + DAVINCI_MCASP_PFUNC_REG, 0x00000000);
  487. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  488. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
  489. mcasp_clr_bits(dev->base + DAVINCI_MCASP_XEVTCTL_REG,
  490. TXDATADMADIS);
  491. } else {
  492. mcasp_set_reg(dev->base + DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
  493. mcasp_clr_bits(dev->base + DAVINCI_MCASP_REVTCTL_REG,
  494. RXDATADMADIS);
  495. }
  496. for (i = 0; i < dev->num_serializer; i++) {
  497. mcasp_set_bits(dev->base + DAVINCI_MCASP_XRSRCTL_REG(i),
  498. dev->serial_dir[i]);
  499. if (dev->serial_dir[i] == TX_MODE) {
  500. mcasp_set_bits(dev->base + DAVINCI_MCASP_PDIR_REG,
  501. AXR(i));
  502. tx_ser++;
  503. } else if (dev->serial_dir[i] == RX_MODE) {
  504. mcasp_clr_bits(dev->base + DAVINCI_MCASP_PDIR_REG,
  505. AXR(i));
  506. rx_ser++;
  507. }
  508. }
  509. if (dev->txnumevt && stream == SNDRV_PCM_STREAM_PLAYBACK) {
  510. if (dev->txnumevt * tx_ser > 64)
  511. dev->txnumevt = 1;
  512. mcasp_mod_bits(dev->base + DAVINCI_MCASP_WFIFOCTL, tx_ser,
  513. NUMDMA_MASK);
  514. mcasp_mod_bits(dev->base + DAVINCI_MCASP_WFIFOCTL,
  515. ((dev->txnumevt * tx_ser) << 8), NUMEVT_MASK);
  516. }
  517. if (dev->rxnumevt && stream == SNDRV_PCM_STREAM_CAPTURE) {
  518. if (dev->rxnumevt * rx_ser > 64)
  519. dev->rxnumevt = 1;
  520. mcasp_mod_bits(dev->base + DAVINCI_MCASP_RFIFOCTL, rx_ser,
  521. NUMDMA_MASK);
  522. mcasp_mod_bits(dev->base + DAVINCI_MCASP_RFIFOCTL,
  523. ((dev->rxnumevt * rx_ser) << 8), NUMEVT_MASK);
  524. }
  525. }
  526. static void davinci_hw_param(struct davinci_audio_dev *dev, int stream)
  527. {
  528. int i, active_slots;
  529. u32 mask = 0;
  530. active_slots = (dev->tdm_slots > 31) ? 32 : dev->tdm_slots;
  531. for (i = 0; i < active_slots; i++)
  532. mask |= (1 << i);
  533. mcasp_clr_bits(dev->base + DAVINCI_MCASP_ACLKXCTL_REG, TX_ASYNC);
  534. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  535. /* bit stream is MSB first with no delay */
  536. /* DSP_B mode */
  537. mcasp_set_bits(dev->base + DAVINCI_MCASP_AHCLKXCTL_REG,
  538. AHCLKXE);
  539. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXTDM_REG, mask);
  540. mcasp_set_bits(dev->base + DAVINCI_MCASP_TXFMT_REG, TXORD);
  541. if ((dev->tdm_slots >= 2) || (dev->tdm_slots <= 32))
  542. mcasp_mod_bits(dev->base + DAVINCI_MCASP_TXFMCTL_REG,
  543. FSXMOD(dev->tdm_slots), FSXMOD(0x1FF));
  544. else
  545. printk(KERN_ERR "playback tdm slot %d not supported\n",
  546. dev->tdm_slots);
  547. mcasp_clr_bits(dev->base + DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
  548. } else {
  549. /* bit stream is MSB first with no delay */
  550. /* DSP_B mode */
  551. mcasp_set_bits(dev->base + DAVINCI_MCASP_RXFMT_REG, RXORD);
  552. mcasp_set_bits(dev->base + DAVINCI_MCASP_AHCLKRCTL_REG,
  553. AHCLKRE);
  554. mcasp_set_reg(dev->base + DAVINCI_MCASP_RXTDM_REG, mask);
  555. if ((dev->tdm_slots >= 2) || (dev->tdm_slots <= 32))
  556. mcasp_mod_bits(dev->base + DAVINCI_MCASP_RXFMCTL_REG,
  557. FSRMOD(dev->tdm_slots), FSRMOD(0x1FF));
  558. else
  559. printk(KERN_ERR "capture tdm slot %d not supported\n",
  560. dev->tdm_slots);
  561. mcasp_clr_bits(dev->base + DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
  562. }
  563. }
  564. /* S/PDIF */
  565. static void davinci_hw_dit_param(struct davinci_audio_dev *dev)
  566. {
  567. /* Set the PDIR for Serialiser as output */
  568. mcasp_set_bits(dev->base + DAVINCI_MCASP_PDIR_REG, AFSX);
  569. /* TXMASK for 24 bits */
  570. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXMASK_REG, 0x00FFFFFF);
  571. /* Set the TX format : 24 bit right rotation, 32 bit slot, Pad 0
  572. and LSB first */
  573. mcasp_set_bits(dev->base + DAVINCI_MCASP_TXFMT_REG,
  574. TXROT(6) | TXSSZ(15));
  575. /* Set TX frame synch : DIT Mode, 1 bit width, internal, rising edge */
  576. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXFMCTL_REG,
  577. AFSXE | FSXMOD(0x180));
  578. /* Set the TX tdm : for all the slots */
  579. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXTDM_REG, 0xFFFFFFFF);
  580. /* Set the TX clock controls : div = 1 and internal */
  581. mcasp_set_bits(dev->base + DAVINCI_MCASP_ACLKXCTL_REG,
  582. ACLKXE | TX_ASYNC);
  583. mcasp_clr_bits(dev->base + DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
  584. /* Only 44100 and 48000 are valid, both have the same setting */
  585. mcasp_set_bits(dev->base + DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXDIV(3));
  586. /* Enable the DIT */
  587. mcasp_set_bits(dev->base + DAVINCI_MCASP_TXDITCTL_REG, DITEN);
  588. }
  589. static int davinci_mcasp_hw_params(struct snd_pcm_substream *substream,
  590. struct snd_pcm_hw_params *params,
  591. struct snd_soc_dai *cpu_dai)
  592. {
  593. struct davinci_audio_dev *dev = snd_soc_dai_get_drvdata(cpu_dai);
  594. struct davinci_pcm_dma_params *dma_params =
  595. &dev->dma_params[substream->stream];
  596. int word_length;
  597. u8 fifo_level;
  598. davinci_hw_common_param(dev, substream->stream);
  599. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  600. fifo_level = dev->txnumevt;
  601. else
  602. fifo_level = dev->rxnumevt;
  603. if (dev->op_mode == DAVINCI_MCASP_DIT_MODE)
  604. davinci_hw_dit_param(dev);
  605. else
  606. davinci_hw_param(dev, substream->stream);
  607. switch (params_format(params)) {
  608. case SNDRV_PCM_FORMAT_S8:
  609. dma_params->data_type = 1;
  610. word_length = DAVINCI_AUDIO_WORD_8;
  611. break;
  612. case SNDRV_PCM_FORMAT_S16_LE:
  613. dma_params->data_type = 2;
  614. word_length = DAVINCI_AUDIO_WORD_16;
  615. break;
  616. case SNDRV_PCM_FORMAT_S32_LE:
  617. dma_params->data_type = 4;
  618. word_length = DAVINCI_AUDIO_WORD_32;
  619. break;
  620. default:
  621. printk(KERN_WARNING "davinci-mcasp: unsupported PCM format");
  622. return -EINVAL;
  623. }
  624. if (dev->version == MCASP_VERSION_2 && !fifo_level)
  625. dma_params->acnt = 4;
  626. else
  627. dma_params->acnt = dma_params->data_type;
  628. dma_params->fifo_level = fifo_level;
  629. davinci_config_channel_size(dev, word_length);
  630. return 0;
  631. }
  632. static int davinci_mcasp_trigger(struct snd_pcm_substream *substream,
  633. int cmd, struct snd_soc_dai *cpu_dai)
  634. {
  635. struct davinci_audio_dev *dev = snd_soc_dai_get_drvdata(cpu_dai);
  636. int ret = 0;
  637. switch (cmd) {
  638. case SNDRV_PCM_TRIGGER_RESUME:
  639. case SNDRV_PCM_TRIGGER_START:
  640. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  641. if (!dev->clk_active) {
  642. clk_enable(dev->clk);
  643. dev->clk_active = 1;
  644. }
  645. davinci_mcasp_start(dev, substream->stream);
  646. break;
  647. case SNDRV_PCM_TRIGGER_SUSPEND:
  648. davinci_mcasp_stop(dev, substream->stream);
  649. if (dev->clk_active) {
  650. clk_disable(dev->clk);
  651. dev->clk_active = 0;
  652. }
  653. break;
  654. case SNDRV_PCM_TRIGGER_STOP:
  655. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  656. davinci_mcasp_stop(dev, substream->stream);
  657. break;
  658. default:
  659. ret = -EINVAL;
  660. }
  661. return ret;
  662. }
  663. static int davinci_mcasp_startup(struct snd_pcm_substream *substream,
  664. struct snd_soc_dai *dai)
  665. {
  666. struct davinci_audio_dev *dev = snd_soc_dai_get_drvdata(dai);
  667. snd_soc_dai_set_dma_data(dai, substream, dev->dma_params);
  668. return 0;
  669. }
  670. static struct snd_soc_dai_ops davinci_mcasp_dai_ops = {
  671. .startup = davinci_mcasp_startup,
  672. .trigger = davinci_mcasp_trigger,
  673. .hw_params = davinci_mcasp_hw_params,
  674. .set_fmt = davinci_mcasp_set_dai_fmt,
  675. };
  676. static struct snd_soc_dai_driver davinci_mcasp_dai[] = {
  677. {
  678. .name = "davinci-mcasp.0",
  679. .playback = {
  680. .channels_min = 2,
  681. .channels_max = 2,
  682. .rates = DAVINCI_MCASP_RATES,
  683. .formats = SNDRV_PCM_FMTBIT_S8 |
  684. SNDRV_PCM_FMTBIT_S16_LE |
  685. SNDRV_PCM_FMTBIT_S32_LE,
  686. },
  687. .capture = {
  688. .channels_min = 2,
  689. .channels_max = 2,
  690. .rates = DAVINCI_MCASP_RATES,
  691. .formats = SNDRV_PCM_FMTBIT_S8 |
  692. SNDRV_PCM_FMTBIT_S16_LE |
  693. SNDRV_PCM_FMTBIT_S32_LE,
  694. },
  695. .ops = &davinci_mcasp_dai_ops,
  696. },
  697. {
  698. "davinci-mcasp.1",
  699. .playback = {
  700. .channels_min = 1,
  701. .channels_max = 384,
  702. .rates = DAVINCI_MCASP_RATES,
  703. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  704. },
  705. .ops = &davinci_mcasp_dai_ops,
  706. },
  707. };
  708. static int davinci_mcasp_probe(struct platform_device *pdev)
  709. {
  710. struct davinci_pcm_dma_params *dma_data;
  711. struct resource *mem, *ioarea, *res;
  712. struct snd_platform_data *pdata;
  713. struct davinci_audio_dev *dev;
  714. int ret = 0;
  715. dev = kzalloc(sizeof(struct davinci_audio_dev), GFP_KERNEL);
  716. if (!dev)
  717. return -ENOMEM;
  718. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  719. if (!mem) {
  720. dev_err(&pdev->dev, "no mem resource?\n");
  721. ret = -ENODEV;
  722. goto err_release_data;
  723. }
  724. ioarea = request_mem_region(mem->start,
  725. resource_size(mem), pdev->name);
  726. if (!ioarea) {
  727. dev_err(&pdev->dev, "Audio region already claimed\n");
  728. ret = -EBUSY;
  729. goto err_release_data;
  730. }
  731. pdata = pdev->dev.platform_data;
  732. dev->clk = clk_get(&pdev->dev, NULL);
  733. if (IS_ERR(dev->clk)) {
  734. ret = -ENODEV;
  735. goto err_release_region;
  736. }
  737. clk_enable(dev->clk);
  738. dev->clk_active = 1;
  739. dev->base = ioremap(mem->start, resource_size(mem));
  740. if (!dev->base) {
  741. dev_err(&pdev->dev, "ioremap failed\n");
  742. ret = -ENOMEM;
  743. goto err_release_clk;
  744. }
  745. dev->op_mode = pdata->op_mode;
  746. dev->tdm_slots = pdata->tdm_slots;
  747. dev->num_serializer = pdata->num_serializer;
  748. dev->serial_dir = pdata->serial_dir;
  749. dev->codec_fmt = pdata->codec_fmt;
  750. dev->version = pdata->version;
  751. dev->txnumevt = pdata->txnumevt;
  752. dev->rxnumevt = pdata->rxnumevt;
  753. dma_data = &dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK];
  754. dma_data->asp_chan_q = pdata->asp_chan_q;
  755. dma_data->ram_chan_q = pdata->ram_chan_q;
  756. dma_data->dma_addr = (dma_addr_t) (pdata->tx_dma_offset +
  757. mem->start);
  758. /* first TX, then RX */
  759. res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  760. if (!res) {
  761. dev_err(&pdev->dev, "no DMA resource\n");
  762. ret = -ENODEV;
  763. goto err_iounmap;
  764. }
  765. dma_data->channel = res->start;
  766. dma_data = &dev->dma_params[SNDRV_PCM_STREAM_CAPTURE];
  767. dma_data->asp_chan_q = pdata->asp_chan_q;
  768. dma_data->ram_chan_q = pdata->ram_chan_q;
  769. dma_data->dma_addr = (dma_addr_t)(pdata->rx_dma_offset +
  770. mem->start);
  771. res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
  772. if (!res) {
  773. dev_err(&pdev->dev, "no DMA resource\n");
  774. ret = -ENODEV;
  775. goto err_iounmap;
  776. }
  777. dma_data->channel = res->start;
  778. dev_set_drvdata(&pdev->dev, dev);
  779. ret = snd_soc_register_dai(&pdev->dev, &davinci_mcasp_dai[pdata->op_mode]);
  780. if (ret != 0)
  781. goto err_iounmap;
  782. return 0;
  783. err_iounmap:
  784. iounmap(dev->base);
  785. err_release_clk:
  786. clk_disable(dev->clk);
  787. clk_put(dev->clk);
  788. err_release_region:
  789. release_mem_region(mem->start, resource_size(mem));
  790. err_release_data:
  791. kfree(dev);
  792. return ret;
  793. }
  794. static int davinci_mcasp_remove(struct platform_device *pdev)
  795. {
  796. struct davinci_audio_dev *dev = dev_get_drvdata(&pdev->dev);
  797. struct resource *mem;
  798. snd_soc_unregister_dai(&pdev->dev);
  799. clk_disable(dev->clk);
  800. clk_put(dev->clk);
  801. dev->clk = NULL;
  802. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  803. release_mem_region(mem->start, resource_size(mem));
  804. kfree(dev);
  805. return 0;
  806. }
  807. static struct platform_driver davinci_mcasp_driver = {
  808. .probe = davinci_mcasp_probe,
  809. .remove = davinci_mcasp_remove,
  810. .driver = {
  811. .name = "davinci-mcasp",
  812. .owner = THIS_MODULE,
  813. },
  814. };
  815. static int __init davinci_mcasp_init(void)
  816. {
  817. return platform_driver_register(&davinci_mcasp_driver);
  818. }
  819. module_init(davinci_mcasp_init);
  820. static void __exit davinci_mcasp_exit(void)
  821. {
  822. platform_driver_unregister(&davinci_mcasp_driver);
  823. }
  824. module_exit(davinci_mcasp_exit);
  825. MODULE_AUTHOR("Steve Chen");
  826. MODULE_DESCRIPTION("TI DAVINCI McASP SoC Interface");
  827. MODULE_LICENSE("GPL");