davinci-i2s.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788
  1. /*
  2. * ALSA SoC I2S (McBSP) Audio Layer for TI DAVINCI processor
  3. *
  4. * Author: Vladimir Barinov, <vbarinov@embeddedalley.com>
  5. * Copyright: (C) 2007 MontaVista Software, Inc., <source@mvista.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/init.h>
  12. #include <linux/module.h>
  13. #include <linux/device.h>
  14. #include <linux/slab.h>
  15. #include <linux/delay.h>
  16. #include <linux/io.h>
  17. #include <linux/clk.h>
  18. #include <sound/core.h>
  19. #include <sound/pcm.h>
  20. #include <sound/pcm_params.h>
  21. #include <sound/initval.h>
  22. #include <sound/soc.h>
  23. #include <mach/asp.h>
  24. #include "davinci-pcm.h"
  25. #include "davinci-i2s.h"
  26. /*
  27. * NOTE: terminology here is confusing.
  28. *
  29. * - This driver supports the "Audio Serial Port" (ASP),
  30. * found on dm6446, dm355, and other DaVinci chips.
  31. *
  32. * - But it labels it a "Multi-channel Buffered Serial Port"
  33. * (McBSP) as on older chips like the dm642 ... which was
  34. * backward-compatible, possibly explaining that confusion.
  35. *
  36. * - OMAP chips have a controller called McBSP, which is
  37. * incompatible with the DaVinci flavor of McBSP.
  38. *
  39. * - Newer DaVinci chips have a controller called McASP,
  40. * incompatible with ASP and with either McBSP.
  41. *
  42. * In short: this uses ASP to implement I2S, not McBSP.
  43. * And it won't be the only DaVinci implemention of I2S.
  44. */
  45. #define DAVINCI_MCBSP_DRR_REG 0x00
  46. #define DAVINCI_MCBSP_DXR_REG 0x04
  47. #define DAVINCI_MCBSP_SPCR_REG 0x08
  48. #define DAVINCI_MCBSP_RCR_REG 0x0c
  49. #define DAVINCI_MCBSP_XCR_REG 0x10
  50. #define DAVINCI_MCBSP_SRGR_REG 0x14
  51. #define DAVINCI_MCBSP_PCR_REG 0x24
  52. #define DAVINCI_MCBSP_SPCR_RRST (1 << 0)
  53. #define DAVINCI_MCBSP_SPCR_RINTM(v) ((v) << 4)
  54. #define DAVINCI_MCBSP_SPCR_XRST (1 << 16)
  55. #define DAVINCI_MCBSP_SPCR_XINTM(v) ((v) << 20)
  56. #define DAVINCI_MCBSP_SPCR_GRST (1 << 22)
  57. #define DAVINCI_MCBSP_SPCR_FRST (1 << 23)
  58. #define DAVINCI_MCBSP_SPCR_FREE (1 << 25)
  59. #define DAVINCI_MCBSP_RCR_RWDLEN1(v) ((v) << 5)
  60. #define DAVINCI_MCBSP_RCR_RFRLEN1(v) ((v) << 8)
  61. #define DAVINCI_MCBSP_RCR_RDATDLY(v) ((v) << 16)
  62. #define DAVINCI_MCBSP_RCR_RFIG (1 << 18)
  63. #define DAVINCI_MCBSP_RCR_RWDLEN2(v) ((v) << 21)
  64. #define DAVINCI_MCBSP_RCR_RFRLEN2(v) ((v) << 24)
  65. #define DAVINCI_MCBSP_RCR_RPHASE BIT(31)
  66. #define DAVINCI_MCBSP_XCR_XWDLEN1(v) ((v) << 5)
  67. #define DAVINCI_MCBSP_XCR_XFRLEN1(v) ((v) << 8)
  68. #define DAVINCI_MCBSP_XCR_XDATDLY(v) ((v) << 16)
  69. #define DAVINCI_MCBSP_XCR_XFIG (1 << 18)
  70. #define DAVINCI_MCBSP_XCR_XWDLEN2(v) ((v) << 21)
  71. #define DAVINCI_MCBSP_XCR_XFRLEN2(v) ((v) << 24)
  72. #define DAVINCI_MCBSP_XCR_XPHASE BIT(31)
  73. #define DAVINCI_MCBSP_SRGR_FWID(v) ((v) << 8)
  74. #define DAVINCI_MCBSP_SRGR_FPER(v) ((v) << 16)
  75. #define DAVINCI_MCBSP_SRGR_FSGM (1 << 28)
  76. #define DAVINCI_MCBSP_SRGR_CLKSM BIT(29)
  77. #define DAVINCI_MCBSP_PCR_CLKRP (1 << 0)
  78. #define DAVINCI_MCBSP_PCR_CLKXP (1 << 1)
  79. #define DAVINCI_MCBSP_PCR_FSRP (1 << 2)
  80. #define DAVINCI_MCBSP_PCR_FSXP (1 << 3)
  81. #define DAVINCI_MCBSP_PCR_SCLKME (1 << 7)
  82. #define DAVINCI_MCBSP_PCR_CLKRM (1 << 8)
  83. #define DAVINCI_MCBSP_PCR_CLKXM (1 << 9)
  84. #define DAVINCI_MCBSP_PCR_FSRM (1 << 10)
  85. #define DAVINCI_MCBSP_PCR_FSXM (1 << 11)
  86. enum {
  87. DAVINCI_MCBSP_WORD_8 = 0,
  88. DAVINCI_MCBSP_WORD_12,
  89. DAVINCI_MCBSP_WORD_16,
  90. DAVINCI_MCBSP_WORD_20,
  91. DAVINCI_MCBSP_WORD_24,
  92. DAVINCI_MCBSP_WORD_32,
  93. };
  94. static const unsigned char data_type[SNDRV_PCM_FORMAT_S32_LE + 1] = {
  95. [SNDRV_PCM_FORMAT_S8] = 1,
  96. [SNDRV_PCM_FORMAT_S16_LE] = 2,
  97. [SNDRV_PCM_FORMAT_S32_LE] = 4,
  98. };
  99. static const unsigned char asp_word_length[SNDRV_PCM_FORMAT_S32_LE + 1] = {
  100. [SNDRV_PCM_FORMAT_S8] = DAVINCI_MCBSP_WORD_8,
  101. [SNDRV_PCM_FORMAT_S16_LE] = DAVINCI_MCBSP_WORD_16,
  102. [SNDRV_PCM_FORMAT_S32_LE] = DAVINCI_MCBSP_WORD_32,
  103. };
  104. static const unsigned char double_fmt[SNDRV_PCM_FORMAT_S32_LE + 1] = {
  105. [SNDRV_PCM_FORMAT_S8] = SNDRV_PCM_FORMAT_S16_LE,
  106. [SNDRV_PCM_FORMAT_S16_LE] = SNDRV_PCM_FORMAT_S32_LE,
  107. };
  108. struct davinci_mcbsp_dev {
  109. struct device *dev;
  110. struct davinci_pcm_dma_params dma_params[2];
  111. void __iomem *base;
  112. #define MOD_DSP_A 0
  113. #define MOD_DSP_B 1
  114. int mode;
  115. u32 pcr;
  116. struct clk *clk;
  117. /*
  118. * Combining both channels into 1 element will at least double the
  119. * amount of time between servicing the dma channel, increase
  120. * effiency, and reduce the chance of overrun/underrun. But,
  121. * it will result in the left & right channels being swapped.
  122. *
  123. * If relabeling the left and right channels is not possible,
  124. * you may want to let the codec know to swap them back.
  125. *
  126. * It may allow x10 the amount of time to service dma requests,
  127. * if the codec is master and is using an unnecessarily fast bit clock
  128. * (ie. tlvaic23b), independent of the sample rate. So, having an
  129. * entire frame at once means it can be serviced at the sample rate
  130. * instead of the bit clock rate.
  131. *
  132. * In the now unlikely case that an underrun still
  133. * occurs, both the left and right samples will be repeated
  134. * so that no pops are heard, and the left and right channels
  135. * won't end up being swapped because of the underrun.
  136. */
  137. unsigned enable_channel_combine:1;
  138. unsigned int fmt;
  139. int clk_div;
  140. int clk_input_pin;
  141. bool i2s_accurate_sck;
  142. };
  143. static inline void davinci_mcbsp_write_reg(struct davinci_mcbsp_dev *dev,
  144. int reg, u32 val)
  145. {
  146. __raw_writel(val, dev->base + reg);
  147. }
  148. static inline u32 davinci_mcbsp_read_reg(struct davinci_mcbsp_dev *dev, int reg)
  149. {
  150. return __raw_readl(dev->base + reg);
  151. }
  152. static void toggle_clock(struct davinci_mcbsp_dev *dev, int playback)
  153. {
  154. u32 m = playback ? DAVINCI_MCBSP_PCR_CLKXP : DAVINCI_MCBSP_PCR_CLKRP;
  155. /* The clock needs to toggle to complete reset.
  156. * So, fake it by toggling the clk polarity.
  157. */
  158. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, dev->pcr ^ m);
  159. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, dev->pcr);
  160. }
  161. static void davinci_mcbsp_start(struct davinci_mcbsp_dev *dev,
  162. struct snd_pcm_substream *substream)
  163. {
  164. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  165. struct snd_soc_platform *platform = rtd->platform;
  166. int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
  167. u32 spcr;
  168. u32 mask = playback ? DAVINCI_MCBSP_SPCR_XRST : DAVINCI_MCBSP_SPCR_RRST;
  169. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  170. if (spcr & mask) {
  171. /* start off disabled */
  172. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG,
  173. spcr & ~mask);
  174. toggle_clock(dev, playback);
  175. }
  176. if (dev->pcr & (DAVINCI_MCBSP_PCR_FSXM | DAVINCI_MCBSP_PCR_FSRM |
  177. DAVINCI_MCBSP_PCR_CLKXM | DAVINCI_MCBSP_PCR_CLKRM)) {
  178. /* Start the sample generator */
  179. spcr |= DAVINCI_MCBSP_SPCR_GRST;
  180. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  181. }
  182. if (playback) {
  183. /* Stop the DMA to avoid data loss */
  184. /* while the transmitter is out of reset to handle XSYNCERR */
  185. if (platform->driver->ops->trigger) {
  186. int ret = platform->driver->ops->trigger(substream,
  187. SNDRV_PCM_TRIGGER_STOP);
  188. if (ret < 0)
  189. printk(KERN_DEBUG "Playback DMA stop failed\n");
  190. }
  191. /* Enable the transmitter */
  192. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  193. spcr |= DAVINCI_MCBSP_SPCR_XRST;
  194. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  195. /* wait for any unexpected frame sync error to occur */
  196. udelay(100);
  197. /* Disable the transmitter to clear any outstanding XSYNCERR */
  198. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  199. spcr &= ~DAVINCI_MCBSP_SPCR_XRST;
  200. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  201. toggle_clock(dev, playback);
  202. /* Restart the DMA */
  203. if (platform->driver->ops->trigger) {
  204. int ret = platform->driver->ops->trigger(substream,
  205. SNDRV_PCM_TRIGGER_START);
  206. if (ret < 0)
  207. printk(KERN_DEBUG "Playback DMA start failed\n");
  208. }
  209. }
  210. /* Enable transmitter or receiver */
  211. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  212. spcr |= mask;
  213. if (dev->pcr & (DAVINCI_MCBSP_PCR_FSXM | DAVINCI_MCBSP_PCR_FSRM)) {
  214. /* Start frame sync */
  215. spcr |= DAVINCI_MCBSP_SPCR_FRST;
  216. }
  217. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  218. }
  219. static void davinci_mcbsp_stop(struct davinci_mcbsp_dev *dev, int playback)
  220. {
  221. u32 spcr;
  222. /* Reset transmitter/receiver and sample rate/frame sync generators */
  223. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  224. spcr &= ~(DAVINCI_MCBSP_SPCR_GRST | DAVINCI_MCBSP_SPCR_FRST);
  225. spcr &= playback ? ~DAVINCI_MCBSP_SPCR_XRST : ~DAVINCI_MCBSP_SPCR_RRST;
  226. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  227. toggle_clock(dev, playback);
  228. }
  229. #define DEFAULT_BITPERSAMPLE 16
  230. static int davinci_i2s_set_dai_fmt(struct snd_soc_dai *cpu_dai,
  231. unsigned int fmt)
  232. {
  233. struct davinci_mcbsp_dev *dev = snd_soc_dai_get_drvdata(cpu_dai);
  234. unsigned int pcr;
  235. unsigned int srgr;
  236. /* Attention srgr is updated by hw_params! */
  237. srgr = DAVINCI_MCBSP_SRGR_FSGM |
  238. DAVINCI_MCBSP_SRGR_FPER(DEFAULT_BITPERSAMPLE * 2 - 1) |
  239. DAVINCI_MCBSP_SRGR_FWID(DEFAULT_BITPERSAMPLE - 1);
  240. dev->fmt = fmt;
  241. /* set master/slave audio interface */
  242. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  243. case SND_SOC_DAIFMT_CBS_CFS:
  244. /* cpu is master */
  245. pcr = DAVINCI_MCBSP_PCR_FSXM |
  246. DAVINCI_MCBSP_PCR_FSRM |
  247. DAVINCI_MCBSP_PCR_CLKXM |
  248. DAVINCI_MCBSP_PCR_CLKRM;
  249. break;
  250. case SND_SOC_DAIFMT_CBM_CFS:
  251. pcr = DAVINCI_MCBSP_PCR_FSRM | DAVINCI_MCBSP_PCR_FSXM;
  252. /*
  253. * Selection of the clock input pin that is the
  254. * input for the Sample Rate Generator.
  255. * McBSP FSR and FSX are driven by the Sample Rate
  256. * Generator.
  257. */
  258. switch (dev->clk_input_pin) {
  259. case MCBSP_CLKS:
  260. pcr |= DAVINCI_MCBSP_PCR_CLKXM |
  261. DAVINCI_MCBSP_PCR_CLKRM;
  262. break;
  263. case MCBSP_CLKR:
  264. pcr |= DAVINCI_MCBSP_PCR_SCLKME;
  265. break;
  266. default:
  267. dev_err(dev->dev, "bad clk_input_pin\n");
  268. return -EINVAL;
  269. }
  270. break;
  271. case SND_SOC_DAIFMT_CBM_CFM:
  272. /* codec is master */
  273. pcr = 0;
  274. break;
  275. default:
  276. printk(KERN_ERR "%s:bad master\n", __func__);
  277. return -EINVAL;
  278. }
  279. /* interface format */
  280. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  281. case SND_SOC_DAIFMT_I2S:
  282. /* Davinci doesn't support TRUE I2S, but some codecs will have
  283. * the left and right channels contiguous. This allows
  284. * dsp_a mode to be used with an inverted normal frame clk.
  285. * If your codec is master and does not have contiguous
  286. * channels, then you will have sound on only one channel.
  287. * Try using a different mode, or codec as slave.
  288. *
  289. * The TLV320AIC33 is an example of a codec where this works.
  290. * It has a variable bit clock frequency allowing it to have
  291. * valid data on every bit clock.
  292. *
  293. * The TLV320AIC23 is an example of a codec where this does not
  294. * work. It has a fixed bit clock frequency with progressively
  295. * more empty bit clock slots between channels as the sample
  296. * rate is lowered.
  297. */
  298. fmt ^= SND_SOC_DAIFMT_NB_IF;
  299. case SND_SOC_DAIFMT_DSP_A:
  300. dev->mode = MOD_DSP_A;
  301. break;
  302. case SND_SOC_DAIFMT_DSP_B:
  303. dev->mode = MOD_DSP_B;
  304. break;
  305. default:
  306. printk(KERN_ERR "%s:bad format\n", __func__);
  307. return -EINVAL;
  308. }
  309. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  310. case SND_SOC_DAIFMT_NB_NF:
  311. /* CLKRP Receive clock polarity,
  312. * 1 - sampled on rising edge of CLKR
  313. * valid on rising edge
  314. * CLKXP Transmit clock polarity,
  315. * 1 - clocked on falling edge of CLKX
  316. * valid on rising edge
  317. * FSRP Receive frame sync pol, 0 - active high
  318. * FSXP Transmit frame sync pol, 0 - active high
  319. */
  320. pcr |= (DAVINCI_MCBSP_PCR_CLKXP | DAVINCI_MCBSP_PCR_CLKRP);
  321. break;
  322. case SND_SOC_DAIFMT_IB_IF:
  323. /* CLKRP Receive clock polarity,
  324. * 0 - sampled on falling edge of CLKR
  325. * valid on falling edge
  326. * CLKXP Transmit clock polarity,
  327. * 0 - clocked on rising edge of CLKX
  328. * valid on falling edge
  329. * FSRP Receive frame sync pol, 1 - active low
  330. * FSXP Transmit frame sync pol, 1 - active low
  331. */
  332. pcr |= (DAVINCI_MCBSP_PCR_FSXP | DAVINCI_MCBSP_PCR_FSRP);
  333. break;
  334. case SND_SOC_DAIFMT_NB_IF:
  335. /* CLKRP Receive clock polarity,
  336. * 1 - sampled on rising edge of CLKR
  337. * valid on rising edge
  338. * CLKXP Transmit clock polarity,
  339. * 1 - clocked on falling edge of CLKX
  340. * valid on rising edge
  341. * FSRP Receive frame sync pol, 1 - active low
  342. * FSXP Transmit frame sync pol, 1 - active low
  343. */
  344. pcr |= (DAVINCI_MCBSP_PCR_CLKXP | DAVINCI_MCBSP_PCR_CLKRP |
  345. DAVINCI_MCBSP_PCR_FSXP | DAVINCI_MCBSP_PCR_FSRP);
  346. break;
  347. case SND_SOC_DAIFMT_IB_NF:
  348. /* CLKRP Receive clock polarity,
  349. * 0 - sampled on falling edge of CLKR
  350. * valid on falling edge
  351. * CLKXP Transmit clock polarity,
  352. * 0 - clocked on rising edge of CLKX
  353. * valid on falling edge
  354. * FSRP Receive frame sync pol, 0 - active high
  355. * FSXP Transmit frame sync pol, 0 - active high
  356. */
  357. break;
  358. default:
  359. return -EINVAL;
  360. }
  361. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SRGR_REG, srgr);
  362. dev->pcr = pcr;
  363. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, pcr);
  364. return 0;
  365. }
  366. static int davinci_i2s_dai_set_clkdiv(struct snd_soc_dai *cpu_dai,
  367. int div_id, int div)
  368. {
  369. struct davinci_mcbsp_dev *dev = snd_soc_dai_get_drvdata(cpu_dai);
  370. if (div_id != DAVINCI_MCBSP_CLKGDV)
  371. return -ENODEV;
  372. dev->clk_div = div;
  373. return 0;
  374. }
  375. static int davinci_i2s_hw_params(struct snd_pcm_substream *substream,
  376. struct snd_pcm_hw_params *params,
  377. struct snd_soc_dai *dai)
  378. {
  379. struct davinci_mcbsp_dev *dev = snd_soc_dai_get_drvdata(dai);
  380. struct davinci_pcm_dma_params *dma_params =
  381. &dev->dma_params[substream->stream];
  382. struct snd_interval *i = NULL;
  383. int mcbsp_word_length, master;
  384. unsigned int rcr, xcr, srgr, clk_div, freq, framesize;
  385. u32 spcr;
  386. snd_pcm_format_t fmt;
  387. unsigned element_cnt = 1;
  388. /* general line settings */
  389. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  390. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  391. spcr |= DAVINCI_MCBSP_SPCR_RINTM(3) | DAVINCI_MCBSP_SPCR_FREE;
  392. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  393. } else {
  394. spcr |= DAVINCI_MCBSP_SPCR_XINTM(3) | DAVINCI_MCBSP_SPCR_FREE;
  395. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  396. }
  397. master = dev->fmt & SND_SOC_DAIFMT_MASTER_MASK;
  398. fmt = params_format(params);
  399. mcbsp_word_length = asp_word_length[fmt];
  400. switch (master) {
  401. case SND_SOC_DAIFMT_CBS_CFS:
  402. freq = clk_get_rate(dev->clk);
  403. srgr = DAVINCI_MCBSP_SRGR_FSGM |
  404. DAVINCI_MCBSP_SRGR_CLKSM;
  405. srgr |= DAVINCI_MCBSP_SRGR_FWID(mcbsp_word_length *
  406. 8 - 1);
  407. if (dev->i2s_accurate_sck) {
  408. clk_div = 256;
  409. do {
  410. framesize = (freq / (--clk_div)) /
  411. params->rate_num *
  412. params->rate_den;
  413. } while (((framesize < 33) || (framesize > 4095)) &&
  414. (clk_div));
  415. clk_div--;
  416. srgr |= DAVINCI_MCBSP_SRGR_FPER(framesize - 1);
  417. } else {
  418. /* symmetric waveforms */
  419. clk_div = freq / (mcbsp_word_length * 16) /
  420. params->rate_num * params->rate_den;
  421. srgr |= DAVINCI_MCBSP_SRGR_FPER(mcbsp_word_length *
  422. 16 - 1);
  423. }
  424. clk_div &= 0xFF;
  425. srgr |= clk_div;
  426. break;
  427. case SND_SOC_DAIFMT_CBM_CFS:
  428. srgr = DAVINCI_MCBSP_SRGR_FSGM;
  429. clk_div = dev->clk_div - 1;
  430. srgr |= DAVINCI_MCBSP_SRGR_FWID(mcbsp_word_length * 8 - 1);
  431. srgr |= DAVINCI_MCBSP_SRGR_FPER(mcbsp_word_length * 16 - 1);
  432. clk_div &= 0xFF;
  433. srgr |= clk_div;
  434. break;
  435. case SND_SOC_DAIFMT_CBM_CFM:
  436. /* Clock and frame sync given from external sources */
  437. i = hw_param_interval(params, SNDRV_PCM_HW_PARAM_SAMPLE_BITS);
  438. srgr = DAVINCI_MCBSP_SRGR_FSGM;
  439. srgr |= DAVINCI_MCBSP_SRGR_FWID(snd_interval_value(i) - 1);
  440. pr_debug("%s - %d FWID set: re-read srgr = %X\n",
  441. __func__, __LINE__, snd_interval_value(i) - 1);
  442. i = hw_param_interval(params, SNDRV_PCM_HW_PARAM_FRAME_BITS);
  443. srgr |= DAVINCI_MCBSP_SRGR_FPER(snd_interval_value(i) - 1);
  444. break;
  445. default:
  446. return -EINVAL;
  447. }
  448. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SRGR_REG, srgr);
  449. rcr = DAVINCI_MCBSP_RCR_RFIG;
  450. xcr = DAVINCI_MCBSP_XCR_XFIG;
  451. if (dev->mode == MOD_DSP_B) {
  452. rcr |= DAVINCI_MCBSP_RCR_RDATDLY(0);
  453. xcr |= DAVINCI_MCBSP_XCR_XDATDLY(0);
  454. } else {
  455. rcr |= DAVINCI_MCBSP_RCR_RDATDLY(1);
  456. xcr |= DAVINCI_MCBSP_XCR_XDATDLY(1);
  457. }
  458. /* Determine xfer data type */
  459. fmt = params_format(params);
  460. if ((fmt > SNDRV_PCM_FORMAT_S32_LE) || !data_type[fmt]) {
  461. printk(KERN_WARNING "davinci-i2s: unsupported PCM format\n");
  462. return -EINVAL;
  463. }
  464. if (params_channels(params) == 2) {
  465. element_cnt = 2;
  466. if (double_fmt[fmt] && dev->enable_channel_combine) {
  467. element_cnt = 1;
  468. fmt = double_fmt[fmt];
  469. }
  470. switch (master) {
  471. case SND_SOC_DAIFMT_CBS_CFS:
  472. case SND_SOC_DAIFMT_CBS_CFM:
  473. rcr |= DAVINCI_MCBSP_RCR_RFRLEN2(0);
  474. xcr |= DAVINCI_MCBSP_XCR_XFRLEN2(0);
  475. rcr |= DAVINCI_MCBSP_RCR_RPHASE;
  476. xcr |= DAVINCI_MCBSP_XCR_XPHASE;
  477. break;
  478. case SND_SOC_DAIFMT_CBM_CFM:
  479. case SND_SOC_DAIFMT_CBM_CFS:
  480. rcr |= DAVINCI_MCBSP_RCR_RFRLEN2(element_cnt - 1);
  481. xcr |= DAVINCI_MCBSP_XCR_XFRLEN2(element_cnt - 1);
  482. break;
  483. default:
  484. return -EINVAL;
  485. }
  486. }
  487. dma_params->acnt = dma_params->data_type = data_type[fmt];
  488. dma_params->fifo_level = 0;
  489. mcbsp_word_length = asp_word_length[fmt];
  490. switch (master) {
  491. case SND_SOC_DAIFMT_CBS_CFS:
  492. case SND_SOC_DAIFMT_CBS_CFM:
  493. rcr |= DAVINCI_MCBSP_RCR_RFRLEN1(0);
  494. xcr |= DAVINCI_MCBSP_XCR_XFRLEN1(0);
  495. break;
  496. case SND_SOC_DAIFMT_CBM_CFM:
  497. case SND_SOC_DAIFMT_CBM_CFS:
  498. rcr |= DAVINCI_MCBSP_RCR_RFRLEN1(element_cnt - 1);
  499. xcr |= DAVINCI_MCBSP_XCR_XFRLEN1(element_cnt - 1);
  500. break;
  501. default:
  502. return -EINVAL;
  503. }
  504. rcr |= DAVINCI_MCBSP_RCR_RWDLEN1(mcbsp_word_length) |
  505. DAVINCI_MCBSP_RCR_RWDLEN2(mcbsp_word_length);
  506. xcr |= DAVINCI_MCBSP_XCR_XWDLEN1(mcbsp_word_length) |
  507. DAVINCI_MCBSP_XCR_XWDLEN2(mcbsp_word_length);
  508. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  509. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_XCR_REG, xcr);
  510. else
  511. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_RCR_REG, rcr);
  512. pr_debug("%s - %d srgr=%X\n", __func__, __LINE__, srgr);
  513. pr_debug("%s - %d xcr=%X\n", __func__, __LINE__, xcr);
  514. pr_debug("%s - %d rcr=%X\n", __func__, __LINE__, rcr);
  515. return 0;
  516. }
  517. static int davinci_i2s_prepare(struct snd_pcm_substream *substream,
  518. struct snd_soc_dai *dai)
  519. {
  520. struct davinci_mcbsp_dev *dev = snd_soc_dai_get_drvdata(dai);
  521. int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
  522. davinci_mcbsp_stop(dev, playback);
  523. return 0;
  524. }
  525. static int davinci_i2s_trigger(struct snd_pcm_substream *substream, int cmd,
  526. struct snd_soc_dai *dai)
  527. {
  528. struct davinci_mcbsp_dev *dev = snd_soc_dai_get_drvdata(dai);
  529. int ret = 0;
  530. int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
  531. switch (cmd) {
  532. case SNDRV_PCM_TRIGGER_START:
  533. case SNDRV_PCM_TRIGGER_RESUME:
  534. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  535. davinci_mcbsp_start(dev, substream);
  536. break;
  537. case SNDRV_PCM_TRIGGER_STOP:
  538. case SNDRV_PCM_TRIGGER_SUSPEND:
  539. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  540. davinci_mcbsp_stop(dev, playback);
  541. break;
  542. default:
  543. ret = -EINVAL;
  544. }
  545. return ret;
  546. }
  547. static int davinci_i2s_startup(struct snd_pcm_substream *substream,
  548. struct snd_soc_dai *dai)
  549. {
  550. struct davinci_mcbsp_dev *dev = snd_soc_dai_get_drvdata(dai);
  551. snd_soc_dai_set_dma_data(dai, substream, dev->dma_params);
  552. return 0;
  553. }
  554. static void davinci_i2s_shutdown(struct snd_pcm_substream *substream,
  555. struct snd_soc_dai *dai)
  556. {
  557. struct davinci_mcbsp_dev *dev = snd_soc_dai_get_drvdata(dai);
  558. int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
  559. davinci_mcbsp_stop(dev, playback);
  560. }
  561. #define DAVINCI_I2S_RATES SNDRV_PCM_RATE_8000_96000
  562. static struct snd_soc_dai_ops davinci_i2s_dai_ops = {
  563. .startup = davinci_i2s_startup,
  564. .shutdown = davinci_i2s_shutdown,
  565. .prepare = davinci_i2s_prepare,
  566. .trigger = davinci_i2s_trigger,
  567. .hw_params = davinci_i2s_hw_params,
  568. .set_fmt = davinci_i2s_set_dai_fmt,
  569. .set_clkdiv = davinci_i2s_dai_set_clkdiv,
  570. };
  571. static struct snd_soc_dai_driver davinci_i2s_dai = {
  572. .playback = {
  573. .channels_min = 2,
  574. .channels_max = 2,
  575. .rates = DAVINCI_I2S_RATES,
  576. .formats = SNDRV_PCM_FMTBIT_S16_LE,},
  577. .capture = {
  578. .channels_min = 2,
  579. .channels_max = 2,
  580. .rates = DAVINCI_I2S_RATES,
  581. .formats = SNDRV_PCM_FMTBIT_S16_LE,},
  582. .ops = &davinci_i2s_dai_ops,
  583. };
  584. static int davinci_i2s_probe(struct platform_device *pdev)
  585. {
  586. struct snd_platform_data *pdata = pdev->dev.platform_data;
  587. struct davinci_mcbsp_dev *dev;
  588. struct resource *mem, *ioarea, *res;
  589. enum dma_event_q asp_chan_q = EVENTQ_0;
  590. enum dma_event_q ram_chan_q = EVENTQ_1;
  591. int ret;
  592. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  593. if (!mem) {
  594. dev_err(&pdev->dev, "no mem resource?\n");
  595. return -ENODEV;
  596. }
  597. ioarea = request_mem_region(mem->start, resource_size(mem),
  598. pdev->name);
  599. if (!ioarea) {
  600. dev_err(&pdev->dev, "McBSP region already claimed\n");
  601. return -EBUSY;
  602. }
  603. dev = kzalloc(sizeof(struct davinci_mcbsp_dev), GFP_KERNEL);
  604. if (!dev) {
  605. ret = -ENOMEM;
  606. goto err_release_region;
  607. }
  608. if (pdata) {
  609. dev->enable_channel_combine = pdata->enable_channel_combine;
  610. dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK].sram_size =
  611. pdata->sram_size_playback;
  612. dev->dma_params[SNDRV_PCM_STREAM_CAPTURE].sram_size =
  613. pdata->sram_size_capture;
  614. dev->clk_input_pin = pdata->clk_input_pin;
  615. dev->i2s_accurate_sck = pdata->i2s_accurate_sck;
  616. asp_chan_q = pdata->asp_chan_q;
  617. ram_chan_q = pdata->ram_chan_q;
  618. }
  619. dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK].asp_chan_q = asp_chan_q;
  620. dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK].ram_chan_q = ram_chan_q;
  621. dev->dma_params[SNDRV_PCM_STREAM_CAPTURE].asp_chan_q = asp_chan_q;
  622. dev->dma_params[SNDRV_PCM_STREAM_CAPTURE].ram_chan_q = ram_chan_q;
  623. dev->clk = clk_get(&pdev->dev, NULL);
  624. if (IS_ERR(dev->clk)) {
  625. ret = -ENODEV;
  626. goto err_free_mem;
  627. }
  628. clk_enable(dev->clk);
  629. dev->base = ioremap(mem->start, resource_size(mem));
  630. if (!dev->base) {
  631. dev_err(&pdev->dev, "ioremap failed\n");
  632. ret = -ENOMEM;
  633. goto err_release_clk;
  634. }
  635. dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK].dma_addr =
  636. (dma_addr_t)(mem->start + DAVINCI_MCBSP_DXR_REG);
  637. dev->dma_params[SNDRV_PCM_STREAM_CAPTURE].dma_addr =
  638. (dma_addr_t)(mem->start + DAVINCI_MCBSP_DRR_REG);
  639. /* first TX, then RX */
  640. res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  641. if (!res) {
  642. dev_err(&pdev->dev, "no DMA resource\n");
  643. ret = -ENXIO;
  644. goto err_iounmap;
  645. }
  646. dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK].channel = res->start;
  647. res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
  648. if (!res) {
  649. dev_err(&pdev->dev, "no DMA resource\n");
  650. ret = -ENXIO;
  651. goto err_iounmap;
  652. }
  653. dev->dma_params[SNDRV_PCM_STREAM_CAPTURE].channel = res->start;
  654. dev->dev = &pdev->dev;
  655. dev_set_drvdata(&pdev->dev, dev);
  656. ret = snd_soc_register_dai(&pdev->dev, &davinci_i2s_dai);
  657. if (ret != 0)
  658. goto err_iounmap;
  659. return 0;
  660. err_iounmap:
  661. iounmap(dev->base);
  662. err_release_clk:
  663. clk_disable(dev->clk);
  664. clk_put(dev->clk);
  665. err_free_mem:
  666. kfree(dev);
  667. err_release_region:
  668. release_mem_region(mem->start, resource_size(mem));
  669. return ret;
  670. }
  671. static int davinci_i2s_remove(struct platform_device *pdev)
  672. {
  673. struct davinci_mcbsp_dev *dev = dev_get_drvdata(&pdev->dev);
  674. struct resource *mem;
  675. snd_soc_unregister_dai(&pdev->dev);
  676. clk_disable(dev->clk);
  677. clk_put(dev->clk);
  678. dev->clk = NULL;
  679. kfree(dev);
  680. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  681. release_mem_region(mem->start, resource_size(mem));
  682. return 0;
  683. }
  684. static struct platform_driver davinci_mcbsp_driver = {
  685. .probe = davinci_i2s_probe,
  686. .remove = davinci_i2s_remove,
  687. .driver = {
  688. .name = "davinci-mcbsp",
  689. .owner = THIS_MODULE,
  690. },
  691. };
  692. static int __init davinci_i2s_init(void)
  693. {
  694. return platform_driver_register(&davinci_mcbsp_driver);
  695. }
  696. module_init(davinci_i2s_init);
  697. static void __exit davinci_i2s_exit(void)
  698. {
  699. platform_driver_unregister(&davinci_mcbsp_driver);
  700. }
  701. module_exit(davinci_i2s_exit);
  702. MODULE_AUTHOR("Vladimir Barinov");
  703. MODULE_DESCRIPTION("TI DAVINCI I2S (McBSP) SoC Interface");
  704. MODULE_LICENSE("GPL");