wm8994.c 95 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468
  1. /*
  2. * wm8994.c -- WM8994 ALSA SoC Audio driver
  3. *
  4. * Copyright 2009 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/init.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/i2c.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/slab.h>
  23. #include <sound/core.h>
  24. #include <sound/jack.h>
  25. #include <sound/pcm.h>
  26. #include <sound/pcm_params.h>
  27. #include <sound/soc.h>
  28. #include <sound/initval.h>
  29. #include <sound/tlv.h>
  30. #include <trace/events/asoc.h>
  31. #include <linux/mfd/wm8994/core.h>
  32. #include <linux/mfd/wm8994/registers.h>
  33. #include <linux/mfd/wm8994/pdata.h>
  34. #include <linux/mfd/wm8994/gpio.h>
  35. #include "wm8994.h"
  36. #include "wm_hubs.h"
  37. struct fll_config {
  38. int src;
  39. int in;
  40. int out;
  41. };
  42. #define WM8994_NUM_DRC 3
  43. #define WM8994_NUM_EQ 3
  44. static int wm8994_drc_base[] = {
  45. WM8994_AIF1_DRC1_1,
  46. WM8994_AIF1_DRC2_1,
  47. WM8994_AIF2_DRC_1,
  48. };
  49. static int wm8994_retune_mobile_base[] = {
  50. WM8994_AIF1_DAC1_EQ_GAINS_1,
  51. WM8994_AIF1_DAC2_EQ_GAINS_1,
  52. WM8994_AIF2_EQ_GAINS_1,
  53. };
  54. struct wm8994_micdet {
  55. struct snd_soc_jack *jack;
  56. int det;
  57. int shrt;
  58. };
  59. /* codec private data */
  60. struct wm8994_priv {
  61. struct wm_hubs_data hubs;
  62. enum snd_soc_control_type control_type;
  63. void *control_data;
  64. struct snd_soc_codec *codec;
  65. int sysclk[2];
  66. int sysclk_rate[2];
  67. int mclk[2];
  68. int aifclk[2];
  69. struct fll_config fll[2], fll_suspend[2];
  70. int dac_rates[2];
  71. int lrclk_shared[2];
  72. int mbc_ena[3];
  73. /* Platform dependant DRC configuration */
  74. const char **drc_texts;
  75. int drc_cfg[WM8994_NUM_DRC];
  76. struct soc_enum drc_enum;
  77. /* Platform dependant ReTune mobile configuration */
  78. int num_retune_mobile_texts;
  79. const char **retune_mobile_texts;
  80. int retune_mobile_cfg[WM8994_NUM_EQ];
  81. struct soc_enum retune_mobile_enum;
  82. /* Platform dependant MBC configuration */
  83. int mbc_cfg;
  84. const char **mbc_texts;
  85. struct soc_enum mbc_enum;
  86. struct wm8994_micdet micdet[2];
  87. wm8958_micdet_cb jack_cb;
  88. void *jack_cb_data;
  89. int micdet_irq;
  90. int revision;
  91. struct wm8994_pdata *pdata;
  92. unsigned int aif1clk_enable:1;
  93. unsigned int aif2clk_enable:1;
  94. unsigned int aif1clk_disable:1;
  95. unsigned int aif2clk_disable:1;
  96. };
  97. static int wm8994_readable(struct snd_soc_codec *codec, unsigned int reg)
  98. {
  99. switch (reg) {
  100. case WM8994_GPIO_1:
  101. case WM8994_GPIO_2:
  102. case WM8994_GPIO_3:
  103. case WM8994_GPIO_4:
  104. case WM8994_GPIO_5:
  105. case WM8994_GPIO_6:
  106. case WM8994_GPIO_7:
  107. case WM8994_GPIO_8:
  108. case WM8994_GPIO_9:
  109. case WM8994_GPIO_10:
  110. case WM8994_GPIO_11:
  111. case WM8994_INTERRUPT_STATUS_1:
  112. case WM8994_INTERRUPT_STATUS_2:
  113. case WM8994_INTERRUPT_RAW_STATUS_2:
  114. return 1;
  115. default:
  116. break;
  117. }
  118. if (reg >= WM8994_CACHE_SIZE)
  119. return 0;
  120. return wm8994_access_masks[reg].readable != 0;
  121. }
  122. static int wm8994_volatile(struct snd_soc_codec *codec, unsigned int reg)
  123. {
  124. if (reg >= WM8994_CACHE_SIZE)
  125. return 1;
  126. switch (reg) {
  127. case WM8994_SOFTWARE_RESET:
  128. case WM8994_CHIP_REVISION:
  129. case WM8994_DC_SERVO_1:
  130. case WM8994_DC_SERVO_READBACK:
  131. case WM8994_RATE_STATUS:
  132. case WM8994_LDO_1:
  133. case WM8994_LDO_2:
  134. case WM8958_DSP2_EXECCONTROL:
  135. case WM8958_MIC_DETECT_3:
  136. return 1;
  137. default:
  138. return 0;
  139. }
  140. }
  141. static int wm8994_write(struct snd_soc_codec *codec, unsigned int reg,
  142. unsigned int value)
  143. {
  144. int ret;
  145. BUG_ON(reg > WM8994_MAX_REGISTER);
  146. if (!wm8994_volatile(codec, reg)) {
  147. ret = snd_soc_cache_write(codec, reg, value);
  148. if (ret != 0)
  149. dev_err(codec->dev, "Cache write to %x failed: %d\n",
  150. reg, ret);
  151. }
  152. return wm8994_reg_write(codec->control_data, reg, value);
  153. }
  154. static unsigned int wm8994_read(struct snd_soc_codec *codec,
  155. unsigned int reg)
  156. {
  157. unsigned int val;
  158. int ret;
  159. BUG_ON(reg > WM8994_MAX_REGISTER);
  160. if (!wm8994_volatile(codec, reg) && wm8994_readable(codec, reg) &&
  161. reg < codec->driver->reg_cache_size) {
  162. ret = snd_soc_cache_read(codec, reg, &val);
  163. if (ret >= 0)
  164. return val;
  165. else
  166. dev_err(codec->dev, "Cache read from %x failed: %d\n",
  167. reg, ret);
  168. }
  169. return wm8994_reg_read(codec->control_data, reg);
  170. }
  171. static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
  172. {
  173. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  174. int rate;
  175. int reg1 = 0;
  176. int offset;
  177. if (aif)
  178. offset = 4;
  179. else
  180. offset = 0;
  181. switch (wm8994->sysclk[aif]) {
  182. case WM8994_SYSCLK_MCLK1:
  183. rate = wm8994->mclk[0];
  184. break;
  185. case WM8994_SYSCLK_MCLK2:
  186. reg1 |= 0x8;
  187. rate = wm8994->mclk[1];
  188. break;
  189. case WM8994_SYSCLK_FLL1:
  190. reg1 |= 0x10;
  191. rate = wm8994->fll[0].out;
  192. break;
  193. case WM8994_SYSCLK_FLL2:
  194. reg1 |= 0x18;
  195. rate = wm8994->fll[1].out;
  196. break;
  197. default:
  198. return -EINVAL;
  199. }
  200. if (rate >= 13500000) {
  201. rate /= 2;
  202. reg1 |= WM8994_AIF1CLK_DIV;
  203. dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
  204. aif + 1, rate);
  205. }
  206. if (rate && rate < 3000000)
  207. dev_warn(codec->dev, "AIF%dCLK is %dHz, should be >=3MHz for optimal performance\n",
  208. aif + 1, rate);
  209. wm8994->aifclk[aif] = rate;
  210. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
  211. WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
  212. reg1);
  213. return 0;
  214. }
  215. static int configure_clock(struct snd_soc_codec *codec)
  216. {
  217. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  218. int old, new;
  219. /* Bring up the AIF clocks first */
  220. configure_aif_clock(codec, 0);
  221. configure_aif_clock(codec, 1);
  222. /* Then switch CLK_SYS over to the higher of them; a change
  223. * can only happen as a result of a clocking change which can
  224. * only be made outside of DAPM so we can safely redo the
  225. * clocking.
  226. */
  227. /* If they're equal it doesn't matter which is used */
  228. if (wm8994->aifclk[0] == wm8994->aifclk[1])
  229. return 0;
  230. if (wm8994->aifclk[0] < wm8994->aifclk[1])
  231. new = WM8994_SYSCLK_SRC;
  232. else
  233. new = 0;
  234. old = snd_soc_read(codec, WM8994_CLOCKING_1) & WM8994_SYSCLK_SRC;
  235. /* If there's no change then we're done. */
  236. if (old == new)
  237. return 0;
  238. snd_soc_update_bits(codec, WM8994_CLOCKING_1, WM8994_SYSCLK_SRC, new);
  239. snd_soc_dapm_sync(&codec->dapm);
  240. return 0;
  241. }
  242. static int check_clk_sys(struct snd_soc_dapm_widget *source,
  243. struct snd_soc_dapm_widget *sink)
  244. {
  245. int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
  246. const char *clk;
  247. /* Check what we're currently using for CLK_SYS */
  248. if (reg & WM8994_SYSCLK_SRC)
  249. clk = "AIF2CLK";
  250. else
  251. clk = "AIF1CLK";
  252. return strcmp(source->name, clk) == 0;
  253. }
  254. static const char *sidetone_hpf_text[] = {
  255. "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
  256. };
  257. static const struct soc_enum sidetone_hpf =
  258. SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
  259. static const char *adc_hpf_text[] = {
  260. "HiFi", "Voice 1", "Voice 2", "Voice 3"
  261. };
  262. static const struct soc_enum aif1adc1_hpf =
  263. SOC_ENUM_SINGLE(WM8994_AIF1_ADC1_FILTERS, 13, 4, adc_hpf_text);
  264. static const struct soc_enum aif1adc2_hpf =
  265. SOC_ENUM_SINGLE(WM8994_AIF1_ADC2_FILTERS, 13, 4, adc_hpf_text);
  266. static const struct soc_enum aif2adc_hpf =
  267. SOC_ENUM_SINGLE(WM8994_AIF2_ADC_FILTERS, 13, 4, adc_hpf_text);
  268. static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
  269. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  270. static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
  271. static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
  272. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  273. #define WM8994_DRC_SWITCH(xname, reg, shift) \
  274. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  275. .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
  276. .put = wm8994_put_drc_sw, \
  277. .private_value = SOC_SINGLE_VALUE(reg, shift, 1, 0) }
  278. static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
  279. struct snd_ctl_elem_value *ucontrol)
  280. {
  281. struct soc_mixer_control *mc =
  282. (struct soc_mixer_control *)kcontrol->private_value;
  283. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  284. int mask, ret;
  285. /* Can't enable both ADC and DAC paths simultaneously */
  286. if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
  287. mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
  288. WM8994_AIF1ADC1R_DRC_ENA_MASK;
  289. else
  290. mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
  291. ret = snd_soc_read(codec, mc->reg);
  292. if (ret < 0)
  293. return ret;
  294. if (ret & mask)
  295. return -EINVAL;
  296. return snd_soc_put_volsw(kcontrol, ucontrol);
  297. }
  298. static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
  299. {
  300. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  301. struct wm8994_pdata *pdata = wm8994->pdata;
  302. int base = wm8994_drc_base[drc];
  303. int cfg = wm8994->drc_cfg[drc];
  304. int save, i;
  305. /* Save any enables; the configuration should clear them. */
  306. save = snd_soc_read(codec, base);
  307. save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
  308. WM8994_AIF1ADC1R_DRC_ENA;
  309. for (i = 0; i < WM8994_DRC_REGS; i++)
  310. snd_soc_update_bits(codec, base + i, 0xffff,
  311. pdata->drc_cfgs[cfg].regs[i]);
  312. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
  313. WM8994_AIF1ADC1L_DRC_ENA |
  314. WM8994_AIF1ADC1R_DRC_ENA, save);
  315. }
  316. /* Icky as hell but saves code duplication */
  317. static int wm8994_get_drc(const char *name)
  318. {
  319. if (strcmp(name, "AIF1DRC1 Mode") == 0)
  320. return 0;
  321. if (strcmp(name, "AIF1DRC2 Mode") == 0)
  322. return 1;
  323. if (strcmp(name, "AIF2DRC Mode") == 0)
  324. return 2;
  325. return -EINVAL;
  326. }
  327. static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
  328. struct snd_ctl_elem_value *ucontrol)
  329. {
  330. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  331. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  332. struct wm8994_pdata *pdata = wm8994->pdata;
  333. int drc = wm8994_get_drc(kcontrol->id.name);
  334. int value = ucontrol->value.integer.value[0];
  335. if (drc < 0)
  336. return drc;
  337. if (value >= pdata->num_drc_cfgs)
  338. return -EINVAL;
  339. wm8994->drc_cfg[drc] = value;
  340. wm8994_set_drc(codec, drc);
  341. return 0;
  342. }
  343. static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
  344. struct snd_ctl_elem_value *ucontrol)
  345. {
  346. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  347. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  348. int drc = wm8994_get_drc(kcontrol->id.name);
  349. ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
  350. return 0;
  351. }
  352. static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
  353. {
  354. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  355. struct wm8994_pdata *pdata = wm8994->pdata;
  356. int base = wm8994_retune_mobile_base[block];
  357. int iface, best, best_val, save, i, cfg;
  358. if (!pdata || !wm8994->num_retune_mobile_texts)
  359. return;
  360. switch (block) {
  361. case 0:
  362. case 1:
  363. iface = 0;
  364. break;
  365. case 2:
  366. iface = 1;
  367. break;
  368. default:
  369. return;
  370. }
  371. /* Find the version of the currently selected configuration
  372. * with the nearest sample rate. */
  373. cfg = wm8994->retune_mobile_cfg[block];
  374. best = 0;
  375. best_val = INT_MAX;
  376. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  377. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  378. wm8994->retune_mobile_texts[cfg]) == 0 &&
  379. abs(pdata->retune_mobile_cfgs[i].rate
  380. - wm8994->dac_rates[iface]) < best_val) {
  381. best = i;
  382. best_val = abs(pdata->retune_mobile_cfgs[i].rate
  383. - wm8994->dac_rates[iface]);
  384. }
  385. }
  386. dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
  387. block,
  388. pdata->retune_mobile_cfgs[best].name,
  389. pdata->retune_mobile_cfgs[best].rate,
  390. wm8994->dac_rates[iface]);
  391. /* The EQ will be disabled while reconfiguring it, remember the
  392. * current configuration.
  393. */
  394. save = snd_soc_read(codec, base);
  395. save &= WM8994_AIF1DAC1_EQ_ENA;
  396. for (i = 0; i < WM8994_EQ_REGS; i++)
  397. snd_soc_update_bits(codec, base + i, 0xffff,
  398. pdata->retune_mobile_cfgs[best].regs[i]);
  399. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
  400. }
  401. /* Icky as hell but saves code duplication */
  402. static int wm8994_get_retune_mobile_block(const char *name)
  403. {
  404. if (strcmp(name, "AIF1.1 EQ Mode") == 0)
  405. return 0;
  406. if (strcmp(name, "AIF1.2 EQ Mode") == 0)
  407. return 1;
  408. if (strcmp(name, "AIF2 EQ Mode") == 0)
  409. return 2;
  410. return -EINVAL;
  411. }
  412. static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  413. struct snd_ctl_elem_value *ucontrol)
  414. {
  415. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  416. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  417. struct wm8994_pdata *pdata = wm8994->pdata;
  418. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  419. int value = ucontrol->value.integer.value[0];
  420. if (block < 0)
  421. return block;
  422. if (value >= pdata->num_retune_mobile_cfgs)
  423. return -EINVAL;
  424. wm8994->retune_mobile_cfg[block] = value;
  425. wm8994_set_retune_mobile(codec, block);
  426. return 0;
  427. }
  428. static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  429. struct snd_ctl_elem_value *ucontrol)
  430. {
  431. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  432. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  433. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  434. ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
  435. return 0;
  436. }
  437. static const char *aif_chan_src_text[] = {
  438. "Left", "Right"
  439. };
  440. static const struct soc_enum aif1adcl_src =
  441. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text);
  442. static const struct soc_enum aif1adcr_src =
  443. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text);
  444. static const struct soc_enum aif2adcl_src =
  445. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text);
  446. static const struct soc_enum aif2adcr_src =
  447. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text);
  448. static const struct soc_enum aif1dacl_src =
  449. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text);
  450. static const struct soc_enum aif1dacr_src =
  451. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text);
  452. static const struct soc_enum aif2dacl_src =
  453. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text);
  454. static const struct soc_enum aif2dacr_src =
  455. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text);
  456. static const char *osr_text[] = {
  457. "Low Power", "High Performance",
  458. };
  459. static const struct soc_enum dac_osr =
  460. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 0, 2, osr_text);
  461. static const struct soc_enum adc_osr =
  462. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 1, 2, osr_text);
  463. static void wm8958_mbc_apply(struct snd_soc_codec *codec, int mbc, int start)
  464. {
  465. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  466. struct wm8994_pdata *pdata = wm8994->pdata;
  467. int pwr_reg = snd_soc_read(codec, WM8994_POWER_MANAGEMENT_5);
  468. int ena, reg, aif, i;
  469. switch (mbc) {
  470. case 0:
  471. pwr_reg &= (WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC1R_ENA);
  472. aif = 0;
  473. break;
  474. case 1:
  475. pwr_reg &= (WM8994_AIF1DAC2L_ENA | WM8994_AIF1DAC2R_ENA);
  476. aif = 0;
  477. break;
  478. case 2:
  479. pwr_reg &= (WM8994_AIF2DACL_ENA | WM8994_AIF2DACR_ENA);
  480. aif = 1;
  481. break;
  482. default:
  483. BUG();
  484. return;
  485. }
  486. /* We can only enable the MBC if the AIF is enabled and we
  487. * want it to be enabled. */
  488. ena = pwr_reg && wm8994->mbc_ena[mbc];
  489. reg = snd_soc_read(codec, WM8958_DSP2_PROGRAM);
  490. dev_dbg(codec->dev, "MBC %d startup: %d, power: %x, DSP: %x\n",
  491. mbc, start, pwr_reg, reg);
  492. if (start && ena) {
  493. /* If the DSP is already running then noop */
  494. if (reg & WM8958_DSP2_ENA)
  495. return;
  496. /* Switch the clock over to the appropriate AIF */
  497. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  498. WM8958_DSP2CLK_SRC | WM8958_DSP2CLK_ENA,
  499. aif << WM8958_DSP2CLK_SRC_SHIFT |
  500. WM8958_DSP2CLK_ENA);
  501. snd_soc_update_bits(codec, WM8958_DSP2_PROGRAM,
  502. WM8958_DSP2_ENA, WM8958_DSP2_ENA);
  503. /* If we've got user supplied MBC settings use them */
  504. if (pdata && pdata->num_mbc_cfgs) {
  505. struct wm8958_mbc_cfg *cfg
  506. = &pdata->mbc_cfgs[wm8994->mbc_cfg];
  507. for (i = 0; i < ARRAY_SIZE(cfg->coeff_regs); i++)
  508. snd_soc_write(codec, i + WM8958_MBC_BAND_1_K_1,
  509. cfg->coeff_regs[i]);
  510. for (i = 0; i < ARRAY_SIZE(cfg->cutoff_regs); i++)
  511. snd_soc_write(codec,
  512. i + WM8958_MBC_BAND_2_LOWER_CUTOFF_C1_1,
  513. cfg->cutoff_regs[i]);
  514. }
  515. /* Run the DSP */
  516. snd_soc_write(codec, WM8958_DSP2_EXECCONTROL,
  517. WM8958_DSP2_RUNR);
  518. /* And we're off! */
  519. snd_soc_update_bits(codec, WM8958_DSP2_CONFIG,
  520. WM8958_MBC_ENA | WM8958_MBC_SEL_MASK,
  521. mbc << WM8958_MBC_SEL_SHIFT |
  522. WM8958_MBC_ENA);
  523. } else {
  524. /* If the DSP is already stopped then noop */
  525. if (!(reg & WM8958_DSP2_ENA))
  526. return;
  527. snd_soc_update_bits(codec, WM8958_DSP2_CONFIG,
  528. WM8958_MBC_ENA, 0);
  529. snd_soc_update_bits(codec, WM8958_DSP2_PROGRAM,
  530. WM8958_DSP2_ENA, 0);
  531. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  532. WM8958_DSP2CLK_ENA, 0);
  533. }
  534. }
  535. static int wm8958_aif_ev(struct snd_soc_dapm_widget *w,
  536. struct snd_kcontrol *kcontrol, int event)
  537. {
  538. struct snd_soc_codec *codec = w->codec;
  539. int mbc;
  540. switch (w->shift) {
  541. case 13:
  542. case 12:
  543. mbc = 2;
  544. break;
  545. case 11:
  546. case 10:
  547. mbc = 1;
  548. break;
  549. case 9:
  550. case 8:
  551. mbc = 0;
  552. break;
  553. default:
  554. BUG();
  555. return -EINVAL;
  556. }
  557. switch (event) {
  558. case SND_SOC_DAPM_POST_PMU:
  559. wm8958_mbc_apply(codec, mbc, 1);
  560. break;
  561. case SND_SOC_DAPM_POST_PMD:
  562. wm8958_mbc_apply(codec, mbc, 0);
  563. break;
  564. }
  565. return 0;
  566. }
  567. static int wm8958_put_mbc_enum(struct snd_kcontrol *kcontrol,
  568. struct snd_ctl_elem_value *ucontrol)
  569. {
  570. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  571. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  572. struct wm8994_pdata *pdata = wm8994->pdata;
  573. int value = ucontrol->value.integer.value[0];
  574. int reg;
  575. /* Don't allow on the fly reconfiguration */
  576. reg = snd_soc_read(codec, WM8994_CLOCKING_1);
  577. if (reg < 0 || reg & WM8958_DSP2CLK_ENA)
  578. return -EBUSY;
  579. if (value >= pdata->num_mbc_cfgs)
  580. return -EINVAL;
  581. wm8994->mbc_cfg = value;
  582. return 0;
  583. }
  584. static int wm8958_get_mbc_enum(struct snd_kcontrol *kcontrol,
  585. struct snd_ctl_elem_value *ucontrol)
  586. {
  587. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  588. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  589. ucontrol->value.enumerated.item[0] = wm8994->mbc_cfg;
  590. return 0;
  591. }
  592. static int wm8958_mbc_info(struct snd_kcontrol *kcontrol,
  593. struct snd_ctl_elem_info *uinfo)
  594. {
  595. uinfo->type = SNDRV_CTL_ELEM_TYPE_BOOLEAN;
  596. uinfo->count = 1;
  597. uinfo->value.integer.min = 0;
  598. uinfo->value.integer.max = 1;
  599. return 0;
  600. }
  601. static int wm8958_mbc_get(struct snd_kcontrol *kcontrol,
  602. struct snd_ctl_elem_value *ucontrol)
  603. {
  604. int mbc = kcontrol->private_value;
  605. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  606. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  607. ucontrol->value.integer.value[0] = wm8994->mbc_ena[mbc];
  608. return 0;
  609. }
  610. static int wm8958_mbc_put(struct snd_kcontrol *kcontrol,
  611. struct snd_ctl_elem_value *ucontrol)
  612. {
  613. int mbc = kcontrol->private_value;
  614. int i;
  615. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  616. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  617. if (ucontrol->value.integer.value[0] > 1)
  618. return -EINVAL;
  619. for (i = 0; i < ARRAY_SIZE(wm8994->mbc_ena); i++) {
  620. if (mbc != i && wm8994->mbc_ena[i]) {
  621. dev_dbg(codec->dev, "MBC %d active already\n", mbc);
  622. return -EBUSY;
  623. }
  624. }
  625. wm8994->mbc_ena[mbc] = ucontrol->value.integer.value[0];
  626. wm8958_mbc_apply(codec, mbc, wm8994->mbc_ena[mbc]);
  627. return 0;
  628. }
  629. #define WM8958_MBC_SWITCH(xname, xval) {\
  630. .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname), \
  631. .access = SNDRV_CTL_ELEM_ACCESS_READWRITE,\
  632. .info = wm8958_mbc_info, \
  633. .get = wm8958_mbc_get, .put = wm8958_mbc_put, \
  634. .private_value = xval }
  635. static const struct snd_kcontrol_new wm8994_snd_controls[] = {
  636. SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
  637. WM8994_AIF1_ADC1_RIGHT_VOLUME,
  638. 1, 119, 0, digital_tlv),
  639. SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
  640. WM8994_AIF1_ADC2_RIGHT_VOLUME,
  641. 1, 119, 0, digital_tlv),
  642. SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
  643. WM8994_AIF2_ADC_RIGHT_VOLUME,
  644. 1, 119, 0, digital_tlv),
  645. SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
  646. SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
  647. SOC_ENUM("AIF2ADCL Source", aif2adcl_src),
  648. SOC_ENUM("AIF2ADCR Source", aif2adcr_src),
  649. SOC_ENUM("AIF1DACL Source", aif1dacl_src),
  650. SOC_ENUM("AIF1DACR Source", aif1dacr_src),
  651. SOC_ENUM("AIF2DACL Source", aif2dacl_src),
  652. SOC_ENUM("AIF2DACR Source", aif2dacr_src),
  653. SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
  654. WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  655. SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
  656. WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  657. SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
  658. WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  659. SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
  660. SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
  661. SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
  662. SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
  663. SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
  664. WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
  665. WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
  666. WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
  667. WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
  668. WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
  669. WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
  670. WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
  671. WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
  672. WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
  673. SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  674. 5, 12, 0, st_tlv),
  675. SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  676. 0, 12, 0, st_tlv),
  677. SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  678. 5, 12, 0, st_tlv),
  679. SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  680. 0, 12, 0, st_tlv),
  681. SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
  682. SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
  683. SOC_ENUM("AIF1ADC1 HPF Mode", aif1adc1_hpf),
  684. SOC_DOUBLE("AIF1ADC1 HPF Switch", WM8994_AIF1_ADC1_FILTERS, 12, 11, 1, 0),
  685. SOC_ENUM("AIF1ADC2 HPF Mode", aif1adc2_hpf),
  686. SOC_DOUBLE("AIF1ADC2 HPF Switch", WM8994_AIF1_ADC2_FILTERS, 12, 11, 1, 0),
  687. SOC_ENUM("AIF2ADC HPF Mode", aif2adc_hpf),
  688. SOC_DOUBLE("AIF2ADC HPF Switch", WM8994_AIF2_ADC_FILTERS, 12, 11, 1, 0),
  689. SOC_ENUM("ADC OSR", adc_osr),
  690. SOC_ENUM("DAC OSR", dac_osr),
  691. SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
  692. WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  693. SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
  694. WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
  695. SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
  696. WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  697. SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
  698. WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
  699. SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
  700. 6, 1, 1, wm_hubs_spkmix_tlv),
  701. SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
  702. 2, 1, 1, wm_hubs_spkmix_tlv),
  703. SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
  704. 6, 1, 1, wm_hubs_spkmix_tlv),
  705. SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
  706. 2, 1, 1, wm_hubs_spkmix_tlv),
  707. SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
  708. 10, 15, 0, wm8994_3d_tlv),
  709. SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC1_FILTERS_2,
  710. 8, 1, 0),
  711. SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
  712. 10, 15, 0, wm8994_3d_tlv),
  713. SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
  714. 8, 1, 0),
  715. SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF2_DAC_FILTERS_2,
  716. 10, 15, 0, wm8994_3d_tlv),
  717. SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF2_DAC_FILTERS_2,
  718. 8, 1, 0),
  719. };
  720. static const struct snd_kcontrol_new wm8994_eq_controls[] = {
  721. SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
  722. eq_tlv),
  723. SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
  724. eq_tlv),
  725. SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
  726. eq_tlv),
  727. SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
  728. eq_tlv),
  729. SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
  730. eq_tlv),
  731. SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
  732. eq_tlv),
  733. SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
  734. eq_tlv),
  735. SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
  736. eq_tlv),
  737. SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
  738. eq_tlv),
  739. SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
  740. eq_tlv),
  741. SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
  742. eq_tlv),
  743. SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
  744. eq_tlv),
  745. SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
  746. eq_tlv),
  747. SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
  748. eq_tlv),
  749. SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
  750. eq_tlv),
  751. };
  752. static const struct snd_kcontrol_new wm8958_snd_controls[] = {
  753. SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv),
  754. WM8958_MBC_SWITCH("AIF1DAC1 MBC Switch", 0),
  755. WM8958_MBC_SWITCH("AIF1DAC2 MBC Switch", 1),
  756. WM8958_MBC_SWITCH("AIF2DAC MBC Switch", 2),
  757. };
  758. static int clk_sys_event(struct snd_soc_dapm_widget *w,
  759. struct snd_kcontrol *kcontrol, int event)
  760. {
  761. struct snd_soc_codec *codec = w->codec;
  762. switch (event) {
  763. case SND_SOC_DAPM_PRE_PMU:
  764. return configure_clock(codec);
  765. case SND_SOC_DAPM_POST_PMD:
  766. configure_clock(codec);
  767. break;
  768. }
  769. return 0;
  770. }
  771. static void wm8994_update_class_w(struct snd_soc_codec *codec)
  772. {
  773. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  774. int enable = 1;
  775. int source = 0; /* GCC flow analysis can't track enable */
  776. int reg, reg_r;
  777. /* Only support direct DAC->headphone paths */
  778. reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_1);
  779. if (!(reg & WM8994_DAC1L_TO_HPOUT1L)) {
  780. dev_vdbg(codec->dev, "HPL connected to output mixer\n");
  781. enable = 0;
  782. }
  783. reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_2);
  784. if (!(reg & WM8994_DAC1R_TO_HPOUT1R)) {
  785. dev_vdbg(codec->dev, "HPR connected to output mixer\n");
  786. enable = 0;
  787. }
  788. /* We also need the same setting for L/R and only one path */
  789. reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
  790. switch (reg) {
  791. case WM8994_AIF2DACL_TO_DAC1L:
  792. dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
  793. source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  794. break;
  795. case WM8994_AIF1DAC2L_TO_DAC1L:
  796. dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
  797. source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  798. break;
  799. case WM8994_AIF1DAC1L_TO_DAC1L:
  800. dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
  801. source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  802. break;
  803. default:
  804. dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
  805. enable = 0;
  806. break;
  807. }
  808. reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
  809. if (reg_r != reg) {
  810. dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
  811. enable = 0;
  812. }
  813. if (enable) {
  814. dev_dbg(codec->dev, "Class W enabled\n");
  815. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  816. WM8994_CP_DYN_PWR |
  817. WM8994_CP_DYN_SRC_SEL_MASK,
  818. source | WM8994_CP_DYN_PWR);
  819. wm8994->hubs.class_w = true;
  820. } else {
  821. dev_dbg(codec->dev, "Class W disabled\n");
  822. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  823. WM8994_CP_DYN_PWR, 0);
  824. wm8994->hubs.class_w = false;
  825. }
  826. }
  827. static int late_enable_ev(struct snd_soc_dapm_widget *w,
  828. struct snd_kcontrol *kcontrol, int event)
  829. {
  830. struct snd_soc_codec *codec = w->codec;
  831. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  832. switch (event) {
  833. case SND_SOC_DAPM_PRE_PMU:
  834. if (wm8994->aif1clk_enable) {
  835. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  836. WM8994_AIF1CLK_ENA_MASK,
  837. WM8994_AIF1CLK_ENA);
  838. wm8994->aif1clk_enable = 0;
  839. }
  840. if (wm8994->aif2clk_enable) {
  841. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  842. WM8994_AIF2CLK_ENA_MASK,
  843. WM8994_AIF2CLK_ENA);
  844. wm8994->aif2clk_enable = 0;
  845. }
  846. break;
  847. }
  848. return 0;
  849. }
  850. static int late_disable_ev(struct snd_soc_dapm_widget *w,
  851. struct snd_kcontrol *kcontrol, int event)
  852. {
  853. struct snd_soc_codec *codec = w->codec;
  854. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  855. switch (event) {
  856. case SND_SOC_DAPM_POST_PMD:
  857. if (wm8994->aif1clk_disable) {
  858. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  859. WM8994_AIF1CLK_ENA_MASK, 0);
  860. wm8994->aif1clk_disable = 0;
  861. }
  862. if (wm8994->aif2clk_disable) {
  863. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  864. WM8994_AIF2CLK_ENA_MASK, 0);
  865. wm8994->aif2clk_disable = 0;
  866. }
  867. break;
  868. }
  869. return 0;
  870. }
  871. static int aif1clk_ev(struct snd_soc_dapm_widget *w,
  872. struct snd_kcontrol *kcontrol, int event)
  873. {
  874. struct snd_soc_codec *codec = w->codec;
  875. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  876. switch (event) {
  877. case SND_SOC_DAPM_PRE_PMU:
  878. wm8994->aif1clk_enable = 1;
  879. break;
  880. case SND_SOC_DAPM_POST_PMD:
  881. wm8994->aif1clk_disable = 1;
  882. break;
  883. }
  884. return 0;
  885. }
  886. static int aif2clk_ev(struct snd_soc_dapm_widget *w,
  887. struct snd_kcontrol *kcontrol, int event)
  888. {
  889. struct snd_soc_codec *codec = w->codec;
  890. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  891. switch (event) {
  892. case SND_SOC_DAPM_PRE_PMU:
  893. wm8994->aif2clk_enable = 1;
  894. break;
  895. case SND_SOC_DAPM_POST_PMD:
  896. wm8994->aif2clk_disable = 1;
  897. break;
  898. }
  899. return 0;
  900. }
  901. static int adc_mux_ev(struct snd_soc_dapm_widget *w,
  902. struct snd_kcontrol *kcontrol, int event)
  903. {
  904. late_enable_ev(w, kcontrol, event);
  905. return 0;
  906. }
  907. static int micbias_ev(struct snd_soc_dapm_widget *w,
  908. struct snd_kcontrol *kcontrol, int event)
  909. {
  910. late_enable_ev(w, kcontrol, event);
  911. return 0;
  912. }
  913. static int dac_ev(struct snd_soc_dapm_widget *w,
  914. struct snd_kcontrol *kcontrol, int event)
  915. {
  916. struct snd_soc_codec *codec = w->codec;
  917. unsigned int mask = 1 << w->shift;
  918. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  919. mask, mask);
  920. return 0;
  921. }
  922. static const char *hp_mux_text[] = {
  923. "Mixer",
  924. "DAC",
  925. };
  926. #define WM8994_HP_ENUM(xname, xenum) \
  927. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  928. .info = snd_soc_info_enum_double, \
  929. .get = snd_soc_dapm_get_enum_double, \
  930. .put = wm8994_put_hp_enum, \
  931. .private_value = (unsigned long)&xenum }
  932. static int wm8994_put_hp_enum(struct snd_kcontrol *kcontrol,
  933. struct snd_ctl_elem_value *ucontrol)
  934. {
  935. struct snd_soc_dapm_widget *w = snd_kcontrol_chip(kcontrol);
  936. struct snd_soc_codec *codec = w->codec;
  937. int ret;
  938. ret = snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  939. wm8994_update_class_w(codec);
  940. return ret;
  941. }
  942. static const struct soc_enum hpl_enum =
  943. SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_1, 8, 2, hp_mux_text);
  944. static const struct snd_kcontrol_new hpl_mux =
  945. WM8994_HP_ENUM("Left Headphone Mux", hpl_enum);
  946. static const struct soc_enum hpr_enum =
  947. SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_2, 8, 2, hp_mux_text);
  948. static const struct snd_kcontrol_new hpr_mux =
  949. WM8994_HP_ENUM("Right Headphone Mux", hpr_enum);
  950. static const char *adc_mux_text[] = {
  951. "ADC",
  952. "DMIC",
  953. };
  954. static const struct soc_enum adc_enum =
  955. SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
  956. static const struct snd_kcontrol_new adcl_mux =
  957. SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
  958. static const struct snd_kcontrol_new adcr_mux =
  959. SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
  960. static const struct snd_kcontrol_new left_speaker_mixer[] = {
  961. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
  962. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
  963. SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
  964. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
  965. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
  966. };
  967. static const struct snd_kcontrol_new right_speaker_mixer[] = {
  968. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
  969. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
  970. SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
  971. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
  972. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
  973. };
  974. /* Debugging; dump chip status after DAPM transitions */
  975. static int post_ev(struct snd_soc_dapm_widget *w,
  976. struct snd_kcontrol *kcontrol, int event)
  977. {
  978. struct snd_soc_codec *codec = w->codec;
  979. dev_dbg(codec->dev, "SRC status: %x\n",
  980. snd_soc_read(codec,
  981. WM8994_RATE_STATUS));
  982. return 0;
  983. }
  984. static const struct snd_kcontrol_new aif1adc1l_mix[] = {
  985. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  986. 1, 1, 0),
  987. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  988. 0, 1, 0),
  989. };
  990. static const struct snd_kcontrol_new aif1adc1r_mix[] = {
  991. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  992. 1, 1, 0),
  993. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  994. 0, 1, 0),
  995. };
  996. static const struct snd_kcontrol_new aif1adc2l_mix[] = {
  997. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  998. 1, 1, 0),
  999. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  1000. 0, 1, 0),
  1001. };
  1002. static const struct snd_kcontrol_new aif1adc2r_mix[] = {
  1003. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  1004. 1, 1, 0),
  1005. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  1006. 0, 1, 0),
  1007. };
  1008. static const struct snd_kcontrol_new aif2dac2l_mix[] = {
  1009. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1010. 5, 1, 0),
  1011. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1012. 4, 1, 0),
  1013. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1014. 2, 1, 0),
  1015. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1016. 1, 1, 0),
  1017. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1018. 0, 1, 0),
  1019. };
  1020. static const struct snd_kcontrol_new aif2dac2r_mix[] = {
  1021. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1022. 5, 1, 0),
  1023. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1024. 4, 1, 0),
  1025. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1026. 2, 1, 0),
  1027. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1028. 1, 1, 0),
  1029. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1030. 0, 1, 0),
  1031. };
  1032. #define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
  1033. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  1034. .info = snd_soc_info_volsw, \
  1035. .get = snd_soc_dapm_get_volsw, .put = wm8994_put_class_w, \
  1036. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
  1037. static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
  1038. struct snd_ctl_elem_value *ucontrol)
  1039. {
  1040. struct snd_soc_dapm_widget *w = snd_kcontrol_chip(kcontrol);
  1041. struct snd_soc_codec *codec = w->codec;
  1042. int ret;
  1043. ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
  1044. wm8994_update_class_w(codec);
  1045. return ret;
  1046. }
  1047. static const struct snd_kcontrol_new dac1l_mix[] = {
  1048. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1049. 5, 1, 0),
  1050. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1051. 4, 1, 0),
  1052. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1053. 2, 1, 0),
  1054. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1055. 1, 1, 0),
  1056. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1057. 0, 1, 0),
  1058. };
  1059. static const struct snd_kcontrol_new dac1r_mix[] = {
  1060. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1061. 5, 1, 0),
  1062. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1063. 4, 1, 0),
  1064. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1065. 2, 1, 0),
  1066. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1067. 1, 1, 0),
  1068. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1069. 0, 1, 0),
  1070. };
  1071. static const char *sidetone_text[] = {
  1072. "ADC/DMIC1", "DMIC2",
  1073. };
  1074. static const struct soc_enum sidetone1_enum =
  1075. SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
  1076. static const struct snd_kcontrol_new sidetone1_mux =
  1077. SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
  1078. static const struct soc_enum sidetone2_enum =
  1079. SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
  1080. static const struct snd_kcontrol_new sidetone2_mux =
  1081. SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
  1082. static const char *aif1dac_text[] = {
  1083. "AIF1DACDAT", "AIF3DACDAT",
  1084. };
  1085. static const struct soc_enum aif1dac_enum =
  1086. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
  1087. static const struct snd_kcontrol_new aif1dac_mux =
  1088. SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
  1089. static const char *aif2dac_text[] = {
  1090. "AIF2DACDAT", "AIF3DACDAT",
  1091. };
  1092. static const struct soc_enum aif2dac_enum =
  1093. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
  1094. static const struct snd_kcontrol_new aif2dac_mux =
  1095. SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
  1096. static const char *aif2adc_text[] = {
  1097. "AIF2ADCDAT", "AIF3DACDAT",
  1098. };
  1099. static const struct soc_enum aif2adc_enum =
  1100. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
  1101. static const struct snd_kcontrol_new aif2adc_mux =
  1102. SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
  1103. static const char *aif3adc_text[] = {
  1104. "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM",
  1105. };
  1106. static const struct soc_enum wm8994_aif3adc_enum =
  1107. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
  1108. static const struct snd_kcontrol_new wm8994_aif3adc_mux =
  1109. SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum);
  1110. static const struct soc_enum wm8958_aif3adc_enum =
  1111. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 4, aif3adc_text);
  1112. static const struct snd_kcontrol_new wm8958_aif3adc_mux =
  1113. SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum);
  1114. static const char *mono_pcm_out_text[] = {
  1115. "None", "AIF2ADCL", "AIF2ADCR",
  1116. };
  1117. static const struct soc_enum mono_pcm_out_enum =
  1118. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 9, 3, mono_pcm_out_text);
  1119. static const struct snd_kcontrol_new mono_pcm_out_mux =
  1120. SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum);
  1121. static const char *aif2dac_src_text[] = {
  1122. "AIF2", "AIF3",
  1123. };
  1124. /* Note that these two control shouldn't be simultaneously switched to AIF3 */
  1125. static const struct soc_enum aif2dacl_src_enum =
  1126. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 7, 2, aif2dac_src_text);
  1127. static const struct snd_kcontrol_new aif2dacl_src_mux =
  1128. SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum);
  1129. static const struct soc_enum aif2dacr_src_enum =
  1130. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 8, 2, aif2dac_src_text);
  1131. static const struct snd_kcontrol_new aif2dacr_src_mux =
  1132. SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum);
  1133. static const struct snd_soc_dapm_widget wm8994_lateclk_revd_widgets[] = {
  1134. SND_SOC_DAPM_SUPPLY("AIF1CLK", SND_SOC_NOPM, 0, 0, aif1clk_ev,
  1135. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1136. SND_SOC_DAPM_SUPPLY("AIF2CLK", SND_SOC_NOPM, 0, 0, aif2clk_ev,
  1137. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1138. SND_SOC_DAPM_PGA_E("Late DAC1L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1139. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1140. SND_SOC_DAPM_PGA_E("Late DAC1R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1141. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1142. SND_SOC_DAPM_PGA_E("Late DAC2L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1143. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1144. SND_SOC_DAPM_PGA_E("Late DAC2R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1145. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1146. SND_SOC_DAPM_POST("Late Disable PGA", late_disable_ev)
  1147. };
  1148. static const struct snd_soc_dapm_widget wm8994_lateclk_widgets[] = {
  1149. SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, NULL, 0),
  1150. SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, NULL, 0)
  1151. };
  1152. static const struct snd_soc_dapm_widget wm8994_dac_revd_widgets[] = {
  1153. SND_SOC_DAPM_DAC_E("DAC2L", NULL, SND_SOC_NOPM, 3, 0,
  1154. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1155. SND_SOC_DAPM_DAC_E("DAC2R", NULL, SND_SOC_NOPM, 2, 0,
  1156. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1157. SND_SOC_DAPM_DAC_E("DAC1L", NULL, SND_SOC_NOPM, 1, 0,
  1158. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1159. SND_SOC_DAPM_DAC_E("DAC1R", NULL, SND_SOC_NOPM, 0, 0,
  1160. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1161. };
  1162. static const struct snd_soc_dapm_widget wm8994_dac_widgets[] = {
  1163. SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
  1164. SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
  1165. SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
  1166. SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
  1167. };
  1168. static const struct snd_soc_dapm_widget wm8994_adc_revd_widgets[] = {
  1169. SND_SOC_DAPM_MUX_E("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux,
  1170. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  1171. SND_SOC_DAPM_MUX_E("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux,
  1172. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  1173. };
  1174. static const struct snd_soc_dapm_widget wm8994_adc_widgets[] = {
  1175. SND_SOC_DAPM_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
  1176. SND_SOC_DAPM_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
  1177. };
  1178. static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
  1179. SND_SOC_DAPM_INPUT("DMIC1DAT"),
  1180. SND_SOC_DAPM_INPUT("DMIC2DAT"),
  1181. SND_SOC_DAPM_INPUT("Clock"),
  1182. SND_SOC_DAPM_MICBIAS("MICBIAS", WM8994_MICBIAS, 2, 0),
  1183. SND_SOC_DAPM_SUPPLY_S("MICBIAS Supply", 1, SND_SOC_NOPM, 0, 0, micbias_ev,
  1184. SND_SOC_DAPM_PRE_PMU),
  1185. SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
  1186. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1187. SND_SOC_DAPM_SUPPLY("DSP1CLK", WM8994_CLOCKING_1, 3, 0, NULL, 0),
  1188. SND_SOC_DAPM_SUPPLY("DSP2CLK", WM8994_CLOCKING_1, 2, 0, NULL, 0),
  1189. SND_SOC_DAPM_SUPPLY("DSPINTCLK", WM8994_CLOCKING_1, 1, 0, NULL, 0),
  1190. SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", NULL,
  1191. 0, WM8994_POWER_MANAGEMENT_4, 9, 0),
  1192. SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", NULL,
  1193. 0, WM8994_POWER_MANAGEMENT_4, 8, 0),
  1194. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0,
  1195. WM8994_POWER_MANAGEMENT_5, 9, 0, wm8958_aif_ev,
  1196. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1197. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0,
  1198. WM8994_POWER_MANAGEMENT_5, 8, 0, wm8958_aif_ev,
  1199. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1200. SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", NULL,
  1201. 0, WM8994_POWER_MANAGEMENT_4, 11, 0),
  1202. SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", NULL,
  1203. 0, WM8994_POWER_MANAGEMENT_4, 10, 0),
  1204. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0,
  1205. WM8994_POWER_MANAGEMENT_5, 11, 0, wm8958_aif_ev,
  1206. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1207. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0,
  1208. WM8994_POWER_MANAGEMENT_5, 10, 0, wm8958_aif_ev,
  1209. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1210. SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
  1211. aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
  1212. SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
  1213. aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
  1214. SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
  1215. aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
  1216. SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
  1217. aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
  1218. SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
  1219. aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
  1220. SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
  1221. aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
  1222. SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
  1223. SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
  1224. SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
  1225. dac1l_mix, ARRAY_SIZE(dac1l_mix)),
  1226. SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
  1227. dac1r_mix, ARRAY_SIZE(dac1r_mix)),
  1228. SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
  1229. WM8994_POWER_MANAGEMENT_4, 13, 0),
  1230. SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
  1231. WM8994_POWER_MANAGEMENT_4, 12, 0),
  1232. SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0,
  1233. WM8994_POWER_MANAGEMENT_5, 13, 0, wm8958_aif_ev,
  1234. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1235. SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0,
  1236. WM8994_POWER_MANAGEMENT_5, 12, 0, wm8958_aif_ev,
  1237. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1238. SND_SOC_DAPM_AIF_IN("AIF1DACDAT", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
  1239. SND_SOC_DAPM_AIF_IN("AIF2DACDAT", "AIF2 Playback", 0, SND_SOC_NOPM, 0, 0),
  1240. SND_SOC_DAPM_AIF_OUT("AIF1ADCDAT", "AIF1 Capture", 0, SND_SOC_NOPM, 0, 0),
  1241. SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", "AIF2 Capture", 0, SND_SOC_NOPM, 0, 0),
  1242. SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
  1243. SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
  1244. SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
  1245. SND_SOC_DAPM_AIF_IN("AIF3DACDAT", "AIF3 Playback", 0, SND_SOC_NOPM, 0, 0),
  1246. SND_SOC_DAPM_AIF_IN("AIF3ADCDAT", "AIF3 Capture", 0, SND_SOC_NOPM, 0, 0),
  1247. SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
  1248. SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
  1249. SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
  1250. SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
  1251. SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
  1252. /* Power is done with the muxes since the ADC power also controls the
  1253. * downsampling chain, the chip will automatically manage the analogue
  1254. * specific portions.
  1255. */
  1256. SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
  1257. SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
  1258. SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux),
  1259. SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux),
  1260. SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1261. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
  1262. SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1263. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
  1264. SND_SOC_DAPM_POST("Debug log", post_ev),
  1265. };
  1266. static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = {
  1267. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux),
  1268. };
  1269. static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = {
  1270. SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux),
  1271. SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux),
  1272. SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux),
  1273. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux),
  1274. };
  1275. static const struct snd_soc_dapm_route intercon[] = {
  1276. { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
  1277. { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
  1278. { "DSP1CLK", NULL, "CLK_SYS" },
  1279. { "DSP2CLK", NULL, "CLK_SYS" },
  1280. { "DSPINTCLK", NULL, "CLK_SYS" },
  1281. { "AIF1ADC1L", NULL, "AIF1CLK" },
  1282. { "AIF1ADC1L", NULL, "DSP1CLK" },
  1283. { "AIF1ADC1R", NULL, "AIF1CLK" },
  1284. { "AIF1ADC1R", NULL, "DSP1CLK" },
  1285. { "AIF1ADC1R", NULL, "DSPINTCLK" },
  1286. { "AIF1DAC1L", NULL, "AIF1CLK" },
  1287. { "AIF1DAC1L", NULL, "DSP1CLK" },
  1288. { "AIF1DAC1R", NULL, "AIF1CLK" },
  1289. { "AIF1DAC1R", NULL, "DSP1CLK" },
  1290. { "AIF1DAC1R", NULL, "DSPINTCLK" },
  1291. { "AIF1ADC2L", NULL, "AIF1CLK" },
  1292. { "AIF1ADC2L", NULL, "DSP1CLK" },
  1293. { "AIF1ADC2R", NULL, "AIF1CLK" },
  1294. { "AIF1ADC2R", NULL, "DSP1CLK" },
  1295. { "AIF1ADC2R", NULL, "DSPINTCLK" },
  1296. { "AIF1DAC2L", NULL, "AIF1CLK" },
  1297. { "AIF1DAC2L", NULL, "DSP1CLK" },
  1298. { "AIF1DAC2R", NULL, "AIF1CLK" },
  1299. { "AIF1DAC2R", NULL, "DSP1CLK" },
  1300. { "AIF1DAC2R", NULL, "DSPINTCLK" },
  1301. { "AIF2ADCL", NULL, "AIF2CLK" },
  1302. { "AIF2ADCL", NULL, "DSP2CLK" },
  1303. { "AIF2ADCR", NULL, "AIF2CLK" },
  1304. { "AIF2ADCR", NULL, "DSP2CLK" },
  1305. { "AIF2ADCR", NULL, "DSPINTCLK" },
  1306. { "AIF2DACL", NULL, "AIF2CLK" },
  1307. { "AIF2DACL", NULL, "DSP2CLK" },
  1308. { "AIF2DACR", NULL, "AIF2CLK" },
  1309. { "AIF2DACR", NULL, "DSP2CLK" },
  1310. { "AIF2DACR", NULL, "DSPINTCLK" },
  1311. { "DMIC1L", NULL, "DMIC1DAT" },
  1312. { "DMIC1L", NULL, "CLK_SYS" },
  1313. { "DMIC1R", NULL, "DMIC1DAT" },
  1314. { "DMIC1R", NULL, "CLK_SYS" },
  1315. { "DMIC2L", NULL, "DMIC2DAT" },
  1316. { "DMIC2L", NULL, "CLK_SYS" },
  1317. { "DMIC2R", NULL, "DMIC2DAT" },
  1318. { "DMIC2R", NULL, "CLK_SYS" },
  1319. { "ADCL", NULL, "AIF1CLK" },
  1320. { "ADCL", NULL, "DSP1CLK" },
  1321. { "ADCL", NULL, "DSPINTCLK" },
  1322. { "ADCR", NULL, "AIF1CLK" },
  1323. { "ADCR", NULL, "DSP1CLK" },
  1324. { "ADCR", NULL, "DSPINTCLK" },
  1325. { "ADCL Mux", "ADC", "ADCL" },
  1326. { "ADCL Mux", "DMIC", "DMIC1L" },
  1327. { "ADCR Mux", "ADC", "ADCR" },
  1328. { "ADCR Mux", "DMIC", "DMIC1R" },
  1329. { "DAC1L", NULL, "AIF1CLK" },
  1330. { "DAC1L", NULL, "DSP1CLK" },
  1331. { "DAC1L", NULL, "DSPINTCLK" },
  1332. { "DAC1R", NULL, "AIF1CLK" },
  1333. { "DAC1R", NULL, "DSP1CLK" },
  1334. { "DAC1R", NULL, "DSPINTCLK" },
  1335. { "DAC2L", NULL, "AIF2CLK" },
  1336. { "DAC2L", NULL, "DSP2CLK" },
  1337. { "DAC2L", NULL, "DSPINTCLK" },
  1338. { "DAC2R", NULL, "AIF2DACR" },
  1339. { "DAC2R", NULL, "AIF2CLK" },
  1340. { "DAC2R", NULL, "DSP2CLK" },
  1341. { "DAC2R", NULL, "DSPINTCLK" },
  1342. { "TOCLK", NULL, "CLK_SYS" },
  1343. /* AIF1 outputs */
  1344. { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
  1345. { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
  1346. { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1347. { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
  1348. { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
  1349. { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1350. { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
  1351. { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
  1352. { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1353. { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
  1354. { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
  1355. { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1356. /* Pin level routing for AIF3 */
  1357. { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
  1358. { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
  1359. { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
  1360. { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
  1361. { "AIF1DAC Mux", "AIF1DACDAT", "AIF1DACDAT" },
  1362. { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1363. { "AIF2DAC Mux", "AIF2DACDAT", "AIF2DACDAT" },
  1364. { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1365. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
  1366. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
  1367. { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
  1368. /* DAC1 inputs */
  1369. { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1370. { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1371. { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1372. { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1373. { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1374. { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1375. { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1376. { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1377. { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1378. { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1379. /* DAC2/AIF2 outputs */
  1380. { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
  1381. { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1382. { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1383. { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1384. { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1385. { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1386. { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
  1387. { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1388. { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1389. { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1390. { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1391. { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1392. { "AIF1ADCDAT", NULL, "AIF1ADC1L" },
  1393. { "AIF1ADCDAT", NULL, "AIF1ADC1R" },
  1394. { "AIF1ADCDAT", NULL, "AIF1ADC2L" },
  1395. { "AIF1ADCDAT", NULL, "AIF1ADC2R" },
  1396. { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
  1397. /* AIF3 output */
  1398. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
  1399. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
  1400. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
  1401. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
  1402. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
  1403. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
  1404. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
  1405. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
  1406. /* Sidetone */
  1407. { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
  1408. { "Left Sidetone", "DMIC2", "DMIC2L" },
  1409. { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
  1410. { "Right Sidetone", "DMIC2", "DMIC2R" },
  1411. /* Output stages */
  1412. { "Left Output Mixer", "DAC Switch", "DAC1L" },
  1413. { "Right Output Mixer", "DAC Switch", "DAC1R" },
  1414. { "SPKL", "DAC1 Switch", "DAC1L" },
  1415. { "SPKL", "DAC2 Switch", "DAC2L" },
  1416. { "SPKR", "DAC1 Switch", "DAC1R" },
  1417. { "SPKR", "DAC2 Switch", "DAC2R" },
  1418. { "Left Headphone Mux", "DAC", "DAC1L" },
  1419. { "Right Headphone Mux", "DAC", "DAC1R" },
  1420. };
  1421. static const struct snd_soc_dapm_route wm8994_lateclk_revd_intercon[] = {
  1422. { "DAC1L", NULL, "Late DAC1L Enable PGA" },
  1423. { "Late DAC1L Enable PGA", NULL, "DAC1L Mixer" },
  1424. { "DAC1R", NULL, "Late DAC1R Enable PGA" },
  1425. { "Late DAC1R Enable PGA", NULL, "DAC1R Mixer" },
  1426. { "DAC2L", NULL, "Late DAC2L Enable PGA" },
  1427. { "Late DAC2L Enable PGA", NULL, "AIF2DAC2L Mixer" },
  1428. { "DAC2R", NULL, "Late DAC2R Enable PGA" },
  1429. { "Late DAC2R Enable PGA", NULL, "AIF2DAC2R Mixer" }
  1430. };
  1431. static const struct snd_soc_dapm_route wm8994_lateclk_intercon[] = {
  1432. { "DAC1L", NULL, "DAC1L Mixer" },
  1433. { "DAC1R", NULL, "DAC1R Mixer" },
  1434. { "DAC2L", NULL, "AIF2DAC2L Mixer" },
  1435. { "DAC2R", NULL, "AIF2DAC2R Mixer" },
  1436. };
  1437. static const struct snd_soc_dapm_route wm8994_revd_intercon[] = {
  1438. { "AIF1DACDAT", NULL, "AIF2DACDAT" },
  1439. { "AIF2DACDAT", NULL, "AIF1DACDAT" },
  1440. { "AIF1ADCDAT", NULL, "AIF2ADCDAT" },
  1441. { "AIF2ADCDAT", NULL, "AIF1ADCDAT" },
  1442. { "MICBIAS", NULL, "CLK_SYS" },
  1443. { "MICBIAS", NULL, "MICBIAS Supply" },
  1444. };
  1445. static const struct snd_soc_dapm_route wm8994_intercon[] = {
  1446. { "AIF2DACL", NULL, "AIF2DAC Mux" },
  1447. { "AIF2DACR", NULL, "AIF2DAC Mux" },
  1448. };
  1449. static const struct snd_soc_dapm_route wm8958_intercon[] = {
  1450. { "AIF2DACL", NULL, "AIF2DACL Mux" },
  1451. { "AIF2DACR", NULL, "AIF2DACR Mux" },
  1452. { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" },
  1453. { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" },
  1454. { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" },
  1455. { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" },
  1456. { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" },
  1457. { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" },
  1458. { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" },
  1459. };
  1460. /* The size in bits of the FLL divide multiplied by 10
  1461. * to allow rounding later */
  1462. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  1463. struct fll_div {
  1464. u16 outdiv;
  1465. u16 n;
  1466. u16 k;
  1467. u16 clk_ref_div;
  1468. u16 fll_fratio;
  1469. };
  1470. static int wm8994_get_fll_config(struct fll_div *fll,
  1471. int freq_in, int freq_out)
  1472. {
  1473. u64 Kpart;
  1474. unsigned int K, Ndiv, Nmod;
  1475. pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
  1476. /* Scale the input frequency down to <= 13.5MHz */
  1477. fll->clk_ref_div = 0;
  1478. while (freq_in > 13500000) {
  1479. fll->clk_ref_div++;
  1480. freq_in /= 2;
  1481. if (fll->clk_ref_div > 3)
  1482. return -EINVAL;
  1483. }
  1484. pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
  1485. /* Scale the output to give 90MHz<=Fvco<=100MHz */
  1486. fll->outdiv = 3;
  1487. while (freq_out * (fll->outdiv + 1) < 90000000) {
  1488. fll->outdiv++;
  1489. if (fll->outdiv > 63)
  1490. return -EINVAL;
  1491. }
  1492. freq_out *= fll->outdiv + 1;
  1493. pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
  1494. if (freq_in > 1000000) {
  1495. fll->fll_fratio = 0;
  1496. } else if (freq_in > 256000) {
  1497. fll->fll_fratio = 1;
  1498. freq_in *= 2;
  1499. } else if (freq_in > 128000) {
  1500. fll->fll_fratio = 2;
  1501. freq_in *= 4;
  1502. } else if (freq_in > 64000) {
  1503. fll->fll_fratio = 3;
  1504. freq_in *= 8;
  1505. } else {
  1506. fll->fll_fratio = 4;
  1507. freq_in *= 16;
  1508. }
  1509. pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
  1510. /* Now, calculate N.K */
  1511. Ndiv = freq_out / freq_in;
  1512. fll->n = Ndiv;
  1513. Nmod = freq_out % freq_in;
  1514. pr_debug("Nmod=%d\n", Nmod);
  1515. /* Calculate fractional part - scale up so we can round. */
  1516. Kpart = FIXED_FLL_SIZE * (long long)Nmod;
  1517. do_div(Kpart, freq_in);
  1518. K = Kpart & 0xFFFFFFFF;
  1519. if ((K % 10) >= 5)
  1520. K += 5;
  1521. /* Move down to proper range now rounding is done */
  1522. fll->k = K / 10;
  1523. pr_debug("N=%x K=%x\n", fll->n, fll->k);
  1524. return 0;
  1525. }
  1526. static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src,
  1527. unsigned int freq_in, unsigned int freq_out)
  1528. {
  1529. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1530. int reg_offset, ret;
  1531. struct fll_div fll;
  1532. u16 reg, aif1, aif2;
  1533. aif1 = snd_soc_read(codec, WM8994_AIF1_CLOCKING_1)
  1534. & WM8994_AIF1CLK_ENA;
  1535. aif2 = snd_soc_read(codec, WM8994_AIF2_CLOCKING_1)
  1536. & WM8994_AIF2CLK_ENA;
  1537. switch (id) {
  1538. case WM8994_FLL1:
  1539. reg_offset = 0;
  1540. id = 0;
  1541. break;
  1542. case WM8994_FLL2:
  1543. reg_offset = 0x20;
  1544. id = 1;
  1545. break;
  1546. default:
  1547. return -EINVAL;
  1548. }
  1549. switch (src) {
  1550. case 0:
  1551. /* Allow no source specification when stopping */
  1552. if (freq_out)
  1553. return -EINVAL;
  1554. src = wm8994->fll[id].src;
  1555. break;
  1556. case WM8994_FLL_SRC_MCLK1:
  1557. case WM8994_FLL_SRC_MCLK2:
  1558. case WM8994_FLL_SRC_LRCLK:
  1559. case WM8994_FLL_SRC_BCLK:
  1560. break;
  1561. default:
  1562. return -EINVAL;
  1563. }
  1564. /* Are we changing anything? */
  1565. if (wm8994->fll[id].src == src &&
  1566. wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
  1567. return 0;
  1568. /* If we're stopping the FLL redo the old config - no
  1569. * registers will actually be written but we avoid GCC flow
  1570. * analysis bugs spewing warnings.
  1571. */
  1572. if (freq_out)
  1573. ret = wm8994_get_fll_config(&fll, freq_in, freq_out);
  1574. else
  1575. ret = wm8994_get_fll_config(&fll, wm8994->fll[id].in,
  1576. wm8994->fll[id].out);
  1577. if (ret < 0)
  1578. return ret;
  1579. /* Gate the AIF clocks while we reclock */
  1580. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1581. WM8994_AIF1CLK_ENA, 0);
  1582. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1583. WM8994_AIF2CLK_ENA, 0);
  1584. /* We always need to disable the FLL while reconfiguring */
  1585. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1586. WM8994_FLL1_ENA, 0);
  1587. reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
  1588. (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
  1589. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
  1590. WM8994_FLL1_OUTDIV_MASK |
  1591. WM8994_FLL1_FRATIO_MASK, reg);
  1592. snd_soc_write(codec, WM8994_FLL1_CONTROL_3 + reg_offset, fll.k);
  1593. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
  1594. WM8994_FLL1_N_MASK,
  1595. fll.n << WM8994_FLL1_N_SHIFT);
  1596. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
  1597. WM8994_FLL1_REFCLK_DIV_MASK |
  1598. WM8994_FLL1_REFCLK_SRC_MASK,
  1599. (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
  1600. (src - 1));
  1601. /* Enable (with fractional mode if required) */
  1602. if (freq_out) {
  1603. if (fll.k)
  1604. reg = WM8994_FLL1_ENA | WM8994_FLL1_FRAC;
  1605. else
  1606. reg = WM8994_FLL1_ENA;
  1607. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1608. WM8994_FLL1_ENA | WM8994_FLL1_FRAC,
  1609. reg);
  1610. }
  1611. wm8994->fll[id].in = freq_in;
  1612. wm8994->fll[id].out = freq_out;
  1613. wm8994->fll[id].src = src;
  1614. /* Enable any gated AIF clocks */
  1615. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1616. WM8994_AIF1CLK_ENA, aif1);
  1617. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1618. WM8994_AIF2CLK_ENA, aif2);
  1619. configure_clock(codec);
  1620. return 0;
  1621. }
  1622. static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
  1623. static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
  1624. unsigned int freq_in, unsigned int freq_out)
  1625. {
  1626. return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out);
  1627. }
  1628. static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
  1629. int clk_id, unsigned int freq, int dir)
  1630. {
  1631. struct snd_soc_codec *codec = dai->codec;
  1632. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1633. int i;
  1634. switch (dai->id) {
  1635. case 1:
  1636. case 2:
  1637. break;
  1638. default:
  1639. /* AIF3 shares clocking with AIF1/2 */
  1640. return -EINVAL;
  1641. }
  1642. switch (clk_id) {
  1643. case WM8994_SYSCLK_MCLK1:
  1644. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
  1645. wm8994->mclk[0] = freq;
  1646. dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
  1647. dai->id, freq);
  1648. break;
  1649. case WM8994_SYSCLK_MCLK2:
  1650. /* TODO: Set GPIO AF */
  1651. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
  1652. wm8994->mclk[1] = freq;
  1653. dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
  1654. dai->id, freq);
  1655. break;
  1656. case WM8994_SYSCLK_FLL1:
  1657. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
  1658. dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
  1659. break;
  1660. case WM8994_SYSCLK_FLL2:
  1661. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
  1662. dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
  1663. break;
  1664. case WM8994_SYSCLK_OPCLK:
  1665. /* Special case - a division (times 10) is given and
  1666. * no effect on main clocking.
  1667. */
  1668. if (freq) {
  1669. for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
  1670. if (opclk_divs[i] == freq)
  1671. break;
  1672. if (i == ARRAY_SIZE(opclk_divs))
  1673. return -EINVAL;
  1674. snd_soc_update_bits(codec, WM8994_CLOCKING_2,
  1675. WM8994_OPCLK_DIV_MASK, i);
  1676. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1677. WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
  1678. } else {
  1679. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1680. WM8994_OPCLK_ENA, 0);
  1681. }
  1682. default:
  1683. return -EINVAL;
  1684. }
  1685. configure_clock(codec);
  1686. return 0;
  1687. }
  1688. static int wm8994_set_bias_level(struct snd_soc_codec *codec,
  1689. enum snd_soc_bias_level level)
  1690. {
  1691. struct wm8994 *control = codec->control_data;
  1692. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1693. switch (level) {
  1694. case SND_SOC_BIAS_ON:
  1695. break;
  1696. case SND_SOC_BIAS_PREPARE:
  1697. /* VMID=2x40k */
  1698. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  1699. WM8994_VMID_SEL_MASK, 0x2);
  1700. break;
  1701. case SND_SOC_BIAS_STANDBY:
  1702. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1703. pm_runtime_get_sync(codec->dev);
  1704. switch (control->type) {
  1705. case WM8994:
  1706. if (wm8994->revision < 4) {
  1707. /* Tweak DC servo and DSP
  1708. * configuration for improved
  1709. * performance. */
  1710. snd_soc_write(codec, 0x102, 0x3);
  1711. snd_soc_write(codec, 0x56, 0x3);
  1712. snd_soc_write(codec, 0x817, 0);
  1713. snd_soc_write(codec, 0x102, 0);
  1714. }
  1715. break;
  1716. case WM8958:
  1717. if (wm8994->revision == 0) {
  1718. /* Optimise performance for rev A */
  1719. snd_soc_write(codec, 0x102, 0x3);
  1720. snd_soc_write(codec, 0xcb, 0x81);
  1721. snd_soc_write(codec, 0x817, 0);
  1722. snd_soc_write(codec, 0x102, 0);
  1723. snd_soc_update_bits(codec,
  1724. WM8958_CHARGE_PUMP_2,
  1725. WM8958_CP_DISCH,
  1726. WM8958_CP_DISCH);
  1727. }
  1728. break;
  1729. }
  1730. /* Discharge LINEOUT1 & 2 */
  1731. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  1732. WM8994_LINEOUT1_DISCH |
  1733. WM8994_LINEOUT2_DISCH,
  1734. WM8994_LINEOUT1_DISCH |
  1735. WM8994_LINEOUT2_DISCH);
  1736. /* Startup bias, VMID ramp & buffer */
  1737. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  1738. WM8994_STARTUP_BIAS_ENA |
  1739. WM8994_VMID_BUF_ENA |
  1740. WM8994_VMID_RAMP_MASK,
  1741. WM8994_STARTUP_BIAS_ENA |
  1742. WM8994_VMID_BUF_ENA |
  1743. (0x11 << WM8994_VMID_RAMP_SHIFT));
  1744. /* Main bias enable, VMID=2x40k */
  1745. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  1746. WM8994_BIAS_ENA |
  1747. WM8994_VMID_SEL_MASK,
  1748. WM8994_BIAS_ENA | 0x2);
  1749. msleep(20);
  1750. }
  1751. /* VMID=2x500k */
  1752. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  1753. WM8994_VMID_SEL_MASK, 0x4);
  1754. break;
  1755. case SND_SOC_BIAS_OFF:
  1756. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY) {
  1757. /* Switch over to startup biases */
  1758. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  1759. WM8994_BIAS_SRC |
  1760. WM8994_STARTUP_BIAS_ENA |
  1761. WM8994_VMID_BUF_ENA |
  1762. WM8994_VMID_RAMP_MASK,
  1763. WM8994_BIAS_SRC |
  1764. WM8994_STARTUP_BIAS_ENA |
  1765. WM8994_VMID_BUF_ENA |
  1766. (1 << WM8994_VMID_RAMP_SHIFT));
  1767. /* Disable main biases */
  1768. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  1769. WM8994_BIAS_ENA |
  1770. WM8994_VMID_SEL_MASK, 0);
  1771. /* Discharge line */
  1772. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  1773. WM8994_LINEOUT1_DISCH |
  1774. WM8994_LINEOUT2_DISCH,
  1775. WM8994_LINEOUT1_DISCH |
  1776. WM8994_LINEOUT2_DISCH);
  1777. msleep(5);
  1778. /* Switch off startup biases */
  1779. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  1780. WM8994_BIAS_SRC |
  1781. WM8994_STARTUP_BIAS_ENA |
  1782. WM8994_VMID_BUF_ENA |
  1783. WM8994_VMID_RAMP_MASK, 0);
  1784. pm_runtime_put(codec->dev);
  1785. }
  1786. break;
  1787. }
  1788. codec->dapm.bias_level = level;
  1789. return 0;
  1790. }
  1791. static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  1792. {
  1793. struct snd_soc_codec *codec = dai->codec;
  1794. struct wm8994 *control = codec->control_data;
  1795. int ms_reg;
  1796. int aif1_reg;
  1797. int ms = 0;
  1798. int aif1 = 0;
  1799. switch (dai->id) {
  1800. case 1:
  1801. ms_reg = WM8994_AIF1_MASTER_SLAVE;
  1802. aif1_reg = WM8994_AIF1_CONTROL_1;
  1803. break;
  1804. case 2:
  1805. ms_reg = WM8994_AIF2_MASTER_SLAVE;
  1806. aif1_reg = WM8994_AIF2_CONTROL_1;
  1807. break;
  1808. default:
  1809. return -EINVAL;
  1810. }
  1811. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1812. case SND_SOC_DAIFMT_CBS_CFS:
  1813. break;
  1814. case SND_SOC_DAIFMT_CBM_CFM:
  1815. ms = WM8994_AIF1_MSTR;
  1816. break;
  1817. default:
  1818. return -EINVAL;
  1819. }
  1820. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1821. case SND_SOC_DAIFMT_DSP_B:
  1822. aif1 |= WM8994_AIF1_LRCLK_INV;
  1823. case SND_SOC_DAIFMT_DSP_A:
  1824. aif1 |= 0x18;
  1825. break;
  1826. case SND_SOC_DAIFMT_I2S:
  1827. aif1 |= 0x10;
  1828. break;
  1829. case SND_SOC_DAIFMT_RIGHT_J:
  1830. break;
  1831. case SND_SOC_DAIFMT_LEFT_J:
  1832. aif1 |= 0x8;
  1833. break;
  1834. default:
  1835. return -EINVAL;
  1836. }
  1837. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1838. case SND_SOC_DAIFMT_DSP_A:
  1839. case SND_SOC_DAIFMT_DSP_B:
  1840. /* frame inversion not valid for DSP modes */
  1841. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1842. case SND_SOC_DAIFMT_NB_NF:
  1843. break;
  1844. case SND_SOC_DAIFMT_IB_NF:
  1845. aif1 |= WM8994_AIF1_BCLK_INV;
  1846. break;
  1847. default:
  1848. return -EINVAL;
  1849. }
  1850. break;
  1851. case SND_SOC_DAIFMT_I2S:
  1852. case SND_SOC_DAIFMT_RIGHT_J:
  1853. case SND_SOC_DAIFMT_LEFT_J:
  1854. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1855. case SND_SOC_DAIFMT_NB_NF:
  1856. break;
  1857. case SND_SOC_DAIFMT_IB_IF:
  1858. aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
  1859. break;
  1860. case SND_SOC_DAIFMT_IB_NF:
  1861. aif1 |= WM8994_AIF1_BCLK_INV;
  1862. break;
  1863. case SND_SOC_DAIFMT_NB_IF:
  1864. aif1 |= WM8994_AIF1_LRCLK_INV;
  1865. break;
  1866. default:
  1867. return -EINVAL;
  1868. }
  1869. break;
  1870. default:
  1871. return -EINVAL;
  1872. }
  1873. /* The AIF2 format configuration needs to be mirrored to AIF3
  1874. * on WM8958 if it's in use so just do it all the time. */
  1875. if (control->type == WM8958 && dai->id == 2)
  1876. snd_soc_update_bits(codec, WM8958_AIF3_CONTROL_1,
  1877. WM8994_AIF1_LRCLK_INV |
  1878. WM8958_AIF3_FMT_MASK, aif1);
  1879. snd_soc_update_bits(codec, aif1_reg,
  1880. WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
  1881. WM8994_AIF1_FMT_MASK,
  1882. aif1);
  1883. snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
  1884. ms);
  1885. return 0;
  1886. }
  1887. static struct {
  1888. int val, rate;
  1889. } srs[] = {
  1890. { 0, 8000 },
  1891. { 1, 11025 },
  1892. { 2, 12000 },
  1893. { 3, 16000 },
  1894. { 4, 22050 },
  1895. { 5, 24000 },
  1896. { 6, 32000 },
  1897. { 7, 44100 },
  1898. { 8, 48000 },
  1899. { 9, 88200 },
  1900. { 10, 96000 },
  1901. };
  1902. static int fs_ratios[] = {
  1903. 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
  1904. };
  1905. static int bclk_divs[] = {
  1906. 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
  1907. 640, 880, 960, 1280, 1760, 1920
  1908. };
  1909. static int wm8994_hw_params(struct snd_pcm_substream *substream,
  1910. struct snd_pcm_hw_params *params,
  1911. struct snd_soc_dai *dai)
  1912. {
  1913. struct snd_soc_codec *codec = dai->codec;
  1914. struct wm8994 *control = codec->control_data;
  1915. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1916. int aif1_reg;
  1917. int aif2_reg;
  1918. int bclk_reg;
  1919. int lrclk_reg;
  1920. int rate_reg;
  1921. int aif1 = 0;
  1922. int aif2 = 0;
  1923. int bclk = 0;
  1924. int lrclk = 0;
  1925. int rate_val = 0;
  1926. int id = dai->id - 1;
  1927. int i, cur_val, best_val, bclk_rate, best;
  1928. switch (dai->id) {
  1929. case 1:
  1930. aif1_reg = WM8994_AIF1_CONTROL_1;
  1931. aif2_reg = WM8994_AIF1_CONTROL_2;
  1932. bclk_reg = WM8994_AIF1_BCLK;
  1933. rate_reg = WM8994_AIF1_RATE;
  1934. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1935. wm8994->lrclk_shared[0]) {
  1936. lrclk_reg = WM8994_AIF1DAC_LRCLK;
  1937. } else {
  1938. lrclk_reg = WM8994_AIF1ADC_LRCLK;
  1939. dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
  1940. }
  1941. break;
  1942. case 2:
  1943. aif1_reg = WM8994_AIF2_CONTROL_1;
  1944. aif2_reg = WM8994_AIF2_CONTROL_2;
  1945. bclk_reg = WM8994_AIF2_BCLK;
  1946. rate_reg = WM8994_AIF2_RATE;
  1947. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1948. wm8994->lrclk_shared[1]) {
  1949. lrclk_reg = WM8994_AIF2DAC_LRCLK;
  1950. } else {
  1951. lrclk_reg = WM8994_AIF2ADC_LRCLK;
  1952. dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
  1953. }
  1954. break;
  1955. case 3:
  1956. switch (control->type) {
  1957. case WM8958:
  1958. aif1_reg = WM8958_AIF3_CONTROL_1;
  1959. break;
  1960. default:
  1961. return 0;
  1962. }
  1963. default:
  1964. return -EINVAL;
  1965. }
  1966. bclk_rate = params_rate(params) * 2;
  1967. switch (params_format(params)) {
  1968. case SNDRV_PCM_FORMAT_S16_LE:
  1969. bclk_rate *= 16;
  1970. break;
  1971. case SNDRV_PCM_FORMAT_S20_3LE:
  1972. bclk_rate *= 20;
  1973. aif1 |= 0x20;
  1974. break;
  1975. case SNDRV_PCM_FORMAT_S24_LE:
  1976. bclk_rate *= 24;
  1977. aif1 |= 0x40;
  1978. break;
  1979. case SNDRV_PCM_FORMAT_S32_LE:
  1980. bclk_rate *= 32;
  1981. aif1 |= 0x60;
  1982. break;
  1983. default:
  1984. return -EINVAL;
  1985. }
  1986. /* Try to find an appropriate sample rate; look for an exact match. */
  1987. for (i = 0; i < ARRAY_SIZE(srs); i++)
  1988. if (srs[i].rate == params_rate(params))
  1989. break;
  1990. if (i == ARRAY_SIZE(srs))
  1991. return -EINVAL;
  1992. rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
  1993. dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
  1994. dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
  1995. dai->id, wm8994->aifclk[id], bclk_rate);
  1996. if (params_channels(params) == 1 &&
  1997. (snd_soc_read(codec, aif1_reg) & 0x18) == 0x18)
  1998. aif2 |= WM8994_AIF1_MONO;
  1999. if (wm8994->aifclk[id] == 0) {
  2000. dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
  2001. return -EINVAL;
  2002. }
  2003. /* AIFCLK/fs ratio; look for a close match in either direction */
  2004. best = 0;
  2005. best_val = abs((fs_ratios[0] * params_rate(params))
  2006. - wm8994->aifclk[id]);
  2007. for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
  2008. cur_val = abs((fs_ratios[i] * params_rate(params))
  2009. - wm8994->aifclk[id]);
  2010. if (cur_val >= best_val)
  2011. continue;
  2012. best = i;
  2013. best_val = cur_val;
  2014. }
  2015. dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
  2016. dai->id, fs_ratios[best]);
  2017. rate_val |= best;
  2018. /* We may not get quite the right frequency if using
  2019. * approximate clocks so look for the closest match that is
  2020. * higher than the target (we need to ensure that there enough
  2021. * BCLKs to clock out the samples).
  2022. */
  2023. best = 0;
  2024. for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
  2025. cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
  2026. if (cur_val < 0) /* BCLK table is sorted */
  2027. break;
  2028. best = i;
  2029. }
  2030. bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
  2031. dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
  2032. bclk_divs[best], bclk_rate);
  2033. bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
  2034. lrclk = bclk_rate / params_rate(params);
  2035. dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
  2036. lrclk, bclk_rate / lrclk);
  2037. snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  2038. snd_soc_update_bits(codec, aif2_reg, WM8994_AIF1_MONO, aif2);
  2039. snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
  2040. snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
  2041. lrclk);
  2042. snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
  2043. WM8994_AIF1CLK_RATE_MASK, rate_val);
  2044. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  2045. switch (dai->id) {
  2046. case 1:
  2047. wm8994->dac_rates[0] = params_rate(params);
  2048. wm8994_set_retune_mobile(codec, 0);
  2049. wm8994_set_retune_mobile(codec, 1);
  2050. break;
  2051. case 2:
  2052. wm8994->dac_rates[1] = params_rate(params);
  2053. wm8994_set_retune_mobile(codec, 2);
  2054. break;
  2055. }
  2056. }
  2057. return 0;
  2058. }
  2059. static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream,
  2060. struct snd_pcm_hw_params *params,
  2061. struct snd_soc_dai *dai)
  2062. {
  2063. struct snd_soc_codec *codec = dai->codec;
  2064. struct wm8994 *control = codec->control_data;
  2065. int aif1_reg;
  2066. int aif1 = 0;
  2067. switch (dai->id) {
  2068. case 3:
  2069. switch (control->type) {
  2070. case WM8958:
  2071. aif1_reg = WM8958_AIF3_CONTROL_1;
  2072. break;
  2073. default:
  2074. return 0;
  2075. }
  2076. default:
  2077. return 0;
  2078. }
  2079. switch (params_format(params)) {
  2080. case SNDRV_PCM_FORMAT_S16_LE:
  2081. break;
  2082. case SNDRV_PCM_FORMAT_S20_3LE:
  2083. aif1 |= 0x20;
  2084. break;
  2085. case SNDRV_PCM_FORMAT_S24_LE:
  2086. aif1 |= 0x40;
  2087. break;
  2088. case SNDRV_PCM_FORMAT_S32_LE:
  2089. aif1 |= 0x60;
  2090. break;
  2091. default:
  2092. return -EINVAL;
  2093. }
  2094. return snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  2095. }
  2096. static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
  2097. {
  2098. struct snd_soc_codec *codec = codec_dai->codec;
  2099. int mute_reg;
  2100. int reg;
  2101. switch (codec_dai->id) {
  2102. case 1:
  2103. mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
  2104. break;
  2105. case 2:
  2106. mute_reg = WM8994_AIF2_DAC_FILTERS_1;
  2107. break;
  2108. default:
  2109. return -EINVAL;
  2110. }
  2111. if (mute)
  2112. reg = WM8994_AIF1DAC1_MUTE;
  2113. else
  2114. reg = 0;
  2115. snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
  2116. return 0;
  2117. }
  2118. static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
  2119. {
  2120. struct snd_soc_codec *codec = codec_dai->codec;
  2121. int reg, val, mask;
  2122. switch (codec_dai->id) {
  2123. case 1:
  2124. reg = WM8994_AIF1_MASTER_SLAVE;
  2125. mask = WM8994_AIF1_TRI;
  2126. break;
  2127. case 2:
  2128. reg = WM8994_AIF2_MASTER_SLAVE;
  2129. mask = WM8994_AIF2_TRI;
  2130. break;
  2131. case 3:
  2132. reg = WM8994_POWER_MANAGEMENT_6;
  2133. mask = WM8994_AIF3_TRI;
  2134. break;
  2135. default:
  2136. return -EINVAL;
  2137. }
  2138. if (tristate)
  2139. val = mask;
  2140. else
  2141. val = 0;
  2142. return snd_soc_update_bits(codec, reg, mask, val);
  2143. }
  2144. #define WM8994_RATES SNDRV_PCM_RATE_8000_96000
  2145. #define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  2146. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  2147. static struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
  2148. .set_sysclk = wm8994_set_dai_sysclk,
  2149. .set_fmt = wm8994_set_dai_fmt,
  2150. .hw_params = wm8994_hw_params,
  2151. .digital_mute = wm8994_aif_mute,
  2152. .set_pll = wm8994_set_fll,
  2153. .set_tristate = wm8994_set_tristate,
  2154. };
  2155. static struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
  2156. .set_sysclk = wm8994_set_dai_sysclk,
  2157. .set_fmt = wm8994_set_dai_fmt,
  2158. .hw_params = wm8994_hw_params,
  2159. .digital_mute = wm8994_aif_mute,
  2160. .set_pll = wm8994_set_fll,
  2161. .set_tristate = wm8994_set_tristate,
  2162. };
  2163. static struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
  2164. .hw_params = wm8994_aif3_hw_params,
  2165. .set_tristate = wm8994_set_tristate,
  2166. };
  2167. static struct snd_soc_dai_driver wm8994_dai[] = {
  2168. {
  2169. .name = "wm8994-aif1",
  2170. .id = 1,
  2171. .playback = {
  2172. .stream_name = "AIF1 Playback",
  2173. .channels_min = 1,
  2174. .channels_max = 2,
  2175. .rates = WM8994_RATES,
  2176. .formats = WM8994_FORMATS,
  2177. },
  2178. .capture = {
  2179. .stream_name = "AIF1 Capture",
  2180. .channels_min = 1,
  2181. .channels_max = 2,
  2182. .rates = WM8994_RATES,
  2183. .formats = WM8994_FORMATS,
  2184. },
  2185. .ops = &wm8994_aif1_dai_ops,
  2186. },
  2187. {
  2188. .name = "wm8994-aif2",
  2189. .id = 2,
  2190. .playback = {
  2191. .stream_name = "AIF2 Playback",
  2192. .channels_min = 1,
  2193. .channels_max = 2,
  2194. .rates = WM8994_RATES,
  2195. .formats = WM8994_FORMATS,
  2196. },
  2197. .capture = {
  2198. .stream_name = "AIF2 Capture",
  2199. .channels_min = 1,
  2200. .channels_max = 2,
  2201. .rates = WM8994_RATES,
  2202. .formats = WM8994_FORMATS,
  2203. },
  2204. .ops = &wm8994_aif2_dai_ops,
  2205. },
  2206. {
  2207. .name = "wm8994-aif3",
  2208. .id = 3,
  2209. .playback = {
  2210. .stream_name = "AIF3 Playback",
  2211. .channels_min = 1,
  2212. .channels_max = 2,
  2213. .rates = WM8994_RATES,
  2214. .formats = WM8994_FORMATS,
  2215. },
  2216. .capture = {
  2217. .stream_name = "AIF3 Capture",
  2218. .channels_min = 1,
  2219. .channels_max = 2,
  2220. .rates = WM8994_RATES,
  2221. .formats = WM8994_FORMATS,
  2222. },
  2223. .ops = &wm8994_aif3_dai_ops,
  2224. }
  2225. };
  2226. #ifdef CONFIG_PM
  2227. static int wm8994_suspend(struct snd_soc_codec *codec, pm_message_t state)
  2228. {
  2229. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2230. int i, ret;
  2231. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2232. memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
  2233. sizeof(struct fll_config));
  2234. ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0);
  2235. if (ret < 0)
  2236. dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
  2237. i + 1, ret);
  2238. }
  2239. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2240. return 0;
  2241. }
  2242. static int wm8994_resume(struct snd_soc_codec *codec)
  2243. {
  2244. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2245. int i, ret;
  2246. unsigned int val, mask;
  2247. if (wm8994->revision < 4) {
  2248. /* force a HW read */
  2249. val = wm8994_reg_read(codec->control_data,
  2250. WM8994_POWER_MANAGEMENT_5);
  2251. /* modify the cache only */
  2252. codec->cache_only = 1;
  2253. mask = WM8994_DAC1R_ENA | WM8994_DAC1L_ENA |
  2254. WM8994_DAC2R_ENA | WM8994_DAC2L_ENA;
  2255. val &= mask;
  2256. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  2257. mask, val);
  2258. codec->cache_only = 0;
  2259. }
  2260. /* Restore the registers */
  2261. ret = snd_soc_cache_sync(codec);
  2262. if (ret != 0)
  2263. dev_err(codec->dev, "Failed to sync cache: %d\n", ret);
  2264. wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  2265. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2266. if (!wm8994->fll_suspend[i].out)
  2267. continue;
  2268. ret = _wm8994_set_fll(codec, i + 1,
  2269. wm8994->fll_suspend[i].src,
  2270. wm8994->fll_suspend[i].in,
  2271. wm8994->fll_suspend[i].out);
  2272. if (ret < 0)
  2273. dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
  2274. i + 1, ret);
  2275. }
  2276. return 0;
  2277. }
  2278. #else
  2279. #define wm8994_suspend NULL
  2280. #define wm8994_resume NULL
  2281. #endif
  2282. static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
  2283. {
  2284. struct snd_soc_codec *codec = wm8994->codec;
  2285. struct wm8994_pdata *pdata = wm8994->pdata;
  2286. struct snd_kcontrol_new controls[] = {
  2287. SOC_ENUM_EXT("AIF1.1 EQ Mode",
  2288. wm8994->retune_mobile_enum,
  2289. wm8994_get_retune_mobile_enum,
  2290. wm8994_put_retune_mobile_enum),
  2291. SOC_ENUM_EXT("AIF1.2 EQ Mode",
  2292. wm8994->retune_mobile_enum,
  2293. wm8994_get_retune_mobile_enum,
  2294. wm8994_put_retune_mobile_enum),
  2295. SOC_ENUM_EXT("AIF2 EQ Mode",
  2296. wm8994->retune_mobile_enum,
  2297. wm8994_get_retune_mobile_enum,
  2298. wm8994_put_retune_mobile_enum),
  2299. };
  2300. int ret, i, j;
  2301. const char **t;
  2302. /* We need an array of texts for the enum API but the number
  2303. * of texts is likely to be less than the number of
  2304. * configurations due to the sample rate dependency of the
  2305. * configurations. */
  2306. wm8994->num_retune_mobile_texts = 0;
  2307. wm8994->retune_mobile_texts = NULL;
  2308. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  2309. for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
  2310. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  2311. wm8994->retune_mobile_texts[j]) == 0)
  2312. break;
  2313. }
  2314. if (j != wm8994->num_retune_mobile_texts)
  2315. continue;
  2316. /* Expand the array... */
  2317. t = krealloc(wm8994->retune_mobile_texts,
  2318. sizeof(char *) *
  2319. (wm8994->num_retune_mobile_texts + 1),
  2320. GFP_KERNEL);
  2321. if (t == NULL)
  2322. continue;
  2323. /* ...store the new entry... */
  2324. t[wm8994->num_retune_mobile_texts] =
  2325. pdata->retune_mobile_cfgs[i].name;
  2326. /* ...and remember the new version. */
  2327. wm8994->num_retune_mobile_texts++;
  2328. wm8994->retune_mobile_texts = t;
  2329. }
  2330. dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
  2331. wm8994->num_retune_mobile_texts);
  2332. wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
  2333. wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
  2334. ret = snd_soc_add_controls(wm8994->codec, controls,
  2335. ARRAY_SIZE(controls));
  2336. if (ret != 0)
  2337. dev_err(wm8994->codec->dev,
  2338. "Failed to add ReTune Mobile controls: %d\n", ret);
  2339. }
  2340. static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
  2341. {
  2342. struct snd_soc_codec *codec = wm8994->codec;
  2343. struct wm8994_pdata *pdata = wm8994->pdata;
  2344. int ret, i;
  2345. if (!pdata)
  2346. return;
  2347. wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
  2348. pdata->lineout2_diff,
  2349. pdata->lineout1fb,
  2350. pdata->lineout2fb,
  2351. pdata->jd_scthr,
  2352. pdata->jd_thr,
  2353. pdata->micbias1_lvl,
  2354. pdata->micbias2_lvl);
  2355. dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
  2356. if (pdata->num_drc_cfgs) {
  2357. struct snd_kcontrol_new controls[] = {
  2358. SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
  2359. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2360. SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
  2361. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2362. SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
  2363. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2364. };
  2365. /* We need an array of texts for the enum API */
  2366. wm8994->drc_texts = kmalloc(sizeof(char *)
  2367. * pdata->num_drc_cfgs, GFP_KERNEL);
  2368. if (!wm8994->drc_texts) {
  2369. dev_err(wm8994->codec->dev,
  2370. "Failed to allocate %d DRC config texts\n",
  2371. pdata->num_drc_cfgs);
  2372. return;
  2373. }
  2374. for (i = 0; i < pdata->num_drc_cfgs; i++)
  2375. wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
  2376. wm8994->drc_enum.max = pdata->num_drc_cfgs;
  2377. wm8994->drc_enum.texts = wm8994->drc_texts;
  2378. ret = snd_soc_add_controls(wm8994->codec, controls,
  2379. ARRAY_SIZE(controls));
  2380. if (ret != 0)
  2381. dev_err(wm8994->codec->dev,
  2382. "Failed to add DRC mode controls: %d\n", ret);
  2383. for (i = 0; i < WM8994_NUM_DRC; i++)
  2384. wm8994_set_drc(codec, i);
  2385. }
  2386. dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
  2387. pdata->num_retune_mobile_cfgs);
  2388. if (pdata->num_mbc_cfgs) {
  2389. struct snd_kcontrol_new control[] = {
  2390. SOC_ENUM_EXT("MBC Mode", wm8994->mbc_enum,
  2391. wm8958_get_mbc_enum, wm8958_put_mbc_enum),
  2392. };
  2393. /* We need an array of texts for the enum API */
  2394. wm8994->mbc_texts = kmalloc(sizeof(char *)
  2395. * pdata->num_mbc_cfgs, GFP_KERNEL);
  2396. if (!wm8994->mbc_texts) {
  2397. dev_err(wm8994->codec->dev,
  2398. "Failed to allocate %d MBC config texts\n",
  2399. pdata->num_mbc_cfgs);
  2400. return;
  2401. }
  2402. for (i = 0; i < pdata->num_mbc_cfgs; i++)
  2403. wm8994->mbc_texts[i] = pdata->mbc_cfgs[i].name;
  2404. wm8994->mbc_enum.max = pdata->num_mbc_cfgs;
  2405. wm8994->mbc_enum.texts = wm8994->mbc_texts;
  2406. ret = snd_soc_add_controls(wm8994->codec, control, 1);
  2407. if (ret != 0)
  2408. dev_err(wm8994->codec->dev,
  2409. "Failed to add MBC mode controls: %d\n", ret);
  2410. }
  2411. if (pdata->num_retune_mobile_cfgs)
  2412. wm8994_handle_retune_mobile_pdata(wm8994);
  2413. else
  2414. snd_soc_add_controls(wm8994->codec, wm8994_eq_controls,
  2415. ARRAY_SIZE(wm8994_eq_controls));
  2416. for (i = 0; i < ARRAY_SIZE(pdata->micbias); i++) {
  2417. if (pdata->micbias[i]) {
  2418. snd_soc_write(codec, WM8958_MICBIAS1 + i,
  2419. pdata->micbias[i] & 0xffff);
  2420. }
  2421. }
  2422. }
  2423. /**
  2424. * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
  2425. *
  2426. * @codec: WM8994 codec
  2427. * @jack: jack to report detection events on
  2428. * @micbias: microphone bias to detect on
  2429. * @det: value to report for presence detection
  2430. * @shrt: value to report for short detection
  2431. *
  2432. * Enable microphone detection via IRQ on the WM8994. If GPIOs are
  2433. * being used to bring out signals to the processor then only platform
  2434. * data configuration is needed for WM8994 and processor GPIOs should
  2435. * be configured using snd_soc_jack_add_gpios() instead.
  2436. *
  2437. * Configuration of detection levels is available via the micbias1_lvl
  2438. * and micbias2_lvl platform data members.
  2439. */
  2440. int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2441. int micbias, int det, int shrt)
  2442. {
  2443. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2444. struct wm8994_micdet *micdet;
  2445. struct wm8994 *control = codec->control_data;
  2446. int reg;
  2447. if (control->type != WM8994)
  2448. return -EINVAL;
  2449. switch (micbias) {
  2450. case 1:
  2451. micdet = &wm8994->micdet[0];
  2452. break;
  2453. case 2:
  2454. micdet = &wm8994->micdet[1];
  2455. break;
  2456. default:
  2457. return -EINVAL;
  2458. }
  2459. dev_dbg(codec->dev, "Configuring microphone detection on %d: %x %x\n",
  2460. micbias, det, shrt);
  2461. /* Store the configuration */
  2462. micdet->jack = jack;
  2463. micdet->det = det;
  2464. micdet->shrt = shrt;
  2465. /* If either of the jacks is set up then enable detection */
  2466. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  2467. reg = WM8994_MICD_ENA;
  2468. else
  2469. reg = 0;
  2470. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
  2471. return 0;
  2472. }
  2473. EXPORT_SYMBOL_GPL(wm8994_mic_detect);
  2474. static irqreturn_t wm8994_mic_irq(int irq, void *data)
  2475. {
  2476. struct wm8994_priv *priv = data;
  2477. struct snd_soc_codec *codec = priv->codec;
  2478. int reg;
  2479. int report;
  2480. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  2481. trace_snd_soc_jack_irq(dev_name(codec->dev));
  2482. #endif
  2483. reg = snd_soc_read(codec, WM8994_INTERRUPT_RAW_STATUS_2);
  2484. if (reg < 0) {
  2485. dev_err(codec->dev, "Failed to read microphone status: %d\n",
  2486. reg);
  2487. return IRQ_HANDLED;
  2488. }
  2489. dev_dbg(codec->dev, "Microphone status: %x\n", reg);
  2490. report = 0;
  2491. if (reg & WM8994_MIC1_DET_STS)
  2492. report |= priv->micdet[0].det;
  2493. if (reg & WM8994_MIC1_SHRT_STS)
  2494. report |= priv->micdet[0].shrt;
  2495. snd_soc_jack_report(priv->micdet[0].jack, report,
  2496. priv->micdet[0].det | priv->micdet[0].shrt);
  2497. report = 0;
  2498. if (reg & WM8994_MIC2_DET_STS)
  2499. report |= priv->micdet[1].det;
  2500. if (reg & WM8994_MIC2_SHRT_STS)
  2501. report |= priv->micdet[1].shrt;
  2502. snd_soc_jack_report(priv->micdet[1].jack, report,
  2503. priv->micdet[1].det | priv->micdet[1].shrt);
  2504. return IRQ_HANDLED;
  2505. }
  2506. /* Default microphone detection handler for WM8958 - the user can
  2507. * override this if they wish.
  2508. */
  2509. static void wm8958_default_micdet(u16 status, void *data)
  2510. {
  2511. struct snd_soc_codec *codec = data;
  2512. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2513. int report = 0;
  2514. /* If nothing present then clear our statuses */
  2515. if (!(status & WM8958_MICD_STS))
  2516. goto done;
  2517. report = SND_JACK_MICROPHONE;
  2518. /* Everything else is buttons; just assign slots */
  2519. if (status & 0x1c0)
  2520. report |= SND_JACK_BTN_0;
  2521. done:
  2522. snd_soc_jack_report(wm8994->micdet[0].jack, report,
  2523. SND_JACK_BTN_0 | SND_JACK_MICROPHONE);
  2524. }
  2525. /**
  2526. * wm8958_mic_detect - Enable microphone detection via the WM8958 IRQ
  2527. *
  2528. * @codec: WM8958 codec
  2529. * @jack: jack to report detection events on
  2530. *
  2531. * Enable microphone detection functionality for the WM8958. By
  2532. * default simple detection which supports the detection of up to 6
  2533. * buttons plus video and microphone functionality is supported.
  2534. *
  2535. * The WM8958 has an advanced jack detection facility which is able to
  2536. * support complex accessory detection, especially when used in
  2537. * conjunction with external circuitry. In order to provide maximum
  2538. * flexiblity a callback is provided which allows a completely custom
  2539. * detection algorithm.
  2540. */
  2541. int wm8958_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2542. wm8958_micdet_cb cb, void *cb_data)
  2543. {
  2544. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2545. struct wm8994 *control = codec->control_data;
  2546. if (control->type != WM8958)
  2547. return -EINVAL;
  2548. if (jack) {
  2549. if (!cb) {
  2550. dev_dbg(codec->dev, "Using default micdet callback\n");
  2551. cb = wm8958_default_micdet;
  2552. cb_data = codec;
  2553. }
  2554. wm8994->micdet[0].jack = jack;
  2555. wm8994->jack_cb = cb;
  2556. wm8994->jack_cb_data = cb_data;
  2557. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2558. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2559. } else {
  2560. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2561. WM8958_MICD_ENA, 0);
  2562. }
  2563. return 0;
  2564. }
  2565. EXPORT_SYMBOL_GPL(wm8958_mic_detect);
  2566. static irqreturn_t wm8958_mic_irq(int irq, void *data)
  2567. {
  2568. struct wm8994_priv *wm8994 = data;
  2569. struct snd_soc_codec *codec = wm8994->codec;
  2570. int reg;
  2571. reg = snd_soc_read(codec, WM8958_MIC_DETECT_3);
  2572. if (reg < 0) {
  2573. dev_err(codec->dev, "Failed to read mic detect status: %d\n",
  2574. reg);
  2575. return IRQ_NONE;
  2576. }
  2577. if (!(reg & WM8958_MICD_VALID)) {
  2578. dev_dbg(codec->dev, "Mic detect data not valid\n");
  2579. goto out;
  2580. }
  2581. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  2582. trace_snd_soc_jack_irq(dev_name(codec->dev));
  2583. #endif
  2584. if (wm8994->jack_cb)
  2585. wm8994->jack_cb(reg, wm8994->jack_cb_data);
  2586. else
  2587. dev_warn(codec->dev, "Accessory detection with no callback\n");
  2588. out:
  2589. return IRQ_HANDLED;
  2590. }
  2591. static int wm8994_codec_probe(struct snd_soc_codec *codec)
  2592. {
  2593. struct wm8994 *control;
  2594. struct wm8994_priv *wm8994;
  2595. struct snd_soc_dapm_context *dapm = &codec->dapm;
  2596. int ret, i;
  2597. codec->control_data = dev_get_drvdata(codec->dev->parent);
  2598. control = codec->control_data;
  2599. wm8994 = kzalloc(sizeof(struct wm8994_priv), GFP_KERNEL);
  2600. if (wm8994 == NULL)
  2601. return -ENOMEM;
  2602. snd_soc_codec_set_drvdata(codec, wm8994);
  2603. wm8994->pdata = dev_get_platdata(codec->dev->parent);
  2604. wm8994->codec = codec;
  2605. if (wm8994->pdata && wm8994->pdata->micdet_irq)
  2606. wm8994->micdet_irq = wm8994->pdata->micdet_irq;
  2607. else if (wm8994->pdata && wm8994->pdata->irq_base)
  2608. wm8994->micdet_irq = wm8994->pdata->irq_base +
  2609. WM8994_IRQ_MIC1_DET;
  2610. pm_runtime_enable(codec->dev);
  2611. pm_runtime_resume(codec->dev);
  2612. /* Read our current status back from the chip - we don't want to
  2613. * reset as this may interfere with the GPIO or LDO operation. */
  2614. for (i = 0; i < WM8994_CACHE_SIZE; i++) {
  2615. if (!wm8994_readable(codec, i) || wm8994_volatile(codec, i))
  2616. continue;
  2617. ret = wm8994_reg_read(codec->control_data, i);
  2618. if (ret <= 0)
  2619. continue;
  2620. ret = snd_soc_cache_write(codec, i, ret);
  2621. if (ret != 0) {
  2622. dev_err(codec->dev,
  2623. "Failed to initialise cache for 0x%x: %d\n",
  2624. i, ret);
  2625. goto err;
  2626. }
  2627. }
  2628. /* Set revision-specific configuration */
  2629. wm8994->revision = snd_soc_read(codec, WM8994_CHIP_REVISION);
  2630. switch (control->type) {
  2631. case WM8994:
  2632. switch (wm8994->revision) {
  2633. case 2:
  2634. case 3:
  2635. wm8994->hubs.dcs_codes = -5;
  2636. wm8994->hubs.hp_startup_mode = 1;
  2637. wm8994->hubs.dcs_readback_mode = 1;
  2638. break;
  2639. default:
  2640. wm8994->hubs.dcs_readback_mode = 1;
  2641. break;
  2642. }
  2643. case WM8958:
  2644. wm8994->hubs.dcs_readback_mode = 1;
  2645. break;
  2646. default:
  2647. break;
  2648. }
  2649. switch (control->type) {
  2650. case WM8994:
  2651. if (wm8994->micdet_irq) {
  2652. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  2653. wm8994_mic_irq,
  2654. IRQF_TRIGGER_RISING,
  2655. "Mic1 detect",
  2656. wm8994);
  2657. if (ret != 0)
  2658. dev_warn(codec->dev,
  2659. "Failed to request Mic1 detect IRQ: %d\n",
  2660. ret);
  2661. }
  2662. ret = wm8994_request_irq(codec->control_data,
  2663. WM8994_IRQ_MIC1_SHRT,
  2664. wm8994_mic_irq, "Mic 1 short",
  2665. wm8994);
  2666. if (ret != 0)
  2667. dev_warn(codec->dev,
  2668. "Failed to request Mic1 short IRQ: %d\n",
  2669. ret);
  2670. ret = wm8994_request_irq(codec->control_data,
  2671. WM8994_IRQ_MIC2_DET,
  2672. wm8994_mic_irq, "Mic 2 detect",
  2673. wm8994);
  2674. if (ret != 0)
  2675. dev_warn(codec->dev,
  2676. "Failed to request Mic2 detect IRQ: %d\n",
  2677. ret);
  2678. ret = wm8994_request_irq(codec->control_data,
  2679. WM8994_IRQ_MIC2_SHRT,
  2680. wm8994_mic_irq, "Mic 2 short",
  2681. wm8994);
  2682. if (ret != 0)
  2683. dev_warn(codec->dev,
  2684. "Failed to request Mic2 short IRQ: %d\n",
  2685. ret);
  2686. break;
  2687. case WM8958:
  2688. if (wm8994->micdet_irq) {
  2689. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  2690. wm8958_mic_irq,
  2691. IRQF_TRIGGER_RISING,
  2692. "Mic detect",
  2693. wm8994);
  2694. if (ret != 0)
  2695. dev_warn(codec->dev,
  2696. "Failed to request Mic detect IRQ: %d\n",
  2697. ret);
  2698. }
  2699. }
  2700. /* Remember if AIFnLRCLK is configured as a GPIO. This should be
  2701. * configured on init - if a system wants to do this dynamically
  2702. * at runtime we can deal with that then.
  2703. */
  2704. ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_1);
  2705. if (ret < 0) {
  2706. dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
  2707. goto err_irq;
  2708. }
  2709. if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  2710. wm8994->lrclk_shared[0] = 1;
  2711. wm8994_dai[0].symmetric_rates = 1;
  2712. } else {
  2713. wm8994->lrclk_shared[0] = 0;
  2714. }
  2715. ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_6);
  2716. if (ret < 0) {
  2717. dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
  2718. goto err_irq;
  2719. }
  2720. if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  2721. wm8994->lrclk_shared[1] = 1;
  2722. wm8994_dai[1].symmetric_rates = 1;
  2723. } else {
  2724. wm8994->lrclk_shared[1] = 0;
  2725. }
  2726. wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  2727. /* Latch volume updates (right only; we always do left then right). */
  2728. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_RIGHT_VOLUME,
  2729. WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
  2730. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_RIGHT_VOLUME,
  2731. WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
  2732. snd_soc_update_bits(codec, WM8994_AIF2_DAC_RIGHT_VOLUME,
  2733. WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
  2734. snd_soc_update_bits(codec, WM8994_AIF1_ADC1_RIGHT_VOLUME,
  2735. WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
  2736. snd_soc_update_bits(codec, WM8994_AIF1_ADC2_RIGHT_VOLUME,
  2737. WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
  2738. snd_soc_update_bits(codec, WM8994_AIF2_ADC_RIGHT_VOLUME,
  2739. WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
  2740. snd_soc_update_bits(codec, WM8994_DAC1_RIGHT_VOLUME,
  2741. WM8994_DAC1_VU, WM8994_DAC1_VU);
  2742. snd_soc_update_bits(codec, WM8994_DAC2_RIGHT_VOLUME,
  2743. WM8994_DAC2_VU, WM8994_DAC2_VU);
  2744. /* Set the low bit of the 3D stereo depth so TLV matches */
  2745. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
  2746. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
  2747. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
  2748. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
  2749. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
  2750. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
  2751. snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
  2752. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
  2753. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
  2754. /* Unconditionally enable AIF1 ADC TDM mode; it only affects
  2755. * behaviour on idle TDM clock cycles. */
  2756. snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
  2757. WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
  2758. wm8994_update_class_w(codec);
  2759. wm8994_handle_pdata(wm8994);
  2760. wm_hubs_add_analogue_controls(codec);
  2761. snd_soc_add_controls(codec, wm8994_snd_controls,
  2762. ARRAY_SIZE(wm8994_snd_controls));
  2763. snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
  2764. ARRAY_SIZE(wm8994_dapm_widgets));
  2765. switch (control->type) {
  2766. case WM8994:
  2767. snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets,
  2768. ARRAY_SIZE(wm8994_specific_dapm_widgets));
  2769. if (wm8994->revision < 4) {
  2770. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  2771. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  2772. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  2773. ARRAY_SIZE(wm8994_adc_revd_widgets));
  2774. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  2775. ARRAY_SIZE(wm8994_dac_revd_widgets));
  2776. } else {
  2777. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  2778. ARRAY_SIZE(wm8994_lateclk_widgets));
  2779. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  2780. ARRAY_SIZE(wm8994_adc_widgets));
  2781. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  2782. ARRAY_SIZE(wm8994_dac_widgets));
  2783. }
  2784. break;
  2785. case WM8958:
  2786. snd_soc_add_controls(codec, wm8958_snd_controls,
  2787. ARRAY_SIZE(wm8958_snd_controls));
  2788. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  2789. ARRAY_SIZE(wm8994_lateclk_widgets));
  2790. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  2791. ARRAY_SIZE(wm8994_adc_widgets));
  2792. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  2793. ARRAY_SIZE(wm8994_dac_widgets));
  2794. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  2795. ARRAY_SIZE(wm8958_dapm_widgets));
  2796. break;
  2797. }
  2798. wm_hubs_add_analogue_routes(codec, 0, 0);
  2799. snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
  2800. switch (control->type) {
  2801. case WM8994:
  2802. snd_soc_dapm_add_routes(dapm, wm8994_intercon,
  2803. ARRAY_SIZE(wm8994_intercon));
  2804. if (wm8994->revision < 4) {
  2805. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  2806. ARRAY_SIZE(wm8994_revd_intercon));
  2807. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  2808. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  2809. } else {
  2810. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  2811. ARRAY_SIZE(wm8994_lateclk_intercon));
  2812. }
  2813. break;
  2814. case WM8958:
  2815. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  2816. ARRAY_SIZE(wm8994_lateclk_intercon));
  2817. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  2818. ARRAY_SIZE(wm8958_intercon));
  2819. break;
  2820. }
  2821. return 0;
  2822. err_irq:
  2823. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_SHRT, wm8994);
  2824. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_DET, wm8994);
  2825. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_SHRT, wm8994);
  2826. if (wm8994->micdet_irq)
  2827. free_irq(wm8994->micdet_irq, wm8994);
  2828. err:
  2829. kfree(wm8994);
  2830. return ret;
  2831. }
  2832. static int wm8994_codec_remove(struct snd_soc_codec *codec)
  2833. {
  2834. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2835. struct wm8994 *control = codec->control_data;
  2836. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2837. pm_runtime_disable(codec->dev);
  2838. switch (control->type) {
  2839. case WM8994:
  2840. if (wm8994->micdet_irq)
  2841. free_irq(wm8994->micdet_irq, wm8994);
  2842. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_DET,
  2843. wm8994);
  2844. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_SHRT,
  2845. wm8994);
  2846. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_DET,
  2847. wm8994);
  2848. break;
  2849. case WM8958:
  2850. if (wm8994->micdet_irq)
  2851. free_irq(wm8994->micdet_irq, wm8994);
  2852. break;
  2853. }
  2854. kfree(wm8994->retune_mobile_texts);
  2855. kfree(wm8994->drc_texts);
  2856. kfree(wm8994);
  2857. return 0;
  2858. }
  2859. static struct snd_soc_codec_driver soc_codec_dev_wm8994 = {
  2860. .probe = wm8994_codec_probe,
  2861. .remove = wm8994_codec_remove,
  2862. .suspend = wm8994_suspend,
  2863. .resume = wm8994_resume,
  2864. .read = wm8994_read,
  2865. .write = wm8994_write,
  2866. .readable_register = wm8994_readable,
  2867. .volatile_register = wm8994_volatile,
  2868. .set_bias_level = wm8994_set_bias_level,
  2869. .reg_cache_size = WM8994_CACHE_SIZE,
  2870. .reg_cache_default = wm8994_reg_defaults,
  2871. .reg_word_size = 2,
  2872. .compress_type = SND_SOC_RBTREE_COMPRESSION,
  2873. };
  2874. static int __devinit wm8994_probe(struct platform_device *pdev)
  2875. {
  2876. return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994,
  2877. wm8994_dai, ARRAY_SIZE(wm8994_dai));
  2878. }
  2879. static int __devexit wm8994_remove(struct platform_device *pdev)
  2880. {
  2881. snd_soc_unregister_codec(&pdev->dev);
  2882. return 0;
  2883. }
  2884. static struct platform_driver wm8994_codec_driver = {
  2885. .driver = {
  2886. .name = "wm8994-codec",
  2887. .owner = THIS_MODULE,
  2888. },
  2889. .probe = wm8994_probe,
  2890. .remove = __devexit_p(wm8994_remove),
  2891. };
  2892. static __init int wm8994_init(void)
  2893. {
  2894. return platform_driver_register(&wm8994_codec_driver);
  2895. }
  2896. module_init(wm8994_init);
  2897. static __exit void wm8994_exit(void)
  2898. {
  2899. platform_driver_unregister(&wm8994_codec_driver);
  2900. }
  2901. module_exit(wm8994_exit);
  2902. MODULE_DESCRIPTION("ASoC WM8994 driver");
  2903. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  2904. MODULE_LICENSE("GPL");
  2905. MODULE_ALIAS("platform:wm8994-codec");