wm8991.c 43 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427
  1. /*
  2. * wm8991.c -- WM8991 ALSA Soc Audio driver
  3. *
  4. * Copyright 2007-2010 Wolfson Microelectronics PLC.
  5. * Author: Graeme Gregory
  6. * linux@wolfsonmicro.com
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/version.h>
  16. #include <linux/kernel.h>
  17. #include <linux/init.h>
  18. #include <linux/delay.h>
  19. #include <linux/pm.h>
  20. #include <linux/i2c.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/slab.h>
  23. #include <sound/core.h>
  24. #include <sound/pcm.h>
  25. #include <sound/pcm_params.h>
  26. #include <sound/soc.h>
  27. #include <sound/soc-dapm.h>
  28. #include <sound/initval.h>
  29. #include <sound/tlv.h>
  30. #include <asm/div64.h>
  31. #include "wm8991.h"
  32. struct wm8991_priv {
  33. enum snd_soc_control_type control_type;
  34. unsigned int pcmclk;
  35. };
  36. static const u16 wm8991_reg_defs[] = {
  37. 0x8991, /* R0 - Reset */
  38. 0x0000, /* R1 - Power Management (1) */
  39. 0x6000, /* R2 - Power Management (2) */
  40. 0x0000, /* R3 - Power Management (3) */
  41. 0x4050, /* R4 - Audio Interface (1) */
  42. 0x4000, /* R5 - Audio Interface (2) */
  43. 0x01C8, /* R6 - Clocking (1) */
  44. 0x0000, /* R7 - Clocking (2) */
  45. 0x0040, /* R8 - Audio Interface (3) */
  46. 0x0040, /* R9 - Audio Interface (4) */
  47. 0x0004, /* R10 - DAC CTRL */
  48. 0x00C0, /* R11 - Left DAC Digital Volume */
  49. 0x00C0, /* R12 - Right DAC Digital Volume */
  50. 0x0000, /* R13 - Digital Side Tone */
  51. 0x0100, /* R14 - ADC CTRL */
  52. 0x00C0, /* R15 - Left ADC Digital Volume */
  53. 0x00C0, /* R16 - Right ADC Digital Volume */
  54. 0x0000, /* R17 */
  55. 0x0000, /* R18 - GPIO CTRL 1 */
  56. 0x1000, /* R19 - GPIO1 & GPIO2 */
  57. 0x1010, /* R20 - GPIO3 & GPIO4 */
  58. 0x1010, /* R21 - GPIO5 & GPIO6 */
  59. 0x8000, /* R22 - GPIOCTRL 2 */
  60. 0x0800, /* R23 - GPIO_POL */
  61. 0x008B, /* R24 - Left Line Input 1&2 Volume */
  62. 0x008B, /* R25 - Left Line Input 3&4 Volume */
  63. 0x008B, /* R26 - Right Line Input 1&2 Volume */
  64. 0x008B, /* R27 - Right Line Input 3&4 Volume */
  65. 0x0000, /* R28 - Left Output Volume */
  66. 0x0000, /* R29 - Right Output Volume */
  67. 0x0066, /* R30 - Line Outputs Volume */
  68. 0x0022, /* R31 - Out3/4 Volume */
  69. 0x0079, /* R32 - Left OPGA Volume */
  70. 0x0079, /* R33 - Right OPGA Volume */
  71. 0x0003, /* R34 - Speaker Volume */
  72. 0x0003, /* R35 - ClassD1 */
  73. 0x0000, /* R36 */
  74. 0x0100, /* R37 - ClassD3 */
  75. 0x0000, /* R38 */
  76. 0x0000, /* R39 - Input Mixer1 */
  77. 0x0000, /* R40 - Input Mixer2 */
  78. 0x0000, /* R41 - Input Mixer3 */
  79. 0x0000, /* R42 - Input Mixer4 */
  80. 0x0000, /* R43 - Input Mixer5 */
  81. 0x0000, /* R44 - Input Mixer6 */
  82. 0x0000, /* R45 - Output Mixer1 */
  83. 0x0000, /* R46 - Output Mixer2 */
  84. 0x0000, /* R47 - Output Mixer3 */
  85. 0x0000, /* R48 - Output Mixer4 */
  86. 0x0000, /* R49 - Output Mixer5 */
  87. 0x0000, /* R50 - Output Mixer6 */
  88. 0x0180, /* R51 - Out3/4 Mixer */
  89. 0x0000, /* R52 - Line Mixer1 */
  90. 0x0000, /* R53 - Line Mixer2 */
  91. 0x0000, /* R54 - Speaker Mixer */
  92. 0x0000, /* R55 - Additional Control */
  93. 0x0000, /* R56 - AntiPOP1 */
  94. 0x0000, /* R57 - AntiPOP2 */
  95. 0x0000, /* R58 - MICBIAS */
  96. 0x0000, /* R59 */
  97. 0x0008, /* R60 - PLL1 */
  98. 0x0031, /* R61 - PLL2 */
  99. 0x0026, /* R62 - PLL3 */
  100. };
  101. #define wm8991_reset(c) snd_soc_write(c, WM8991_RESET, 0)
  102. static const unsigned int rec_mix_tlv[] = {
  103. TLV_DB_RANGE_HEAD(1),
  104. 0, 7, TLV_DB_LINEAR_ITEM(-1500, 600),
  105. };
  106. static const unsigned int in_pga_tlv[] = {
  107. TLV_DB_RANGE_HEAD(1),
  108. 0, 0x1F, TLV_DB_LINEAR_ITEM(-1650, 3000),
  109. };
  110. static const unsigned int out_mix_tlv[] = {
  111. TLV_DB_RANGE_HEAD(1),
  112. 0, 7, TLV_DB_LINEAR_ITEM(0, -2100),
  113. };
  114. static const unsigned int out_pga_tlv[] = {
  115. TLV_DB_RANGE_HEAD(1),
  116. 0, 127, TLV_DB_LINEAR_ITEM(-7300, 600),
  117. };
  118. static const unsigned int out_omix_tlv[] = {
  119. TLV_DB_RANGE_HEAD(1),
  120. 0, 7, TLV_DB_LINEAR_ITEM(-600, 0),
  121. };
  122. static const unsigned int out_dac_tlv[] = {
  123. TLV_DB_RANGE_HEAD(1),
  124. 0, 255, TLV_DB_LINEAR_ITEM(-7163, 0),
  125. };
  126. static const unsigned int in_adc_tlv[] = {
  127. TLV_DB_RANGE_HEAD(1),
  128. 0, 255, TLV_DB_LINEAR_ITEM(-7163, 1763),
  129. };
  130. static const unsigned int out_sidetone_tlv[] = {
  131. TLV_DB_RANGE_HEAD(1),
  132. 0, 31, TLV_DB_LINEAR_ITEM(-3600, 0),
  133. };
  134. static int wm899x_outpga_put_volsw_vu(struct snd_kcontrol *kcontrol,
  135. struct snd_ctl_elem_value *ucontrol)
  136. {
  137. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  138. int reg = kcontrol->private_value & 0xff;
  139. int ret;
  140. u16 val;
  141. ret = snd_soc_put_volsw(kcontrol, ucontrol);
  142. if (ret < 0)
  143. return ret;
  144. /* now hit the volume update bits (always bit 8) */
  145. val = snd_soc_read(codec, reg);
  146. return snd_soc_write(codec, reg, val | 0x0100);
  147. }
  148. static const char *wm8991_digital_sidetone[] =
  149. {"None", "Left ADC", "Right ADC", "Reserved"};
  150. static const struct soc_enum wm8991_left_digital_sidetone_enum =
  151. SOC_ENUM_SINGLE(WM8991_DIGITAL_SIDE_TONE,
  152. WM8991_ADC_TO_DACL_SHIFT,
  153. WM8991_ADC_TO_DACL_MASK,
  154. wm8991_digital_sidetone);
  155. static const struct soc_enum wm8991_right_digital_sidetone_enum =
  156. SOC_ENUM_SINGLE(WM8991_DIGITAL_SIDE_TONE,
  157. WM8991_ADC_TO_DACR_SHIFT,
  158. WM8991_ADC_TO_DACR_MASK,
  159. wm8991_digital_sidetone);
  160. static const char *wm8991_adcmode[] =
  161. {"Hi-fi mode", "Voice mode 1", "Voice mode 2", "Voice mode 3"};
  162. static const struct soc_enum wm8991_right_adcmode_enum =
  163. SOC_ENUM_SINGLE(WM8991_ADC_CTRL,
  164. WM8991_ADC_HPF_CUT_SHIFT,
  165. WM8991_ADC_HPF_CUT_MASK,
  166. wm8991_adcmode);
  167. static const struct snd_kcontrol_new wm8991_snd_controls[] = {
  168. /* INMIXL */
  169. SOC_SINGLE("LIN12 PGA Boost", WM8991_INPUT_MIXER3, WM8991_L12MNBST_BIT, 1, 0),
  170. SOC_SINGLE("LIN34 PGA Boost", WM8991_INPUT_MIXER3, WM8991_L34MNBST_BIT, 1, 0),
  171. /* INMIXR */
  172. SOC_SINGLE("RIN12 PGA Boost", WM8991_INPUT_MIXER3, WM8991_R12MNBST_BIT, 1, 0),
  173. SOC_SINGLE("RIN34 PGA Boost", WM8991_INPUT_MIXER3, WM8991_R34MNBST_BIT, 1, 0),
  174. /* LOMIX */
  175. SOC_SINGLE_TLV("LOMIX LIN3 Bypass Volume", WM8991_OUTPUT_MIXER3,
  176. WM8991_LLI3LOVOL_SHIFT, WM8991_LLI3LOVOL_MASK, 1, out_mix_tlv),
  177. SOC_SINGLE_TLV("LOMIX RIN12 PGA Bypass Volume", WM8991_OUTPUT_MIXER3,
  178. WM8991_LR12LOVOL_SHIFT, WM8991_LR12LOVOL_MASK, 1, out_mix_tlv),
  179. SOC_SINGLE_TLV("LOMIX LIN12 PGA Bypass Volume", WM8991_OUTPUT_MIXER3,
  180. WM8991_LL12LOVOL_SHIFT, WM8991_LL12LOVOL_MASK, 1, out_mix_tlv),
  181. SOC_SINGLE_TLV("LOMIX RIN3 Bypass Volume", WM8991_OUTPUT_MIXER5,
  182. WM8991_LRI3LOVOL_SHIFT, WM8991_LRI3LOVOL_MASK, 1, out_mix_tlv),
  183. SOC_SINGLE_TLV("LOMIX AINRMUX Bypass Volume", WM8991_OUTPUT_MIXER5,
  184. WM8991_LRBLOVOL_SHIFT, WM8991_LRBLOVOL_MASK, 1, out_mix_tlv),
  185. SOC_SINGLE_TLV("LOMIX AINLMUX Bypass Volume", WM8991_OUTPUT_MIXER5,
  186. WM8991_LRBLOVOL_SHIFT, WM8991_LRBLOVOL_MASK, 1, out_mix_tlv),
  187. /* ROMIX */
  188. SOC_SINGLE_TLV("ROMIX RIN3 Bypass Volume", WM8991_OUTPUT_MIXER4,
  189. WM8991_RRI3ROVOL_SHIFT, WM8991_RRI3ROVOL_MASK, 1, out_mix_tlv),
  190. SOC_SINGLE_TLV("ROMIX LIN12 PGA Bypass Volume", WM8991_OUTPUT_MIXER4,
  191. WM8991_RL12ROVOL_SHIFT, WM8991_RL12ROVOL_MASK, 1, out_mix_tlv),
  192. SOC_SINGLE_TLV("ROMIX RIN12 PGA Bypass Volume", WM8991_OUTPUT_MIXER4,
  193. WM8991_RR12ROVOL_SHIFT, WM8991_RR12ROVOL_MASK, 1, out_mix_tlv),
  194. SOC_SINGLE_TLV("ROMIX LIN3 Bypass Volume", WM8991_OUTPUT_MIXER6,
  195. WM8991_RLI3ROVOL_SHIFT, WM8991_RLI3ROVOL_MASK, 1, out_mix_tlv),
  196. SOC_SINGLE_TLV("ROMIX AINLMUX Bypass Volume", WM8991_OUTPUT_MIXER6,
  197. WM8991_RLBROVOL_SHIFT, WM8991_RLBROVOL_MASK, 1, out_mix_tlv),
  198. SOC_SINGLE_TLV("ROMIX AINRMUX Bypass Volume", WM8991_OUTPUT_MIXER6,
  199. WM8991_RRBROVOL_SHIFT, WM8991_RRBROVOL_MASK, 1, out_mix_tlv),
  200. /* LOUT */
  201. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LOUT Volume", WM8991_LEFT_OUTPUT_VOLUME,
  202. WM8991_LOUTVOL_SHIFT, WM8991_LOUTVOL_MASK, 0, out_pga_tlv),
  203. SOC_SINGLE("LOUT ZC", WM8991_LEFT_OUTPUT_VOLUME, WM8991_LOZC_BIT, 1, 0),
  204. /* ROUT */
  205. SOC_WM899X_OUTPGA_SINGLE_R_TLV("ROUT Volume", WM8991_RIGHT_OUTPUT_VOLUME,
  206. WM8991_ROUTVOL_SHIFT, WM8991_ROUTVOL_MASK, 0, out_pga_tlv),
  207. SOC_SINGLE("ROUT ZC", WM8991_RIGHT_OUTPUT_VOLUME, WM8991_ROZC_BIT, 1, 0),
  208. /* LOPGA */
  209. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LOPGA Volume", WM8991_LEFT_OPGA_VOLUME,
  210. WM8991_LOPGAVOL_SHIFT, WM8991_LOPGAVOL_MASK, 0, out_pga_tlv),
  211. SOC_SINGLE("LOPGA ZC Switch", WM8991_LEFT_OPGA_VOLUME,
  212. WM8991_LOPGAZC_BIT, 1, 0),
  213. /* ROPGA */
  214. SOC_WM899X_OUTPGA_SINGLE_R_TLV("ROPGA Volume", WM8991_RIGHT_OPGA_VOLUME,
  215. WM8991_ROPGAVOL_SHIFT, WM8991_ROPGAVOL_MASK, 0, out_pga_tlv),
  216. SOC_SINGLE("ROPGA ZC Switch", WM8991_RIGHT_OPGA_VOLUME,
  217. WM8991_ROPGAZC_BIT, 1, 0),
  218. SOC_SINGLE("LON Mute Switch", WM8991_LINE_OUTPUTS_VOLUME,
  219. WM8991_LONMUTE_BIT, 1, 0),
  220. SOC_SINGLE("LOP Mute Switch", WM8991_LINE_OUTPUTS_VOLUME,
  221. WM8991_LOPMUTE_BIT, 1, 0),
  222. SOC_SINGLE("LOP Attenuation Switch", WM8991_LINE_OUTPUTS_VOLUME,
  223. WM8991_LOATTN_BIT, 1, 0),
  224. SOC_SINGLE("RON Mute Switch", WM8991_LINE_OUTPUTS_VOLUME,
  225. WM8991_RONMUTE_BIT, 1, 0),
  226. SOC_SINGLE("ROP Mute Switch", WM8991_LINE_OUTPUTS_VOLUME,
  227. WM8991_ROPMUTE_BIT, 1, 0),
  228. SOC_SINGLE("ROP Attenuation Switch", WM8991_LINE_OUTPUTS_VOLUME,
  229. WM8991_ROATTN_BIT, 1, 0),
  230. SOC_SINGLE("OUT3 Mute Switch", WM8991_OUT3_4_VOLUME,
  231. WM8991_OUT3MUTE_BIT, 1, 0),
  232. SOC_SINGLE("OUT3 Attenuation Switch", WM8991_OUT3_4_VOLUME,
  233. WM8991_OUT3ATTN_BIT, 1, 0),
  234. SOC_SINGLE("OUT4 Mute Switch", WM8991_OUT3_4_VOLUME,
  235. WM8991_OUT4MUTE_BIT, 1, 0),
  236. SOC_SINGLE("OUT4 Attenuation Switch", WM8991_OUT3_4_VOLUME,
  237. WM8991_OUT4ATTN_BIT, 1, 0),
  238. SOC_SINGLE("Speaker Mode Switch", WM8991_CLASSD1,
  239. WM8991_CDMODE_BIT, 1, 0),
  240. SOC_SINGLE("Speaker Output Attenuation Volume", WM8991_SPEAKER_VOLUME,
  241. WM8991_SPKVOL_SHIFT, WM8991_SPKVOL_MASK, 0),
  242. SOC_SINGLE("Speaker DC Boost Volume", WM8991_CLASSD3,
  243. WM8991_DCGAIN_SHIFT, WM8991_DCGAIN_MASK, 0),
  244. SOC_SINGLE("Speaker AC Boost Volume", WM8991_CLASSD3,
  245. WM8991_ACGAIN_SHIFT, WM8991_ACGAIN_MASK, 0),
  246. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Left DAC Digital Volume",
  247. WM8991_LEFT_DAC_DIGITAL_VOLUME,
  248. WM8991_DACL_VOL_SHIFT,
  249. WM8991_DACL_VOL_MASK,
  250. 0,
  251. out_dac_tlv),
  252. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Right DAC Digital Volume",
  253. WM8991_RIGHT_DAC_DIGITAL_VOLUME,
  254. WM8991_DACR_VOL_SHIFT,
  255. WM8991_DACR_VOL_MASK,
  256. 0,
  257. out_dac_tlv),
  258. SOC_ENUM("Left Digital Sidetone", wm8991_left_digital_sidetone_enum),
  259. SOC_ENUM("Right Digital Sidetone", wm8991_right_digital_sidetone_enum),
  260. SOC_SINGLE_TLV("Left Digital Sidetone Volume", WM8991_DIGITAL_SIDE_TONE,
  261. WM8991_ADCL_DAC_SVOL_SHIFT, WM8991_ADCL_DAC_SVOL_MASK, 0,
  262. out_sidetone_tlv),
  263. SOC_SINGLE_TLV("Right Digital Sidetone Volume", WM8991_DIGITAL_SIDE_TONE,
  264. WM8991_ADCR_DAC_SVOL_SHIFT, WM8991_ADCR_DAC_SVOL_MASK, 0,
  265. out_sidetone_tlv),
  266. SOC_SINGLE("ADC Digital High Pass Filter Switch", WM8991_ADC_CTRL,
  267. WM8991_ADC_HPF_ENA_BIT, 1, 0),
  268. SOC_ENUM("ADC HPF Mode", wm8991_right_adcmode_enum),
  269. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Left ADC Digital Volume",
  270. WM8991_LEFT_ADC_DIGITAL_VOLUME,
  271. WM8991_ADCL_VOL_SHIFT,
  272. WM8991_ADCL_VOL_MASK,
  273. 0,
  274. in_adc_tlv),
  275. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Right ADC Digital Volume",
  276. WM8991_RIGHT_ADC_DIGITAL_VOLUME,
  277. WM8991_ADCR_VOL_SHIFT,
  278. WM8991_ADCR_VOL_MASK,
  279. 0,
  280. in_adc_tlv),
  281. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LIN12 Volume",
  282. WM8991_LEFT_LINE_INPUT_1_2_VOLUME,
  283. WM8991_LIN12VOL_SHIFT,
  284. WM8991_LIN12VOL_MASK,
  285. 0,
  286. in_pga_tlv),
  287. SOC_SINGLE("LIN12 ZC Switch", WM8991_LEFT_LINE_INPUT_1_2_VOLUME,
  288. WM8991_LI12ZC_BIT, 1, 0),
  289. SOC_SINGLE("LIN12 Mute Switch", WM8991_LEFT_LINE_INPUT_1_2_VOLUME,
  290. WM8991_LI12MUTE_BIT, 1, 0),
  291. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LIN34 Volume",
  292. WM8991_LEFT_LINE_INPUT_3_4_VOLUME,
  293. WM8991_LIN34VOL_SHIFT,
  294. WM8991_LIN34VOL_MASK,
  295. 0,
  296. in_pga_tlv),
  297. SOC_SINGLE("LIN34 ZC Switch", WM8991_LEFT_LINE_INPUT_3_4_VOLUME,
  298. WM8991_LI34ZC_BIT, 1, 0),
  299. SOC_SINGLE("LIN34 Mute Switch", WM8991_LEFT_LINE_INPUT_3_4_VOLUME,
  300. WM8991_LI34MUTE_BIT, 1, 0),
  301. SOC_WM899X_OUTPGA_SINGLE_R_TLV("RIN12 Volume",
  302. WM8991_RIGHT_LINE_INPUT_1_2_VOLUME,
  303. WM8991_RIN12VOL_SHIFT,
  304. WM8991_RIN12VOL_MASK,
  305. 0,
  306. in_pga_tlv),
  307. SOC_SINGLE("RIN12 ZC Switch", WM8991_RIGHT_LINE_INPUT_1_2_VOLUME,
  308. WM8991_RI12ZC_BIT, 1, 0),
  309. SOC_SINGLE("RIN12 Mute Switch", WM8991_RIGHT_LINE_INPUT_1_2_VOLUME,
  310. WM8991_RI12MUTE_BIT, 1, 0),
  311. SOC_WM899X_OUTPGA_SINGLE_R_TLV("RIN34 Volume",
  312. WM8991_RIGHT_LINE_INPUT_3_4_VOLUME,
  313. WM8991_RIN34VOL_SHIFT,
  314. WM8991_RIN34VOL_MASK,
  315. 0,
  316. in_pga_tlv),
  317. SOC_SINGLE("RIN34 ZC Switch", WM8991_RIGHT_LINE_INPUT_3_4_VOLUME,
  318. WM8991_RI34ZC_BIT, 1, 0),
  319. SOC_SINGLE("RIN34 Mute Switch", WM8991_RIGHT_LINE_INPUT_3_4_VOLUME,
  320. WM8991_RI34MUTE_BIT, 1, 0),
  321. };
  322. /*
  323. * _DAPM_ Controls
  324. */
  325. static int inmixer_event(struct snd_soc_dapm_widget *w,
  326. struct snd_kcontrol *kcontrol, int event)
  327. {
  328. u16 reg, fakepower;
  329. reg = snd_soc_read(w->codec, WM8991_POWER_MANAGEMENT_2);
  330. fakepower = snd_soc_read(w->codec, WM8991_INTDRIVBITS);
  331. if (fakepower & ((1 << WM8991_INMIXL_PWR_BIT) |
  332. (1 << WM8991_AINLMUX_PWR_BIT)))
  333. reg |= WM8991_AINL_ENA;
  334. else
  335. reg &= ~WM8991_AINL_ENA;
  336. if (fakepower & ((1 << WM8991_INMIXR_PWR_BIT) |
  337. (1 << WM8991_AINRMUX_PWR_BIT)))
  338. reg |= WM8991_AINR_ENA;
  339. else
  340. reg &= ~WM8991_AINL_ENA;
  341. snd_soc_write(w->codec, WM8991_POWER_MANAGEMENT_2, reg);
  342. return 0;
  343. }
  344. static int outmixer_event(struct snd_soc_dapm_widget *w,
  345. struct snd_kcontrol *kcontrol, int event)
  346. {
  347. u32 reg_shift = kcontrol->private_value & 0xfff;
  348. int ret = 0;
  349. u16 reg;
  350. switch (reg_shift) {
  351. case WM8991_SPEAKER_MIXER | (WM8991_LDSPK_BIT << 8):
  352. reg = snd_soc_read(w->codec, WM8991_OUTPUT_MIXER1);
  353. if (reg & WM8991_LDLO) {
  354. printk(KERN_WARNING
  355. "Cannot set as Output Mixer 1 LDLO Set\n");
  356. ret = -1;
  357. }
  358. break;
  359. case WM8991_SPEAKER_MIXER | (WM8991_RDSPK_BIT << 8):
  360. reg = snd_soc_read(w->codec, WM8991_OUTPUT_MIXER2);
  361. if (reg & WM8991_RDRO) {
  362. printk(KERN_WARNING
  363. "Cannot set as Output Mixer 2 RDRO Set\n");
  364. ret = -1;
  365. }
  366. break;
  367. case WM8991_OUTPUT_MIXER1 | (WM8991_LDLO_BIT << 8):
  368. reg = snd_soc_read(w->codec, WM8991_SPEAKER_MIXER);
  369. if (reg & WM8991_LDSPK) {
  370. printk(KERN_WARNING
  371. "Cannot set as Speaker Mixer LDSPK Set\n");
  372. ret = -1;
  373. }
  374. break;
  375. case WM8991_OUTPUT_MIXER2 | (WM8991_RDRO_BIT << 8):
  376. reg = snd_soc_read(w->codec, WM8991_SPEAKER_MIXER);
  377. if (reg & WM8991_RDSPK) {
  378. printk(KERN_WARNING
  379. "Cannot set as Speaker Mixer RDSPK Set\n");
  380. ret = -1;
  381. }
  382. break;
  383. }
  384. return ret;
  385. }
  386. /* INMIX dB values */
  387. static const unsigned int in_mix_tlv[] = {
  388. TLV_DB_RANGE_HEAD(1),
  389. 0, 7, TLV_DB_LINEAR_ITEM(-1200, 600),
  390. };
  391. /* Left In PGA Connections */
  392. static const struct snd_kcontrol_new wm8991_dapm_lin12_pga_controls[] = {
  393. SOC_DAPM_SINGLE("LIN1 Switch", WM8991_INPUT_MIXER2, WM8991_LMN1_BIT, 1, 0),
  394. SOC_DAPM_SINGLE("LIN2 Switch", WM8991_INPUT_MIXER2, WM8991_LMP2_BIT, 1, 0),
  395. };
  396. static const struct snd_kcontrol_new wm8991_dapm_lin34_pga_controls[] = {
  397. SOC_DAPM_SINGLE("LIN3 Switch", WM8991_INPUT_MIXER2, WM8991_LMN3_BIT, 1, 0),
  398. SOC_DAPM_SINGLE("LIN4 Switch", WM8991_INPUT_MIXER2, WM8991_LMP4_BIT, 1, 0),
  399. };
  400. /* Right In PGA Connections */
  401. static const struct snd_kcontrol_new wm8991_dapm_rin12_pga_controls[] = {
  402. SOC_DAPM_SINGLE("RIN1 Switch", WM8991_INPUT_MIXER2, WM8991_RMN1_BIT, 1, 0),
  403. SOC_DAPM_SINGLE("RIN2 Switch", WM8991_INPUT_MIXER2, WM8991_RMP2_BIT, 1, 0),
  404. };
  405. static const struct snd_kcontrol_new wm8991_dapm_rin34_pga_controls[] = {
  406. SOC_DAPM_SINGLE("RIN3 Switch", WM8991_INPUT_MIXER2, WM8991_RMN3_BIT, 1, 0),
  407. SOC_DAPM_SINGLE("RIN4 Switch", WM8991_INPUT_MIXER2, WM8991_RMP4_BIT, 1, 0),
  408. };
  409. /* INMIXL */
  410. static const struct snd_kcontrol_new wm8991_dapm_inmixl_controls[] = {
  411. SOC_DAPM_SINGLE_TLV("Record Left Volume", WM8991_INPUT_MIXER3,
  412. WM8991_LDBVOL_SHIFT, WM8991_LDBVOL_MASK, 0, in_mix_tlv),
  413. SOC_DAPM_SINGLE_TLV("LIN2 Volume", WM8991_INPUT_MIXER5, WM8991_LI2BVOL_SHIFT,
  414. 7, 0, in_mix_tlv),
  415. SOC_DAPM_SINGLE("LINPGA12 Switch", WM8991_INPUT_MIXER3, WM8991_L12MNB_BIT,
  416. 1, 0),
  417. SOC_DAPM_SINGLE("LINPGA34 Switch", WM8991_INPUT_MIXER3, WM8991_L34MNB_BIT,
  418. 1, 0),
  419. };
  420. /* INMIXR */
  421. static const struct snd_kcontrol_new wm8991_dapm_inmixr_controls[] = {
  422. SOC_DAPM_SINGLE_TLV("Record Right Volume", WM8991_INPUT_MIXER4,
  423. WM8991_RDBVOL_SHIFT, WM8991_RDBVOL_MASK, 0, in_mix_tlv),
  424. SOC_DAPM_SINGLE_TLV("RIN2 Volume", WM8991_INPUT_MIXER6, WM8991_RI2BVOL_SHIFT,
  425. 7, 0, in_mix_tlv),
  426. SOC_DAPM_SINGLE("RINPGA12 Switch", WM8991_INPUT_MIXER3, WM8991_L12MNB_BIT,
  427. 1, 0),
  428. SOC_DAPM_SINGLE("RINPGA34 Switch", WM8991_INPUT_MIXER3, WM8991_L34MNB_BIT,
  429. 1, 0),
  430. };
  431. /* AINLMUX */
  432. static const char *wm8991_ainlmux[] =
  433. {"INMIXL Mix", "RXVOICE Mix", "DIFFINL Mix"};
  434. static const struct soc_enum wm8991_ainlmux_enum =
  435. SOC_ENUM_SINGLE(WM8991_INPUT_MIXER1, WM8991_AINLMODE_SHIFT,
  436. ARRAY_SIZE(wm8991_ainlmux), wm8991_ainlmux);
  437. static const struct snd_kcontrol_new wm8991_dapm_ainlmux_controls =
  438. SOC_DAPM_ENUM("Route", wm8991_ainlmux_enum);
  439. /* DIFFINL */
  440. /* AINRMUX */
  441. static const char *wm8991_ainrmux[] =
  442. {"INMIXR Mix", "RXVOICE Mix", "DIFFINR Mix"};
  443. static const struct soc_enum wm8991_ainrmux_enum =
  444. SOC_ENUM_SINGLE(WM8991_INPUT_MIXER1, WM8991_AINRMODE_SHIFT,
  445. ARRAY_SIZE(wm8991_ainrmux), wm8991_ainrmux);
  446. static const struct snd_kcontrol_new wm8991_dapm_ainrmux_controls =
  447. SOC_DAPM_ENUM("Route", wm8991_ainrmux_enum);
  448. /* RXVOICE */
  449. static const struct snd_kcontrol_new wm8991_dapm_rxvoice_controls[] = {
  450. SOC_DAPM_SINGLE_TLV("LIN4RXN", WM8991_INPUT_MIXER5, WM8991_LR4BVOL_SHIFT,
  451. WM8991_LR4BVOL_MASK, 0, in_mix_tlv),
  452. SOC_DAPM_SINGLE_TLV("RIN4RXP", WM8991_INPUT_MIXER6, WM8991_RL4BVOL_SHIFT,
  453. WM8991_RL4BVOL_MASK, 0, in_mix_tlv),
  454. };
  455. /* LOMIX */
  456. static const struct snd_kcontrol_new wm8991_dapm_lomix_controls[] = {
  457. SOC_DAPM_SINGLE("LOMIX Right ADC Bypass Switch", WM8991_OUTPUT_MIXER1,
  458. WM8991_LRBLO_BIT, 1, 0),
  459. SOC_DAPM_SINGLE("LOMIX Left ADC Bypass Switch", WM8991_OUTPUT_MIXER1,
  460. WM8991_LLBLO_BIT, 1, 0),
  461. SOC_DAPM_SINGLE("LOMIX RIN3 Bypass Switch", WM8991_OUTPUT_MIXER1,
  462. WM8991_LRI3LO_BIT, 1, 0),
  463. SOC_DAPM_SINGLE("LOMIX LIN3 Bypass Switch", WM8991_OUTPUT_MIXER1,
  464. WM8991_LLI3LO_BIT, 1, 0),
  465. SOC_DAPM_SINGLE("LOMIX RIN12 PGA Bypass Switch", WM8991_OUTPUT_MIXER1,
  466. WM8991_LR12LO_BIT, 1, 0),
  467. SOC_DAPM_SINGLE("LOMIX LIN12 PGA Bypass Switch", WM8991_OUTPUT_MIXER1,
  468. WM8991_LL12LO_BIT, 1, 0),
  469. SOC_DAPM_SINGLE("LOMIX Left DAC Switch", WM8991_OUTPUT_MIXER1,
  470. WM8991_LDLO_BIT, 1, 0),
  471. };
  472. /* ROMIX */
  473. static const struct snd_kcontrol_new wm8991_dapm_romix_controls[] = {
  474. SOC_DAPM_SINGLE("ROMIX Left ADC Bypass Switch", WM8991_OUTPUT_MIXER2,
  475. WM8991_RLBRO_BIT, 1, 0),
  476. SOC_DAPM_SINGLE("ROMIX Right ADC Bypass Switch", WM8991_OUTPUT_MIXER2,
  477. WM8991_RRBRO_BIT, 1, 0),
  478. SOC_DAPM_SINGLE("ROMIX LIN3 Bypass Switch", WM8991_OUTPUT_MIXER2,
  479. WM8991_RLI3RO_BIT, 1, 0),
  480. SOC_DAPM_SINGLE("ROMIX RIN3 Bypass Switch", WM8991_OUTPUT_MIXER2,
  481. WM8991_RRI3RO_BIT, 1, 0),
  482. SOC_DAPM_SINGLE("ROMIX LIN12 PGA Bypass Switch", WM8991_OUTPUT_MIXER2,
  483. WM8991_RL12RO_BIT, 1, 0),
  484. SOC_DAPM_SINGLE("ROMIX RIN12 PGA Bypass Switch", WM8991_OUTPUT_MIXER2,
  485. WM8991_RR12RO_BIT, 1, 0),
  486. SOC_DAPM_SINGLE("ROMIX Right DAC Switch", WM8991_OUTPUT_MIXER2,
  487. WM8991_RDRO_BIT, 1, 0),
  488. };
  489. /* LONMIX */
  490. static const struct snd_kcontrol_new wm8991_dapm_lonmix_controls[] = {
  491. SOC_DAPM_SINGLE("LONMIX Left Mixer PGA Switch", WM8991_LINE_MIXER1,
  492. WM8991_LLOPGALON_BIT, 1, 0),
  493. SOC_DAPM_SINGLE("LONMIX Right Mixer PGA Switch", WM8991_LINE_MIXER1,
  494. WM8991_LROPGALON_BIT, 1, 0),
  495. SOC_DAPM_SINGLE("LONMIX Inverted LOP Switch", WM8991_LINE_MIXER1,
  496. WM8991_LOPLON_BIT, 1, 0),
  497. };
  498. /* LOPMIX */
  499. static const struct snd_kcontrol_new wm8991_dapm_lopmix_controls[] = {
  500. SOC_DAPM_SINGLE("LOPMIX Right Mic Bypass Switch", WM8991_LINE_MIXER1,
  501. WM8991_LR12LOP_BIT, 1, 0),
  502. SOC_DAPM_SINGLE("LOPMIX Left Mic Bypass Switch", WM8991_LINE_MIXER1,
  503. WM8991_LL12LOP_BIT, 1, 0),
  504. SOC_DAPM_SINGLE("LOPMIX Left Mixer PGA Switch", WM8991_LINE_MIXER1,
  505. WM8991_LLOPGALOP_BIT, 1, 0),
  506. };
  507. /* RONMIX */
  508. static const struct snd_kcontrol_new wm8991_dapm_ronmix_controls[] = {
  509. SOC_DAPM_SINGLE("RONMIX Right Mixer PGA Switch", WM8991_LINE_MIXER2,
  510. WM8991_RROPGARON_BIT, 1, 0),
  511. SOC_DAPM_SINGLE("RONMIX Left Mixer PGA Switch", WM8991_LINE_MIXER2,
  512. WM8991_RLOPGARON_BIT, 1, 0),
  513. SOC_DAPM_SINGLE("RONMIX Inverted ROP Switch", WM8991_LINE_MIXER2,
  514. WM8991_ROPRON_BIT, 1, 0),
  515. };
  516. /* ROPMIX */
  517. static const struct snd_kcontrol_new wm8991_dapm_ropmix_controls[] = {
  518. SOC_DAPM_SINGLE("ROPMIX Left Mic Bypass Switch", WM8991_LINE_MIXER2,
  519. WM8991_RL12ROP_BIT, 1, 0),
  520. SOC_DAPM_SINGLE("ROPMIX Right Mic Bypass Switch", WM8991_LINE_MIXER2,
  521. WM8991_RR12ROP_BIT, 1, 0),
  522. SOC_DAPM_SINGLE("ROPMIX Right Mixer PGA Switch", WM8991_LINE_MIXER2,
  523. WM8991_RROPGAROP_BIT, 1, 0),
  524. };
  525. /* OUT3MIX */
  526. static const struct snd_kcontrol_new wm8991_dapm_out3mix_controls[] = {
  527. SOC_DAPM_SINGLE("OUT3MIX LIN4RXN Bypass Switch", WM8991_OUT3_4_MIXER,
  528. WM8991_LI4O3_BIT, 1, 0),
  529. SOC_DAPM_SINGLE("OUT3MIX Left Out PGA Switch", WM8991_OUT3_4_MIXER,
  530. WM8991_LPGAO3_BIT, 1, 0),
  531. };
  532. /* OUT4MIX */
  533. static const struct snd_kcontrol_new wm8991_dapm_out4mix_controls[] = {
  534. SOC_DAPM_SINGLE("OUT4MIX Right Out PGA Switch", WM8991_OUT3_4_MIXER,
  535. WM8991_RPGAO4_BIT, 1, 0),
  536. SOC_DAPM_SINGLE("OUT4MIX RIN4RXP Bypass Switch", WM8991_OUT3_4_MIXER,
  537. WM8991_RI4O4_BIT, 1, 0),
  538. };
  539. /* SPKMIX */
  540. static const struct snd_kcontrol_new wm8991_dapm_spkmix_controls[] = {
  541. SOC_DAPM_SINGLE("SPKMIX LIN2 Bypass Switch", WM8991_SPEAKER_MIXER,
  542. WM8991_LI2SPK_BIT, 1, 0),
  543. SOC_DAPM_SINGLE("SPKMIX LADC Bypass Switch", WM8991_SPEAKER_MIXER,
  544. WM8991_LB2SPK_BIT, 1, 0),
  545. SOC_DAPM_SINGLE("SPKMIX Left Mixer PGA Switch", WM8991_SPEAKER_MIXER,
  546. WM8991_LOPGASPK_BIT, 1, 0),
  547. SOC_DAPM_SINGLE("SPKMIX Left DAC Switch", WM8991_SPEAKER_MIXER,
  548. WM8991_LDSPK_BIT, 1, 0),
  549. SOC_DAPM_SINGLE("SPKMIX Right DAC Switch", WM8991_SPEAKER_MIXER,
  550. WM8991_RDSPK_BIT, 1, 0),
  551. SOC_DAPM_SINGLE("SPKMIX Right Mixer PGA Switch", WM8991_SPEAKER_MIXER,
  552. WM8991_ROPGASPK_BIT, 1, 0),
  553. SOC_DAPM_SINGLE("SPKMIX RADC Bypass Switch", WM8991_SPEAKER_MIXER,
  554. WM8991_RL12ROP_BIT, 1, 0),
  555. SOC_DAPM_SINGLE("SPKMIX RIN2 Bypass Switch", WM8991_SPEAKER_MIXER,
  556. WM8991_RI2SPK_BIT, 1, 0),
  557. };
  558. static const struct snd_soc_dapm_widget wm8991_dapm_widgets[] = {
  559. /* Input Side */
  560. /* Input Lines */
  561. SND_SOC_DAPM_INPUT("LIN1"),
  562. SND_SOC_DAPM_INPUT("LIN2"),
  563. SND_SOC_DAPM_INPUT("LIN3"),
  564. SND_SOC_DAPM_INPUT("LIN4RXN"),
  565. SND_SOC_DAPM_INPUT("RIN3"),
  566. SND_SOC_DAPM_INPUT("RIN4RXP"),
  567. SND_SOC_DAPM_INPUT("RIN1"),
  568. SND_SOC_DAPM_INPUT("RIN2"),
  569. SND_SOC_DAPM_INPUT("Internal ADC Source"),
  570. /* DACs */
  571. SND_SOC_DAPM_ADC("Left ADC", "Left Capture", WM8991_POWER_MANAGEMENT_2,
  572. WM8991_ADCL_ENA_BIT, 0),
  573. SND_SOC_DAPM_ADC("Right ADC", "Right Capture", WM8991_POWER_MANAGEMENT_2,
  574. WM8991_ADCR_ENA_BIT, 0),
  575. /* Input PGAs */
  576. SND_SOC_DAPM_MIXER("LIN12 PGA", WM8991_POWER_MANAGEMENT_2, WM8991_LIN12_ENA_BIT,
  577. 0, &wm8991_dapm_lin12_pga_controls[0],
  578. ARRAY_SIZE(wm8991_dapm_lin12_pga_controls)),
  579. SND_SOC_DAPM_MIXER("LIN34 PGA", WM8991_POWER_MANAGEMENT_2, WM8991_LIN34_ENA_BIT,
  580. 0, &wm8991_dapm_lin34_pga_controls[0],
  581. ARRAY_SIZE(wm8991_dapm_lin34_pga_controls)),
  582. SND_SOC_DAPM_MIXER("RIN12 PGA", WM8991_POWER_MANAGEMENT_2, WM8991_RIN12_ENA_BIT,
  583. 0, &wm8991_dapm_rin12_pga_controls[0],
  584. ARRAY_SIZE(wm8991_dapm_rin12_pga_controls)),
  585. SND_SOC_DAPM_MIXER("RIN34 PGA", WM8991_POWER_MANAGEMENT_2, WM8991_RIN34_ENA_BIT,
  586. 0, &wm8991_dapm_rin34_pga_controls[0],
  587. ARRAY_SIZE(wm8991_dapm_rin34_pga_controls)),
  588. /* INMIXL */
  589. SND_SOC_DAPM_MIXER_E("INMIXL", WM8991_INTDRIVBITS, WM8991_INMIXL_PWR_BIT, 0,
  590. &wm8991_dapm_inmixl_controls[0],
  591. ARRAY_SIZE(wm8991_dapm_inmixl_controls),
  592. inmixer_event, SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  593. /* AINLMUX */
  594. SND_SOC_DAPM_MUX_E("AINLMUX", WM8991_INTDRIVBITS, WM8991_AINLMUX_PWR_BIT, 0,
  595. &wm8991_dapm_ainlmux_controls, inmixer_event,
  596. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  597. /* INMIXR */
  598. SND_SOC_DAPM_MIXER_E("INMIXR", WM8991_INTDRIVBITS, WM8991_INMIXR_PWR_BIT, 0,
  599. &wm8991_dapm_inmixr_controls[0],
  600. ARRAY_SIZE(wm8991_dapm_inmixr_controls),
  601. inmixer_event, SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  602. /* AINRMUX */
  603. SND_SOC_DAPM_MUX_E("AINRMUX", WM8991_INTDRIVBITS, WM8991_AINRMUX_PWR_BIT, 0,
  604. &wm8991_dapm_ainrmux_controls, inmixer_event,
  605. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  606. /* Output Side */
  607. /* DACs */
  608. SND_SOC_DAPM_DAC("Left DAC", "Left Playback", WM8991_POWER_MANAGEMENT_3,
  609. WM8991_DACL_ENA_BIT, 0),
  610. SND_SOC_DAPM_DAC("Right DAC", "Right Playback", WM8991_POWER_MANAGEMENT_3,
  611. WM8991_DACR_ENA_BIT, 0),
  612. /* LOMIX */
  613. SND_SOC_DAPM_MIXER_E("LOMIX", WM8991_POWER_MANAGEMENT_3, WM8991_LOMIX_ENA_BIT,
  614. 0, &wm8991_dapm_lomix_controls[0],
  615. ARRAY_SIZE(wm8991_dapm_lomix_controls),
  616. outmixer_event, SND_SOC_DAPM_PRE_REG),
  617. /* LONMIX */
  618. SND_SOC_DAPM_MIXER("LONMIX", WM8991_POWER_MANAGEMENT_3, WM8991_LON_ENA_BIT, 0,
  619. &wm8991_dapm_lonmix_controls[0],
  620. ARRAY_SIZE(wm8991_dapm_lonmix_controls)),
  621. /* LOPMIX */
  622. SND_SOC_DAPM_MIXER("LOPMIX", WM8991_POWER_MANAGEMENT_3, WM8991_LOP_ENA_BIT, 0,
  623. &wm8991_dapm_lopmix_controls[0],
  624. ARRAY_SIZE(wm8991_dapm_lopmix_controls)),
  625. /* OUT3MIX */
  626. SND_SOC_DAPM_MIXER("OUT3MIX", WM8991_POWER_MANAGEMENT_1, WM8991_OUT3_ENA_BIT, 0,
  627. &wm8991_dapm_out3mix_controls[0],
  628. ARRAY_SIZE(wm8991_dapm_out3mix_controls)),
  629. /* SPKMIX */
  630. SND_SOC_DAPM_MIXER_E("SPKMIX", WM8991_POWER_MANAGEMENT_1, WM8991_SPK_ENA_BIT, 0,
  631. &wm8991_dapm_spkmix_controls[0],
  632. ARRAY_SIZE(wm8991_dapm_spkmix_controls), outmixer_event,
  633. SND_SOC_DAPM_PRE_REG),
  634. /* OUT4MIX */
  635. SND_SOC_DAPM_MIXER("OUT4MIX", WM8991_POWER_MANAGEMENT_1, WM8991_OUT4_ENA_BIT, 0,
  636. &wm8991_dapm_out4mix_controls[0],
  637. ARRAY_SIZE(wm8991_dapm_out4mix_controls)),
  638. /* ROPMIX */
  639. SND_SOC_DAPM_MIXER("ROPMIX", WM8991_POWER_MANAGEMENT_3, WM8991_ROP_ENA_BIT, 0,
  640. &wm8991_dapm_ropmix_controls[0],
  641. ARRAY_SIZE(wm8991_dapm_ropmix_controls)),
  642. /* RONMIX */
  643. SND_SOC_DAPM_MIXER("RONMIX", WM8991_POWER_MANAGEMENT_3, WM8991_RON_ENA_BIT, 0,
  644. &wm8991_dapm_ronmix_controls[0],
  645. ARRAY_SIZE(wm8991_dapm_ronmix_controls)),
  646. /* ROMIX */
  647. SND_SOC_DAPM_MIXER_E("ROMIX", WM8991_POWER_MANAGEMENT_3, WM8991_ROMIX_ENA_BIT,
  648. 0, &wm8991_dapm_romix_controls[0],
  649. ARRAY_SIZE(wm8991_dapm_romix_controls),
  650. outmixer_event, SND_SOC_DAPM_PRE_REG),
  651. /* LOUT PGA */
  652. SND_SOC_DAPM_PGA("LOUT PGA", WM8991_POWER_MANAGEMENT_1, WM8991_LOUT_ENA_BIT, 0,
  653. NULL, 0),
  654. /* ROUT PGA */
  655. SND_SOC_DAPM_PGA("ROUT PGA", WM8991_POWER_MANAGEMENT_1, WM8991_ROUT_ENA_BIT, 0,
  656. NULL, 0),
  657. /* LOPGA */
  658. SND_SOC_DAPM_PGA("LOPGA", WM8991_POWER_MANAGEMENT_3, WM8991_LOPGA_ENA_BIT, 0,
  659. NULL, 0),
  660. /* ROPGA */
  661. SND_SOC_DAPM_PGA("ROPGA", WM8991_POWER_MANAGEMENT_3, WM8991_ROPGA_ENA_BIT, 0,
  662. NULL, 0),
  663. /* MICBIAS */
  664. SND_SOC_DAPM_MICBIAS("MICBIAS", WM8991_POWER_MANAGEMENT_1,
  665. WM8991_MICBIAS_ENA_BIT, 0),
  666. SND_SOC_DAPM_OUTPUT("LON"),
  667. SND_SOC_DAPM_OUTPUT("LOP"),
  668. SND_SOC_DAPM_OUTPUT("OUT3"),
  669. SND_SOC_DAPM_OUTPUT("LOUT"),
  670. SND_SOC_DAPM_OUTPUT("SPKN"),
  671. SND_SOC_DAPM_OUTPUT("SPKP"),
  672. SND_SOC_DAPM_OUTPUT("ROUT"),
  673. SND_SOC_DAPM_OUTPUT("OUT4"),
  674. SND_SOC_DAPM_OUTPUT("ROP"),
  675. SND_SOC_DAPM_OUTPUT("RON"),
  676. SND_SOC_DAPM_OUTPUT("OUT"),
  677. SND_SOC_DAPM_OUTPUT("Internal DAC Sink"),
  678. };
  679. static const struct snd_soc_dapm_route audio_map[] = {
  680. /* Make DACs turn on when playing even if not mixed into any outputs */
  681. {"Internal DAC Sink", NULL, "Left DAC"},
  682. {"Internal DAC Sink", NULL, "Right DAC"},
  683. /* Make ADCs turn on when recording even if not mixed from any inputs */
  684. {"Left ADC", NULL, "Internal ADC Source"},
  685. {"Right ADC", NULL, "Internal ADC Source"},
  686. /* Input Side */
  687. /* LIN12 PGA */
  688. {"LIN12 PGA", "LIN1 Switch", "LIN1"},
  689. {"LIN12 PGA", "LIN2 Switch", "LIN2"},
  690. /* LIN34 PGA */
  691. {"LIN34 PGA", "LIN3 Switch", "LIN3"},
  692. {"LIN34 PGA", "LIN4 Switch", "LIN4RXN"},
  693. /* INMIXL */
  694. {"INMIXL", "Record Left Volume", "LOMIX"},
  695. {"INMIXL", "LIN2 Volume", "LIN2"},
  696. {"INMIXL", "LINPGA12 Switch", "LIN12 PGA"},
  697. {"INMIXL", "LINPGA34 Switch", "LIN34 PGA"},
  698. /* AINLMUX */
  699. {"AINLMUX", "INMIXL Mix", "INMIXL"},
  700. {"AINLMUX", "DIFFINL Mix", "LIN12 PGA"},
  701. {"AINLMUX", "DIFFINL Mix", "LIN34 PGA"},
  702. {"AINLMUX", "RXVOICE Mix", "LIN4RXN"},
  703. {"AINLMUX", "RXVOICE Mix", "RIN4RXP"},
  704. /* ADC */
  705. {"Left ADC", NULL, "AINLMUX"},
  706. /* RIN12 PGA */
  707. {"RIN12 PGA", "RIN1 Switch", "RIN1"},
  708. {"RIN12 PGA", "RIN2 Switch", "RIN2"},
  709. /* RIN34 PGA */
  710. {"RIN34 PGA", "RIN3 Switch", "RIN3"},
  711. {"RIN34 PGA", "RIN4 Switch", "RIN4RXP"},
  712. /* INMIXL */
  713. {"INMIXR", "Record Right Volume", "ROMIX"},
  714. {"INMIXR", "RIN2 Volume", "RIN2"},
  715. {"INMIXR", "RINPGA12 Switch", "RIN12 PGA"},
  716. {"INMIXR", "RINPGA34 Switch", "RIN34 PGA"},
  717. /* AINRMUX */
  718. {"AINRMUX", "INMIXR Mix", "INMIXR"},
  719. {"AINRMUX", "DIFFINR Mix", "RIN12 PGA"},
  720. {"AINRMUX", "DIFFINR Mix", "RIN34 PGA"},
  721. {"AINRMUX", "RXVOICE Mix", "LIN4RXN"},
  722. {"AINRMUX", "RXVOICE Mix", "RIN4RXP"},
  723. /* ADC */
  724. {"Right ADC", NULL, "AINRMUX"},
  725. /* LOMIX */
  726. {"LOMIX", "LOMIX RIN3 Bypass Switch", "RIN3"},
  727. {"LOMIX", "LOMIX LIN3 Bypass Switch", "LIN3"},
  728. {"LOMIX", "LOMIX LIN12 PGA Bypass Switch", "LIN12 PGA"},
  729. {"LOMIX", "LOMIX RIN12 PGA Bypass Switch", "RIN12 PGA"},
  730. {"LOMIX", "LOMIX Right ADC Bypass Switch", "AINRMUX"},
  731. {"LOMIX", "LOMIX Left ADC Bypass Switch", "AINLMUX"},
  732. {"LOMIX", "LOMIX Left DAC Switch", "Left DAC"},
  733. /* ROMIX */
  734. {"ROMIX", "ROMIX RIN3 Bypass Switch", "RIN3"},
  735. {"ROMIX", "ROMIX LIN3 Bypass Switch", "LIN3"},
  736. {"ROMIX", "ROMIX LIN12 PGA Bypass Switch", "LIN12 PGA"},
  737. {"ROMIX", "ROMIX RIN12 PGA Bypass Switch", "RIN12 PGA"},
  738. {"ROMIX", "ROMIX Right ADC Bypass Switch", "AINRMUX"},
  739. {"ROMIX", "ROMIX Left ADC Bypass Switch", "AINLMUX"},
  740. {"ROMIX", "ROMIX Right DAC Switch", "Right DAC"},
  741. /* SPKMIX */
  742. {"SPKMIX", "SPKMIX LIN2 Bypass Switch", "LIN2"},
  743. {"SPKMIX", "SPKMIX RIN2 Bypass Switch", "RIN2"},
  744. {"SPKMIX", "SPKMIX LADC Bypass Switch", "AINLMUX"},
  745. {"SPKMIX", "SPKMIX RADC Bypass Switch", "AINRMUX"},
  746. {"SPKMIX", "SPKMIX Left Mixer PGA Switch", "LOPGA"},
  747. {"SPKMIX", "SPKMIX Right Mixer PGA Switch", "ROPGA"},
  748. {"SPKMIX", "SPKMIX Right DAC Switch", "Right DAC"},
  749. {"SPKMIX", "SPKMIX Left DAC Switch", "Right DAC"},
  750. /* LONMIX */
  751. {"LONMIX", "LONMIX Left Mixer PGA Switch", "LOPGA"},
  752. {"LONMIX", "LONMIX Right Mixer PGA Switch", "ROPGA"},
  753. {"LONMIX", "LONMIX Inverted LOP Switch", "LOPMIX"},
  754. /* LOPMIX */
  755. {"LOPMIX", "LOPMIX Right Mic Bypass Switch", "RIN12 PGA"},
  756. {"LOPMIX", "LOPMIX Left Mic Bypass Switch", "LIN12 PGA"},
  757. {"LOPMIX", "LOPMIX Left Mixer PGA Switch", "LOPGA"},
  758. /* OUT3MIX */
  759. {"OUT3MIX", "OUT3MIX LIN4RXN Bypass Switch", "LIN4RXN"},
  760. {"OUT3MIX", "OUT3MIX Left Out PGA Switch", "LOPGA"},
  761. /* OUT4MIX */
  762. {"OUT4MIX", "OUT4MIX Right Out PGA Switch", "ROPGA"},
  763. {"OUT4MIX", "OUT4MIX RIN4RXP Bypass Switch", "RIN4RXP"},
  764. /* RONMIX */
  765. {"RONMIX", "RONMIX Right Mixer PGA Switch", "ROPGA"},
  766. {"RONMIX", "RONMIX Left Mixer PGA Switch", "LOPGA"},
  767. {"RONMIX", "RONMIX Inverted ROP Switch", "ROPMIX"},
  768. /* ROPMIX */
  769. {"ROPMIX", "ROPMIX Left Mic Bypass Switch", "LIN12 PGA"},
  770. {"ROPMIX", "ROPMIX Right Mic Bypass Switch", "RIN12 PGA"},
  771. {"ROPMIX", "ROPMIX Right Mixer PGA Switch", "ROPGA"},
  772. /* Out Mixer PGAs */
  773. {"LOPGA", NULL, "LOMIX"},
  774. {"ROPGA", NULL, "ROMIX"},
  775. {"LOUT PGA", NULL, "LOMIX"},
  776. {"ROUT PGA", NULL, "ROMIX"},
  777. /* Output Pins */
  778. {"LON", NULL, "LONMIX"},
  779. {"LOP", NULL, "LOPMIX"},
  780. {"OUT", NULL, "OUT3MIX"},
  781. {"LOUT", NULL, "LOUT PGA"},
  782. {"SPKN", NULL, "SPKMIX"},
  783. {"ROUT", NULL, "ROUT PGA"},
  784. {"OUT4", NULL, "OUT4MIX"},
  785. {"ROP", NULL, "ROPMIX"},
  786. {"RON", NULL, "RONMIX"},
  787. };
  788. /* PLL divisors */
  789. struct _pll_div {
  790. u32 div2;
  791. u32 n;
  792. u32 k;
  793. };
  794. /* The size in bits of the pll divide multiplied by 10
  795. * to allow rounding later */
  796. #define FIXED_PLL_SIZE ((1 << 16) * 10)
  797. static void pll_factors(struct _pll_div *pll_div, unsigned int target,
  798. unsigned int source)
  799. {
  800. u64 Kpart;
  801. unsigned int K, Ndiv, Nmod;
  802. Ndiv = target / source;
  803. if (Ndiv < 6) {
  804. source >>= 1;
  805. pll_div->div2 = 1;
  806. Ndiv = target / source;
  807. } else
  808. pll_div->div2 = 0;
  809. if ((Ndiv < 6) || (Ndiv > 12))
  810. printk(KERN_WARNING
  811. "WM8991 N value outwith recommended range! N = %d\n", Ndiv);
  812. pll_div->n = Ndiv;
  813. Nmod = target % source;
  814. Kpart = FIXED_PLL_SIZE * (long long)Nmod;
  815. do_div(Kpart, source);
  816. K = Kpart & 0xFFFFFFFF;
  817. /* Check if we need to round */
  818. if ((K % 10) >= 5)
  819. K += 5;
  820. /* Move down to proper range now rounding is done */
  821. K /= 10;
  822. pll_div->k = K;
  823. }
  824. static int wm8991_set_dai_pll(struct snd_soc_dai *codec_dai,
  825. int pll_id, int src, unsigned int freq_in, unsigned int freq_out)
  826. {
  827. u16 reg;
  828. struct snd_soc_codec *codec = codec_dai->codec;
  829. struct _pll_div pll_div;
  830. if (freq_in && freq_out) {
  831. pll_factors(&pll_div, freq_out * 4, freq_in);
  832. /* Turn on PLL */
  833. reg = snd_soc_read(codec, WM8991_POWER_MANAGEMENT_2);
  834. reg |= WM8991_PLL_ENA;
  835. snd_soc_write(codec, WM8991_POWER_MANAGEMENT_2, reg);
  836. /* sysclk comes from PLL */
  837. reg = snd_soc_read(codec, WM8991_CLOCKING_2);
  838. snd_soc_write(codec, WM8991_CLOCKING_2, reg | WM8991_SYSCLK_SRC);
  839. /* set up N , fractional mode and pre-divisor if neccessary */
  840. snd_soc_write(codec, WM8991_PLL1, pll_div.n | WM8991_SDM |
  841. (pll_div.div2 ? WM8991_PRESCALE : 0));
  842. snd_soc_write(codec, WM8991_PLL2, (u8)(pll_div.k>>8));
  843. snd_soc_write(codec, WM8991_PLL3, (u8)(pll_div.k & 0xFF));
  844. } else {
  845. /* Turn on PLL */
  846. reg = snd_soc_read(codec, WM8991_POWER_MANAGEMENT_2);
  847. reg &= ~WM8991_PLL_ENA;
  848. snd_soc_write(codec, WM8991_POWER_MANAGEMENT_2, reg);
  849. }
  850. return 0;
  851. }
  852. /*
  853. * Set's ADC and Voice DAC format.
  854. */
  855. static int wm8991_set_dai_fmt(struct snd_soc_dai *codec_dai,
  856. unsigned int fmt)
  857. {
  858. struct snd_soc_codec *codec = codec_dai->codec;
  859. u16 audio1, audio3;
  860. audio1 = snd_soc_read(codec, WM8991_AUDIO_INTERFACE_1);
  861. audio3 = snd_soc_read(codec, WM8991_AUDIO_INTERFACE_3);
  862. /* set master/slave audio interface */
  863. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  864. case SND_SOC_DAIFMT_CBS_CFS:
  865. audio3 &= ~WM8991_AIF_MSTR1;
  866. break;
  867. case SND_SOC_DAIFMT_CBM_CFM:
  868. audio3 |= WM8991_AIF_MSTR1;
  869. break;
  870. default:
  871. return -EINVAL;
  872. }
  873. audio1 &= ~WM8991_AIF_FMT_MASK;
  874. /* interface format */
  875. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  876. case SND_SOC_DAIFMT_I2S:
  877. audio1 |= WM8991_AIF_TMF_I2S;
  878. audio1 &= ~WM8991_AIF_LRCLK_INV;
  879. break;
  880. case SND_SOC_DAIFMT_RIGHT_J:
  881. audio1 |= WM8991_AIF_TMF_RIGHTJ;
  882. audio1 &= ~WM8991_AIF_LRCLK_INV;
  883. break;
  884. case SND_SOC_DAIFMT_LEFT_J:
  885. audio1 |= WM8991_AIF_TMF_LEFTJ;
  886. audio1 &= ~WM8991_AIF_LRCLK_INV;
  887. break;
  888. case SND_SOC_DAIFMT_DSP_A:
  889. audio1 |= WM8991_AIF_TMF_DSP;
  890. audio1 &= ~WM8991_AIF_LRCLK_INV;
  891. break;
  892. case SND_SOC_DAIFMT_DSP_B:
  893. audio1 |= WM8991_AIF_TMF_DSP | WM8991_AIF_LRCLK_INV;
  894. break;
  895. default:
  896. return -EINVAL;
  897. }
  898. snd_soc_write(codec, WM8991_AUDIO_INTERFACE_1, audio1);
  899. snd_soc_write(codec, WM8991_AUDIO_INTERFACE_3, audio3);
  900. return 0;
  901. }
  902. static int wm8991_set_dai_clkdiv(struct snd_soc_dai *codec_dai,
  903. int div_id, int div)
  904. {
  905. struct snd_soc_codec *codec = codec_dai->codec;
  906. u16 reg;
  907. switch (div_id) {
  908. case WM8991_MCLK_DIV:
  909. reg = snd_soc_read(codec, WM8991_CLOCKING_2) &
  910. ~WM8991_MCLK_DIV_MASK;
  911. snd_soc_write(codec, WM8991_CLOCKING_2, reg | div);
  912. break;
  913. case WM8991_DACCLK_DIV:
  914. reg = snd_soc_read(codec, WM8991_CLOCKING_2) &
  915. ~WM8991_DAC_CLKDIV_MASK;
  916. snd_soc_write(codec, WM8991_CLOCKING_2, reg | div);
  917. break;
  918. case WM8991_ADCCLK_DIV:
  919. reg = snd_soc_read(codec, WM8991_CLOCKING_2) &
  920. ~WM8991_ADC_CLKDIV_MASK;
  921. snd_soc_write(codec, WM8991_CLOCKING_2, reg | div);
  922. break;
  923. case WM8991_BCLK_DIV:
  924. reg = snd_soc_read(codec, WM8991_CLOCKING_1) &
  925. ~WM8991_BCLK_DIV_MASK;
  926. snd_soc_write(codec, WM8991_CLOCKING_1, reg | div);
  927. break;
  928. default:
  929. return -EINVAL;
  930. }
  931. return 0;
  932. }
  933. /*
  934. * Set PCM DAI bit size and sample rate.
  935. */
  936. static int wm8991_hw_params(struct snd_pcm_substream *substream,
  937. struct snd_pcm_hw_params *params,
  938. struct snd_soc_dai *dai)
  939. {
  940. struct snd_soc_codec *codec = dai->codec;
  941. u16 audio1 = snd_soc_read(codec, WM8991_AUDIO_INTERFACE_1);
  942. audio1 &= ~WM8991_AIF_WL_MASK;
  943. /* bit size */
  944. switch (params_format(params)) {
  945. case SNDRV_PCM_FORMAT_S16_LE:
  946. break;
  947. case SNDRV_PCM_FORMAT_S20_3LE:
  948. audio1 |= WM8991_AIF_WL_20BITS;
  949. break;
  950. case SNDRV_PCM_FORMAT_S24_LE:
  951. audio1 |= WM8991_AIF_WL_24BITS;
  952. break;
  953. case SNDRV_PCM_FORMAT_S32_LE:
  954. audio1 |= WM8991_AIF_WL_32BITS;
  955. break;
  956. }
  957. snd_soc_write(codec, WM8991_AUDIO_INTERFACE_1, audio1);
  958. return 0;
  959. }
  960. static int wm8991_mute(struct snd_soc_dai *dai, int mute)
  961. {
  962. struct snd_soc_codec *codec = dai->codec;
  963. u16 val;
  964. val = snd_soc_read(codec, WM8991_DAC_CTRL) & ~WM8991_DAC_MUTE;
  965. if (mute)
  966. snd_soc_write(codec, WM8991_DAC_CTRL, val | WM8991_DAC_MUTE);
  967. else
  968. snd_soc_write(codec, WM8991_DAC_CTRL, val);
  969. return 0;
  970. }
  971. static int wm8991_set_bias_level(struct snd_soc_codec *codec,
  972. enum snd_soc_bias_level level)
  973. {
  974. u16 val;
  975. switch (level) {
  976. case SND_SOC_BIAS_ON:
  977. break;
  978. case SND_SOC_BIAS_PREPARE:
  979. /* VMID=2*50k */
  980. val = snd_soc_read(codec, WM8991_POWER_MANAGEMENT_1) &
  981. ~WM8991_VMID_MODE_MASK;
  982. snd_soc_write(codec, WM8991_POWER_MANAGEMENT_1, val | 0x2);
  983. break;
  984. case SND_SOC_BIAS_STANDBY:
  985. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  986. snd_soc_cache_sync(codec);
  987. /* Enable all output discharge bits */
  988. snd_soc_write(codec, WM8991_ANTIPOP1, WM8991_DIS_LLINE |
  989. WM8991_DIS_RLINE | WM8991_DIS_OUT3 |
  990. WM8991_DIS_OUT4 | WM8991_DIS_LOUT |
  991. WM8991_DIS_ROUT);
  992. /* Enable POBCTRL, SOFT_ST, VMIDTOG and BUFDCOPEN */
  993. snd_soc_write(codec, WM8991_ANTIPOP2, WM8991_SOFTST |
  994. WM8991_BUFDCOPEN | WM8991_POBCTRL |
  995. WM8991_VMIDTOG);
  996. /* Delay to allow output caps to discharge */
  997. msleep(300);
  998. /* Disable VMIDTOG */
  999. snd_soc_write(codec, WM8991_ANTIPOP2, WM8991_SOFTST |
  1000. WM8991_BUFDCOPEN | WM8991_POBCTRL);
  1001. /* disable all output discharge bits */
  1002. snd_soc_write(codec, WM8991_ANTIPOP1, 0);
  1003. /* Enable outputs */
  1004. snd_soc_write(codec, WM8991_POWER_MANAGEMENT_1, 0x1b00);
  1005. msleep(50);
  1006. /* Enable VMID at 2x50k */
  1007. snd_soc_write(codec, WM8991_POWER_MANAGEMENT_1, 0x1f02);
  1008. msleep(100);
  1009. /* Enable VREF */
  1010. snd_soc_write(codec, WM8991_POWER_MANAGEMENT_1, 0x1f03);
  1011. msleep(600);
  1012. /* Enable BUFIOEN */
  1013. snd_soc_write(codec, WM8991_ANTIPOP2, WM8991_SOFTST |
  1014. WM8991_BUFDCOPEN | WM8991_POBCTRL |
  1015. WM8991_BUFIOEN);
  1016. /* Disable outputs */
  1017. snd_soc_write(codec, WM8991_POWER_MANAGEMENT_1, 0x3);
  1018. /* disable POBCTRL, SOFT_ST and BUFDCOPEN */
  1019. snd_soc_write(codec, WM8991_ANTIPOP2, WM8991_BUFIOEN);
  1020. }
  1021. /* VMID=2*250k */
  1022. val = snd_soc_read(codec, WM8991_POWER_MANAGEMENT_1) &
  1023. ~WM8991_VMID_MODE_MASK;
  1024. snd_soc_write(codec, WM8991_POWER_MANAGEMENT_1, val | 0x4);
  1025. break;
  1026. case SND_SOC_BIAS_OFF:
  1027. /* Enable POBCTRL and SOFT_ST */
  1028. snd_soc_write(codec, WM8991_ANTIPOP2, WM8991_SOFTST |
  1029. WM8991_POBCTRL | WM8991_BUFIOEN);
  1030. /* Enable POBCTRL, SOFT_ST and BUFDCOPEN */
  1031. snd_soc_write(codec, WM8991_ANTIPOP2, WM8991_SOFTST |
  1032. WM8991_BUFDCOPEN | WM8991_POBCTRL |
  1033. WM8991_BUFIOEN);
  1034. /* mute DAC */
  1035. val = snd_soc_read(codec, WM8991_DAC_CTRL);
  1036. snd_soc_write(codec, WM8991_DAC_CTRL, val | WM8991_DAC_MUTE);
  1037. /* Enable any disabled outputs */
  1038. snd_soc_write(codec, WM8991_POWER_MANAGEMENT_1, 0x1f03);
  1039. /* Disable VMID */
  1040. snd_soc_write(codec, WM8991_POWER_MANAGEMENT_1, 0x1f01);
  1041. msleep(300);
  1042. /* Enable all output discharge bits */
  1043. snd_soc_write(codec, WM8991_ANTIPOP1, WM8991_DIS_LLINE |
  1044. WM8991_DIS_RLINE | WM8991_DIS_OUT3 |
  1045. WM8991_DIS_OUT4 | WM8991_DIS_LOUT |
  1046. WM8991_DIS_ROUT);
  1047. /* Disable VREF */
  1048. snd_soc_write(codec, WM8991_POWER_MANAGEMENT_1, 0x0);
  1049. /* disable POBCTRL, SOFT_ST and BUFDCOPEN */
  1050. snd_soc_write(codec, WM8991_ANTIPOP2, 0x0);
  1051. codec->cache_sync = 1;
  1052. break;
  1053. }
  1054. codec->dapm.bias_level = level;
  1055. return 0;
  1056. }
  1057. static int wm8991_suspend(struct snd_soc_codec *codec, pm_message_t state)
  1058. {
  1059. wm8991_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1060. return 0;
  1061. }
  1062. static int wm8991_resume(struct snd_soc_codec *codec)
  1063. {
  1064. wm8991_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1065. return 0;
  1066. }
  1067. /* power down chip */
  1068. static int wm8991_remove(struct snd_soc_codec *codec)
  1069. {
  1070. wm8991_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1071. return 0;
  1072. }
  1073. static int wm8991_probe(struct snd_soc_codec *codec)
  1074. {
  1075. struct wm8991_priv *wm8991;
  1076. int ret;
  1077. unsigned int reg;
  1078. wm8991 = snd_soc_codec_get_drvdata(codec);
  1079. ret = snd_soc_codec_set_cache_io(codec, 8, 16, wm8991->control_type);
  1080. if (ret < 0) {
  1081. dev_err(codec->dev, "Failed to set cache i/o: %d\n", ret);
  1082. return ret;
  1083. }
  1084. ret = wm8991_reset(codec);
  1085. if (ret < 0) {
  1086. dev_err(codec->dev, "Failed to issue reset\n");
  1087. return ret;
  1088. }
  1089. wm8991_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1090. reg = snd_soc_read(codec, WM8991_AUDIO_INTERFACE_4);
  1091. snd_soc_write(codec, WM8991_AUDIO_INTERFACE_4, reg | WM8991_ALRCGPIO1);
  1092. reg = snd_soc_read(codec, WM8991_GPIO1_GPIO2) &
  1093. ~WM8991_GPIO1_SEL_MASK;
  1094. snd_soc_write(codec, WM8991_GPIO1_GPIO2, reg | 1);
  1095. reg = snd_soc_read(codec, WM8991_POWER_MANAGEMENT_1);
  1096. snd_soc_write(codec, WM8991_POWER_MANAGEMENT_1, reg | WM8991_VREF_ENA|
  1097. WM8991_VMID_MODE_MASK);
  1098. reg = snd_soc_read(codec, WM8991_POWER_MANAGEMENT_2);
  1099. snd_soc_write(codec, WM8991_POWER_MANAGEMENT_2, reg | WM8991_OPCLK_ENA);
  1100. snd_soc_write(codec, WM8991_DAC_CTRL, 0);
  1101. snd_soc_write(codec, WM8991_LEFT_OUTPUT_VOLUME, 0x50 | (1<<8));
  1102. snd_soc_write(codec, WM8991_RIGHT_OUTPUT_VOLUME, 0x50 | (1<<8));
  1103. snd_soc_add_controls(codec, wm8991_snd_controls,
  1104. ARRAY_SIZE(wm8991_snd_controls));
  1105. snd_soc_dapm_new_controls(&codec->dapm, wm8991_dapm_widgets,
  1106. ARRAY_SIZE(wm8991_dapm_widgets));
  1107. snd_soc_dapm_add_routes(&codec->dapm, audio_map,
  1108. ARRAY_SIZE(audio_map));
  1109. return 0;
  1110. }
  1111. #define WM8991_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  1112. SNDRV_PCM_FMTBIT_S24_LE)
  1113. static struct snd_soc_dai_ops wm8991_ops = {
  1114. .hw_params = wm8991_hw_params,
  1115. .digital_mute = wm8991_mute,
  1116. .set_fmt = wm8991_set_dai_fmt,
  1117. .set_clkdiv = wm8991_set_dai_clkdiv,
  1118. .set_pll = wm8991_set_dai_pll
  1119. };
  1120. /*
  1121. * The WM8991 supports 2 different and mutually exclusive DAI
  1122. * configurations.
  1123. *
  1124. * 1. ADC/DAC on Primary Interface
  1125. * 2. ADC on Primary Interface/DAC on secondary
  1126. */
  1127. static struct snd_soc_dai_driver wm8991_dai = {
  1128. /* ADC/DAC on primary */
  1129. .name = "wm8991",
  1130. .id = 1,
  1131. .playback = {
  1132. .stream_name = "Playback",
  1133. .channels_min = 1,
  1134. .channels_max = 2,
  1135. .rates = SNDRV_PCM_RATE_8000_96000,
  1136. .formats = WM8991_FORMATS
  1137. },
  1138. .capture = {
  1139. .stream_name = "Capture",
  1140. .channels_min = 1,
  1141. .channels_max = 2,
  1142. .rates = SNDRV_PCM_RATE_8000_96000,
  1143. .formats = WM8991_FORMATS
  1144. },
  1145. .ops = &wm8991_ops
  1146. };
  1147. static struct snd_soc_codec_driver soc_codec_dev_wm8991 = {
  1148. .probe = wm8991_probe,
  1149. .remove = wm8991_remove,
  1150. .suspend = wm8991_suspend,
  1151. .resume = wm8991_resume,
  1152. .set_bias_level = wm8991_set_bias_level,
  1153. .reg_cache_size = WM8991_MAX_REGISTER + 1,
  1154. .reg_word_size = sizeof(u16),
  1155. .reg_cache_default = wm8991_reg_defs
  1156. };
  1157. static __devinit int wm8991_i2c_probe(struct i2c_client *i2c,
  1158. const struct i2c_device_id *id)
  1159. {
  1160. struct wm8991_priv *wm8991;
  1161. int ret;
  1162. wm8991 = kzalloc(sizeof *wm8991, GFP_KERNEL);
  1163. if (!wm8991)
  1164. return -ENOMEM;
  1165. wm8991->control_type = SND_SOC_I2C;
  1166. i2c_set_clientdata(i2c, wm8991);
  1167. ret = snd_soc_register_codec(&i2c->dev,
  1168. &soc_codec_dev_wm8991, &wm8991_dai, 1);
  1169. if (ret < 0)
  1170. kfree(wm8991);
  1171. return ret;
  1172. }
  1173. static __devexit int wm8991_i2c_remove(struct i2c_client *client)
  1174. {
  1175. snd_soc_unregister_codec(&client->dev);
  1176. kfree(i2c_get_clientdata(client));
  1177. return 0;
  1178. }
  1179. static const struct i2c_device_id wm8991_i2c_id[] = {
  1180. { "wm8991", 0 },
  1181. { }
  1182. };
  1183. MODULE_DEVICE_TABLE(i2c, wm8991_i2c_id);
  1184. static struct i2c_driver wm8991_i2c_driver = {
  1185. .driver = {
  1186. .name = "wm8991",
  1187. .owner = THIS_MODULE,
  1188. },
  1189. .probe = wm8991_i2c_probe,
  1190. .remove = __devexit_p(wm8991_i2c_remove),
  1191. .id_table = wm8991_i2c_id,
  1192. };
  1193. static int __init wm8991_modinit(void)
  1194. {
  1195. int ret;
  1196. ret = i2c_add_driver(&wm8991_i2c_driver);
  1197. if (ret != 0) {
  1198. printk(KERN_ERR "Failed to register WM8991 I2C driver: %d\n",
  1199. ret);
  1200. }
  1201. return 0;
  1202. }
  1203. module_init(wm8991_modinit);
  1204. static void __exit wm8991_exit(void)
  1205. {
  1206. i2c_del_driver(&wm8991_i2c_driver);
  1207. }
  1208. module_exit(wm8991_exit);
  1209. MODULE_DESCRIPTION("ASoC WM8991 driver");
  1210. MODULE_AUTHOR("Graeme Gregory");
  1211. MODULE_LICENSE("GPL");