wm8904.c 72 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602
  1. /*
  2. * wm8904.c -- WM8904 ALSA SoC Audio driver
  3. *
  4. * Copyright 2009 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/init.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/i2c.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/regulator/consumer.h>
  21. #include <linux/slab.h>
  22. #include <sound/core.h>
  23. #include <sound/pcm.h>
  24. #include <sound/pcm_params.h>
  25. #include <sound/soc.h>
  26. #include <sound/initval.h>
  27. #include <sound/tlv.h>
  28. #include <sound/wm8904.h>
  29. #include "wm8904.h"
  30. enum wm8904_type {
  31. WM8904,
  32. WM8912,
  33. };
  34. #define WM8904_NUM_DCS_CHANNELS 4
  35. #define WM8904_NUM_SUPPLIES 5
  36. static const char *wm8904_supply_names[WM8904_NUM_SUPPLIES] = {
  37. "DCVDD",
  38. "DBVDD",
  39. "AVDD",
  40. "CPVDD",
  41. "MICVDD",
  42. };
  43. /* codec private data */
  44. struct wm8904_priv {
  45. enum wm8904_type devtype;
  46. void *control_data;
  47. struct regulator_bulk_data supplies[WM8904_NUM_SUPPLIES];
  48. struct wm8904_pdata *pdata;
  49. int deemph;
  50. /* Platform provided DRC configuration */
  51. const char **drc_texts;
  52. int drc_cfg;
  53. struct soc_enum drc_enum;
  54. /* Platform provided ReTune mobile configuration */
  55. int num_retune_mobile_texts;
  56. const char **retune_mobile_texts;
  57. int retune_mobile_cfg;
  58. struct soc_enum retune_mobile_enum;
  59. /* FLL setup */
  60. int fll_src;
  61. int fll_fref;
  62. int fll_fout;
  63. /* Clocking configuration */
  64. unsigned int mclk_rate;
  65. int sysclk_src;
  66. unsigned int sysclk_rate;
  67. int tdm_width;
  68. int tdm_slots;
  69. int bclk;
  70. int fs;
  71. /* DC servo configuration - cached offset values */
  72. int dcs_state[WM8904_NUM_DCS_CHANNELS];
  73. };
  74. static const u16 wm8904_reg[WM8904_MAX_REGISTER + 1] = {
  75. 0x8904, /* R0 - SW Reset and ID */
  76. 0x0000, /* R1 - Revision */
  77. 0x0000, /* R2 */
  78. 0x0000, /* R3 */
  79. 0x0018, /* R4 - Bias Control 0 */
  80. 0x0000, /* R5 - VMID Control 0 */
  81. 0x0000, /* R6 - Mic Bias Control 0 */
  82. 0x0000, /* R7 - Mic Bias Control 1 */
  83. 0x0001, /* R8 - Analogue DAC 0 */
  84. 0x9696, /* R9 - mic Filter Control */
  85. 0x0001, /* R10 - Analogue ADC 0 */
  86. 0x0000, /* R11 */
  87. 0x0000, /* R12 - Power Management 0 */
  88. 0x0000, /* R13 */
  89. 0x0000, /* R14 - Power Management 2 */
  90. 0x0000, /* R15 - Power Management 3 */
  91. 0x0000, /* R16 */
  92. 0x0000, /* R17 */
  93. 0x0000, /* R18 - Power Management 6 */
  94. 0x0000, /* R19 */
  95. 0x945E, /* R20 - Clock Rates 0 */
  96. 0x0C05, /* R21 - Clock Rates 1 */
  97. 0x0006, /* R22 - Clock Rates 2 */
  98. 0x0000, /* R23 */
  99. 0x0050, /* R24 - Audio Interface 0 */
  100. 0x000A, /* R25 - Audio Interface 1 */
  101. 0x00E4, /* R26 - Audio Interface 2 */
  102. 0x0040, /* R27 - Audio Interface 3 */
  103. 0x0000, /* R28 */
  104. 0x0000, /* R29 */
  105. 0x00C0, /* R30 - DAC Digital Volume Left */
  106. 0x00C0, /* R31 - DAC Digital Volume Right */
  107. 0x0000, /* R32 - DAC Digital 0 */
  108. 0x0008, /* R33 - DAC Digital 1 */
  109. 0x0000, /* R34 */
  110. 0x0000, /* R35 */
  111. 0x00C0, /* R36 - ADC Digital Volume Left */
  112. 0x00C0, /* R37 - ADC Digital Volume Right */
  113. 0x0010, /* R38 - ADC Digital 0 */
  114. 0x0000, /* R39 - Digital Microphone 0 */
  115. 0x01AF, /* R40 - DRC 0 */
  116. 0x3248, /* R41 - DRC 1 */
  117. 0x0000, /* R42 - DRC 2 */
  118. 0x0000, /* R43 - DRC 3 */
  119. 0x0085, /* R44 - Analogue Left Input 0 */
  120. 0x0085, /* R45 - Analogue Right Input 0 */
  121. 0x0044, /* R46 - Analogue Left Input 1 */
  122. 0x0044, /* R47 - Analogue Right Input 1 */
  123. 0x0000, /* R48 */
  124. 0x0000, /* R49 */
  125. 0x0000, /* R50 */
  126. 0x0000, /* R51 */
  127. 0x0000, /* R52 */
  128. 0x0000, /* R53 */
  129. 0x0000, /* R54 */
  130. 0x0000, /* R55 */
  131. 0x0000, /* R56 */
  132. 0x002D, /* R57 - Analogue OUT1 Left */
  133. 0x002D, /* R58 - Analogue OUT1 Right */
  134. 0x0039, /* R59 - Analogue OUT2 Left */
  135. 0x0039, /* R60 - Analogue OUT2 Right */
  136. 0x0000, /* R61 - Analogue OUT12 ZC */
  137. 0x0000, /* R62 */
  138. 0x0000, /* R63 */
  139. 0x0000, /* R64 */
  140. 0x0000, /* R65 */
  141. 0x0000, /* R66 */
  142. 0x0000, /* R67 - DC Servo 0 */
  143. 0x0000, /* R68 - DC Servo 1 */
  144. 0xAAAA, /* R69 - DC Servo 2 */
  145. 0x0000, /* R70 */
  146. 0xAAAA, /* R71 - DC Servo 4 */
  147. 0xAAAA, /* R72 - DC Servo 5 */
  148. 0x0000, /* R73 - DC Servo 6 */
  149. 0x0000, /* R74 - DC Servo 7 */
  150. 0x0000, /* R75 - DC Servo 8 */
  151. 0x0000, /* R76 - DC Servo 9 */
  152. 0x0000, /* R77 - DC Servo Readback 0 */
  153. 0x0000, /* R78 */
  154. 0x0000, /* R79 */
  155. 0x0000, /* R80 */
  156. 0x0000, /* R81 */
  157. 0x0000, /* R82 */
  158. 0x0000, /* R83 */
  159. 0x0000, /* R84 */
  160. 0x0000, /* R85 */
  161. 0x0000, /* R86 */
  162. 0x0000, /* R87 */
  163. 0x0000, /* R88 */
  164. 0x0000, /* R89 */
  165. 0x0000, /* R90 - Analogue HP 0 */
  166. 0x0000, /* R91 */
  167. 0x0000, /* R92 */
  168. 0x0000, /* R93 */
  169. 0x0000, /* R94 - Analogue Lineout 0 */
  170. 0x0000, /* R95 */
  171. 0x0000, /* R96 */
  172. 0x0000, /* R97 */
  173. 0x0000, /* R98 - Charge Pump 0 */
  174. 0x0000, /* R99 */
  175. 0x0000, /* R100 */
  176. 0x0000, /* R101 */
  177. 0x0000, /* R102 */
  178. 0x0000, /* R103 */
  179. 0x0004, /* R104 - Class W 0 */
  180. 0x0000, /* R105 */
  181. 0x0000, /* R106 */
  182. 0x0000, /* R107 */
  183. 0x0000, /* R108 - Write Sequencer 0 */
  184. 0x0000, /* R109 - Write Sequencer 1 */
  185. 0x0000, /* R110 - Write Sequencer 2 */
  186. 0x0000, /* R111 - Write Sequencer 3 */
  187. 0x0000, /* R112 - Write Sequencer 4 */
  188. 0x0000, /* R113 */
  189. 0x0000, /* R114 */
  190. 0x0000, /* R115 */
  191. 0x0000, /* R116 - FLL Control 1 */
  192. 0x0007, /* R117 - FLL Control 2 */
  193. 0x0000, /* R118 - FLL Control 3 */
  194. 0x2EE0, /* R119 - FLL Control 4 */
  195. 0x0004, /* R120 - FLL Control 5 */
  196. 0x0014, /* R121 - GPIO Control 1 */
  197. 0x0010, /* R122 - GPIO Control 2 */
  198. 0x0010, /* R123 - GPIO Control 3 */
  199. 0x0000, /* R124 - GPIO Control 4 */
  200. 0x0000, /* R125 */
  201. 0x0000, /* R126 - Digital Pulls */
  202. 0x0000, /* R127 - Interrupt Status */
  203. 0xFFFF, /* R128 - Interrupt Status Mask */
  204. 0x0000, /* R129 - Interrupt Polarity */
  205. 0x0000, /* R130 - Interrupt Debounce */
  206. 0x0000, /* R131 */
  207. 0x0000, /* R132 */
  208. 0x0000, /* R133 */
  209. 0x0000, /* R134 - EQ1 */
  210. 0x000C, /* R135 - EQ2 */
  211. 0x000C, /* R136 - EQ3 */
  212. 0x000C, /* R137 - EQ4 */
  213. 0x000C, /* R138 - EQ5 */
  214. 0x000C, /* R139 - EQ6 */
  215. 0x0FCA, /* R140 - EQ7 */
  216. 0x0400, /* R141 - EQ8 */
  217. 0x00D8, /* R142 - EQ9 */
  218. 0x1EB5, /* R143 - EQ10 */
  219. 0xF145, /* R144 - EQ11 */
  220. 0x0B75, /* R145 - EQ12 */
  221. 0x01C5, /* R146 - EQ13 */
  222. 0x1C58, /* R147 - EQ14 */
  223. 0xF373, /* R148 - EQ15 */
  224. 0x0A54, /* R149 - EQ16 */
  225. 0x0558, /* R150 - EQ17 */
  226. 0x168E, /* R151 - EQ18 */
  227. 0xF829, /* R152 - EQ19 */
  228. 0x07AD, /* R153 - EQ20 */
  229. 0x1103, /* R154 - EQ21 */
  230. 0x0564, /* R155 - EQ22 */
  231. 0x0559, /* R156 - EQ23 */
  232. 0x4000, /* R157 - EQ24 */
  233. 0x0000, /* R158 */
  234. 0x0000, /* R159 */
  235. 0x0000, /* R160 */
  236. 0x0000, /* R161 - Control Interface Test 1 */
  237. 0x0000, /* R162 */
  238. 0x0000, /* R163 */
  239. 0x0000, /* R164 */
  240. 0x0000, /* R165 */
  241. 0x0000, /* R166 */
  242. 0x0000, /* R167 */
  243. 0x0000, /* R168 */
  244. 0x0000, /* R169 */
  245. 0x0000, /* R170 */
  246. 0x0000, /* R171 */
  247. 0x0000, /* R172 */
  248. 0x0000, /* R173 */
  249. 0x0000, /* R174 */
  250. 0x0000, /* R175 */
  251. 0x0000, /* R176 */
  252. 0x0000, /* R177 */
  253. 0x0000, /* R178 */
  254. 0x0000, /* R179 */
  255. 0x0000, /* R180 */
  256. 0x0000, /* R181 */
  257. 0x0000, /* R182 */
  258. 0x0000, /* R183 */
  259. 0x0000, /* R184 */
  260. 0x0000, /* R185 */
  261. 0x0000, /* R186 */
  262. 0x0000, /* R187 */
  263. 0x0000, /* R188 */
  264. 0x0000, /* R189 */
  265. 0x0000, /* R190 */
  266. 0x0000, /* R191 */
  267. 0x0000, /* R192 */
  268. 0x0000, /* R193 */
  269. 0x0000, /* R194 */
  270. 0x0000, /* R195 */
  271. 0x0000, /* R196 */
  272. 0x0000, /* R197 */
  273. 0x0000, /* R198 */
  274. 0x0000, /* R199 */
  275. 0x0000, /* R200 */
  276. 0x0000, /* R201 */
  277. 0x0000, /* R202 */
  278. 0x0000, /* R203 */
  279. 0x0000, /* R204 - Analogue Output Bias 0 */
  280. 0x0000, /* R205 */
  281. 0x0000, /* R206 */
  282. 0x0000, /* R207 */
  283. 0x0000, /* R208 */
  284. 0x0000, /* R209 */
  285. 0x0000, /* R210 */
  286. 0x0000, /* R211 */
  287. 0x0000, /* R212 */
  288. 0x0000, /* R213 */
  289. 0x0000, /* R214 */
  290. 0x0000, /* R215 */
  291. 0x0000, /* R216 */
  292. 0x0000, /* R217 */
  293. 0x0000, /* R218 */
  294. 0x0000, /* R219 */
  295. 0x0000, /* R220 */
  296. 0x0000, /* R221 */
  297. 0x0000, /* R222 */
  298. 0x0000, /* R223 */
  299. 0x0000, /* R224 */
  300. 0x0000, /* R225 */
  301. 0x0000, /* R226 */
  302. 0x0000, /* R227 */
  303. 0x0000, /* R228 */
  304. 0x0000, /* R229 */
  305. 0x0000, /* R230 */
  306. 0x0000, /* R231 */
  307. 0x0000, /* R232 */
  308. 0x0000, /* R233 */
  309. 0x0000, /* R234 */
  310. 0x0000, /* R235 */
  311. 0x0000, /* R236 */
  312. 0x0000, /* R237 */
  313. 0x0000, /* R238 */
  314. 0x0000, /* R239 */
  315. 0x0000, /* R240 */
  316. 0x0000, /* R241 */
  317. 0x0000, /* R242 */
  318. 0x0000, /* R243 */
  319. 0x0000, /* R244 */
  320. 0x0000, /* R245 */
  321. 0x0000, /* R246 */
  322. 0x0000, /* R247 - FLL NCO Test 0 */
  323. 0x0019, /* R248 - FLL NCO Test 1 */
  324. };
  325. static struct {
  326. int readable;
  327. int writable;
  328. int vol;
  329. } wm8904_access[] = {
  330. { 0xFFFF, 0xFFFF, 1 }, /* R0 - SW Reset and ID */
  331. { 0x0000, 0x0000, 0 }, /* R1 - Revision */
  332. { 0x0000, 0x0000, 0 }, /* R2 */
  333. { 0x0000, 0x0000, 0 }, /* R3 */
  334. { 0x001F, 0x001F, 0 }, /* R4 - Bias Control 0 */
  335. { 0x0047, 0x0047, 0 }, /* R5 - VMID Control 0 */
  336. { 0x007F, 0x007F, 0 }, /* R6 - Mic Bias Control 0 */
  337. { 0xC007, 0xC007, 0 }, /* R7 - Mic Bias Control 1 */
  338. { 0x001E, 0x001E, 0 }, /* R8 - Analogue DAC 0 */
  339. { 0xFFFF, 0xFFFF, 0 }, /* R9 - mic Filter Control */
  340. { 0x0001, 0x0001, 0 }, /* R10 - Analogue ADC 0 */
  341. { 0x0000, 0x0000, 0 }, /* R11 */
  342. { 0x0003, 0x0003, 0 }, /* R12 - Power Management 0 */
  343. { 0x0000, 0x0000, 0 }, /* R13 */
  344. { 0x0003, 0x0003, 0 }, /* R14 - Power Management 2 */
  345. { 0x0003, 0x0003, 0 }, /* R15 - Power Management 3 */
  346. { 0x0000, 0x0000, 0 }, /* R16 */
  347. { 0x0000, 0x0000, 0 }, /* R17 */
  348. { 0x000F, 0x000F, 0 }, /* R18 - Power Management 6 */
  349. { 0x0000, 0x0000, 0 }, /* R19 */
  350. { 0x7001, 0x7001, 0 }, /* R20 - Clock Rates 0 */
  351. { 0x3C07, 0x3C07, 0 }, /* R21 - Clock Rates 1 */
  352. { 0xD00F, 0xD00F, 0 }, /* R22 - Clock Rates 2 */
  353. { 0x0000, 0x0000, 0 }, /* R23 */
  354. { 0x1FFF, 0x1FFF, 0 }, /* R24 - Audio Interface 0 */
  355. { 0x3DDF, 0x3DDF, 0 }, /* R25 - Audio Interface 1 */
  356. { 0x0F1F, 0x0F1F, 0 }, /* R26 - Audio Interface 2 */
  357. { 0x0FFF, 0x0FFF, 0 }, /* R27 - Audio Interface 3 */
  358. { 0x0000, 0x0000, 0 }, /* R28 */
  359. { 0x0000, 0x0000, 0 }, /* R29 */
  360. { 0x00FF, 0x01FF, 0 }, /* R30 - DAC Digital Volume Left */
  361. { 0x00FF, 0x01FF, 0 }, /* R31 - DAC Digital Volume Right */
  362. { 0x0FFF, 0x0FFF, 0 }, /* R32 - DAC Digital 0 */
  363. { 0x1E4E, 0x1E4E, 0 }, /* R33 - DAC Digital 1 */
  364. { 0x0000, 0x0000, 0 }, /* R34 */
  365. { 0x0000, 0x0000, 0 }, /* R35 */
  366. { 0x00FF, 0x01FF, 0 }, /* R36 - ADC Digital Volume Left */
  367. { 0x00FF, 0x01FF, 0 }, /* R37 - ADC Digital Volume Right */
  368. { 0x0073, 0x0073, 0 }, /* R38 - ADC Digital 0 */
  369. { 0x1800, 0x1800, 0 }, /* R39 - Digital Microphone 0 */
  370. { 0xDFEF, 0xDFEF, 0 }, /* R40 - DRC 0 */
  371. { 0xFFFF, 0xFFFF, 0 }, /* R41 - DRC 1 */
  372. { 0x003F, 0x003F, 0 }, /* R42 - DRC 2 */
  373. { 0x07FF, 0x07FF, 0 }, /* R43 - DRC 3 */
  374. { 0x009F, 0x009F, 0 }, /* R44 - Analogue Left Input 0 */
  375. { 0x009F, 0x009F, 0 }, /* R45 - Analogue Right Input 0 */
  376. { 0x007F, 0x007F, 0 }, /* R46 - Analogue Left Input 1 */
  377. { 0x007F, 0x007F, 0 }, /* R47 - Analogue Right Input 1 */
  378. { 0x0000, 0x0000, 0 }, /* R48 */
  379. { 0x0000, 0x0000, 0 }, /* R49 */
  380. { 0x0000, 0x0000, 0 }, /* R50 */
  381. { 0x0000, 0x0000, 0 }, /* R51 */
  382. { 0x0000, 0x0000, 0 }, /* R52 */
  383. { 0x0000, 0x0000, 0 }, /* R53 */
  384. { 0x0000, 0x0000, 0 }, /* R54 */
  385. { 0x0000, 0x0000, 0 }, /* R55 */
  386. { 0x0000, 0x0000, 0 }, /* R56 */
  387. { 0x017F, 0x01FF, 0 }, /* R57 - Analogue OUT1 Left */
  388. { 0x017F, 0x01FF, 0 }, /* R58 - Analogue OUT1 Right */
  389. { 0x017F, 0x01FF, 0 }, /* R59 - Analogue OUT2 Left */
  390. { 0x017F, 0x01FF, 0 }, /* R60 - Analogue OUT2 Right */
  391. { 0x000F, 0x000F, 0 }, /* R61 - Analogue OUT12 ZC */
  392. { 0x0000, 0x0000, 0 }, /* R62 */
  393. { 0x0000, 0x0000, 0 }, /* R63 */
  394. { 0x0000, 0x0000, 0 }, /* R64 */
  395. { 0x0000, 0x0000, 0 }, /* R65 */
  396. { 0x0000, 0x0000, 0 }, /* R66 */
  397. { 0x000F, 0x000F, 0 }, /* R67 - DC Servo 0 */
  398. { 0xFFFF, 0xFFFF, 1 }, /* R68 - DC Servo 1 */
  399. { 0x0F0F, 0x0F0F, 0 }, /* R69 - DC Servo 2 */
  400. { 0x0000, 0x0000, 0 }, /* R70 */
  401. { 0x007F, 0x007F, 0 }, /* R71 - DC Servo 4 */
  402. { 0x007F, 0x007F, 0 }, /* R72 - DC Servo 5 */
  403. { 0x00FF, 0x00FF, 1 }, /* R73 - DC Servo 6 */
  404. { 0x00FF, 0x00FF, 1 }, /* R74 - DC Servo 7 */
  405. { 0x00FF, 0x00FF, 1 }, /* R75 - DC Servo 8 */
  406. { 0x00FF, 0x00FF, 1 }, /* R76 - DC Servo 9 */
  407. { 0x0FFF, 0x0000, 1 }, /* R77 - DC Servo Readback 0 */
  408. { 0x0000, 0x0000, 0 }, /* R78 */
  409. { 0x0000, 0x0000, 0 }, /* R79 */
  410. { 0x0000, 0x0000, 0 }, /* R80 */
  411. { 0x0000, 0x0000, 0 }, /* R81 */
  412. { 0x0000, 0x0000, 0 }, /* R82 */
  413. { 0x0000, 0x0000, 0 }, /* R83 */
  414. { 0x0000, 0x0000, 0 }, /* R84 */
  415. { 0x0000, 0x0000, 0 }, /* R85 */
  416. { 0x0000, 0x0000, 0 }, /* R86 */
  417. { 0x0000, 0x0000, 0 }, /* R87 */
  418. { 0x0000, 0x0000, 0 }, /* R88 */
  419. { 0x0000, 0x0000, 0 }, /* R89 */
  420. { 0x00FF, 0x00FF, 0 }, /* R90 - Analogue HP 0 */
  421. { 0x0000, 0x0000, 0 }, /* R91 */
  422. { 0x0000, 0x0000, 0 }, /* R92 */
  423. { 0x0000, 0x0000, 0 }, /* R93 */
  424. { 0x00FF, 0x00FF, 0 }, /* R94 - Analogue Lineout 0 */
  425. { 0x0000, 0x0000, 0 }, /* R95 */
  426. { 0x0000, 0x0000, 0 }, /* R96 */
  427. { 0x0000, 0x0000, 0 }, /* R97 */
  428. { 0x0001, 0x0001, 0 }, /* R98 - Charge Pump 0 */
  429. { 0x0000, 0x0000, 0 }, /* R99 */
  430. { 0x0000, 0x0000, 0 }, /* R100 */
  431. { 0x0000, 0x0000, 0 }, /* R101 */
  432. { 0x0000, 0x0000, 0 }, /* R102 */
  433. { 0x0000, 0x0000, 0 }, /* R103 */
  434. { 0x0001, 0x0001, 0 }, /* R104 - Class W 0 */
  435. { 0x0000, 0x0000, 0 }, /* R105 */
  436. { 0x0000, 0x0000, 0 }, /* R106 */
  437. { 0x0000, 0x0000, 0 }, /* R107 */
  438. { 0x011F, 0x011F, 0 }, /* R108 - Write Sequencer 0 */
  439. { 0x7FFF, 0x7FFF, 0 }, /* R109 - Write Sequencer 1 */
  440. { 0x4FFF, 0x4FFF, 0 }, /* R110 - Write Sequencer 2 */
  441. { 0x003F, 0x033F, 0 }, /* R111 - Write Sequencer 3 */
  442. { 0x03F1, 0x0000, 0 }, /* R112 - Write Sequencer 4 */
  443. { 0x0000, 0x0000, 0 }, /* R113 */
  444. { 0x0000, 0x0000, 0 }, /* R114 */
  445. { 0x0000, 0x0000, 0 }, /* R115 */
  446. { 0x0007, 0x0007, 0 }, /* R116 - FLL Control 1 */
  447. { 0x3F77, 0x3F77, 0 }, /* R117 - FLL Control 2 */
  448. { 0xFFFF, 0xFFFF, 0 }, /* R118 - FLL Control 3 */
  449. { 0x7FEF, 0x7FEF, 0 }, /* R119 - FLL Control 4 */
  450. { 0x001B, 0x001B, 0 }, /* R120 - FLL Control 5 */
  451. { 0x003F, 0x003F, 0 }, /* R121 - GPIO Control 1 */
  452. { 0x003F, 0x003F, 0 }, /* R122 - GPIO Control 2 */
  453. { 0x003F, 0x003F, 0 }, /* R123 - GPIO Control 3 */
  454. { 0x038F, 0x038F, 0 }, /* R124 - GPIO Control 4 */
  455. { 0x0000, 0x0000, 0 }, /* R125 */
  456. { 0x00FF, 0x00FF, 0 }, /* R126 - Digital Pulls */
  457. { 0x07FF, 0x03FF, 1 }, /* R127 - Interrupt Status */
  458. { 0x03FF, 0x03FF, 0 }, /* R128 - Interrupt Status Mask */
  459. { 0x03FF, 0x03FF, 0 }, /* R129 - Interrupt Polarity */
  460. { 0x03FF, 0x03FF, 0 }, /* R130 - Interrupt Debounce */
  461. { 0x0000, 0x0000, 0 }, /* R131 */
  462. { 0x0000, 0x0000, 0 }, /* R132 */
  463. { 0x0000, 0x0000, 0 }, /* R133 */
  464. { 0x0001, 0x0001, 0 }, /* R134 - EQ1 */
  465. { 0x001F, 0x001F, 0 }, /* R135 - EQ2 */
  466. { 0x001F, 0x001F, 0 }, /* R136 - EQ3 */
  467. { 0x001F, 0x001F, 0 }, /* R137 - EQ4 */
  468. { 0x001F, 0x001F, 0 }, /* R138 - EQ5 */
  469. { 0x001F, 0x001F, 0 }, /* R139 - EQ6 */
  470. { 0xFFFF, 0xFFFF, 0 }, /* R140 - EQ7 */
  471. { 0xFFFF, 0xFFFF, 0 }, /* R141 - EQ8 */
  472. { 0xFFFF, 0xFFFF, 0 }, /* R142 - EQ9 */
  473. { 0xFFFF, 0xFFFF, 0 }, /* R143 - EQ10 */
  474. { 0xFFFF, 0xFFFF, 0 }, /* R144 - EQ11 */
  475. { 0xFFFF, 0xFFFF, 0 }, /* R145 - EQ12 */
  476. { 0xFFFF, 0xFFFF, 0 }, /* R146 - EQ13 */
  477. { 0xFFFF, 0xFFFF, 0 }, /* R147 - EQ14 */
  478. { 0xFFFF, 0xFFFF, 0 }, /* R148 - EQ15 */
  479. { 0xFFFF, 0xFFFF, 0 }, /* R149 - EQ16 */
  480. { 0xFFFF, 0xFFFF, 0 }, /* R150 - EQ17 */
  481. { 0xFFFF, 0xFFFF, 0 }, /* R151wm8523_dai - EQ18 */
  482. { 0xFFFF, 0xFFFF, 0 }, /* R152 - EQ19 */
  483. { 0xFFFF, 0xFFFF, 0 }, /* R153 - EQ20 */
  484. { 0xFFFF, 0xFFFF, 0 }, /* R154 - EQ21 */
  485. { 0xFFFF, 0xFFFF, 0 }, /* R155 - EQ22 */
  486. { 0xFFFF, 0xFFFF, 0 }, /* R156 - EQ23 */
  487. { 0xFFFF, 0xFFFF, 0 }, /* R157 - EQ24 */
  488. { 0x0000, 0x0000, 0 }, /* R158 */
  489. { 0x0000, 0x0000, 0 }, /* R159 */
  490. { 0x0000, 0x0000, 0 }, /* R160 */
  491. { 0x0002, 0x0002, 0 }, /* R161 - Control Interface Test 1 */
  492. { 0x0000, 0x0000, 0 }, /* R162 */
  493. { 0x0000, 0x0000, 0 }, /* R163 */
  494. { 0x0000, 0x0000, 0 }, /* R164 */
  495. { 0x0000, 0x0000, 0 }, /* R165 */
  496. { 0x0000, 0x0000, 0 }, /* R166 */
  497. { 0x0000, 0x0000, 0 }, /* R167 */
  498. { 0x0000, 0x0000, 0 }, /* R168 */
  499. { 0x0000, 0x0000, 0 }, /* R169 */
  500. { 0x0000, 0x0000, 0 }, /* R170 */
  501. { 0x0000, 0x0000, 0 }, /* R171 */
  502. { 0x0000, 0x0000, 0 }, /* R172 */
  503. { 0x0000, 0x0000, 0 }, /* R173 */
  504. { 0x0000, 0x0000, 0 }, /* R174 */
  505. { 0x0000, 0x0000, 0 }, /* R175 */
  506. { 0x0000, 0x0000, 0 }, /* R176 */
  507. { 0x0000, 0x0000, 0 }, /* R177 */
  508. { 0x0000, 0x0000, 0 }, /* R178 */
  509. { 0x0000, 0x0000, 0 }, /* R179 */
  510. { 0x0000, 0x0000, 0 }, /* R180 */
  511. { 0x0000, 0x0000, 0 }, /* R181 */
  512. { 0x0000, 0x0000, 0 }, /* R182 */
  513. { 0x0000, 0x0000, 0 }, /* R183 */
  514. { 0x0000, 0x0000, 0 }, /* R184 */
  515. { 0x0000, 0x0000, 0 }, /* R185 */
  516. { 0x0000, 0x0000, 0 }, /* R186 */
  517. { 0x0000, 0x0000, 0 }, /* R187 */
  518. { 0x0000, 0x0000, 0 }, /* R188 */
  519. { 0x0000, 0x0000, 0 }, /* R189 */
  520. { 0x0000, 0x0000, 0 }, /* R190 */
  521. { 0x0000, 0x0000, 0 }, /* R191 */
  522. { 0x0000, 0x0000, 0 }, /* R192 */
  523. { 0x0000, 0x0000, 0 }, /* R193 */
  524. { 0x0000, 0x0000, 0 }, /* R194 */
  525. { 0x0000, 0x0000, 0 }, /* R195 */
  526. { 0x0000, 0x0000, 0 }, /* R196 */
  527. { 0x0000, 0x0000, 0 }, /* R197 */
  528. { 0x0000, 0x0000, 0 }, /* R198 */
  529. { 0x0000, 0x0000, 0 }, /* R199 */
  530. { 0x0000, 0x0000, 0 }, /* R200 */
  531. { 0x0000, 0x0000, 0 }, /* R201 */
  532. { 0x0000, 0x0000, 0 }, /* R202 */
  533. { 0x0000, 0x0000, 0 }, /* R203 */
  534. { 0x0070, 0x0070, 0 }, /* R204 - Analogue Output Bias 0 */
  535. { 0x0000, 0x0000, 0 }, /* R205 */
  536. { 0x0000, 0x0000, 0 }, /* R206 */
  537. { 0x0000, 0x0000, 0 }, /* R207 */
  538. { 0x0000, 0x0000, 0 }, /* R208 */
  539. { 0x0000, 0x0000, 0 }, /* R209 */
  540. { 0x0000, 0x0000, 0 }, /* R210 */
  541. { 0x0000, 0x0000, 0 }, /* R211 */
  542. { 0x0000, 0x0000, 0 }, /* R212 */
  543. { 0x0000, 0x0000, 0 }, /* R213 */
  544. { 0x0000, 0x0000, 0 }, /* R214 */
  545. { 0x0000, 0x0000, 0 }, /* R215 */
  546. { 0x0000, 0x0000, 0 }, /* R216 */
  547. { 0x0000, 0x0000, 0 }, /* R217 */
  548. { 0x0000, 0x0000, 0 }, /* R218 */
  549. { 0x0000, 0x0000, 0 }, /* R219 */
  550. { 0x0000, 0x0000, 0 }, /* R220 */
  551. { 0x0000, 0x0000, 0 }, /* R221 */
  552. { 0x0000, 0x0000, 0 }, /* R222 */
  553. { 0x0000, 0x0000, 0 }, /* R223 */
  554. { 0x0000, 0x0000, 0 }, /* R224 */
  555. { 0x0000, 0x0000, 0 }, /* R225 */
  556. { 0x0000, 0x0000, 0 }, /* R226 */
  557. { 0x0000, 0x0000, 0 }, /* R227 */
  558. { 0x0000, 0x0000, 0 }, /* R228 */
  559. { 0x0000, 0x0000, 0 }, /* R229 */
  560. { 0x0000, 0x0000, 0 }, /* R230 */
  561. { 0x0000, 0x0000, 0 }, /* R231 */
  562. { 0x0000, 0x0000, 0 }, /* R232 */
  563. { 0x0000, 0x0000, 0 }, /* R233 */
  564. { 0x0000, 0x0000, 0 }, /* R234 */
  565. { 0x0000, 0x0000, 0 }, /* R235 */
  566. { 0x0000, 0x0000, 0 }, /* R236 */
  567. { 0x0000, 0x0000, 0 }, /* R237 */
  568. { 0x0000, 0x0000, 0 }, /* R238 */
  569. { 0x0000, 0x0000, 0 }, /* R239 */
  570. { 0x0000, 0x0000, 0 }, /* R240 */
  571. { 0x0000, 0x0000, 0 }, /* R241 */
  572. { 0x0000, 0x0000, 0 }, /* R242 */
  573. { 0x0000, 0x0000, 0 }, /* R243 */
  574. { 0x0000, 0x0000, 0 }, /* R244 */
  575. { 0x0000, 0x0000, 0 }, /* R245 */
  576. { 0x0000, 0x0000, 0 }, /* R246 */
  577. { 0x0001, 0x0001, 0 }, /* R247 - FLL NCO Test 0 */
  578. { 0x003F, 0x003F, 0 }, /* R248 - FLL NCO Test 1 */
  579. };
  580. static int wm8904_volatile_register(struct snd_soc_codec *codec, unsigned int reg)
  581. {
  582. return wm8904_access[reg].vol;
  583. }
  584. static int wm8904_reset(struct snd_soc_codec *codec)
  585. {
  586. return snd_soc_write(codec, WM8904_SW_RESET_AND_ID, 0);
  587. }
  588. static int wm8904_configure_clocking(struct snd_soc_codec *codec)
  589. {
  590. struct wm8904_priv *wm8904 = snd_soc_codec_get_drvdata(codec);
  591. unsigned int clock0, clock2, rate;
  592. /* Gate the clock while we're updating to avoid misclocking */
  593. clock2 = snd_soc_read(codec, WM8904_CLOCK_RATES_2);
  594. snd_soc_update_bits(codec, WM8904_CLOCK_RATES_2,
  595. WM8904_SYSCLK_SRC, 0);
  596. /* This should be done on init() for bypass paths */
  597. switch (wm8904->sysclk_src) {
  598. case WM8904_CLK_MCLK:
  599. dev_dbg(codec->dev, "Using %dHz MCLK\n", wm8904->mclk_rate);
  600. clock2 &= ~WM8904_SYSCLK_SRC;
  601. rate = wm8904->mclk_rate;
  602. /* Ensure the FLL is stopped */
  603. snd_soc_update_bits(codec, WM8904_FLL_CONTROL_1,
  604. WM8904_FLL_OSC_ENA | WM8904_FLL_ENA, 0);
  605. break;
  606. case WM8904_CLK_FLL:
  607. dev_dbg(codec->dev, "Using %dHz FLL clock\n",
  608. wm8904->fll_fout);
  609. clock2 |= WM8904_SYSCLK_SRC;
  610. rate = wm8904->fll_fout;
  611. break;
  612. default:
  613. dev_err(codec->dev, "System clock not configured\n");
  614. return -EINVAL;
  615. }
  616. /* SYSCLK shouldn't be over 13.5MHz */
  617. if (rate > 13500000) {
  618. clock0 = WM8904_MCLK_DIV;
  619. wm8904->sysclk_rate = rate / 2;
  620. } else {
  621. clock0 = 0;
  622. wm8904->sysclk_rate = rate;
  623. }
  624. snd_soc_update_bits(codec, WM8904_CLOCK_RATES_0, WM8904_MCLK_DIV,
  625. clock0);
  626. snd_soc_update_bits(codec, WM8904_CLOCK_RATES_2,
  627. WM8904_CLK_SYS_ENA | WM8904_SYSCLK_SRC, clock2);
  628. dev_dbg(codec->dev, "CLK_SYS is %dHz\n", wm8904->sysclk_rate);
  629. return 0;
  630. }
  631. static void wm8904_set_drc(struct snd_soc_codec *codec)
  632. {
  633. struct wm8904_priv *wm8904 = snd_soc_codec_get_drvdata(codec);
  634. struct wm8904_pdata *pdata = wm8904->pdata;
  635. int save, i;
  636. /* Save any enables; the configuration should clear them. */
  637. save = snd_soc_read(codec, WM8904_DRC_0);
  638. for (i = 0; i < WM8904_DRC_REGS; i++)
  639. snd_soc_update_bits(codec, WM8904_DRC_0 + i, 0xffff,
  640. pdata->drc_cfgs[wm8904->drc_cfg].regs[i]);
  641. /* Reenable the DRC */
  642. snd_soc_update_bits(codec, WM8904_DRC_0,
  643. WM8904_DRC_ENA | WM8904_DRC_DAC_PATH, save);
  644. }
  645. static int wm8904_put_drc_enum(struct snd_kcontrol *kcontrol,
  646. struct snd_ctl_elem_value *ucontrol)
  647. {
  648. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  649. struct wm8904_priv *wm8904 = snd_soc_codec_get_drvdata(codec);
  650. struct wm8904_pdata *pdata = wm8904->pdata;
  651. int value = ucontrol->value.integer.value[0];
  652. if (value >= pdata->num_drc_cfgs)
  653. return -EINVAL;
  654. wm8904->drc_cfg = value;
  655. wm8904_set_drc(codec);
  656. return 0;
  657. }
  658. static int wm8904_get_drc_enum(struct snd_kcontrol *kcontrol,
  659. struct snd_ctl_elem_value *ucontrol)
  660. {
  661. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  662. struct wm8904_priv *wm8904 = snd_soc_codec_get_drvdata(codec);
  663. ucontrol->value.enumerated.item[0] = wm8904->drc_cfg;
  664. return 0;
  665. }
  666. static void wm8904_set_retune_mobile(struct snd_soc_codec *codec)
  667. {
  668. struct wm8904_priv *wm8904 = snd_soc_codec_get_drvdata(codec);
  669. struct wm8904_pdata *pdata = wm8904->pdata;
  670. int best, best_val, save, i, cfg;
  671. if (!pdata || !wm8904->num_retune_mobile_texts)
  672. return;
  673. /* Find the version of the currently selected configuration
  674. * with the nearest sample rate. */
  675. cfg = wm8904->retune_mobile_cfg;
  676. best = 0;
  677. best_val = INT_MAX;
  678. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  679. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  680. wm8904->retune_mobile_texts[cfg]) == 0 &&
  681. abs(pdata->retune_mobile_cfgs[i].rate
  682. - wm8904->fs) < best_val) {
  683. best = i;
  684. best_val = abs(pdata->retune_mobile_cfgs[i].rate
  685. - wm8904->fs);
  686. }
  687. }
  688. dev_dbg(codec->dev, "ReTune Mobile %s/%dHz for %dHz sample rate\n",
  689. pdata->retune_mobile_cfgs[best].name,
  690. pdata->retune_mobile_cfgs[best].rate,
  691. wm8904->fs);
  692. /* The EQ will be disabled while reconfiguring it, remember the
  693. * current configuration.
  694. */
  695. save = snd_soc_read(codec, WM8904_EQ1);
  696. for (i = 0; i < WM8904_EQ_REGS; i++)
  697. snd_soc_update_bits(codec, WM8904_EQ1 + i, 0xffff,
  698. pdata->retune_mobile_cfgs[best].regs[i]);
  699. snd_soc_update_bits(codec, WM8904_EQ1, WM8904_EQ_ENA, save);
  700. }
  701. static int wm8904_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  702. struct snd_ctl_elem_value *ucontrol)
  703. {
  704. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  705. struct wm8904_priv *wm8904 = snd_soc_codec_get_drvdata(codec);
  706. struct wm8904_pdata *pdata = wm8904->pdata;
  707. int value = ucontrol->value.integer.value[0];
  708. if (value >= pdata->num_retune_mobile_cfgs)
  709. return -EINVAL;
  710. wm8904->retune_mobile_cfg = value;
  711. wm8904_set_retune_mobile(codec);
  712. return 0;
  713. }
  714. static int wm8904_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  715. struct snd_ctl_elem_value *ucontrol)
  716. {
  717. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  718. struct wm8904_priv *wm8904 = snd_soc_codec_get_drvdata(codec);
  719. ucontrol->value.enumerated.item[0] = wm8904->retune_mobile_cfg;
  720. return 0;
  721. }
  722. static int deemph_settings[] = { 0, 32000, 44100, 48000 };
  723. static int wm8904_set_deemph(struct snd_soc_codec *codec)
  724. {
  725. struct wm8904_priv *wm8904 = snd_soc_codec_get_drvdata(codec);
  726. int val, i, best;
  727. /* If we're using deemphasis select the nearest available sample
  728. * rate.
  729. */
  730. if (wm8904->deemph) {
  731. best = 1;
  732. for (i = 2; i < ARRAY_SIZE(deemph_settings); i++) {
  733. if (abs(deemph_settings[i] - wm8904->fs) <
  734. abs(deemph_settings[best] - wm8904->fs))
  735. best = i;
  736. }
  737. val = best << WM8904_DEEMPH_SHIFT;
  738. } else {
  739. val = 0;
  740. }
  741. dev_dbg(codec->dev, "Set deemphasis %d\n", val);
  742. return snd_soc_update_bits(codec, WM8904_DAC_DIGITAL_1,
  743. WM8904_DEEMPH_MASK, val);
  744. }
  745. static int wm8904_get_deemph(struct snd_kcontrol *kcontrol,
  746. struct snd_ctl_elem_value *ucontrol)
  747. {
  748. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  749. struct wm8904_priv *wm8904 = snd_soc_codec_get_drvdata(codec);
  750. ucontrol->value.enumerated.item[0] = wm8904->deemph;
  751. return 0;
  752. }
  753. static int wm8904_put_deemph(struct snd_kcontrol *kcontrol,
  754. struct snd_ctl_elem_value *ucontrol)
  755. {
  756. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  757. struct wm8904_priv *wm8904 = snd_soc_codec_get_drvdata(codec);
  758. int deemph = ucontrol->value.enumerated.item[0];
  759. if (deemph > 1)
  760. return -EINVAL;
  761. wm8904->deemph = deemph;
  762. return wm8904_set_deemph(codec);
  763. }
  764. static const DECLARE_TLV_DB_SCALE(dac_boost_tlv, 0, 600, 0);
  765. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  766. static const DECLARE_TLV_DB_SCALE(out_tlv, -5700, 100, 0);
  767. static const DECLARE_TLV_DB_SCALE(sidetone_tlv, -3600, 300, 0);
  768. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  769. static const char *input_mode_text[] = {
  770. "Single-Ended", "Differential Line", "Differential Mic"
  771. };
  772. static const struct soc_enum lin_mode =
  773. SOC_ENUM_SINGLE(WM8904_ANALOGUE_LEFT_INPUT_1, 0, 3, input_mode_text);
  774. static const struct soc_enum rin_mode =
  775. SOC_ENUM_SINGLE(WM8904_ANALOGUE_RIGHT_INPUT_1, 0, 3, input_mode_text);
  776. static const char *hpf_mode_text[] = {
  777. "Hi-fi", "Voice 1", "Voice 2", "Voice 3"
  778. };
  779. static const struct soc_enum hpf_mode =
  780. SOC_ENUM_SINGLE(WM8904_ADC_DIGITAL_0, 5, 4, hpf_mode_text);
  781. static const struct snd_kcontrol_new wm8904_adc_snd_controls[] = {
  782. SOC_DOUBLE_R_TLV("Digital Capture Volume", WM8904_ADC_DIGITAL_VOLUME_LEFT,
  783. WM8904_ADC_DIGITAL_VOLUME_RIGHT, 1, 119, 0, digital_tlv),
  784. SOC_ENUM("Left Caputure Mode", lin_mode),
  785. SOC_ENUM("Right Capture Mode", rin_mode),
  786. /* No TLV since it depends on mode */
  787. SOC_DOUBLE_R("Capture Volume", WM8904_ANALOGUE_LEFT_INPUT_0,
  788. WM8904_ANALOGUE_RIGHT_INPUT_0, 0, 31, 0),
  789. SOC_DOUBLE_R("Capture Switch", WM8904_ANALOGUE_LEFT_INPUT_0,
  790. WM8904_ANALOGUE_RIGHT_INPUT_0, 7, 1, 0),
  791. SOC_SINGLE("High Pass Filter Switch", WM8904_ADC_DIGITAL_0, 4, 1, 0),
  792. SOC_ENUM("High Pass Filter Mode", hpf_mode),
  793. SOC_SINGLE("ADC 128x OSR Switch", WM8904_ANALOGUE_ADC_0, 0, 1, 0),
  794. };
  795. static const char *drc_path_text[] = {
  796. "ADC", "DAC"
  797. };
  798. static const struct soc_enum drc_path =
  799. SOC_ENUM_SINGLE(WM8904_DRC_0, 14, 2, drc_path_text);
  800. static const struct snd_kcontrol_new wm8904_dac_snd_controls[] = {
  801. SOC_SINGLE_TLV("Digital Playback Boost Volume",
  802. WM8904_AUDIO_INTERFACE_0, 9, 3, 0, dac_boost_tlv),
  803. SOC_DOUBLE_R_TLV("Digital Playback Volume", WM8904_DAC_DIGITAL_VOLUME_LEFT,
  804. WM8904_DAC_DIGITAL_VOLUME_RIGHT, 1, 96, 0, digital_tlv),
  805. SOC_DOUBLE_R_TLV("Headphone Volume", WM8904_ANALOGUE_OUT1_LEFT,
  806. WM8904_ANALOGUE_OUT1_RIGHT, 0, 63, 0, out_tlv),
  807. SOC_DOUBLE_R("Headphone Switch", WM8904_ANALOGUE_OUT1_LEFT,
  808. WM8904_ANALOGUE_OUT1_RIGHT, 8, 1, 1),
  809. SOC_DOUBLE_R("Headphone ZC Switch", WM8904_ANALOGUE_OUT1_LEFT,
  810. WM8904_ANALOGUE_OUT1_RIGHT, 6, 1, 0),
  811. SOC_DOUBLE_R_TLV("Line Output Volume", WM8904_ANALOGUE_OUT2_LEFT,
  812. WM8904_ANALOGUE_OUT2_RIGHT, 0, 63, 0, out_tlv),
  813. SOC_DOUBLE_R("Line Output Switch", WM8904_ANALOGUE_OUT2_LEFT,
  814. WM8904_ANALOGUE_OUT2_RIGHT, 8, 1, 1),
  815. SOC_DOUBLE_R("Line Output ZC Switch", WM8904_ANALOGUE_OUT2_LEFT,
  816. WM8904_ANALOGUE_OUT2_RIGHT, 6, 1, 0),
  817. SOC_SINGLE("EQ Switch", WM8904_EQ1, 0, 1, 0),
  818. SOC_SINGLE("DRC Switch", WM8904_DRC_0, 15, 1, 0),
  819. SOC_ENUM("DRC Path", drc_path),
  820. SOC_SINGLE("DAC OSRx2 Switch", WM8904_DAC_DIGITAL_1, 6, 1, 0),
  821. SOC_SINGLE_BOOL_EXT("DAC Deemphasis Switch", 0,
  822. wm8904_get_deemph, wm8904_put_deemph),
  823. };
  824. static const struct snd_kcontrol_new wm8904_snd_controls[] = {
  825. SOC_DOUBLE_TLV("Digital Sidetone Volume", WM8904_DAC_DIGITAL_0, 4, 8, 15, 0,
  826. sidetone_tlv),
  827. };
  828. static const struct snd_kcontrol_new wm8904_eq_controls[] = {
  829. SOC_SINGLE_TLV("EQ1 Volume", WM8904_EQ2, 0, 24, 0, eq_tlv),
  830. SOC_SINGLE_TLV("EQ2 Volume", WM8904_EQ3, 0, 24, 0, eq_tlv),
  831. SOC_SINGLE_TLV("EQ3 Volume", WM8904_EQ4, 0, 24, 0, eq_tlv),
  832. SOC_SINGLE_TLV("EQ4 Volume", WM8904_EQ5, 0, 24, 0, eq_tlv),
  833. SOC_SINGLE_TLV("EQ5 Volume", WM8904_EQ6, 0, 24, 0, eq_tlv),
  834. };
  835. static int cp_event(struct snd_soc_dapm_widget *w,
  836. struct snd_kcontrol *kcontrol, int event)
  837. {
  838. BUG_ON(event != SND_SOC_DAPM_POST_PMU);
  839. /* Maximum startup time */
  840. udelay(500);
  841. return 0;
  842. }
  843. static int sysclk_event(struct snd_soc_dapm_widget *w,
  844. struct snd_kcontrol *kcontrol, int event)
  845. {
  846. struct snd_soc_codec *codec = w->codec;
  847. struct wm8904_priv *wm8904 = snd_soc_codec_get_drvdata(codec);
  848. switch (event) {
  849. case SND_SOC_DAPM_PRE_PMU:
  850. /* If we're using the FLL then we only start it when
  851. * required; we assume that the configuration has been
  852. * done previously and all we need to do is kick it
  853. * off.
  854. */
  855. switch (wm8904->sysclk_src) {
  856. case WM8904_CLK_FLL:
  857. snd_soc_update_bits(codec, WM8904_FLL_CONTROL_1,
  858. WM8904_FLL_OSC_ENA,
  859. WM8904_FLL_OSC_ENA);
  860. snd_soc_update_bits(codec, WM8904_FLL_CONTROL_1,
  861. WM8904_FLL_ENA,
  862. WM8904_FLL_ENA);
  863. break;
  864. default:
  865. break;
  866. }
  867. break;
  868. case SND_SOC_DAPM_POST_PMD:
  869. snd_soc_update_bits(codec, WM8904_FLL_CONTROL_1,
  870. WM8904_FLL_OSC_ENA | WM8904_FLL_ENA, 0);
  871. break;
  872. }
  873. return 0;
  874. }
  875. static int out_pga_event(struct snd_soc_dapm_widget *w,
  876. struct snd_kcontrol *kcontrol, int event)
  877. {
  878. struct snd_soc_codec *codec = w->codec;
  879. struct wm8904_priv *wm8904 = snd_soc_codec_get_drvdata(codec);
  880. int reg, val;
  881. int dcs_mask;
  882. int dcs_l, dcs_r;
  883. int dcs_l_reg, dcs_r_reg;
  884. int timeout;
  885. int pwr_reg;
  886. /* This code is shared between HP and LINEOUT; we do all our
  887. * power management in stereo pairs to avoid latency issues so
  888. * we reuse shift to identify which rather than strcmp() the
  889. * name. */
  890. reg = w->shift;
  891. switch (reg) {
  892. case WM8904_ANALOGUE_HP_0:
  893. pwr_reg = WM8904_POWER_MANAGEMENT_2;
  894. dcs_mask = WM8904_DCS_ENA_CHAN_0 | WM8904_DCS_ENA_CHAN_1;
  895. dcs_r_reg = WM8904_DC_SERVO_8;
  896. dcs_l_reg = WM8904_DC_SERVO_9;
  897. dcs_l = 0;
  898. dcs_r = 1;
  899. break;
  900. case WM8904_ANALOGUE_LINEOUT_0:
  901. pwr_reg = WM8904_POWER_MANAGEMENT_3;
  902. dcs_mask = WM8904_DCS_ENA_CHAN_2 | WM8904_DCS_ENA_CHAN_3;
  903. dcs_r_reg = WM8904_DC_SERVO_6;
  904. dcs_l_reg = WM8904_DC_SERVO_7;
  905. dcs_l = 2;
  906. dcs_r = 3;
  907. break;
  908. default:
  909. BUG();
  910. return -EINVAL;
  911. }
  912. switch (event) {
  913. case SND_SOC_DAPM_PRE_PMU:
  914. /* Power on the PGAs */
  915. snd_soc_update_bits(codec, pwr_reg,
  916. WM8904_HPL_PGA_ENA | WM8904_HPR_PGA_ENA,
  917. WM8904_HPL_PGA_ENA | WM8904_HPR_PGA_ENA);
  918. /* Power on the amplifier */
  919. snd_soc_update_bits(codec, reg,
  920. WM8904_HPL_ENA | WM8904_HPR_ENA,
  921. WM8904_HPL_ENA | WM8904_HPR_ENA);
  922. /* Enable the first stage */
  923. snd_soc_update_bits(codec, reg,
  924. WM8904_HPL_ENA_DLY | WM8904_HPR_ENA_DLY,
  925. WM8904_HPL_ENA_DLY | WM8904_HPR_ENA_DLY);
  926. /* Power up the DC servo */
  927. snd_soc_update_bits(codec, WM8904_DC_SERVO_0,
  928. dcs_mask, dcs_mask);
  929. /* Either calibrate the DC servo or restore cached state
  930. * if we have that.
  931. */
  932. if (wm8904->dcs_state[dcs_l] || wm8904->dcs_state[dcs_r]) {
  933. dev_dbg(codec->dev, "Restoring DC servo state\n");
  934. snd_soc_write(codec, dcs_l_reg,
  935. wm8904->dcs_state[dcs_l]);
  936. snd_soc_write(codec, dcs_r_reg,
  937. wm8904->dcs_state[dcs_r]);
  938. snd_soc_write(codec, WM8904_DC_SERVO_1, dcs_mask);
  939. timeout = 20;
  940. } else {
  941. dev_dbg(codec->dev, "Calibrating DC servo\n");
  942. snd_soc_write(codec, WM8904_DC_SERVO_1,
  943. dcs_mask << WM8904_DCS_TRIG_STARTUP_0_SHIFT);
  944. timeout = 500;
  945. }
  946. /* Wait for DC servo to complete */
  947. dcs_mask <<= WM8904_DCS_CAL_COMPLETE_SHIFT;
  948. do {
  949. val = snd_soc_read(codec, WM8904_DC_SERVO_READBACK_0);
  950. if ((val & dcs_mask) == dcs_mask)
  951. break;
  952. msleep(1);
  953. } while (--timeout);
  954. if ((val & dcs_mask) != dcs_mask)
  955. dev_warn(codec->dev, "DC servo timed out\n");
  956. else
  957. dev_dbg(codec->dev, "DC servo ready\n");
  958. /* Enable the output stage */
  959. snd_soc_update_bits(codec, reg,
  960. WM8904_HPL_ENA_OUTP | WM8904_HPR_ENA_OUTP,
  961. WM8904_HPL_ENA_OUTP | WM8904_HPR_ENA_OUTP);
  962. break;
  963. case SND_SOC_DAPM_POST_PMU:
  964. /* Unshort the output itself */
  965. snd_soc_update_bits(codec, reg,
  966. WM8904_HPL_RMV_SHORT |
  967. WM8904_HPR_RMV_SHORT,
  968. WM8904_HPL_RMV_SHORT |
  969. WM8904_HPR_RMV_SHORT);
  970. break;
  971. case SND_SOC_DAPM_PRE_PMD:
  972. /* Short the output */
  973. snd_soc_update_bits(codec, reg,
  974. WM8904_HPL_RMV_SHORT |
  975. WM8904_HPR_RMV_SHORT, 0);
  976. break;
  977. case SND_SOC_DAPM_POST_PMD:
  978. /* Cache the DC servo configuration; this will be
  979. * invalidated if we change the configuration. */
  980. wm8904->dcs_state[dcs_l] = snd_soc_read(codec, dcs_l_reg);
  981. wm8904->dcs_state[dcs_r] = snd_soc_read(codec, dcs_r_reg);
  982. snd_soc_update_bits(codec, WM8904_DC_SERVO_0,
  983. dcs_mask, 0);
  984. /* Disable the amplifier input and output stages */
  985. snd_soc_update_bits(codec, reg,
  986. WM8904_HPL_ENA | WM8904_HPR_ENA |
  987. WM8904_HPL_ENA_DLY | WM8904_HPR_ENA_DLY |
  988. WM8904_HPL_ENA_OUTP | WM8904_HPR_ENA_OUTP,
  989. 0);
  990. /* PGAs too */
  991. snd_soc_update_bits(codec, pwr_reg,
  992. WM8904_HPL_PGA_ENA | WM8904_HPR_PGA_ENA,
  993. 0);
  994. break;
  995. }
  996. return 0;
  997. }
  998. static const char *lin_text[] = {
  999. "IN1L", "IN2L", "IN3L"
  1000. };
  1001. static const struct soc_enum lin_enum =
  1002. SOC_ENUM_SINGLE(WM8904_ANALOGUE_LEFT_INPUT_1, 2, 3, lin_text);
  1003. static const struct snd_kcontrol_new lin_mux =
  1004. SOC_DAPM_ENUM("Left Capture Mux", lin_enum);
  1005. static const struct soc_enum lin_inv_enum =
  1006. SOC_ENUM_SINGLE(WM8904_ANALOGUE_LEFT_INPUT_1, 4, 3, lin_text);
  1007. static const struct snd_kcontrol_new lin_inv_mux =
  1008. SOC_DAPM_ENUM("Left Capture Inveting Mux", lin_inv_enum);
  1009. static const char *rin_text[] = {
  1010. "IN1R", "IN2R", "IN3R"
  1011. };
  1012. static const struct soc_enum rin_enum =
  1013. SOC_ENUM_SINGLE(WM8904_ANALOGUE_RIGHT_INPUT_1, 2, 3, rin_text);
  1014. static const struct snd_kcontrol_new rin_mux =
  1015. SOC_DAPM_ENUM("Right Capture Mux", rin_enum);
  1016. static const struct soc_enum rin_inv_enum =
  1017. SOC_ENUM_SINGLE(WM8904_ANALOGUE_RIGHT_INPUT_1, 4, 3, rin_text);
  1018. static const struct snd_kcontrol_new rin_inv_mux =
  1019. SOC_DAPM_ENUM("Right Capture Inveting Mux", rin_inv_enum);
  1020. static const char *aif_text[] = {
  1021. "Left", "Right"
  1022. };
  1023. static const struct soc_enum aifoutl_enum =
  1024. SOC_ENUM_SINGLE(WM8904_AUDIO_INTERFACE_0, 7, 2, aif_text);
  1025. static const struct snd_kcontrol_new aifoutl_mux =
  1026. SOC_DAPM_ENUM("AIFOUTL Mux", aifoutl_enum);
  1027. static const struct soc_enum aifoutr_enum =
  1028. SOC_ENUM_SINGLE(WM8904_AUDIO_INTERFACE_0, 6, 2, aif_text);
  1029. static const struct snd_kcontrol_new aifoutr_mux =
  1030. SOC_DAPM_ENUM("AIFOUTR Mux", aifoutr_enum);
  1031. static const struct soc_enum aifinl_enum =
  1032. SOC_ENUM_SINGLE(WM8904_AUDIO_INTERFACE_0, 5, 2, aif_text);
  1033. static const struct snd_kcontrol_new aifinl_mux =
  1034. SOC_DAPM_ENUM("AIFINL Mux", aifinl_enum);
  1035. static const struct soc_enum aifinr_enum =
  1036. SOC_ENUM_SINGLE(WM8904_AUDIO_INTERFACE_0, 4, 2, aif_text);
  1037. static const struct snd_kcontrol_new aifinr_mux =
  1038. SOC_DAPM_ENUM("AIFINR Mux", aifinr_enum);
  1039. static const struct snd_soc_dapm_widget wm8904_core_dapm_widgets[] = {
  1040. SND_SOC_DAPM_SUPPLY("SYSCLK", WM8904_CLOCK_RATES_2, 2, 0, sysclk_event,
  1041. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1042. SND_SOC_DAPM_SUPPLY("CLK_DSP", WM8904_CLOCK_RATES_2, 1, 0, NULL, 0),
  1043. SND_SOC_DAPM_SUPPLY("TOCLK", WM8904_CLOCK_RATES_2, 0, 0, NULL, 0),
  1044. };
  1045. static const struct snd_soc_dapm_widget wm8904_adc_dapm_widgets[] = {
  1046. SND_SOC_DAPM_INPUT("IN1L"),
  1047. SND_SOC_DAPM_INPUT("IN1R"),
  1048. SND_SOC_DAPM_INPUT("IN2L"),
  1049. SND_SOC_DAPM_INPUT("IN2R"),
  1050. SND_SOC_DAPM_INPUT("IN3L"),
  1051. SND_SOC_DAPM_INPUT("IN3R"),
  1052. SND_SOC_DAPM_MICBIAS("MICBIAS", WM8904_MIC_BIAS_CONTROL_0, 0, 0),
  1053. SND_SOC_DAPM_MUX("Left Capture Mux", SND_SOC_NOPM, 0, 0, &lin_mux),
  1054. SND_SOC_DAPM_MUX("Left Capture Inverting Mux", SND_SOC_NOPM, 0, 0,
  1055. &lin_inv_mux),
  1056. SND_SOC_DAPM_MUX("Right Capture Mux", SND_SOC_NOPM, 0, 0, &rin_mux),
  1057. SND_SOC_DAPM_MUX("Right Capture Inverting Mux", SND_SOC_NOPM, 0, 0,
  1058. &rin_inv_mux),
  1059. SND_SOC_DAPM_PGA("Left Capture PGA", WM8904_POWER_MANAGEMENT_0, 1, 0,
  1060. NULL, 0),
  1061. SND_SOC_DAPM_PGA("Right Capture PGA", WM8904_POWER_MANAGEMENT_0, 0, 0,
  1062. NULL, 0),
  1063. SND_SOC_DAPM_ADC("ADCL", NULL, WM8904_POWER_MANAGEMENT_6, 1, 0),
  1064. SND_SOC_DAPM_ADC("ADCR", NULL, WM8904_POWER_MANAGEMENT_6, 0, 0),
  1065. SND_SOC_DAPM_MUX("AIFOUTL Mux", SND_SOC_NOPM, 0, 0, &aifoutl_mux),
  1066. SND_SOC_DAPM_MUX("AIFOUTR Mux", SND_SOC_NOPM, 0, 0, &aifoutr_mux),
  1067. SND_SOC_DAPM_AIF_OUT("AIFOUTL", "Capture", 0, SND_SOC_NOPM, 0, 0),
  1068. SND_SOC_DAPM_AIF_OUT("AIFOUTR", "Capture", 1, SND_SOC_NOPM, 0, 0),
  1069. };
  1070. static const struct snd_soc_dapm_widget wm8904_dac_dapm_widgets[] = {
  1071. SND_SOC_DAPM_AIF_IN("AIFINL", "Playback", 0, SND_SOC_NOPM, 0, 0),
  1072. SND_SOC_DAPM_AIF_IN("AIFINR", "Playback", 1, SND_SOC_NOPM, 0, 0),
  1073. SND_SOC_DAPM_MUX("DACL Mux", SND_SOC_NOPM, 0, 0, &aifinl_mux),
  1074. SND_SOC_DAPM_MUX("DACR Mux", SND_SOC_NOPM, 0, 0, &aifinr_mux),
  1075. SND_SOC_DAPM_DAC("DACL", NULL, WM8904_POWER_MANAGEMENT_6, 3, 0),
  1076. SND_SOC_DAPM_DAC("DACR", NULL, WM8904_POWER_MANAGEMENT_6, 2, 0),
  1077. SND_SOC_DAPM_SUPPLY("Charge pump", WM8904_CHARGE_PUMP_0, 0, 0, cp_event,
  1078. SND_SOC_DAPM_POST_PMU),
  1079. SND_SOC_DAPM_PGA("HPL PGA", SND_SOC_NOPM, 1, 0, NULL, 0),
  1080. SND_SOC_DAPM_PGA("HPR PGA", SND_SOC_NOPM, 0, 0, NULL, 0),
  1081. SND_SOC_DAPM_PGA("LINEL PGA", SND_SOC_NOPM, 1, 0, NULL, 0),
  1082. SND_SOC_DAPM_PGA("LINER PGA", SND_SOC_NOPM, 0, 0, NULL, 0),
  1083. SND_SOC_DAPM_PGA_E("Headphone Output", SND_SOC_NOPM, WM8904_ANALOGUE_HP_0,
  1084. 0, NULL, 0, out_pga_event,
  1085. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1086. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1087. SND_SOC_DAPM_PGA_E("Line Output", SND_SOC_NOPM, WM8904_ANALOGUE_LINEOUT_0,
  1088. 0, NULL, 0, out_pga_event,
  1089. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1090. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1091. SND_SOC_DAPM_OUTPUT("HPOUTL"),
  1092. SND_SOC_DAPM_OUTPUT("HPOUTR"),
  1093. SND_SOC_DAPM_OUTPUT("LINEOUTL"),
  1094. SND_SOC_DAPM_OUTPUT("LINEOUTR"),
  1095. };
  1096. static const char *out_mux_text[] = {
  1097. "DAC", "Bypass"
  1098. };
  1099. static const struct soc_enum hpl_enum =
  1100. SOC_ENUM_SINGLE(WM8904_ANALOGUE_OUT12_ZC, 3, 2, out_mux_text);
  1101. static const struct snd_kcontrol_new hpl_mux =
  1102. SOC_DAPM_ENUM("HPL Mux", hpl_enum);
  1103. static const struct soc_enum hpr_enum =
  1104. SOC_ENUM_SINGLE(WM8904_ANALOGUE_OUT12_ZC, 2, 2, out_mux_text);
  1105. static const struct snd_kcontrol_new hpr_mux =
  1106. SOC_DAPM_ENUM("HPR Mux", hpr_enum);
  1107. static const struct soc_enum linel_enum =
  1108. SOC_ENUM_SINGLE(WM8904_ANALOGUE_OUT12_ZC, 1, 2, out_mux_text);
  1109. static const struct snd_kcontrol_new linel_mux =
  1110. SOC_DAPM_ENUM("LINEL Mux", linel_enum);
  1111. static const struct soc_enum liner_enum =
  1112. SOC_ENUM_SINGLE(WM8904_ANALOGUE_OUT12_ZC, 0, 2, out_mux_text);
  1113. static const struct snd_kcontrol_new liner_mux =
  1114. SOC_DAPM_ENUM("LINEL Mux", liner_enum);
  1115. static const char *sidetone_text[] = {
  1116. "None", "Left", "Right"
  1117. };
  1118. static const struct soc_enum dacl_sidetone_enum =
  1119. SOC_ENUM_SINGLE(WM8904_DAC_DIGITAL_0, 2, 3, sidetone_text);
  1120. static const struct snd_kcontrol_new dacl_sidetone_mux =
  1121. SOC_DAPM_ENUM("Left Sidetone Mux", dacl_sidetone_enum);
  1122. static const struct soc_enum dacr_sidetone_enum =
  1123. SOC_ENUM_SINGLE(WM8904_DAC_DIGITAL_0, 0, 3, sidetone_text);
  1124. static const struct snd_kcontrol_new dacr_sidetone_mux =
  1125. SOC_DAPM_ENUM("Right Sidetone Mux", dacr_sidetone_enum);
  1126. static const struct snd_soc_dapm_widget wm8904_dapm_widgets[] = {
  1127. SND_SOC_DAPM_SUPPLY("Class G", WM8904_CLASS_W_0, 0, 1, NULL, 0),
  1128. SND_SOC_DAPM_PGA("Left Bypass", SND_SOC_NOPM, 0, 0, NULL, 0),
  1129. SND_SOC_DAPM_PGA("Right Bypass", SND_SOC_NOPM, 0, 0, NULL, 0),
  1130. SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &dacl_sidetone_mux),
  1131. SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &dacr_sidetone_mux),
  1132. SND_SOC_DAPM_MUX("HPL Mux", SND_SOC_NOPM, 0, 0, &hpl_mux),
  1133. SND_SOC_DAPM_MUX("HPR Mux", SND_SOC_NOPM, 0, 0, &hpr_mux),
  1134. SND_SOC_DAPM_MUX("LINEL Mux", SND_SOC_NOPM, 0, 0, &linel_mux),
  1135. SND_SOC_DAPM_MUX("LINER Mux", SND_SOC_NOPM, 0, 0, &liner_mux),
  1136. };
  1137. static const struct snd_soc_dapm_route core_intercon[] = {
  1138. { "CLK_DSP", NULL, "SYSCLK" },
  1139. { "TOCLK", NULL, "SYSCLK" },
  1140. };
  1141. static const struct snd_soc_dapm_route adc_intercon[] = {
  1142. { "Left Capture Mux", "IN1L", "IN1L" },
  1143. { "Left Capture Mux", "IN2L", "IN2L" },
  1144. { "Left Capture Mux", "IN3L", "IN3L" },
  1145. { "Left Capture Inverting Mux", "IN1L", "IN1L" },
  1146. { "Left Capture Inverting Mux", "IN2L", "IN2L" },
  1147. { "Left Capture Inverting Mux", "IN3L", "IN3L" },
  1148. { "Right Capture Mux", "IN1R", "IN1R" },
  1149. { "Right Capture Mux", "IN2R", "IN2R" },
  1150. { "Right Capture Mux", "IN3R", "IN3R" },
  1151. { "Right Capture Inverting Mux", "IN1R", "IN1R" },
  1152. { "Right Capture Inverting Mux", "IN2R", "IN2R" },
  1153. { "Right Capture Inverting Mux", "IN3R", "IN3R" },
  1154. { "Left Capture PGA", NULL, "Left Capture Mux" },
  1155. { "Left Capture PGA", NULL, "Left Capture Inverting Mux" },
  1156. { "Right Capture PGA", NULL, "Right Capture Mux" },
  1157. { "Right Capture PGA", NULL, "Right Capture Inverting Mux" },
  1158. { "AIFOUTL", "Left", "ADCL" },
  1159. { "AIFOUTL", "Right", "ADCR" },
  1160. { "AIFOUTR", "Left", "ADCL" },
  1161. { "AIFOUTR", "Right", "ADCR" },
  1162. { "ADCL", NULL, "CLK_DSP" },
  1163. { "ADCL", NULL, "Left Capture PGA" },
  1164. { "ADCR", NULL, "CLK_DSP" },
  1165. { "ADCR", NULL, "Right Capture PGA" },
  1166. };
  1167. static const struct snd_soc_dapm_route dac_intercon[] = {
  1168. { "DACL", "Right", "AIFINR" },
  1169. { "DACL", "Left", "AIFINL" },
  1170. { "DACL", NULL, "CLK_DSP" },
  1171. { "DACR", "Right", "AIFINR" },
  1172. { "DACR", "Left", "AIFINL" },
  1173. { "DACR", NULL, "CLK_DSP" },
  1174. { "Charge pump", NULL, "SYSCLK" },
  1175. { "Headphone Output", NULL, "HPL PGA" },
  1176. { "Headphone Output", NULL, "HPR PGA" },
  1177. { "Headphone Output", NULL, "Charge pump" },
  1178. { "Headphone Output", NULL, "TOCLK" },
  1179. { "Line Output", NULL, "LINEL PGA" },
  1180. { "Line Output", NULL, "LINER PGA" },
  1181. { "Line Output", NULL, "Charge pump" },
  1182. { "Line Output", NULL, "TOCLK" },
  1183. { "HPOUTL", NULL, "Headphone Output" },
  1184. { "HPOUTR", NULL, "Headphone Output" },
  1185. { "LINEOUTL", NULL, "Line Output" },
  1186. { "LINEOUTR", NULL, "Line Output" },
  1187. };
  1188. static const struct snd_soc_dapm_route wm8904_intercon[] = {
  1189. { "Left Sidetone", "Left", "ADCL" },
  1190. { "Left Sidetone", "Right", "ADCR" },
  1191. { "DACL", NULL, "Left Sidetone" },
  1192. { "Right Sidetone", "Left", "ADCL" },
  1193. { "Right Sidetone", "Right", "ADCR" },
  1194. { "DACR", NULL, "Right Sidetone" },
  1195. { "Left Bypass", NULL, "Class G" },
  1196. { "Left Bypass", NULL, "Left Capture PGA" },
  1197. { "Right Bypass", NULL, "Class G" },
  1198. { "Right Bypass", NULL, "Right Capture PGA" },
  1199. { "HPL Mux", "DAC", "DACL" },
  1200. { "HPL Mux", "Bypass", "Left Bypass" },
  1201. { "HPR Mux", "DAC", "DACR" },
  1202. { "HPR Mux", "Bypass", "Right Bypass" },
  1203. { "LINEL Mux", "DAC", "DACL" },
  1204. { "LINEL Mux", "Bypass", "Left Bypass" },
  1205. { "LINER Mux", "DAC", "DACR" },
  1206. { "LINER Mux", "Bypass", "Right Bypass" },
  1207. { "HPL PGA", NULL, "HPL Mux" },
  1208. { "HPR PGA", NULL, "HPR Mux" },
  1209. { "LINEL PGA", NULL, "LINEL Mux" },
  1210. { "LINER PGA", NULL, "LINER Mux" },
  1211. };
  1212. static const struct snd_soc_dapm_route wm8912_intercon[] = {
  1213. { "HPL PGA", NULL, "DACL" },
  1214. { "HPR PGA", NULL, "DACR" },
  1215. { "LINEL PGA", NULL, "DACL" },
  1216. { "LINER PGA", NULL, "DACR" },
  1217. };
  1218. static int wm8904_add_widgets(struct snd_soc_codec *codec)
  1219. {
  1220. struct wm8904_priv *wm8904 = snd_soc_codec_get_drvdata(codec);
  1221. struct snd_soc_dapm_context *dapm = &codec->dapm;
  1222. snd_soc_dapm_new_controls(dapm, wm8904_core_dapm_widgets,
  1223. ARRAY_SIZE(wm8904_core_dapm_widgets));
  1224. snd_soc_dapm_add_routes(dapm, core_intercon,
  1225. ARRAY_SIZE(core_intercon));
  1226. switch (wm8904->devtype) {
  1227. case WM8904:
  1228. snd_soc_add_controls(codec, wm8904_adc_snd_controls,
  1229. ARRAY_SIZE(wm8904_adc_snd_controls));
  1230. snd_soc_add_controls(codec, wm8904_dac_snd_controls,
  1231. ARRAY_SIZE(wm8904_dac_snd_controls));
  1232. snd_soc_add_controls(codec, wm8904_snd_controls,
  1233. ARRAY_SIZE(wm8904_snd_controls));
  1234. snd_soc_dapm_new_controls(dapm, wm8904_adc_dapm_widgets,
  1235. ARRAY_SIZE(wm8904_adc_dapm_widgets));
  1236. snd_soc_dapm_new_controls(dapm, wm8904_dac_dapm_widgets,
  1237. ARRAY_SIZE(wm8904_dac_dapm_widgets));
  1238. snd_soc_dapm_new_controls(dapm, wm8904_dapm_widgets,
  1239. ARRAY_SIZE(wm8904_dapm_widgets));
  1240. snd_soc_dapm_add_routes(dapm, core_intercon,
  1241. ARRAY_SIZE(core_intercon));
  1242. snd_soc_dapm_add_routes(dapm, adc_intercon,
  1243. ARRAY_SIZE(adc_intercon));
  1244. snd_soc_dapm_add_routes(dapm, dac_intercon,
  1245. ARRAY_SIZE(dac_intercon));
  1246. snd_soc_dapm_add_routes(dapm, wm8904_intercon,
  1247. ARRAY_SIZE(wm8904_intercon));
  1248. break;
  1249. case WM8912:
  1250. snd_soc_add_controls(codec, wm8904_dac_snd_controls,
  1251. ARRAY_SIZE(wm8904_dac_snd_controls));
  1252. snd_soc_dapm_new_controls(dapm, wm8904_dac_dapm_widgets,
  1253. ARRAY_SIZE(wm8904_dac_dapm_widgets));
  1254. snd_soc_dapm_add_routes(dapm, dac_intercon,
  1255. ARRAY_SIZE(dac_intercon));
  1256. snd_soc_dapm_add_routes(dapm, wm8912_intercon,
  1257. ARRAY_SIZE(wm8912_intercon));
  1258. break;
  1259. }
  1260. snd_soc_dapm_new_widgets(dapm);
  1261. return 0;
  1262. }
  1263. static struct {
  1264. int ratio;
  1265. unsigned int clk_sys_rate;
  1266. } clk_sys_rates[] = {
  1267. { 64, 0 },
  1268. { 128, 1 },
  1269. { 192, 2 },
  1270. { 256, 3 },
  1271. { 384, 4 },
  1272. { 512, 5 },
  1273. { 786, 6 },
  1274. { 1024, 7 },
  1275. { 1408, 8 },
  1276. { 1536, 9 },
  1277. };
  1278. static struct {
  1279. int rate;
  1280. int sample_rate;
  1281. } sample_rates[] = {
  1282. { 8000, 0 },
  1283. { 11025, 1 },
  1284. { 12000, 1 },
  1285. { 16000, 2 },
  1286. { 22050, 3 },
  1287. { 24000, 3 },
  1288. { 32000, 4 },
  1289. { 44100, 5 },
  1290. { 48000, 5 },
  1291. };
  1292. static struct {
  1293. int div; /* *10 due to .5s */
  1294. int bclk_div;
  1295. } bclk_divs[] = {
  1296. { 10, 0 },
  1297. { 15, 1 },
  1298. { 20, 2 },
  1299. { 30, 3 },
  1300. { 40, 4 },
  1301. { 50, 5 },
  1302. { 55, 6 },
  1303. { 60, 7 },
  1304. { 80, 8 },
  1305. { 100, 9 },
  1306. { 110, 10 },
  1307. { 120, 11 },
  1308. { 160, 12 },
  1309. { 200, 13 },
  1310. { 220, 14 },
  1311. { 240, 16 },
  1312. { 200, 17 },
  1313. { 320, 18 },
  1314. { 440, 19 },
  1315. { 480, 20 },
  1316. };
  1317. static int wm8904_hw_params(struct snd_pcm_substream *substream,
  1318. struct snd_pcm_hw_params *params,
  1319. struct snd_soc_dai *dai)
  1320. {
  1321. struct snd_soc_codec *codec = dai->codec;
  1322. struct wm8904_priv *wm8904 = snd_soc_codec_get_drvdata(codec);
  1323. int ret, i, best, best_val, cur_val;
  1324. unsigned int aif1 = 0;
  1325. unsigned int aif2 = 0;
  1326. unsigned int aif3 = 0;
  1327. unsigned int clock1 = 0;
  1328. unsigned int dac_digital1 = 0;
  1329. /* What BCLK do we need? */
  1330. wm8904->fs = params_rate(params);
  1331. if (wm8904->tdm_slots) {
  1332. dev_dbg(codec->dev, "Configuring for %d %d bit TDM slots\n",
  1333. wm8904->tdm_slots, wm8904->tdm_width);
  1334. wm8904->bclk = snd_soc_calc_bclk(wm8904->fs,
  1335. wm8904->tdm_width, 2,
  1336. wm8904->tdm_slots);
  1337. } else {
  1338. wm8904->bclk = snd_soc_params_to_bclk(params);
  1339. }
  1340. switch (params_format(params)) {
  1341. case SNDRV_PCM_FORMAT_S16_LE:
  1342. break;
  1343. case SNDRV_PCM_FORMAT_S20_3LE:
  1344. aif1 |= 0x40;
  1345. break;
  1346. case SNDRV_PCM_FORMAT_S24_LE:
  1347. aif1 |= 0x80;
  1348. break;
  1349. case SNDRV_PCM_FORMAT_S32_LE:
  1350. aif1 |= 0xc0;
  1351. break;
  1352. default:
  1353. return -EINVAL;
  1354. }
  1355. dev_dbg(codec->dev, "Target BCLK is %dHz\n", wm8904->bclk);
  1356. ret = wm8904_configure_clocking(codec);
  1357. if (ret != 0)
  1358. return ret;
  1359. /* Select nearest CLK_SYS_RATE */
  1360. best = 0;
  1361. best_val = abs((wm8904->sysclk_rate / clk_sys_rates[0].ratio)
  1362. - wm8904->fs);
  1363. for (i = 1; i < ARRAY_SIZE(clk_sys_rates); i++) {
  1364. cur_val = abs((wm8904->sysclk_rate /
  1365. clk_sys_rates[i].ratio) - wm8904->fs);
  1366. if (cur_val < best_val) {
  1367. best = i;
  1368. best_val = cur_val;
  1369. }
  1370. }
  1371. dev_dbg(codec->dev, "Selected CLK_SYS_RATIO of %d\n",
  1372. clk_sys_rates[best].ratio);
  1373. clock1 |= (clk_sys_rates[best].clk_sys_rate
  1374. << WM8904_CLK_SYS_RATE_SHIFT);
  1375. /* SAMPLE_RATE */
  1376. best = 0;
  1377. best_val = abs(wm8904->fs - sample_rates[0].rate);
  1378. for (i = 1; i < ARRAY_SIZE(sample_rates); i++) {
  1379. /* Closest match */
  1380. cur_val = abs(wm8904->fs - sample_rates[i].rate);
  1381. if (cur_val < best_val) {
  1382. best = i;
  1383. best_val = cur_val;
  1384. }
  1385. }
  1386. dev_dbg(codec->dev, "Selected SAMPLE_RATE of %dHz\n",
  1387. sample_rates[best].rate);
  1388. clock1 |= (sample_rates[best].sample_rate
  1389. << WM8904_SAMPLE_RATE_SHIFT);
  1390. /* Enable sloping stopband filter for low sample rates */
  1391. if (wm8904->fs <= 24000)
  1392. dac_digital1 |= WM8904_DAC_SB_FILT;
  1393. /* BCLK_DIV */
  1394. best = 0;
  1395. best_val = INT_MAX;
  1396. for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
  1397. cur_val = ((wm8904->sysclk_rate * 10) / bclk_divs[i].div)
  1398. - wm8904->bclk;
  1399. if (cur_val < 0) /* Table is sorted */
  1400. break;
  1401. if (cur_val < best_val) {
  1402. best = i;
  1403. best_val = cur_val;
  1404. }
  1405. }
  1406. wm8904->bclk = (wm8904->sysclk_rate * 10) / bclk_divs[best].div;
  1407. dev_dbg(codec->dev, "Selected BCLK_DIV of %d for %dHz BCLK\n",
  1408. bclk_divs[best].div, wm8904->bclk);
  1409. aif2 |= bclk_divs[best].bclk_div;
  1410. /* LRCLK is a simple fraction of BCLK */
  1411. dev_dbg(codec->dev, "LRCLK_RATE is %d\n", wm8904->bclk / wm8904->fs);
  1412. aif3 |= wm8904->bclk / wm8904->fs;
  1413. /* Apply the settings */
  1414. snd_soc_update_bits(codec, WM8904_DAC_DIGITAL_1,
  1415. WM8904_DAC_SB_FILT, dac_digital1);
  1416. snd_soc_update_bits(codec, WM8904_AUDIO_INTERFACE_1,
  1417. WM8904_AIF_WL_MASK, aif1);
  1418. snd_soc_update_bits(codec, WM8904_AUDIO_INTERFACE_2,
  1419. WM8904_BCLK_DIV_MASK, aif2);
  1420. snd_soc_update_bits(codec, WM8904_AUDIO_INTERFACE_3,
  1421. WM8904_LRCLK_RATE_MASK, aif3);
  1422. snd_soc_update_bits(codec, WM8904_CLOCK_RATES_1,
  1423. WM8904_SAMPLE_RATE_MASK |
  1424. WM8904_CLK_SYS_RATE_MASK, clock1);
  1425. /* Update filters for the new settings */
  1426. wm8904_set_retune_mobile(codec);
  1427. wm8904_set_deemph(codec);
  1428. return 0;
  1429. }
  1430. static int wm8904_set_sysclk(struct snd_soc_dai *dai, int clk_id,
  1431. unsigned int freq, int dir)
  1432. {
  1433. struct snd_soc_codec *codec = dai->codec;
  1434. struct wm8904_priv *priv = snd_soc_codec_get_drvdata(codec);
  1435. switch (clk_id) {
  1436. case WM8904_CLK_MCLK:
  1437. priv->sysclk_src = clk_id;
  1438. priv->mclk_rate = freq;
  1439. break;
  1440. case WM8904_CLK_FLL:
  1441. priv->sysclk_src = clk_id;
  1442. break;
  1443. default:
  1444. return -EINVAL;
  1445. }
  1446. dev_dbg(dai->dev, "Clock source is %d at %uHz\n", clk_id, freq);
  1447. wm8904_configure_clocking(codec);
  1448. return 0;
  1449. }
  1450. static int wm8904_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  1451. {
  1452. struct snd_soc_codec *codec = dai->codec;
  1453. unsigned int aif1 = 0;
  1454. unsigned int aif3 = 0;
  1455. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1456. case SND_SOC_DAIFMT_CBS_CFS:
  1457. break;
  1458. case SND_SOC_DAIFMT_CBS_CFM:
  1459. aif3 |= WM8904_LRCLK_DIR;
  1460. break;
  1461. case SND_SOC_DAIFMT_CBM_CFS:
  1462. aif1 |= WM8904_BCLK_DIR;
  1463. break;
  1464. case SND_SOC_DAIFMT_CBM_CFM:
  1465. aif1 |= WM8904_BCLK_DIR;
  1466. aif3 |= WM8904_LRCLK_DIR;
  1467. break;
  1468. default:
  1469. return -EINVAL;
  1470. }
  1471. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1472. case SND_SOC_DAIFMT_DSP_B:
  1473. aif1 |= WM8904_AIF_LRCLK_INV;
  1474. case SND_SOC_DAIFMT_DSP_A:
  1475. aif1 |= 0x3;
  1476. break;
  1477. case SND_SOC_DAIFMT_I2S:
  1478. aif1 |= 0x2;
  1479. break;
  1480. case SND_SOC_DAIFMT_RIGHT_J:
  1481. break;
  1482. case SND_SOC_DAIFMT_LEFT_J:
  1483. aif1 |= 0x1;
  1484. break;
  1485. default:
  1486. return -EINVAL;
  1487. }
  1488. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1489. case SND_SOC_DAIFMT_DSP_A:
  1490. case SND_SOC_DAIFMT_DSP_B:
  1491. /* frame inversion not valid for DSP modes */
  1492. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1493. case SND_SOC_DAIFMT_NB_NF:
  1494. break;
  1495. case SND_SOC_DAIFMT_IB_NF:
  1496. aif1 |= WM8904_AIF_BCLK_INV;
  1497. break;
  1498. default:
  1499. return -EINVAL;
  1500. }
  1501. break;
  1502. case SND_SOC_DAIFMT_I2S:
  1503. case SND_SOC_DAIFMT_RIGHT_J:
  1504. case SND_SOC_DAIFMT_LEFT_J:
  1505. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1506. case SND_SOC_DAIFMT_NB_NF:
  1507. break;
  1508. case SND_SOC_DAIFMT_IB_IF:
  1509. aif1 |= WM8904_AIF_BCLK_INV | WM8904_AIF_LRCLK_INV;
  1510. break;
  1511. case SND_SOC_DAIFMT_IB_NF:
  1512. aif1 |= WM8904_AIF_BCLK_INV;
  1513. break;
  1514. case SND_SOC_DAIFMT_NB_IF:
  1515. aif1 |= WM8904_AIF_LRCLK_INV;
  1516. break;
  1517. default:
  1518. return -EINVAL;
  1519. }
  1520. break;
  1521. default:
  1522. return -EINVAL;
  1523. }
  1524. snd_soc_update_bits(codec, WM8904_AUDIO_INTERFACE_1,
  1525. WM8904_AIF_BCLK_INV | WM8904_AIF_LRCLK_INV |
  1526. WM8904_AIF_FMT_MASK | WM8904_BCLK_DIR, aif1);
  1527. snd_soc_update_bits(codec, WM8904_AUDIO_INTERFACE_3,
  1528. WM8904_LRCLK_DIR, aif3);
  1529. return 0;
  1530. }
  1531. static int wm8904_set_tdm_slot(struct snd_soc_dai *dai, unsigned int tx_mask,
  1532. unsigned int rx_mask, int slots, int slot_width)
  1533. {
  1534. struct snd_soc_codec *codec = dai->codec;
  1535. struct wm8904_priv *wm8904 = snd_soc_codec_get_drvdata(codec);
  1536. int aif1 = 0;
  1537. /* Don't need to validate anything if we're turning off TDM */
  1538. if (slots == 0)
  1539. goto out;
  1540. /* Note that we allow configurations we can't handle ourselves -
  1541. * for example, we can generate clocks for slots 2 and up even if
  1542. * we can't use those slots ourselves.
  1543. */
  1544. aif1 |= WM8904_AIFADC_TDM | WM8904_AIFDAC_TDM;
  1545. switch (rx_mask) {
  1546. case 3:
  1547. break;
  1548. case 0xc:
  1549. aif1 |= WM8904_AIFADC_TDM_CHAN;
  1550. break;
  1551. default:
  1552. return -EINVAL;
  1553. }
  1554. switch (tx_mask) {
  1555. case 3:
  1556. break;
  1557. case 0xc:
  1558. aif1 |= WM8904_AIFDAC_TDM_CHAN;
  1559. break;
  1560. default:
  1561. return -EINVAL;
  1562. }
  1563. out:
  1564. wm8904->tdm_width = slot_width;
  1565. wm8904->tdm_slots = slots / 2;
  1566. snd_soc_update_bits(codec, WM8904_AUDIO_INTERFACE_1,
  1567. WM8904_AIFADC_TDM | WM8904_AIFADC_TDM_CHAN |
  1568. WM8904_AIFDAC_TDM | WM8904_AIFDAC_TDM_CHAN, aif1);
  1569. return 0;
  1570. }
  1571. struct _fll_div {
  1572. u16 fll_fratio;
  1573. u16 fll_outdiv;
  1574. u16 fll_clk_ref_div;
  1575. u16 n;
  1576. u16 k;
  1577. };
  1578. /* The size in bits of the FLL divide multiplied by 10
  1579. * to allow rounding later */
  1580. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  1581. static struct {
  1582. unsigned int min;
  1583. unsigned int max;
  1584. u16 fll_fratio;
  1585. int ratio;
  1586. } fll_fratios[] = {
  1587. { 0, 64000, 4, 16 },
  1588. { 64000, 128000, 3, 8 },
  1589. { 128000, 256000, 2, 4 },
  1590. { 256000, 1000000, 1, 2 },
  1591. { 1000000, 13500000, 0, 1 },
  1592. };
  1593. static int fll_factors(struct _fll_div *fll_div, unsigned int Fref,
  1594. unsigned int Fout)
  1595. {
  1596. u64 Kpart;
  1597. unsigned int K, Ndiv, Nmod, target;
  1598. unsigned int div;
  1599. int i;
  1600. /* Fref must be <=13.5MHz */
  1601. div = 1;
  1602. fll_div->fll_clk_ref_div = 0;
  1603. while ((Fref / div) > 13500000) {
  1604. div *= 2;
  1605. fll_div->fll_clk_ref_div++;
  1606. if (div > 8) {
  1607. pr_err("Can't scale %dMHz input down to <=13.5MHz\n",
  1608. Fref);
  1609. return -EINVAL;
  1610. }
  1611. }
  1612. pr_debug("Fref=%u Fout=%u\n", Fref, Fout);
  1613. /* Apply the division for our remaining calculations */
  1614. Fref /= div;
  1615. /* Fvco should be 90-100MHz; don't check the upper bound */
  1616. div = 4;
  1617. while (Fout * div < 90000000) {
  1618. div++;
  1619. if (div > 64) {
  1620. pr_err("Unable to find FLL_OUTDIV for Fout=%uHz\n",
  1621. Fout);
  1622. return -EINVAL;
  1623. }
  1624. }
  1625. target = Fout * div;
  1626. fll_div->fll_outdiv = div - 1;
  1627. pr_debug("Fvco=%dHz\n", target);
  1628. /* Find an appropraite FLL_FRATIO and factor it out of the target */
  1629. for (i = 0; i < ARRAY_SIZE(fll_fratios); i++) {
  1630. if (fll_fratios[i].min <= Fref && Fref <= fll_fratios[i].max) {
  1631. fll_div->fll_fratio = fll_fratios[i].fll_fratio;
  1632. target /= fll_fratios[i].ratio;
  1633. break;
  1634. }
  1635. }
  1636. if (i == ARRAY_SIZE(fll_fratios)) {
  1637. pr_err("Unable to find FLL_FRATIO for Fref=%uHz\n", Fref);
  1638. return -EINVAL;
  1639. }
  1640. /* Now, calculate N.K */
  1641. Ndiv = target / Fref;
  1642. fll_div->n = Ndiv;
  1643. Nmod = target % Fref;
  1644. pr_debug("Nmod=%d\n", Nmod);
  1645. /* Calculate fractional part - scale up so we can round. */
  1646. Kpart = FIXED_FLL_SIZE * (long long)Nmod;
  1647. do_div(Kpart, Fref);
  1648. K = Kpart & 0xFFFFFFFF;
  1649. if ((K % 10) >= 5)
  1650. K += 5;
  1651. /* Move down to proper range now rounding is done */
  1652. fll_div->k = K / 10;
  1653. pr_debug("N=%x K=%x FLL_FRATIO=%x FLL_OUTDIV=%x FLL_CLK_REF_DIV=%x\n",
  1654. fll_div->n, fll_div->k,
  1655. fll_div->fll_fratio, fll_div->fll_outdiv,
  1656. fll_div->fll_clk_ref_div);
  1657. return 0;
  1658. }
  1659. static int wm8904_set_fll(struct snd_soc_dai *dai, int fll_id, int source,
  1660. unsigned int Fref, unsigned int Fout)
  1661. {
  1662. struct snd_soc_codec *codec = dai->codec;
  1663. struct wm8904_priv *wm8904 = snd_soc_codec_get_drvdata(codec);
  1664. struct _fll_div fll_div;
  1665. int ret, val;
  1666. int clock2, fll1;
  1667. /* Any change? */
  1668. if (source == wm8904->fll_src && Fref == wm8904->fll_fref &&
  1669. Fout == wm8904->fll_fout)
  1670. return 0;
  1671. clock2 = snd_soc_read(codec, WM8904_CLOCK_RATES_2);
  1672. if (Fout == 0) {
  1673. dev_dbg(codec->dev, "FLL disabled\n");
  1674. wm8904->fll_fref = 0;
  1675. wm8904->fll_fout = 0;
  1676. /* Gate SYSCLK to avoid glitches */
  1677. snd_soc_update_bits(codec, WM8904_CLOCK_RATES_2,
  1678. WM8904_CLK_SYS_ENA, 0);
  1679. snd_soc_update_bits(codec, WM8904_FLL_CONTROL_1,
  1680. WM8904_FLL_OSC_ENA | WM8904_FLL_ENA, 0);
  1681. goto out;
  1682. }
  1683. /* Validate the FLL ID */
  1684. switch (source) {
  1685. case WM8904_FLL_MCLK:
  1686. case WM8904_FLL_LRCLK:
  1687. case WM8904_FLL_BCLK:
  1688. ret = fll_factors(&fll_div, Fref, Fout);
  1689. if (ret != 0)
  1690. return ret;
  1691. break;
  1692. case WM8904_FLL_FREE_RUNNING:
  1693. dev_dbg(codec->dev, "Using free running FLL\n");
  1694. /* Force 12MHz and output/4 for now */
  1695. Fout = 12000000;
  1696. Fref = 12000000;
  1697. memset(&fll_div, 0, sizeof(fll_div));
  1698. fll_div.fll_outdiv = 3;
  1699. break;
  1700. default:
  1701. dev_err(codec->dev, "Unknown FLL ID %d\n", fll_id);
  1702. return -EINVAL;
  1703. }
  1704. /* Save current state then disable the FLL and SYSCLK to avoid
  1705. * misclocking */
  1706. fll1 = snd_soc_read(codec, WM8904_FLL_CONTROL_1);
  1707. snd_soc_update_bits(codec, WM8904_CLOCK_RATES_2,
  1708. WM8904_CLK_SYS_ENA, 0);
  1709. snd_soc_update_bits(codec, WM8904_FLL_CONTROL_1,
  1710. WM8904_FLL_OSC_ENA | WM8904_FLL_ENA, 0);
  1711. /* Unlock forced oscilator control to switch it on/off */
  1712. snd_soc_update_bits(codec, WM8904_CONTROL_INTERFACE_TEST_1,
  1713. WM8904_USER_KEY, WM8904_USER_KEY);
  1714. if (fll_id == WM8904_FLL_FREE_RUNNING) {
  1715. val = WM8904_FLL_FRC_NCO;
  1716. } else {
  1717. val = 0;
  1718. }
  1719. snd_soc_update_bits(codec, WM8904_FLL_NCO_TEST_1, WM8904_FLL_FRC_NCO,
  1720. val);
  1721. snd_soc_update_bits(codec, WM8904_CONTROL_INTERFACE_TEST_1,
  1722. WM8904_USER_KEY, 0);
  1723. switch (fll_id) {
  1724. case WM8904_FLL_MCLK:
  1725. snd_soc_update_bits(codec, WM8904_FLL_CONTROL_5,
  1726. WM8904_FLL_CLK_REF_SRC_MASK, 0);
  1727. break;
  1728. case WM8904_FLL_LRCLK:
  1729. snd_soc_update_bits(codec, WM8904_FLL_CONTROL_5,
  1730. WM8904_FLL_CLK_REF_SRC_MASK, 1);
  1731. break;
  1732. case WM8904_FLL_BCLK:
  1733. snd_soc_update_bits(codec, WM8904_FLL_CONTROL_5,
  1734. WM8904_FLL_CLK_REF_SRC_MASK, 2);
  1735. break;
  1736. }
  1737. if (fll_div.k)
  1738. val = WM8904_FLL_FRACN_ENA;
  1739. else
  1740. val = 0;
  1741. snd_soc_update_bits(codec, WM8904_FLL_CONTROL_1,
  1742. WM8904_FLL_FRACN_ENA, val);
  1743. snd_soc_update_bits(codec, WM8904_FLL_CONTROL_2,
  1744. WM8904_FLL_OUTDIV_MASK | WM8904_FLL_FRATIO_MASK,
  1745. (fll_div.fll_outdiv << WM8904_FLL_OUTDIV_SHIFT) |
  1746. (fll_div.fll_fratio << WM8904_FLL_FRATIO_SHIFT));
  1747. snd_soc_write(codec, WM8904_FLL_CONTROL_3, fll_div.k);
  1748. snd_soc_update_bits(codec, WM8904_FLL_CONTROL_4, WM8904_FLL_N_MASK,
  1749. fll_div.n << WM8904_FLL_N_SHIFT);
  1750. snd_soc_update_bits(codec, WM8904_FLL_CONTROL_5,
  1751. WM8904_FLL_CLK_REF_DIV_MASK,
  1752. fll_div.fll_clk_ref_div
  1753. << WM8904_FLL_CLK_REF_DIV_SHIFT);
  1754. dev_dbg(codec->dev, "FLL configured for %dHz->%dHz\n", Fref, Fout);
  1755. wm8904->fll_fref = Fref;
  1756. wm8904->fll_fout = Fout;
  1757. wm8904->fll_src = source;
  1758. /* Enable the FLL if it was previously active */
  1759. snd_soc_update_bits(codec, WM8904_FLL_CONTROL_1,
  1760. WM8904_FLL_OSC_ENA, fll1);
  1761. snd_soc_update_bits(codec, WM8904_FLL_CONTROL_1,
  1762. WM8904_FLL_ENA, fll1);
  1763. out:
  1764. /* Reenable SYSCLK if it was previously active */
  1765. snd_soc_update_bits(codec, WM8904_CLOCK_RATES_2,
  1766. WM8904_CLK_SYS_ENA, clock2);
  1767. return 0;
  1768. }
  1769. static int wm8904_digital_mute(struct snd_soc_dai *codec_dai, int mute)
  1770. {
  1771. struct snd_soc_codec *codec = codec_dai->codec;
  1772. int val;
  1773. if (mute)
  1774. val = WM8904_DAC_MUTE;
  1775. else
  1776. val = 0;
  1777. snd_soc_update_bits(codec, WM8904_DAC_DIGITAL_1, WM8904_DAC_MUTE, val);
  1778. return 0;
  1779. }
  1780. static void wm8904_sync_cache(struct snd_soc_codec *codec)
  1781. {
  1782. u16 *reg_cache = codec->reg_cache;
  1783. int i;
  1784. if (!codec->cache_sync)
  1785. return;
  1786. codec->cache_only = 0;
  1787. /* Sync back cached values if they're different from the
  1788. * hardware default.
  1789. */
  1790. for (i = 1; i < codec->driver->reg_cache_size; i++) {
  1791. if (!wm8904_access[i].writable)
  1792. continue;
  1793. if (reg_cache[i] == wm8904_reg[i])
  1794. continue;
  1795. snd_soc_write(codec, i, reg_cache[i]);
  1796. }
  1797. codec->cache_sync = 0;
  1798. }
  1799. static int wm8904_set_bias_level(struct snd_soc_codec *codec,
  1800. enum snd_soc_bias_level level)
  1801. {
  1802. struct wm8904_priv *wm8904 = snd_soc_codec_get_drvdata(codec);
  1803. int ret;
  1804. switch (level) {
  1805. case SND_SOC_BIAS_ON:
  1806. break;
  1807. case SND_SOC_BIAS_PREPARE:
  1808. /* VMID resistance 2*50k */
  1809. snd_soc_update_bits(codec, WM8904_VMID_CONTROL_0,
  1810. WM8904_VMID_RES_MASK,
  1811. 0x1 << WM8904_VMID_RES_SHIFT);
  1812. /* Normal bias current */
  1813. snd_soc_update_bits(codec, WM8904_BIAS_CONTROL_0,
  1814. WM8904_ISEL_MASK, 2 << WM8904_ISEL_SHIFT);
  1815. break;
  1816. case SND_SOC_BIAS_STANDBY:
  1817. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1818. ret = regulator_bulk_enable(ARRAY_SIZE(wm8904->supplies),
  1819. wm8904->supplies);
  1820. if (ret != 0) {
  1821. dev_err(codec->dev,
  1822. "Failed to enable supplies: %d\n",
  1823. ret);
  1824. return ret;
  1825. }
  1826. wm8904_sync_cache(codec);
  1827. /* Enable bias */
  1828. snd_soc_update_bits(codec, WM8904_BIAS_CONTROL_0,
  1829. WM8904_BIAS_ENA, WM8904_BIAS_ENA);
  1830. /* Enable VMID, VMID buffering, 2*5k resistance */
  1831. snd_soc_update_bits(codec, WM8904_VMID_CONTROL_0,
  1832. WM8904_VMID_ENA |
  1833. WM8904_VMID_RES_MASK,
  1834. WM8904_VMID_ENA |
  1835. 0x3 << WM8904_VMID_RES_SHIFT);
  1836. /* Let VMID ramp */
  1837. msleep(1);
  1838. }
  1839. /* Maintain VMID with 2*250k */
  1840. snd_soc_update_bits(codec, WM8904_VMID_CONTROL_0,
  1841. WM8904_VMID_RES_MASK,
  1842. 0x2 << WM8904_VMID_RES_SHIFT);
  1843. /* Bias current *0.5 */
  1844. snd_soc_update_bits(codec, WM8904_BIAS_CONTROL_0,
  1845. WM8904_ISEL_MASK, 0);
  1846. break;
  1847. case SND_SOC_BIAS_OFF:
  1848. /* Turn off VMID */
  1849. snd_soc_update_bits(codec, WM8904_VMID_CONTROL_0,
  1850. WM8904_VMID_RES_MASK | WM8904_VMID_ENA, 0);
  1851. /* Stop bias generation */
  1852. snd_soc_update_bits(codec, WM8904_BIAS_CONTROL_0,
  1853. WM8904_BIAS_ENA, 0);
  1854. #ifdef CONFIG_REGULATOR
  1855. /* Post 2.6.34 we will be able to get a callback when
  1856. * the regulators are disabled which we can use but
  1857. * for now just assume that the power will be cut if
  1858. * the regulator API is in use.
  1859. */
  1860. codec->cache_sync = 1;
  1861. #endif
  1862. regulator_bulk_disable(ARRAY_SIZE(wm8904->supplies),
  1863. wm8904->supplies);
  1864. break;
  1865. }
  1866. codec->dapm.bias_level = level;
  1867. return 0;
  1868. }
  1869. #define WM8904_RATES SNDRV_PCM_RATE_8000_96000
  1870. #define WM8904_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  1871. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  1872. static struct snd_soc_dai_ops wm8904_dai_ops = {
  1873. .set_sysclk = wm8904_set_sysclk,
  1874. .set_fmt = wm8904_set_fmt,
  1875. .set_tdm_slot = wm8904_set_tdm_slot,
  1876. .set_pll = wm8904_set_fll,
  1877. .hw_params = wm8904_hw_params,
  1878. .digital_mute = wm8904_digital_mute,
  1879. };
  1880. static struct snd_soc_dai_driver wm8904_dai = {
  1881. .name = "wm8904-hifi",
  1882. .playback = {
  1883. .stream_name = "Playback",
  1884. .channels_min = 2,
  1885. .channels_max = 2,
  1886. .rates = WM8904_RATES,
  1887. .formats = WM8904_FORMATS,
  1888. },
  1889. .capture = {
  1890. .stream_name = "Capture",
  1891. .channels_min = 2,
  1892. .channels_max = 2,
  1893. .rates = WM8904_RATES,
  1894. .formats = WM8904_FORMATS,
  1895. },
  1896. .ops = &wm8904_dai_ops,
  1897. .symmetric_rates = 1,
  1898. };
  1899. #ifdef CONFIG_PM
  1900. static int wm8904_suspend(struct snd_soc_codec *codec, pm_message_t state)
  1901. {
  1902. wm8904_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1903. return 0;
  1904. }
  1905. static int wm8904_resume(struct snd_soc_codec *codec)
  1906. {
  1907. wm8904_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1908. return 0;
  1909. }
  1910. #else
  1911. #define wm8904_suspend NULL
  1912. #define wm8904_resume NULL
  1913. #endif
  1914. static void wm8904_handle_retune_mobile_pdata(struct snd_soc_codec *codec)
  1915. {
  1916. struct wm8904_priv *wm8904 = snd_soc_codec_get_drvdata(codec);
  1917. struct wm8904_pdata *pdata = wm8904->pdata;
  1918. struct snd_kcontrol_new control =
  1919. SOC_ENUM_EXT("EQ Mode",
  1920. wm8904->retune_mobile_enum,
  1921. wm8904_get_retune_mobile_enum,
  1922. wm8904_put_retune_mobile_enum);
  1923. int ret, i, j;
  1924. const char **t;
  1925. /* We need an array of texts for the enum API but the number
  1926. * of texts is likely to be less than the number of
  1927. * configurations due to the sample rate dependency of the
  1928. * configurations. */
  1929. wm8904->num_retune_mobile_texts = 0;
  1930. wm8904->retune_mobile_texts = NULL;
  1931. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  1932. for (j = 0; j < wm8904->num_retune_mobile_texts; j++) {
  1933. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  1934. wm8904->retune_mobile_texts[j]) == 0)
  1935. break;
  1936. }
  1937. if (j != wm8904->num_retune_mobile_texts)
  1938. continue;
  1939. /* Expand the array... */
  1940. t = krealloc(wm8904->retune_mobile_texts,
  1941. sizeof(char *) *
  1942. (wm8904->num_retune_mobile_texts + 1),
  1943. GFP_KERNEL);
  1944. if (t == NULL)
  1945. continue;
  1946. /* ...store the new entry... */
  1947. t[wm8904->num_retune_mobile_texts] =
  1948. pdata->retune_mobile_cfgs[i].name;
  1949. /* ...and remember the new version. */
  1950. wm8904->num_retune_mobile_texts++;
  1951. wm8904->retune_mobile_texts = t;
  1952. }
  1953. dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
  1954. wm8904->num_retune_mobile_texts);
  1955. wm8904->retune_mobile_enum.max = wm8904->num_retune_mobile_texts;
  1956. wm8904->retune_mobile_enum.texts = wm8904->retune_mobile_texts;
  1957. ret = snd_soc_add_controls(codec, &control, 1);
  1958. if (ret != 0)
  1959. dev_err(codec->dev,
  1960. "Failed to add ReTune Mobile control: %d\n", ret);
  1961. }
  1962. static void wm8904_handle_pdata(struct snd_soc_codec *codec)
  1963. {
  1964. struct wm8904_priv *wm8904 = snd_soc_codec_get_drvdata(codec);
  1965. struct wm8904_pdata *pdata = wm8904->pdata;
  1966. int ret, i;
  1967. if (!pdata) {
  1968. snd_soc_add_controls(codec, wm8904_eq_controls,
  1969. ARRAY_SIZE(wm8904_eq_controls));
  1970. return;
  1971. }
  1972. dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
  1973. if (pdata->num_drc_cfgs) {
  1974. struct snd_kcontrol_new control =
  1975. SOC_ENUM_EXT("DRC Mode", wm8904->drc_enum,
  1976. wm8904_get_drc_enum, wm8904_put_drc_enum);
  1977. /* We need an array of texts for the enum API */
  1978. wm8904->drc_texts = kmalloc(sizeof(char *)
  1979. * pdata->num_drc_cfgs, GFP_KERNEL);
  1980. if (!wm8904->drc_texts) {
  1981. dev_err(codec->dev,
  1982. "Failed to allocate %d DRC config texts\n",
  1983. pdata->num_drc_cfgs);
  1984. return;
  1985. }
  1986. for (i = 0; i < pdata->num_drc_cfgs; i++)
  1987. wm8904->drc_texts[i] = pdata->drc_cfgs[i].name;
  1988. wm8904->drc_enum.max = pdata->num_drc_cfgs;
  1989. wm8904->drc_enum.texts = wm8904->drc_texts;
  1990. ret = snd_soc_add_controls(codec, &control, 1);
  1991. if (ret != 0)
  1992. dev_err(codec->dev,
  1993. "Failed to add DRC mode control: %d\n", ret);
  1994. wm8904_set_drc(codec);
  1995. }
  1996. dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
  1997. pdata->num_retune_mobile_cfgs);
  1998. if (pdata->num_retune_mobile_cfgs)
  1999. wm8904_handle_retune_mobile_pdata(codec);
  2000. else
  2001. snd_soc_add_controls(codec, wm8904_eq_controls,
  2002. ARRAY_SIZE(wm8904_eq_controls));
  2003. }
  2004. static int wm8904_probe(struct snd_soc_codec *codec)
  2005. {
  2006. struct wm8904_priv *wm8904 = snd_soc_codec_get_drvdata(codec);
  2007. struct wm8904_pdata *pdata = wm8904->pdata;
  2008. u16 *reg_cache = codec->reg_cache;
  2009. int ret, i;
  2010. codec->cache_sync = 1;
  2011. codec->dapm.idle_bias_off = 1;
  2012. switch (wm8904->devtype) {
  2013. case WM8904:
  2014. break;
  2015. case WM8912:
  2016. memset(&wm8904_dai.capture, 0, sizeof(wm8904_dai.capture));
  2017. break;
  2018. default:
  2019. dev_err(codec->dev, "Unknown device type %d\n",
  2020. wm8904->devtype);
  2021. return -EINVAL;
  2022. }
  2023. ret = snd_soc_codec_set_cache_io(codec, 8, 16, SND_SOC_I2C);
  2024. if (ret != 0) {
  2025. dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
  2026. return ret;
  2027. }
  2028. for (i = 0; i < ARRAY_SIZE(wm8904->supplies); i++)
  2029. wm8904->supplies[i].supply = wm8904_supply_names[i];
  2030. ret = regulator_bulk_get(codec->dev, ARRAY_SIZE(wm8904->supplies),
  2031. wm8904->supplies);
  2032. if (ret != 0) {
  2033. dev_err(codec->dev, "Failed to request supplies: %d\n", ret);
  2034. return ret;
  2035. }
  2036. ret = regulator_bulk_enable(ARRAY_SIZE(wm8904->supplies),
  2037. wm8904->supplies);
  2038. if (ret != 0) {
  2039. dev_err(codec->dev, "Failed to enable supplies: %d\n", ret);
  2040. goto err_get;
  2041. }
  2042. ret = snd_soc_read(codec, WM8904_SW_RESET_AND_ID);
  2043. if (ret < 0) {
  2044. dev_err(codec->dev, "Failed to read ID register\n");
  2045. goto err_enable;
  2046. }
  2047. if (ret != wm8904_reg[WM8904_SW_RESET_AND_ID]) {
  2048. dev_err(codec->dev, "Device is not a WM8904, ID is %x\n", ret);
  2049. ret = -EINVAL;
  2050. goto err_enable;
  2051. }
  2052. ret = snd_soc_read(codec, WM8904_REVISION);
  2053. if (ret < 0) {
  2054. dev_err(codec->dev, "Failed to read device revision: %d\n",
  2055. ret);
  2056. goto err_enable;
  2057. }
  2058. dev_info(codec->dev, "revision %c\n", ret + 'A');
  2059. ret = wm8904_reset(codec);
  2060. if (ret < 0) {
  2061. dev_err(codec->dev, "Failed to issue reset\n");
  2062. goto err_enable;
  2063. }
  2064. /* Change some default settings - latch VU and enable ZC */
  2065. snd_soc_update_bits(codec, WM8904_ADC_DIGITAL_VOLUME_LEFT,
  2066. WM8904_ADC_VU, WM8904_ADC_VU);
  2067. snd_soc_update_bits(codec, WM8904_ADC_DIGITAL_VOLUME_RIGHT,
  2068. WM8904_ADC_VU, WM8904_ADC_VU);
  2069. snd_soc_update_bits(codec, WM8904_DAC_DIGITAL_VOLUME_LEFT,
  2070. WM8904_DAC_VU, WM8904_DAC_VU);
  2071. snd_soc_update_bits(codec, WM8904_DAC_DIGITAL_VOLUME_RIGHT,
  2072. WM8904_DAC_VU, WM8904_DAC_VU);
  2073. snd_soc_update_bits(codec, WM8904_ANALOGUE_OUT1_LEFT,
  2074. WM8904_HPOUT_VU | WM8904_HPOUTLZC,
  2075. WM8904_HPOUT_VU | WM8904_HPOUTLZC);
  2076. snd_soc_update_bits(codec, WM8904_ANALOGUE_OUT1_RIGHT,
  2077. WM8904_HPOUT_VU | WM8904_HPOUTRZC,
  2078. WM8904_HPOUT_VU | WM8904_HPOUTRZC);
  2079. snd_soc_update_bits(codec, WM8904_ANALOGUE_OUT2_LEFT,
  2080. WM8904_LINEOUT_VU | WM8904_LINEOUTLZC,
  2081. WM8904_LINEOUT_VU | WM8904_LINEOUTLZC);
  2082. snd_soc_update_bits(codec, WM8904_ANALOGUE_OUT2_RIGHT,
  2083. WM8904_LINEOUT_VU | WM8904_LINEOUTRZC,
  2084. WM8904_LINEOUT_VU | WM8904_LINEOUTRZC);
  2085. snd_soc_update_bits(codec, WM8904_CLOCK_RATES_0,
  2086. WM8904_SR_MODE, 0);
  2087. /* Apply configuration from the platform data. */
  2088. if (wm8904->pdata) {
  2089. for (i = 0; i < WM8904_GPIO_REGS; i++) {
  2090. if (!pdata->gpio_cfg[i])
  2091. continue;
  2092. reg_cache[WM8904_GPIO_CONTROL_1 + i]
  2093. = pdata->gpio_cfg[i] & 0xffff;
  2094. }
  2095. /* Zero is the default value for these anyway */
  2096. for (i = 0; i < WM8904_MIC_REGS; i++)
  2097. reg_cache[WM8904_MIC_BIAS_CONTROL_0 + i]
  2098. = pdata->mic_cfg[i];
  2099. }
  2100. /* Set Class W by default - this will be managed by the Class
  2101. * G widget at runtime where bypass paths are available.
  2102. */
  2103. snd_soc_update_bits(codec, WM8904_CLASS_W_0,
  2104. WM8904_CP_DYN_PWR, WM8904_CP_DYN_PWR);
  2105. /* Use normal bias source */
  2106. snd_soc_update_bits(codec, WM8904_BIAS_CONTROL_0,
  2107. WM8904_POBCTRL, 0);
  2108. wm8904_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  2109. /* Bias level configuration will have done an extra enable */
  2110. regulator_bulk_disable(ARRAY_SIZE(wm8904->supplies), wm8904->supplies);
  2111. wm8904_handle_pdata(codec);
  2112. wm8904_add_widgets(codec);
  2113. return 0;
  2114. err_enable:
  2115. regulator_bulk_disable(ARRAY_SIZE(wm8904->supplies), wm8904->supplies);
  2116. err_get:
  2117. regulator_bulk_free(ARRAY_SIZE(wm8904->supplies), wm8904->supplies);
  2118. return ret;
  2119. }
  2120. static int wm8904_remove(struct snd_soc_codec *codec)
  2121. {
  2122. struct wm8904_priv *wm8904 = snd_soc_codec_get_drvdata(codec);
  2123. wm8904_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2124. regulator_bulk_free(ARRAY_SIZE(wm8904->supplies), wm8904->supplies);
  2125. kfree(wm8904->retune_mobile_texts);
  2126. kfree(wm8904->drc_texts);
  2127. return 0;
  2128. }
  2129. static struct snd_soc_codec_driver soc_codec_dev_wm8904 = {
  2130. .probe = wm8904_probe,
  2131. .remove = wm8904_remove,
  2132. .suspend = wm8904_suspend,
  2133. .resume = wm8904_resume,
  2134. .set_bias_level = wm8904_set_bias_level,
  2135. .reg_cache_size = ARRAY_SIZE(wm8904_reg),
  2136. .reg_word_size = sizeof(u16),
  2137. .reg_cache_default = wm8904_reg,
  2138. .volatile_register = wm8904_volatile_register,
  2139. };
  2140. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  2141. static __devinit int wm8904_i2c_probe(struct i2c_client *i2c,
  2142. const struct i2c_device_id *id)
  2143. {
  2144. struct wm8904_priv *wm8904;
  2145. int ret;
  2146. wm8904 = kzalloc(sizeof(struct wm8904_priv), GFP_KERNEL);
  2147. if (wm8904 == NULL)
  2148. return -ENOMEM;
  2149. wm8904->devtype = id->driver_data;
  2150. i2c_set_clientdata(i2c, wm8904);
  2151. wm8904->control_data = i2c;
  2152. wm8904->pdata = i2c->dev.platform_data;
  2153. ret = snd_soc_register_codec(&i2c->dev,
  2154. &soc_codec_dev_wm8904, &wm8904_dai, 1);
  2155. if (ret < 0)
  2156. kfree(wm8904);
  2157. return ret;
  2158. }
  2159. static __devexit int wm8904_i2c_remove(struct i2c_client *client)
  2160. {
  2161. snd_soc_unregister_codec(&client->dev);
  2162. kfree(i2c_get_clientdata(client));
  2163. return 0;
  2164. }
  2165. static const struct i2c_device_id wm8904_i2c_id[] = {
  2166. { "wm8904", WM8904 },
  2167. { "wm8912", WM8912 },
  2168. { }
  2169. };
  2170. MODULE_DEVICE_TABLE(i2c, wm8904_i2c_id);
  2171. static struct i2c_driver wm8904_i2c_driver = {
  2172. .driver = {
  2173. .name = "wm8904-codec",
  2174. .owner = THIS_MODULE,
  2175. },
  2176. .probe = wm8904_i2c_probe,
  2177. .remove = __devexit_p(wm8904_i2c_remove),
  2178. .id_table = wm8904_i2c_id,
  2179. };
  2180. #endif
  2181. static int __init wm8904_modinit(void)
  2182. {
  2183. int ret = 0;
  2184. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  2185. ret = i2c_add_driver(&wm8904_i2c_driver);
  2186. if (ret != 0) {
  2187. printk(KERN_ERR "Failed to register wm8904 I2C driver: %d\n",
  2188. ret);
  2189. }
  2190. #endif
  2191. return ret;
  2192. }
  2193. module_init(wm8904_modinit);
  2194. static void __exit wm8904_exit(void)
  2195. {
  2196. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  2197. i2c_del_driver(&wm8904_i2c_driver);
  2198. #endif
  2199. }
  2200. module_exit(wm8904_exit);
  2201. MODULE_DESCRIPTION("ASoC WM8904 driver");
  2202. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  2203. MODULE_LICENSE("GPL");