wm8903.c 61 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120
  1. /*
  2. * wm8903.c -- WM8903 ALSA SoC Audio driver
  3. *
  4. * Copyright 2008 Wolfson Microelectronics
  5. * Copyright 2011 NVIDIA, Inc.
  6. *
  7. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * TODO:
  14. * - TDM mode configuration.
  15. * - Digital microphone support.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/init.h>
  20. #include <linux/completion.h>
  21. #include <linux/delay.h>
  22. #include <linux/gpio.h>
  23. #include <linux/pm.h>
  24. #include <linux/i2c.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include <sound/core.h>
  28. #include <sound/jack.h>
  29. #include <sound/pcm.h>
  30. #include <sound/pcm_params.h>
  31. #include <sound/tlv.h>
  32. #include <sound/soc.h>
  33. #include <sound/initval.h>
  34. #include <sound/wm8903.h>
  35. #include <trace/events/asoc.h>
  36. #include "wm8903.h"
  37. /* Register defaults at reset */
  38. static u16 wm8903_reg_defaults[] = {
  39. 0x8903, /* R0 - SW Reset and ID */
  40. 0x0000, /* R1 - Revision Number */
  41. 0x0000, /* R2 */
  42. 0x0000, /* R3 */
  43. 0x0018, /* R4 - Bias Control 0 */
  44. 0x0000, /* R5 - VMID Control 0 */
  45. 0x0000, /* R6 - Mic Bias Control 0 */
  46. 0x0000, /* R7 */
  47. 0x0001, /* R8 - Analogue DAC 0 */
  48. 0x0000, /* R9 */
  49. 0x0001, /* R10 - Analogue ADC 0 */
  50. 0x0000, /* R11 */
  51. 0x0000, /* R12 - Power Management 0 */
  52. 0x0000, /* R13 - Power Management 1 */
  53. 0x0000, /* R14 - Power Management 2 */
  54. 0x0000, /* R15 - Power Management 3 */
  55. 0x0000, /* R16 - Power Management 4 */
  56. 0x0000, /* R17 - Power Management 5 */
  57. 0x0000, /* R18 - Power Management 6 */
  58. 0x0000, /* R19 */
  59. 0x0400, /* R20 - Clock Rates 0 */
  60. 0x0D07, /* R21 - Clock Rates 1 */
  61. 0x0000, /* R22 - Clock Rates 2 */
  62. 0x0000, /* R23 */
  63. 0x0050, /* R24 - Audio Interface 0 */
  64. 0x0242, /* R25 - Audio Interface 1 */
  65. 0x0008, /* R26 - Audio Interface 2 */
  66. 0x0022, /* R27 - Audio Interface 3 */
  67. 0x0000, /* R28 */
  68. 0x0000, /* R29 */
  69. 0x00C0, /* R30 - DAC Digital Volume Left */
  70. 0x00C0, /* R31 - DAC Digital Volume Right */
  71. 0x0000, /* R32 - DAC Digital 0 */
  72. 0x0000, /* R33 - DAC Digital 1 */
  73. 0x0000, /* R34 */
  74. 0x0000, /* R35 */
  75. 0x00C0, /* R36 - ADC Digital Volume Left */
  76. 0x00C0, /* R37 - ADC Digital Volume Right */
  77. 0x0000, /* R38 - ADC Digital 0 */
  78. 0x0073, /* R39 - Digital Microphone 0 */
  79. 0x09BF, /* R40 - DRC 0 */
  80. 0x3241, /* R41 - DRC 1 */
  81. 0x0020, /* R42 - DRC 2 */
  82. 0x0000, /* R43 - DRC 3 */
  83. 0x0085, /* R44 - Analogue Left Input 0 */
  84. 0x0085, /* R45 - Analogue Right Input 0 */
  85. 0x0044, /* R46 - Analogue Left Input 1 */
  86. 0x0044, /* R47 - Analogue Right Input 1 */
  87. 0x0000, /* R48 */
  88. 0x0000, /* R49 */
  89. 0x0008, /* R50 - Analogue Left Mix 0 */
  90. 0x0004, /* R51 - Analogue Right Mix 0 */
  91. 0x0000, /* R52 - Analogue Spk Mix Left 0 */
  92. 0x0000, /* R53 - Analogue Spk Mix Left 1 */
  93. 0x0000, /* R54 - Analogue Spk Mix Right 0 */
  94. 0x0000, /* R55 - Analogue Spk Mix Right 1 */
  95. 0x0000, /* R56 */
  96. 0x002D, /* R57 - Analogue OUT1 Left */
  97. 0x002D, /* R58 - Analogue OUT1 Right */
  98. 0x0039, /* R59 - Analogue OUT2 Left */
  99. 0x0039, /* R60 - Analogue OUT2 Right */
  100. 0x0100, /* R61 */
  101. 0x0139, /* R62 - Analogue OUT3 Left */
  102. 0x0139, /* R63 - Analogue OUT3 Right */
  103. 0x0000, /* R64 */
  104. 0x0000, /* R65 - Analogue SPK Output Control 0 */
  105. 0x0000, /* R66 */
  106. 0x0010, /* R67 - DC Servo 0 */
  107. 0x0100, /* R68 */
  108. 0x00A4, /* R69 - DC Servo 2 */
  109. 0x0807, /* R70 */
  110. 0x0000, /* R71 */
  111. 0x0000, /* R72 */
  112. 0x0000, /* R73 */
  113. 0x0000, /* R74 */
  114. 0x0000, /* R75 */
  115. 0x0000, /* R76 */
  116. 0x0000, /* R77 */
  117. 0x0000, /* R78 */
  118. 0x000E, /* R79 */
  119. 0x0000, /* R80 */
  120. 0x0000, /* R81 */
  121. 0x0000, /* R82 */
  122. 0x0000, /* R83 */
  123. 0x0000, /* R84 */
  124. 0x0000, /* R85 */
  125. 0x0000, /* R86 */
  126. 0x0006, /* R87 */
  127. 0x0000, /* R88 */
  128. 0x0000, /* R89 */
  129. 0x0000, /* R90 - Analogue HP 0 */
  130. 0x0060, /* R91 */
  131. 0x0000, /* R92 */
  132. 0x0000, /* R93 */
  133. 0x0000, /* R94 - Analogue Lineout 0 */
  134. 0x0060, /* R95 */
  135. 0x0000, /* R96 */
  136. 0x0000, /* R97 */
  137. 0x0000, /* R98 - Charge Pump 0 */
  138. 0x1F25, /* R99 */
  139. 0x2B19, /* R100 */
  140. 0x01C0, /* R101 */
  141. 0x01EF, /* R102 */
  142. 0x2B00, /* R103 */
  143. 0x0000, /* R104 - Class W 0 */
  144. 0x01C0, /* R105 */
  145. 0x1C10, /* R106 */
  146. 0x0000, /* R107 */
  147. 0x0000, /* R108 - Write Sequencer 0 */
  148. 0x0000, /* R109 - Write Sequencer 1 */
  149. 0x0000, /* R110 - Write Sequencer 2 */
  150. 0x0000, /* R111 - Write Sequencer 3 */
  151. 0x0000, /* R112 - Write Sequencer 4 */
  152. 0x0000, /* R113 */
  153. 0x0000, /* R114 - Control Interface */
  154. 0x0000, /* R115 */
  155. 0x00A8, /* R116 - GPIO Control 1 */
  156. 0x00A8, /* R117 - GPIO Control 2 */
  157. 0x00A8, /* R118 - GPIO Control 3 */
  158. 0x0220, /* R119 - GPIO Control 4 */
  159. 0x01A0, /* R120 - GPIO Control 5 */
  160. 0x0000, /* R121 - Interrupt Status 1 */
  161. 0xFFFF, /* R122 - Interrupt Status 1 Mask */
  162. 0x0000, /* R123 - Interrupt Polarity 1 */
  163. 0x0000, /* R124 */
  164. 0x0003, /* R125 */
  165. 0x0000, /* R126 - Interrupt Control */
  166. 0x0000, /* R127 */
  167. 0x0005, /* R128 */
  168. 0x0000, /* R129 - Control Interface Test 1 */
  169. 0x0000, /* R130 */
  170. 0x0000, /* R131 */
  171. 0x0000, /* R132 */
  172. 0x0000, /* R133 */
  173. 0x0000, /* R134 */
  174. 0x03FF, /* R135 */
  175. 0x0007, /* R136 */
  176. 0x0040, /* R137 */
  177. 0x0000, /* R138 */
  178. 0x0000, /* R139 */
  179. 0x0000, /* R140 */
  180. 0x0000, /* R141 */
  181. 0x0000, /* R142 */
  182. 0x0000, /* R143 */
  183. 0x0000, /* R144 */
  184. 0x0000, /* R145 */
  185. 0x0000, /* R146 */
  186. 0x0000, /* R147 */
  187. 0x4000, /* R148 */
  188. 0x6810, /* R149 - Charge Pump Test 1 */
  189. 0x0004, /* R150 */
  190. 0x0000, /* R151 */
  191. 0x0000, /* R152 */
  192. 0x0000, /* R153 */
  193. 0x0000, /* R154 */
  194. 0x0000, /* R155 */
  195. 0x0000, /* R156 */
  196. 0x0000, /* R157 */
  197. 0x0000, /* R158 */
  198. 0x0000, /* R159 */
  199. 0x0000, /* R160 */
  200. 0x0000, /* R161 */
  201. 0x0000, /* R162 */
  202. 0x0000, /* R163 */
  203. 0x0028, /* R164 - Clock Rate Test 4 */
  204. 0x0004, /* R165 */
  205. 0x0000, /* R166 */
  206. 0x0060, /* R167 */
  207. 0x0000, /* R168 */
  208. 0x0000, /* R169 */
  209. 0x0000, /* R170 */
  210. 0x0000, /* R171 */
  211. 0x0000, /* R172 - Analogue Output Bias 0 */
  212. };
  213. struct wm8903_priv {
  214. struct snd_soc_codec *codec;
  215. int sysclk;
  216. int irq;
  217. int fs;
  218. int deemph;
  219. int dcs_pending;
  220. int dcs_cache[4];
  221. /* Reference count */
  222. int class_w_users;
  223. struct snd_soc_jack *mic_jack;
  224. int mic_det;
  225. int mic_short;
  226. int mic_last_report;
  227. int mic_delay;
  228. #ifdef CONFIG_GPIOLIB
  229. struct gpio_chip gpio_chip;
  230. #endif
  231. };
  232. static int wm8903_volatile_register(struct snd_soc_codec *codec, unsigned int reg)
  233. {
  234. switch (reg) {
  235. case WM8903_SW_RESET_AND_ID:
  236. case WM8903_REVISION_NUMBER:
  237. case WM8903_INTERRUPT_STATUS_1:
  238. case WM8903_WRITE_SEQUENCER_4:
  239. case WM8903_POWER_MANAGEMENT_3:
  240. case WM8903_POWER_MANAGEMENT_2:
  241. case WM8903_DC_SERVO_READBACK_1:
  242. case WM8903_DC_SERVO_READBACK_2:
  243. case WM8903_DC_SERVO_READBACK_3:
  244. case WM8903_DC_SERVO_READBACK_4:
  245. return 1;
  246. default:
  247. return 0;
  248. }
  249. }
  250. static void wm8903_reset(struct snd_soc_codec *codec)
  251. {
  252. snd_soc_write(codec, WM8903_SW_RESET_AND_ID, 0);
  253. memcpy(codec->reg_cache, wm8903_reg_defaults,
  254. sizeof(wm8903_reg_defaults));
  255. }
  256. static int wm8903_cp_event(struct snd_soc_dapm_widget *w,
  257. struct snd_kcontrol *kcontrol, int event)
  258. {
  259. WARN_ON(event != SND_SOC_DAPM_POST_PMU);
  260. mdelay(4);
  261. return 0;
  262. }
  263. static int wm8903_dcs_event(struct snd_soc_dapm_widget *w,
  264. struct snd_kcontrol *kcontrol, int event)
  265. {
  266. struct snd_soc_codec *codec = w->codec;
  267. struct wm8903_priv *wm8903 = snd_soc_codec_get_drvdata(codec);
  268. switch (event) {
  269. case SND_SOC_DAPM_POST_PMU:
  270. wm8903->dcs_pending |= 1 << w->shift;
  271. break;
  272. case SND_SOC_DAPM_PRE_PMD:
  273. snd_soc_update_bits(codec, WM8903_DC_SERVO_0,
  274. 1 << w->shift, 0);
  275. break;
  276. }
  277. return 0;
  278. }
  279. #define WM8903_DCS_MODE_WRITE_STOP 0
  280. #define WM8903_DCS_MODE_START_STOP 2
  281. static void wm8903_seq_notifier(struct snd_soc_dapm_context *dapm,
  282. enum snd_soc_dapm_type event, int subseq)
  283. {
  284. struct snd_soc_codec *codec = container_of(dapm,
  285. struct snd_soc_codec, dapm);
  286. struct wm8903_priv *wm8903 = snd_soc_codec_get_drvdata(codec);
  287. int dcs_mode = WM8903_DCS_MODE_WRITE_STOP;
  288. int i, val;
  289. /* Complete any pending DC servo starts */
  290. if (wm8903->dcs_pending) {
  291. dev_dbg(codec->dev, "Starting DC servo for %x\n",
  292. wm8903->dcs_pending);
  293. /* If we've no cached values then we need to do startup */
  294. for (i = 0; i < ARRAY_SIZE(wm8903->dcs_cache); i++) {
  295. if (!(wm8903->dcs_pending & (1 << i)))
  296. continue;
  297. if (wm8903->dcs_cache[i]) {
  298. dev_dbg(codec->dev,
  299. "Restore DC servo %d value %x\n",
  300. 3 - i, wm8903->dcs_cache[i]);
  301. snd_soc_write(codec, WM8903_DC_SERVO_4 + i,
  302. wm8903->dcs_cache[i] & 0xff);
  303. } else {
  304. dev_dbg(codec->dev,
  305. "Calibrate DC servo %d\n", 3 - i);
  306. dcs_mode = WM8903_DCS_MODE_START_STOP;
  307. }
  308. }
  309. /* Don't trust the cache for analogue */
  310. if (wm8903->class_w_users)
  311. dcs_mode = WM8903_DCS_MODE_START_STOP;
  312. snd_soc_update_bits(codec, WM8903_DC_SERVO_2,
  313. WM8903_DCS_MODE_MASK, dcs_mode);
  314. snd_soc_update_bits(codec, WM8903_DC_SERVO_0,
  315. WM8903_DCS_ENA_MASK, wm8903->dcs_pending);
  316. switch (dcs_mode) {
  317. case WM8903_DCS_MODE_WRITE_STOP:
  318. break;
  319. case WM8903_DCS_MODE_START_STOP:
  320. msleep(270);
  321. /* Cache the measured offsets for digital */
  322. if (wm8903->class_w_users)
  323. break;
  324. for (i = 0; i < ARRAY_SIZE(wm8903->dcs_cache); i++) {
  325. if (!(wm8903->dcs_pending & (1 << i)))
  326. continue;
  327. val = snd_soc_read(codec,
  328. WM8903_DC_SERVO_READBACK_1 + i);
  329. dev_dbg(codec->dev, "DC servo %d: %x\n",
  330. 3 - i, val);
  331. wm8903->dcs_cache[i] = val;
  332. }
  333. break;
  334. default:
  335. pr_warn("DCS mode %d delay not set\n", dcs_mode);
  336. break;
  337. }
  338. wm8903->dcs_pending = 0;
  339. }
  340. }
  341. /*
  342. * When used with DAC outputs only the WM8903 charge pump supports
  343. * operation in class W mode, providing very low power consumption
  344. * when used with digital sources. Enable and disable this mode
  345. * automatically depending on the mixer configuration.
  346. *
  347. * All the relevant controls are simple switches.
  348. */
  349. static int wm8903_class_w_put(struct snd_kcontrol *kcontrol,
  350. struct snd_ctl_elem_value *ucontrol)
  351. {
  352. struct snd_soc_dapm_widget *widget = snd_kcontrol_chip(kcontrol);
  353. struct snd_soc_codec *codec = widget->codec;
  354. struct wm8903_priv *wm8903 = snd_soc_codec_get_drvdata(codec);
  355. u16 reg;
  356. int ret;
  357. reg = snd_soc_read(codec, WM8903_CLASS_W_0);
  358. /* Turn it off if we're about to enable bypass */
  359. if (ucontrol->value.integer.value[0]) {
  360. if (wm8903->class_w_users == 0) {
  361. dev_dbg(codec->dev, "Disabling Class W\n");
  362. snd_soc_write(codec, WM8903_CLASS_W_0, reg &
  363. ~(WM8903_CP_DYN_FREQ | WM8903_CP_DYN_V));
  364. }
  365. wm8903->class_w_users++;
  366. }
  367. /* Implement the change */
  368. ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
  369. /* If we've just disabled the last bypass path turn Class W on */
  370. if (!ucontrol->value.integer.value[0]) {
  371. if (wm8903->class_w_users == 1) {
  372. dev_dbg(codec->dev, "Enabling Class W\n");
  373. snd_soc_write(codec, WM8903_CLASS_W_0, reg |
  374. WM8903_CP_DYN_FREQ | WM8903_CP_DYN_V);
  375. }
  376. wm8903->class_w_users--;
  377. }
  378. dev_dbg(codec->dev, "Bypass use count now %d\n",
  379. wm8903->class_w_users);
  380. return ret;
  381. }
  382. #define SOC_DAPM_SINGLE_W(xname, reg, shift, max, invert) \
  383. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  384. .info = snd_soc_info_volsw, \
  385. .get = snd_soc_dapm_get_volsw, .put = wm8903_class_w_put, \
  386. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
  387. static int wm8903_deemph[] = { 0, 32000, 44100, 48000 };
  388. static int wm8903_set_deemph(struct snd_soc_codec *codec)
  389. {
  390. struct wm8903_priv *wm8903 = snd_soc_codec_get_drvdata(codec);
  391. int val, i, best;
  392. /* If we're using deemphasis select the nearest available sample
  393. * rate.
  394. */
  395. if (wm8903->deemph) {
  396. best = 1;
  397. for (i = 2; i < ARRAY_SIZE(wm8903_deemph); i++) {
  398. if (abs(wm8903_deemph[i] - wm8903->fs) <
  399. abs(wm8903_deemph[best] - wm8903->fs))
  400. best = i;
  401. }
  402. val = best << WM8903_DEEMPH_SHIFT;
  403. } else {
  404. best = 0;
  405. val = 0;
  406. }
  407. dev_dbg(codec->dev, "Set deemphasis %d (%dHz)\n",
  408. best, wm8903_deemph[best]);
  409. return snd_soc_update_bits(codec, WM8903_DAC_DIGITAL_1,
  410. WM8903_DEEMPH_MASK, val);
  411. }
  412. static int wm8903_get_deemph(struct snd_kcontrol *kcontrol,
  413. struct snd_ctl_elem_value *ucontrol)
  414. {
  415. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  416. struct wm8903_priv *wm8903 = snd_soc_codec_get_drvdata(codec);
  417. ucontrol->value.enumerated.item[0] = wm8903->deemph;
  418. return 0;
  419. }
  420. static int wm8903_put_deemph(struct snd_kcontrol *kcontrol,
  421. struct snd_ctl_elem_value *ucontrol)
  422. {
  423. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  424. struct wm8903_priv *wm8903 = snd_soc_codec_get_drvdata(codec);
  425. int deemph = ucontrol->value.enumerated.item[0];
  426. int ret = 0;
  427. if (deemph > 1)
  428. return -EINVAL;
  429. mutex_lock(&codec->mutex);
  430. if (wm8903->deemph != deemph) {
  431. wm8903->deemph = deemph;
  432. wm8903_set_deemph(codec);
  433. ret = 1;
  434. }
  435. mutex_unlock(&codec->mutex);
  436. return ret;
  437. }
  438. /* ALSA can only do steps of .01dB */
  439. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  440. static const DECLARE_TLV_DB_SCALE(digital_sidetone_tlv, -3600, 300, 0);
  441. static const DECLARE_TLV_DB_SCALE(out_tlv, -5700, 100, 0);
  442. static const DECLARE_TLV_DB_SCALE(drc_tlv_thresh, 0, 75, 0);
  443. static const DECLARE_TLV_DB_SCALE(drc_tlv_amp, -2250, 75, 0);
  444. static const DECLARE_TLV_DB_SCALE(drc_tlv_min, 0, 600, 0);
  445. static const DECLARE_TLV_DB_SCALE(drc_tlv_max, 1200, 600, 0);
  446. static const DECLARE_TLV_DB_SCALE(drc_tlv_startup, -300, 50, 0);
  447. static const char *hpf_mode_text[] = {
  448. "Hi-fi", "Voice 1", "Voice 2", "Voice 3"
  449. };
  450. static const struct soc_enum hpf_mode =
  451. SOC_ENUM_SINGLE(WM8903_ADC_DIGITAL_0, 5, 4, hpf_mode_text);
  452. static const char *osr_text[] = {
  453. "Low power", "High performance"
  454. };
  455. static const struct soc_enum adc_osr =
  456. SOC_ENUM_SINGLE(WM8903_ANALOGUE_ADC_0, 0, 2, osr_text);
  457. static const struct soc_enum dac_osr =
  458. SOC_ENUM_SINGLE(WM8903_DAC_DIGITAL_1, 0, 2, osr_text);
  459. static const char *drc_slope_text[] = {
  460. "1", "1/2", "1/4", "1/8", "1/16", "0"
  461. };
  462. static const struct soc_enum drc_slope_r0 =
  463. SOC_ENUM_SINGLE(WM8903_DRC_2, 3, 6, drc_slope_text);
  464. static const struct soc_enum drc_slope_r1 =
  465. SOC_ENUM_SINGLE(WM8903_DRC_2, 0, 6, drc_slope_text);
  466. static const char *drc_attack_text[] = {
  467. "instantaneous",
  468. "363us", "762us", "1.45ms", "2.9ms", "5.8ms", "11.6ms", "23.2ms",
  469. "46.4ms", "92.8ms", "185.6ms"
  470. };
  471. static const struct soc_enum drc_attack =
  472. SOC_ENUM_SINGLE(WM8903_DRC_1, 12, 11, drc_attack_text);
  473. static const char *drc_decay_text[] = {
  474. "186ms", "372ms", "743ms", "1.49s", "2.97s", "5.94s", "11.89s",
  475. "23.87s", "47.56s"
  476. };
  477. static const struct soc_enum drc_decay =
  478. SOC_ENUM_SINGLE(WM8903_DRC_1, 8, 9, drc_decay_text);
  479. static const char *drc_ff_delay_text[] = {
  480. "5 samples", "9 samples"
  481. };
  482. static const struct soc_enum drc_ff_delay =
  483. SOC_ENUM_SINGLE(WM8903_DRC_0, 5, 2, drc_ff_delay_text);
  484. static const char *drc_qr_decay_text[] = {
  485. "0.725ms", "1.45ms", "5.8ms"
  486. };
  487. static const struct soc_enum drc_qr_decay =
  488. SOC_ENUM_SINGLE(WM8903_DRC_1, 4, 3, drc_qr_decay_text);
  489. static const char *drc_smoothing_text[] = {
  490. "Low", "Medium", "High"
  491. };
  492. static const struct soc_enum drc_smoothing =
  493. SOC_ENUM_SINGLE(WM8903_DRC_0, 11, 3, drc_smoothing_text);
  494. static const char *soft_mute_text[] = {
  495. "Fast (fs/2)", "Slow (fs/32)"
  496. };
  497. static const struct soc_enum soft_mute =
  498. SOC_ENUM_SINGLE(WM8903_DAC_DIGITAL_1, 10, 2, soft_mute_text);
  499. static const char *mute_mode_text[] = {
  500. "Hard", "Soft"
  501. };
  502. static const struct soc_enum mute_mode =
  503. SOC_ENUM_SINGLE(WM8903_DAC_DIGITAL_1, 9, 2, mute_mode_text);
  504. static const char *companding_text[] = {
  505. "ulaw", "alaw"
  506. };
  507. static const struct soc_enum dac_companding =
  508. SOC_ENUM_SINGLE(WM8903_AUDIO_INTERFACE_0, 0, 2, companding_text);
  509. static const struct soc_enum adc_companding =
  510. SOC_ENUM_SINGLE(WM8903_AUDIO_INTERFACE_0, 2, 2, companding_text);
  511. static const char *input_mode_text[] = {
  512. "Single-Ended", "Differential Line", "Differential Mic"
  513. };
  514. static const struct soc_enum linput_mode_enum =
  515. SOC_ENUM_SINGLE(WM8903_ANALOGUE_LEFT_INPUT_1, 0, 3, input_mode_text);
  516. static const struct soc_enum rinput_mode_enum =
  517. SOC_ENUM_SINGLE(WM8903_ANALOGUE_RIGHT_INPUT_1, 0, 3, input_mode_text);
  518. static const char *linput_mux_text[] = {
  519. "IN1L", "IN2L", "IN3L"
  520. };
  521. static const struct soc_enum linput_enum =
  522. SOC_ENUM_SINGLE(WM8903_ANALOGUE_LEFT_INPUT_1, 2, 3, linput_mux_text);
  523. static const struct soc_enum linput_inv_enum =
  524. SOC_ENUM_SINGLE(WM8903_ANALOGUE_LEFT_INPUT_1, 4, 3, linput_mux_text);
  525. static const char *rinput_mux_text[] = {
  526. "IN1R", "IN2R", "IN3R"
  527. };
  528. static const struct soc_enum rinput_enum =
  529. SOC_ENUM_SINGLE(WM8903_ANALOGUE_RIGHT_INPUT_1, 2, 3, rinput_mux_text);
  530. static const struct soc_enum rinput_inv_enum =
  531. SOC_ENUM_SINGLE(WM8903_ANALOGUE_RIGHT_INPUT_1, 4, 3, rinput_mux_text);
  532. static const char *sidetone_text[] = {
  533. "None", "Left", "Right"
  534. };
  535. static const struct soc_enum lsidetone_enum =
  536. SOC_ENUM_SINGLE(WM8903_DAC_DIGITAL_0, 2, 3, sidetone_text);
  537. static const struct soc_enum rsidetone_enum =
  538. SOC_ENUM_SINGLE(WM8903_DAC_DIGITAL_0, 0, 3, sidetone_text);
  539. static const char *aif_text[] = {
  540. "Left", "Right"
  541. };
  542. static const struct soc_enum lcapture_enum =
  543. SOC_ENUM_SINGLE(WM8903_AUDIO_INTERFACE_0, 7, 2, aif_text);
  544. static const struct soc_enum rcapture_enum =
  545. SOC_ENUM_SINGLE(WM8903_AUDIO_INTERFACE_0, 6, 2, aif_text);
  546. static const struct soc_enum lplay_enum =
  547. SOC_ENUM_SINGLE(WM8903_AUDIO_INTERFACE_0, 5, 2, aif_text);
  548. static const struct soc_enum rplay_enum =
  549. SOC_ENUM_SINGLE(WM8903_AUDIO_INTERFACE_0, 4, 2, aif_text);
  550. static const struct snd_kcontrol_new wm8903_snd_controls[] = {
  551. /* Input PGAs - No TLV since the scale depends on PGA mode */
  552. SOC_SINGLE("Left Input PGA Switch", WM8903_ANALOGUE_LEFT_INPUT_0,
  553. 7, 1, 1),
  554. SOC_SINGLE("Left Input PGA Volume", WM8903_ANALOGUE_LEFT_INPUT_0,
  555. 0, 31, 0),
  556. SOC_SINGLE("Left Input PGA Common Mode Switch", WM8903_ANALOGUE_LEFT_INPUT_1,
  557. 6, 1, 0),
  558. SOC_SINGLE("Right Input PGA Switch", WM8903_ANALOGUE_RIGHT_INPUT_0,
  559. 7, 1, 1),
  560. SOC_SINGLE("Right Input PGA Volume", WM8903_ANALOGUE_RIGHT_INPUT_0,
  561. 0, 31, 0),
  562. SOC_SINGLE("Right Input PGA Common Mode Switch", WM8903_ANALOGUE_RIGHT_INPUT_1,
  563. 6, 1, 0),
  564. /* ADCs */
  565. SOC_ENUM("ADC OSR", adc_osr),
  566. SOC_SINGLE("HPF Switch", WM8903_ADC_DIGITAL_0, 4, 1, 0),
  567. SOC_ENUM("HPF Mode", hpf_mode),
  568. SOC_SINGLE("DRC Switch", WM8903_DRC_0, 15, 1, 0),
  569. SOC_ENUM("DRC Compressor Slope R0", drc_slope_r0),
  570. SOC_ENUM("DRC Compressor Slope R1", drc_slope_r1),
  571. SOC_SINGLE_TLV("DRC Compressor Threshold Volume", WM8903_DRC_3, 5, 124, 1,
  572. drc_tlv_thresh),
  573. SOC_SINGLE_TLV("DRC Volume", WM8903_DRC_3, 0, 30, 1, drc_tlv_amp),
  574. SOC_SINGLE_TLV("DRC Minimum Gain Volume", WM8903_DRC_1, 2, 3, 1, drc_tlv_min),
  575. SOC_SINGLE_TLV("DRC Maximum Gain Volume", WM8903_DRC_1, 0, 3, 0, drc_tlv_max),
  576. SOC_ENUM("DRC Attack Rate", drc_attack),
  577. SOC_ENUM("DRC Decay Rate", drc_decay),
  578. SOC_ENUM("DRC FF Delay", drc_ff_delay),
  579. SOC_SINGLE("DRC Anticlip Switch", WM8903_DRC_0, 1, 1, 0),
  580. SOC_SINGLE("DRC QR Switch", WM8903_DRC_0, 2, 1, 0),
  581. SOC_SINGLE_TLV("DRC QR Threshold Volume", WM8903_DRC_0, 6, 3, 0, drc_tlv_max),
  582. SOC_ENUM("DRC QR Decay Rate", drc_qr_decay),
  583. SOC_SINGLE("DRC Smoothing Switch", WM8903_DRC_0, 3, 1, 0),
  584. SOC_SINGLE("DRC Smoothing Hysteresis Switch", WM8903_DRC_0, 0, 1, 0),
  585. SOC_ENUM("DRC Smoothing Threshold", drc_smoothing),
  586. SOC_SINGLE_TLV("DRC Startup Volume", WM8903_DRC_0, 6, 18, 0, drc_tlv_startup),
  587. SOC_DOUBLE_R_TLV("Digital Capture Volume", WM8903_ADC_DIGITAL_VOLUME_LEFT,
  588. WM8903_ADC_DIGITAL_VOLUME_RIGHT, 1, 96, 0, digital_tlv),
  589. SOC_ENUM("ADC Companding Mode", adc_companding),
  590. SOC_SINGLE("ADC Companding Switch", WM8903_AUDIO_INTERFACE_0, 3, 1, 0),
  591. SOC_DOUBLE_TLV("Digital Sidetone Volume", WM8903_DAC_DIGITAL_0, 4, 8,
  592. 12, 0, digital_sidetone_tlv),
  593. /* DAC */
  594. SOC_ENUM("DAC OSR", dac_osr),
  595. SOC_DOUBLE_R_TLV("Digital Playback Volume", WM8903_DAC_DIGITAL_VOLUME_LEFT,
  596. WM8903_DAC_DIGITAL_VOLUME_RIGHT, 1, 120, 0, digital_tlv),
  597. SOC_ENUM("DAC Soft Mute Rate", soft_mute),
  598. SOC_ENUM("DAC Mute Mode", mute_mode),
  599. SOC_SINGLE("DAC Mono Switch", WM8903_DAC_DIGITAL_1, 12, 1, 0),
  600. SOC_ENUM("DAC Companding Mode", dac_companding),
  601. SOC_SINGLE("DAC Companding Switch", WM8903_AUDIO_INTERFACE_0, 1, 1, 0),
  602. SOC_SINGLE_BOOL_EXT("Playback Deemphasis Switch", 0,
  603. wm8903_get_deemph, wm8903_put_deemph),
  604. /* Headphones */
  605. SOC_DOUBLE_R("Headphone Switch",
  606. WM8903_ANALOGUE_OUT1_LEFT, WM8903_ANALOGUE_OUT1_RIGHT,
  607. 8, 1, 1),
  608. SOC_DOUBLE_R("Headphone ZC Switch",
  609. WM8903_ANALOGUE_OUT1_LEFT, WM8903_ANALOGUE_OUT1_RIGHT,
  610. 6, 1, 0),
  611. SOC_DOUBLE_R_TLV("Headphone Volume",
  612. WM8903_ANALOGUE_OUT1_LEFT, WM8903_ANALOGUE_OUT1_RIGHT,
  613. 0, 63, 0, out_tlv),
  614. /* Line out */
  615. SOC_DOUBLE_R("Line Out Switch",
  616. WM8903_ANALOGUE_OUT2_LEFT, WM8903_ANALOGUE_OUT2_RIGHT,
  617. 8, 1, 1),
  618. SOC_DOUBLE_R("Line Out ZC Switch",
  619. WM8903_ANALOGUE_OUT2_LEFT, WM8903_ANALOGUE_OUT2_RIGHT,
  620. 6, 1, 0),
  621. SOC_DOUBLE_R_TLV("Line Out Volume",
  622. WM8903_ANALOGUE_OUT2_LEFT, WM8903_ANALOGUE_OUT2_RIGHT,
  623. 0, 63, 0, out_tlv),
  624. /* Speaker */
  625. SOC_DOUBLE_R("Speaker Switch",
  626. WM8903_ANALOGUE_OUT3_LEFT, WM8903_ANALOGUE_OUT3_RIGHT, 8, 1, 1),
  627. SOC_DOUBLE_R("Speaker ZC Switch",
  628. WM8903_ANALOGUE_OUT3_LEFT, WM8903_ANALOGUE_OUT3_RIGHT, 6, 1, 0),
  629. SOC_DOUBLE_R_TLV("Speaker Volume",
  630. WM8903_ANALOGUE_OUT3_LEFT, WM8903_ANALOGUE_OUT3_RIGHT,
  631. 0, 63, 0, out_tlv),
  632. };
  633. static const struct snd_kcontrol_new linput_mode_mux =
  634. SOC_DAPM_ENUM("Left Input Mode Mux", linput_mode_enum);
  635. static const struct snd_kcontrol_new rinput_mode_mux =
  636. SOC_DAPM_ENUM("Right Input Mode Mux", rinput_mode_enum);
  637. static const struct snd_kcontrol_new linput_mux =
  638. SOC_DAPM_ENUM("Left Input Mux", linput_enum);
  639. static const struct snd_kcontrol_new linput_inv_mux =
  640. SOC_DAPM_ENUM("Left Inverting Input Mux", linput_inv_enum);
  641. static const struct snd_kcontrol_new rinput_mux =
  642. SOC_DAPM_ENUM("Right Input Mux", rinput_enum);
  643. static const struct snd_kcontrol_new rinput_inv_mux =
  644. SOC_DAPM_ENUM("Right Inverting Input Mux", rinput_inv_enum);
  645. static const struct snd_kcontrol_new lsidetone_mux =
  646. SOC_DAPM_ENUM("DACL Sidetone Mux", lsidetone_enum);
  647. static const struct snd_kcontrol_new rsidetone_mux =
  648. SOC_DAPM_ENUM("DACR Sidetone Mux", rsidetone_enum);
  649. static const struct snd_kcontrol_new lcapture_mux =
  650. SOC_DAPM_ENUM("Left Capture Mux", lcapture_enum);
  651. static const struct snd_kcontrol_new rcapture_mux =
  652. SOC_DAPM_ENUM("Right Capture Mux", rcapture_enum);
  653. static const struct snd_kcontrol_new lplay_mux =
  654. SOC_DAPM_ENUM("Left Playback Mux", lplay_enum);
  655. static const struct snd_kcontrol_new rplay_mux =
  656. SOC_DAPM_ENUM("Right Playback Mux", rplay_enum);
  657. static const struct snd_kcontrol_new left_output_mixer[] = {
  658. SOC_DAPM_SINGLE("DACL Switch", WM8903_ANALOGUE_LEFT_MIX_0, 3, 1, 0),
  659. SOC_DAPM_SINGLE("DACR Switch", WM8903_ANALOGUE_LEFT_MIX_0, 2, 1, 0),
  660. SOC_DAPM_SINGLE_W("Left Bypass Switch", WM8903_ANALOGUE_LEFT_MIX_0, 1, 1, 0),
  661. SOC_DAPM_SINGLE_W("Right Bypass Switch", WM8903_ANALOGUE_LEFT_MIX_0, 0, 1, 0),
  662. };
  663. static const struct snd_kcontrol_new right_output_mixer[] = {
  664. SOC_DAPM_SINGLE("DACL Switch", WM8903_ANALOGUE_RIGHT_MIX_0, 3, 1, 0),
  665. SOC_DAPM_SINGLE("DACR Switch", WM8903_ANALOGUE_RIGHT_MIX_0, 2, 1, 0),
  666. SOC_DAPM_SINGLE_W("Left Bypass Switch", WM8903_ANALOGUE_RIGHT_MIX_0, 1, 1, 0),
  667. SOC_DAPM_SINGLE_W("Right Bypass Switch", WM8903_ANALOGUE_RIGHT_MIX_0, 0, 1, 0),
  668. };
  669. static const struct snd_kcontrol_new left_speaker_mixer[] = {
  670. SOC_DAPM_SINGLE("DACL Switch", WM8903_ANALOGUE_SPK_MIX_LEFT_0, 3, 1, 0),
  671. SOC_DAPM_SINGLE("DACR Switch", WM8903_ANALOGUE_SPK_MIX_LEFT_0, 2, 1, 0),
  672. SOC_DAPM_SINGLE("Left Bypass Switch", WM8903_ANALOGUE_SPK_MIX_LEFT_0, 1, 1, 0),
  673. SOC_DAPM_SINGLE("Right Bypass Switch", WM8903_ANALOGUE_SPK_MIX_LEFT_0,
  674. 0, 1, 0),
  675. };
  676. static const struct snd_kcontrol_new right_speaker_mixer[] = {
  677. SOC_DAPM_SINGLE("DACL Switch", WM8903_ANALOGUE_SPK_MIX_RIGHT_0, 3, 1, 0),
  678. SOC_DAPM_SINGLE("DACR Switch", WM8903_ANALOGUE_SPK_MIX_RIGHT_0, 2, 1, 0),
  679. SOC_DAPM_SINGLE("Left Bypass Switch", WM8903_ANALOGUE_SPK_MIX_RIGHT_0,
  680. 1, 1, 0),
  681. SOC_DAPM_SINGLE("Right Bypass Switch", WM8903_ANALOGUE_SPK_MIX_RIGHT_0,
  682. 0, 1, 0),
  683. };
  684. static const struct snd_soc_dapm_widget wm8903_dapm_widgets[] = {
  685. SND_SOC_DAPM_INPUT("IN1L"),
  686. SND_SOC_DAPM_INPUT("IN1R"),
  687. SND_SOC_DAPM_INPUT("IN2L"),
  688. SND_SOC_DAPM_INPUT("IN2R"),
  689. SND_SOC_DAPM_INPUT("IN3L"),
  690. SND_SOC_DAPM_INPUT("IN3R"),
  691. SND_SOC_DAPM_OUTPUT("HPOUTL"),
  692. SND_SOC_DAPM_OUTPUT("HPOUTR"),
  693. SND_SOC_DAPM_OUTPUT("LINEOUTL"),
  694. SND_SOC_DAPM_OUTPUT("LINEOUTR"),
  695. SND_SOC_DAPM_OUTPUT("LOP"),
  696. SND_SOC_DAPM_OUTPUT("LON"),
  697. SND_SOC_DAPM_OUTPUT("ROP"),
  698. SND_SOC_DAPM_OUTPUT("RON"),
  699. SND_SOC_DAPM_MICBIAS("Mic Bias", WM8903_MIC_BIAS_CONTROL_0, 0, 0),
  700. SND_SOC_DAPM_MUX("Left Input Mux", SND_SOC_NOPM, 0, 0, &linput_mux),
  701. SND_SOC_DAPM_MUX("Left Input Inverting Mux", SND_SOC_NOPM, 0, 0,
  702. &linput_inv_mux),
  703. SND_SOC_DAPM_MUX("Left Input Mode Mux", SND_SOC_NOPM, 0, 0, &linput_mode_mux),
  704. SND_SOC_DAPM_MUX("Right Input Mux", SND_SOC_NOPM, 0, 0, &rinput_mux),
  705. SND_SOC_DAPM_MUX("Right Input Inverting Mux", SND_SOC_NOPM, 0, 0,
  706. &rinput_inv_mux),
  707. SND_SOC_DAPM_MUX("Right Input Mode Mux", SND_SOC_NOPM, 0, 0, &rinput_mode_mux),
  708. SND_SOC_DAPM_PGA("Left Input PGA", WM8903_POWER_MANAGEMENT_0, 1, 0, NULL, 0),
  709. SND_SOC_DAPM_PGA("Right Input PGA", WM8903_POWER_MANAGEMENT_0, 0, 0, NULL, 0),
  710. SND_SOC_DAPM_ADC("ADCL", NULL, WM8903_POWER_MANAGEMENT_6, 1, 0),
  711. SND_SOC_DAPM_ADC("ADCR", NULL, WM8903_POWER_MANAGEMENT_6, 0, 0),
  712. SND_SOC_DAPM_MUX("Left Capture Mux", SND_SOC_NOPM, 0, 0, &lcapture_mux),
  713. SND_SOC_DAPM_MUX("Right Capture Mux", SND_SOC_NOPM, 0, 0, &rcapture_mux),
  714. SND_SOC_DAPM_AIF_OUT("AIFTXL", "Left HiFi Capture", 0, SND_SOC_NOPM, 0, 0),
  715. SND_SOC_DAPM_AIF_OUT("AIFTXR", "Right HiFi Capture", 0, SND_SOC_NOPM, 0, 0),
  716. SND_SOC_DAPM_MUX("DACL Sidetone", SND_SOC_NOPM, 0, 0, &lsidetone_mux),
  717. SND_SOC_DAPM_MUX("DACR Sidetone", SND_SOC_NOPM, 0, 0, &rsidetone_mux),
  718. SND_SOC_DAPM_AIF_IN("AIFRXL", "Left Playback", 0, SND_SOC_NOPM, 0, 0),
  719. SND_SOC_DAPM_AIF_IN("AIFRXR", "Right Playback", 0, SND_SOC_NOPM, 0, 0),
  720. SND_SOC_DAPM_MUX("Left Playback Mux", SND_SOC_NOPM, 0, 0, &lplay_mux),
  721. SND_SOC_DAPM_MUX("Right Playback Mux", SND_SOC_NOPM, 0, 0, &rplay_mux),
  722. SND_SOC_DAPM_DAC("DACL", NULL, WM8903_POWER_MANAGEMENT_6, 3, 0),
  723. SND_SOC_DAPM_DAC("DACR", NULL, WM8903_POWER_MANAGEMENT_6, 2, 0),
  724. SND_SOC_DAPM_MIXER("Left Output Mixer", WM8903_POWER_MANAGEMENT_1, 1, 0,
  725. left_output_mixer, ARRAY_SIZE(left_output_mixer)),
  726. SND_SOC_DAPM_MIXER("Right Output Mixer", WM8903_POWER_MANAGEMENT_1, 0, 0,
  727. right_output_mixer, ARRAY_SIZE(right_output_mixer)),
  728. SND_SOC_DAPM_MIXER("Left Speaker Mixer", WM8903_POWER_MANAGEMENT_4, 1, 0,
  729. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
  730. SND_SOC_DAPM_MIXER("Right Speaker Mixer", WM8903_POWER_MANAGEMENT_4, 0, 0,
  731. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
  732. SND_SOC_DAPM_PGA_S("Left Headphone Output PGA", 0, WM8903_ANALOGUE_HP_0,
  733. 4, 0, NULL, 0),
  734. SND_SOC_DAPM_PGA_S("Right Headphone Output PGA", 0, WM8903_ANALOGUE_HP_0,
  735. 0, 0, NULL, 0),
  736. SND_SOC_DAPM_PGA_S("Left Line Output PGA", 0, WM8903_ANALOGUE_LINEOUT_0, 4, 0,
  737. NULL, 0),
  738. SND_SOC_DAPM_PGA_S("Right Line Output PGA", 0, WM8903_ANALOGUE_LINEOUT_0, 0, 0,
  739. NULL, 0),
  740. SND_SOC_DAPM_PGA_S("HPL_RMV_SHORT", 4, WM8903_ANALOGUE_HP_0, 7, 0, NULL, 0),
  741. SND_SOC_DAPM_PGA_S("HPL_ENA_OUTP", 3, WM8903_ANALOGUE_HP_0, 6, 0, NULL, 0),
  742. SND_SOC_DAPM_PGA_S("HPL_ENA_DLY", 1, WM8903_ANALOGUE_HP_0, 5, 0, NULL, 0),
  743. SND_SOC_DAPM_PGA_S("HPR_RMV_SHORT", 4, WM8903_ANALOGUE_HP_0, 3, 0, NULL, 0),
  744. SND_SOC_DAPM_PGA_S("HPR_ENA_OUTP", 3, WM8903_ANALOGUE_HP_0, 2, 0, NULL, 0),
  745. SND_SOC_DAPM_PGA_S("HPR_ENA_DLY", 1, WM8903_ANALOGUE_HP_0, 1, 0, NULL, 0),
  746. SND_SOC_DAPM_PGA_S("LINEOUTL_RMV_SHORT", 4, WM8903_ANALOGUE_LINEOUT_0, 7, 0,
  747. NULL, 0),
  748. SND_SOC_DAPM_PGA_S("LINEOUTL_ENA_OUTP", 3, WM8903_ANALOGUE_LINEOUT_0, 6, 0,
  749. NULL, 0),
  750. SND_SOC_DAPM_PGA_S("LINEOUTL_ENA_DLY", 1, WM8903_ANALOGUE_LINEOUT_0, 5, 0,
  751. NULL, 0),
  752. SND_SOC_DAPM_PGA_S("LINEOUTR_RMV_SHORT", 4, WM8903_ANALOGUE_LINEOUT_0, 3, 0,
  753. NULL, 0),
  754. SND_SOC_DAPM_PGA_S("LINEOUTR_ENA_OUTP", 3, WM8903_ANALOGUE_LINEOUT_0, 2, 0,
  755. NULL, 0),
  756. SND_SOC_DAPM_PGA_S("LINEOUTR_ENA_DLY", 1, WM8903_ANALOGUE_LINEOUT_0, 1, 0,
  757. NULL, 0),
  758. SND_SOC_DAPM_SUPPLY("DCS Master", WM8903_DC_SERVO_0, 4, 0, NULL, 0),
  759. SND_SOC_DAPM_PGA_S("HPL_DCS", 3, SND_SOC_NOPM, 3, 0, wm8903_dcs_event,
  760. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  761. SND_SOC_DAPM_PGA_S("HPR_DCS", 3, SND_SOC_NOPM, 2, 0, wm8903_dcs_event,
  762. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  763. SND_SOC_DAPM_PGA_S("LINEOUTL_DCS", 3, SND_SOC_NOPM, 1, 0, wm8903_dcs_event,
  764. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  765. SND_SOC_DAPM_PGA_S("LINEOUTR_DCS", 3, SND_SOC_NOPM, 0, 0, wm8903_dcs_event,
  766. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  767. SND_SOC_DAPM_PGA("Left Speaker PGA", WM8903_POWER_MANAGEMENT_5, 1, 0,
  768. NULL, 0),
  769. SND_SOC_DAPM_PGA("Right Speaker PGA", WM8903_POWER_MANAGEMENT_5, 0, 0,
  770. NULL, 0),
  771. SND_SOC_DAPM_SUPPLY("Charge Pump", WM8903_CHARGE_PUMP_0, 0, 0,
  772. wm8903_cp_event, SND_SOC_DAPM_POST_PMU),
  773. SND_SOC_DAPM_SUPPLY("CLK_DSP", WM8903_CLOCK_RATES_2, 1, 0, NULL, 0),
  774. SND_SOC_DAPM_SUPPLY("CLK_SYS", WM8903_CLOCK_RATES_2, 2, 0, NULL, 0),
  775. };
  776. static const struct snd_soc_dapm_route intercon[] = {
  777. { "CLK_DSP", NULL, "CLK_SYS" },
  778. { "Mic Bias", NULL, "CLK_SYS" },
  779. { "HPL_DCS", NULL, "CLK_SYS" },
  780. { "HPR_DCS", NULL, "CLK_SYS" },
  781. { "LINEOUTL_DCS", NULL, "CLK_SYS" },
  782. { "LINEOUTR_DCS", NULL, "CLK_SYS" },
  783. { "Left Input Mux", "IN1L", "IN1L" },
  784. { "Left Input Mux", "IN2L", "IN2L" },
  785. { "Left Input Mux", "IN3L", "IN3L" },
  786. { "Left Input Inverting Mux", "IN1L", "IN1L" },
  787. { "Left Input Inverting Mux", "IN2L", "IN2L" },
  788. { "Left Input Inverting Mux", "IN3L", "IN3L" },
  789. { "Right Input Mux", "IN1R", "IN1R" },
  790. { "Right Input Mux", "IN2R", "IN2R" },
  791. { "Right Input Mux", "IN3R", "IN3R" },
  792. { "Right Input Inverting Mux", "IN1R", "IN1R" },
  793. { "Right Input Inverting Mux", "IN2R", "IN2R" },
  794. { "Right Input Inverting Mux", "IN3R", "IN3R" },
  795. { "Left Input Mode Mux", "Single-Ended", "Left Input Inverting Mux" },
  796. { "Left Input Mode Mux", "Differential Line",
  797. "Left Input Mux" },
  798. { "Left Input Mode Mux", "Differential Line",
  799. "Left Input Inverting Mux" },
  800. { "Left Input Mode Mux", "Differential Mic",
  801. "Left Input Mux" },
  802. { "Left Input Mode Mux", "Differential Mic",
  803. "Left Input Inverting Mux" },
  804. { "Right Input Mode Mux", "Single-Ended",
  805. "Right Input Inverting Mux" },
  806. { "Right Input Mode Mux", "Differential Line",
  807. "Right Input Mux" },
  808. { "Right Input Mode Mux", "Differential Line",
  809. "Right Input Inverting Mux" },
  810. { "Right Input Mode Mux", "Differential Mic",
  811. "Right Input Mux" },
  812. { "Right Input Mode Mux", "Differential Mic",
  813. "Right Input Inverting Mux" },
  814. { "Left Input PGA", NULL, "Left Input Mode Mux" },
  815. { "Right Input PGA", NULL, "Right Input Mode Mux" },
  816. { "Left Capture Mux", "Left", "ADCL" },
  817. { "Left Capture Mux", "Right", "ADCR" },
  818. { "Right Capture Mux", "Left", "ADCL" },
  819. { "Right Capture Mux", "Right", "ADCR" },
  820. { "AIFTXL", NULL, "Left Capture Mux" },
  821. { "AIFTXR", NULL, "Right Capture Mux" },
  822. { "ADCL", NULL, "Left Input PGA" },
  823. { "ADCL", NULL, "CLK_DSP" },
  824. { "ADCR", NULL, "Right Input PGA" },
  825. { "ADCR", NULL, "CLK_DSP" },
  826. { "Left Playback Mux", "Left", "AIFRXL" },
  827. { "Left Playback Mux", "Right", "AIFRXR" },
  828. { "Right Playback Mux", "Left", "AIFRXL" },
  829. { "Right Playback Mux", "Right", "AIFRXR" },
  830. { "DACL Sidetone", "Left", "ADCL" },
  831. { "DACL Sidetone", "Right", "ADCR" },
  832. { "DACR Sidetone", "Left", "ADCL" },
  833. { "DACR Sidetone", "Right", "ADCR" },
  834. { "DACL", NULL, "Left Playback Mux" },
  835. { "DACL", NULL, "DACL Sidetone" },
  836. { "DACL", NULL, "CLK_DSP" },
  837. { "DACR", NULL, "Right Playback Mux" },
  838. { "DACR", NULL, "DACR Sidetone" },
  839. { "DACR", NULL, "CLK_DSP" },
  840. { "Left Output Mixer", "Left Bypass Switch", "Left Input PGA" },
  841. { "Left Output Mixer", "Right Bypass Switch", "Right Input PGA" },
  842. { "Left Output Mixer", "DACL Switch", "DACL" },
  843. { "Left Output Mixer", "DACR Switch", "DACR" },
  844. { "Right Output Mixer", "Left Bypass Switch", "Left Input PGA" },
  845. { "Right Output Mixer", "Right Bypass Switch", "Right Input PGA" },
  846. { "Right Output Mixer", "DACL Switch", "DACL" },
  847. { "Right Output Mixer", "DACR Switch", "DACR" },
  848. { "Left Speaker Mixer", "Left Bypass Switch", "Left Input PGA" },
  849. { "Left Speaker Mixer", "Right Bypass Switch", "Right Input PGA" },
  850. { "Left Speaker Mixer", "DACL Switch", "DACL" },
  851. { "Left Speaker Mixer", "DACR Switch", "DACR" },
  852. { "Right Speaker Mixer", "Left Bypass Switch", "Left Input PGA" },
  853. { "Right Speaker Mixer", "Right Bypass Switch", "Right Input PGA" },
  854. { "Right Speaker Mixer", "DACL Switch", "DACL" },
  855. { "Right Speaker Mixer", "DACR Switch", "DACR" },
  856. { "Left Line Output PGA", NULL, "Left Output Mixer" },
  857. { "Right Line Output PGA", NULL, "Right Output Mixer" },
  858. { "Left Headphone Output PGA", NULL, "Left Output Mixer" },
  859. { "Right Headphone Output PGA", NULL, "Right Output Mixer" },
  860. { "Left Speaker PGA", NULL, "Left Speaker Mixer" },
  861. { "Right Speaker PGA", NULL, "Right Speaker Mixer" },
  862. { "HPL_ENA_DLY", NULL, "Left Headphone Output PGA" },
  863. { "HPR_ENA_DLY", NULL, "Right Headphone Output PGA" },
  864. { "LINEOUTL_ENA_DLY", NULL, "Left Line Output PGA" },
  865. { "LINEOUTR_ENA_DLY", NULL, "Right Line Output PGA" },
  866. { "HPL_DCS", NULL, "DCS Master" },
  867. { "HPR_DCS", NULL, "DCS Master" },
  868. { "LINEOUTL_DCS", NULL, "DCS Master" },
  869. { "LINEOUTR_DCS", NULL, "DCS Master" },
  870. { "HPL_DCS", NULL, "HPL_ENA_DLY" },
  871. { "HPR_DCS", NULL, "HPR_ENA_DLY" },
  872. { "LINEOUTL_DCS", NULL, "LINEOUTL_ENA_DLY" },
  873. { "LINEOUTR_DCS", NULL, "LINEOUTR_ENA_DLY" },
  874. { "HPL_ENA_OUTP", NULL, "HPL_DCS" },
  875. { "HPR_ENA_OUTP", NULL, "HPR_DCS" },
  876. { "LINEOUTL_ENA_OUTP", NULL, "LINEOUTL_DCS" },
  877. { "LINEOUTR_ENA_OUTP", NULL, "LINEOUTR_DCS" },
  878. { "HPL_RMV_SHORT", NULL, "HPL_ENA_OUTP" },
  879. { "HPR_RMV_SHORT", NULL, "HPR_ENA_OUTP" },
  880. { "LINEOUTL_RMV_SHORT", NULL, "LINEOUTL_ENA_OUTP" },
  881. { "LINEOUTR_RMV_SHORT", NULL, "LINEOUTR_ENA_OUTP" },
  882. { "HPOUTL", NULL, "HPL_RMV_SHORT" },
  883. { "HPOUTR", NULL, "HPR_RMV_SHORT" },
  884. { "LINEOUTL", NULL, "LINEOUTL_RMV_SHORT" },
  885. { "LINEOUTR", NULL, "LINEOUTR_RMV_SHORT" },
  886. { "LOP", NULL, "Left Speaker PGA" },
  887. { "LON", NULL, "Left Speaker PGA" },
  888. { "ROP", NULL, "Right Speaker PGA" },
  889. { "RON", NULL, "Right Speaker PGA" },
  890. { "Left Headphone Output PGA", NULL, "Charge Pump" },
  891. { "Right Headphone Output PGA", NULL, "Charge Pump" },
  892. { "Left Line Output PGA", NULL, "Charge Pump" },
  893. { "Right Line Output PGA", NULL, "Charge Pump" },
  894. };
  895. static int wm8903_add_widgets(struct snd_soc_codec *codec)
  896. {
  897. struct snd_soc_dapm_context *dapm = &codec->dapm;
  898. snd_soc_dapm_new_controls(dapm, wm8903_dapm_widgets,
  899. ARRAY_SIZE(wm8903_dapm_widgets));
  900. snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
  901. return 0;
  902. }
  903. static int wm8903_set_bias_level(struct snd_soc_codec *codec,
  904. enum snd_soc_bias_level level)
  905. {
  906. switch (level) {
  907. case SND_SOC_BIAS_ON:
  908. break;
  909. case SND_SOC_BIAS_PREPARE:
  910. snd_soc_update_bits(codec, WM8903_VMID_CONTROL_0,
  911. WM8903_VMID_RES_MASK,
  912. WM8903_VMID_RES_50K);
  913. break;
  914. case SND_SOC_BIAS_STANDBY:
  915. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  916. snd_soc_update_bits(codec, WM8903_BIAS_CONTROL_0,
  917. WM8903_POBCTRL | WM8903_ISEL_MASK |
  918. WM8903_STARTUP_BIAS_ENA |
  919. WM8903_BIAS_ENA,
  920. WM8903_POBCTRL |
  921. (2 << WM8903_ISEL_SHIFT) |
  922. WM8903_STARTUP_BIAS_ENA);
  923. snd_soc_update_bits(codec,
  924. WM8903_ANALOGUE_SPK_OUTPUT_CONTROL_0,
  925. WM8903_SPK_DISCHARGE,
  926. WM8903_SPK_DISCHARGE);
  927. msleep(33);
  928. snd_soc_update_bits(codec, WM8903_POWER_MANAGEMENT_5,
  929. WM8903_SPKL_ENA | WM8903_SPKR_ENA,
  930. WM8903_SPKL_ENA | WM8903_SPKR_ENA);
  931. snd_soc_update_bits(codec,
  932. WM8903_ANALOGUE_SPK_OUTPUT_CONTROL_0,
  933. WM8903_SPK_DISCHARGE, 0);
  934. snd_soc_update_bits(codec, WM8903_VMID_CONTROL_0,
  935. WM8903_VMID_TIE_ENA |
  936. WM8903_BUFIO_ENA |
  937. WM8903_VMID_IO_ENA |
  938. WM8903_VMID_SOFT_MASK |
  939. WM8903_VMID_RES_MASK |
  940. WM8903_VMID_BUF_ENA,
  941. WM8903_VMID_TIE_ENA |
  942. WM8903_BUFIO_ENA |
  943. WM8903_VMID_IO_ENA |
  944. (2 << WM8903_VMID_SOFT_SHIFT) |
  945. WM8903_VMID_RES_250K |
  946. WM8903_VMID_BUF_ENA);
  947. msleep(129);
  948. snd_soc_update_bits(codec, WM8903_POWER_MANAGEMENT_5,
  949. WM8903_SPKL_ENA | WM8903_SPKR_ENA,
  950. 0);
  951. snd_soc_update_bits(codec, WM8903_VMID_CONTROL_0,
  952. WM8903_VMID_SOFT_MASK, 0);
  953. snd_soc_update_bits(codec, WM8903_VMID_CONTROL_0,
  954. WM8903_VMID_RES_MASK,
  955. WM8903_VMID_RES_50K);
  956. snd_soc_update_bits(codec, WM8903_BIAS_CONTROL_0,
  957. WM8903_BIAS_ENA | WM8903_POBCTRL,
  958. WM8903_BIAS_ENA);
  959. /* By default no bypass paths are enabled so
  960. * enable Class W support.
  961. */
  962. dev_dbg(codec->dev, "Enabling Class W\n");
  963. snd_soc_update_bits(codec, WM8903_CLASS_W_0,
  964. WM8903_CP_DYN_FREQ |
  965. WM8903_CP_DYN_V,
  966. WM8903_CP_DYN_FREQ |
  967. WM8903_CP_DYN_V);
  968. }
  969. snd_soc_update_bits(codec, WM8903_VMID_CONTROL_0,
  970. WM8903_VMID_RES_MASK,
  971. WM8903_VMID_RES_250K);
  972. break;
  973. case SND_SOC_BIAS_OFF:
  974. snd_soc_update_bits(codec, WM8903_BIAS_CONTROL_0,
  975. WM8903_BIAS_ENA, 0);
  976. snd_soc_update_bits(codec, WM8903_VMID_CONTROL_0,
  977. WM8903_VMID_SOFT_MASK,
  978. 2 << WM8903_VMID_SOFT_SHIFT);
  979. snd_soc_update_bits(codec, WM8903_VMID_CONTROL_0,
  980. WM8903_VMID_BUF_ENA, 0);
  981. msleep(290);
  982. snd_soc_update_bits(codec, WM8903_VMID_CONTROL_0,
  983. WM8903_VMID_TIE_ENA | WM8903_BUFIO_ENA |
  984. WM8903_VMID_IO_ENA | WM8903_VMID_RES_MASK |
  985. WM8903_VMID_SOFT_MASK |
  986. WM8903_VMID_BUF_ENA, 0);
  987. snd_soc_update_bits(codec, WM8903_BIAS_CONTROL_0,
  988. WM8903_STARTUP_BIAS_ENA, 0);
  989. break;
  990. }
  991. codec->dapm.bias_level = level;
  992. return 0;
  993. }
  994. static int wm8903_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  995. int clk_id, unsigned int freq, int dir)
  996. {
  997. struct snd_soc_codec *codec = codec_dai->codec;
  998. struct wm8903_priv *wm8903 = snd_soc_codec_get_drvdata(codec);
  999. wm8903->sysclk = freq;
  1000. return 0;
  1001. }
  1002. static int wm8903_set_dai_fmt(struct snd_soc_dai *codec_dai,
  1003. unsigned int fmt)
  1004. {
  1005. struct snd_soc_codec *codec = codec_dai->codec;
  1006. u16 aif1 = snd_soc_read(codec, WM8903_AUDIO_INTERFACE_1);
  1007. aif1 &= ~(WM8903_LRCLK_DIR | WM8903_BCLK_DIR | WM8903_AIF_FMT_MASK |
  1008. WM8903_AIF_LRCLK_INV | WM8903_AIF_BCLK_INV);
  1009. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1010. case SND_SOC_DAIFMT_CBS_CFS:
  1011. break;
  1012. case SND_SOC_DAIFMT_CBS_CFM:
  1013. aif1 |= WM8903_LRCLK_DIR;
  1014. break;
  1015. case SND_SOC_DAIFMT_CBM_CFM:
  1016. aif1 |= WM8903_LRCLK_DIR | WM8903_BCLK_DIR;
  1017. break;
  1018. case SND_SOC_DAIFMT_CBM_CFS:
  1019. aif1 |= WM8903_BCLK_DIR;
  1020. break;
  1021. default:
  1022. return -EINVAL;
  1023. }
  1024. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1025. case SND_SOC_DAIFMT_DSP_A:
  1026. aif1 |= 0x3;
  1027. break;
  1028. case SND_SOC_DAIFMT_DSP_B:
  1029. aif1 |= 0x3 | WM8903_AIF_LRCLK_INV;
  1030. break;
  1031. case SND_SOC_DAIFMT_I2S:
  1032. aif1 |= 0x2;
  1033. break;
  1034. case SND_SOC_DAIFMT_RIGHT_J:
  1035. aif1 |= 0x1;
  1036. break;
  1037. case SND_SOC_DAIFMT_LEFT_J:
  1038. break;
  1039. default:
  1040. return -EINVAL;
  1041. }
  1042. /* Clock inversion */
  1043. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1044. case SND_SOC_DAIFMT_DSP_A:
  1045. case SND_SOC_DAIFMT_DSP_B:
  1046. /* frame inversion not valid for DSP modes */
  1047. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1048. case SND_SOC_DAIFMT_NB_NF:
  1049. break;
  1050. case SND_SOC_DAIFMT_IB_NF:
  1051. aif1 |= WM8903_AIF_BCLK_INV;
  1052. break;
  1053. default:
  1054. return -EINVAL;
  1055. }
  1056. break;
  1057. case SND_SOC_DAIFMT_I2S:
  1058. case SND_SOC_DAIFMT_RIGHT_J:
  1059. case SND_SOC_DAIFMT_LEFT_J:
  1060. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1061. case SND_SOC_DAIFMT_NB_NF:
  1062. break;
  1063. case SND_SOC_DAIFMT_IB_IF:
  1064. aif1 |= WM8903_AIF_BCLK_INV | WM8903_AIF_LRCLK_INV;
  1065. break;
  1066. case SND_SOC_DAIFMT_IB_NF:
  1067. aif1 |= WM8903_AIF_BCLK_INV;
  1068. break;
  1069. case SND_SOC_DAIFMT_NB_IF:
  1070. aif1 |= WM8903_AIF_LRCLK_INV;
  1071. break;
  1072. default:
  1073. return -EINVAL;
  1074. }
  1075. break;
  1076. default:
  1077. return -EINVAL;
  1078. }
  1079. snd_soc_write(codec, WM8903_AUDIO_INTERFACE_1, aif1);
  1080. return 0;
  1081. }
  1082. static int wm8903_digital_mute(struct snd_soc_dai *codec_dai, int mute)
  1083. {
  1084. struct snd_soc_codec *codec = codec_dai->codec;
  1085. u16 reg;
  1086. reg = snd_soc_read(codec, WM8903_DAC_DIGITAL_1);
  1087. if (mute)
  1088. reg |= WM8903_DAC_MUTE;
  1089. else
  1090. reg &= ~WM8903_DAC_MUTE;
  1091. snd_soc_write(codec, WM8903_DAC_DIGITAL_1, reg);
  1092. return 0;
  1093. }
  1094. /* Lookup table for CLK_SYS/fs ratio. 256fs or more is recommended
  1095. * for optimal performance so we list the lower rates first and match
  1096. * on the last match we find. */
  1097. static struct {
  1098. int div;
  1099. int rate;
  1100. int mode;
  1101. int mclk_div;
  1102. } clk_sys_ratios[] = {
  1103. { 64, 0x0, 0x0, 1 },
  1104. { 68, 0x0, 0x1, 1 },
  1105. { 125, 0x0, 0x2, 1 },
  1106. { 128, 0x1, 0x0, 1 },
  1107. { 136, 0x1, 0x1, 1 },
  1108. { 192, 0x2, 0x0, 1 },
  1109. { 204, 0x2, 0x1, 1 },
  1110. { 64, 0x0, 0x0, 2 },
  1111. { 68, 0x0, 0x1, 2 },
  1112. { 125, 0x0, 0x2, 2 },
  1113. { 128, 0x1, 0x0, 2 },
  1114. { 136, 0x1, 0x1, 2 },
  1115. { 192, 0x2, 0x0, 2 },
  1116. { 204, 0x2, 0x1, 2 },
  1117. { 250, 0x2, 0x2, 1 },
  1118. { 256, 0x3, 0x0, 1 },
  1119. { 272, 0x3, 0x1, 1 },
  1120. { 384, 0x4, 0x0, 1 },
  1121. { 408, 0x4, 0x1, 1 },
  1122. { 375, 0x4, 0x2, 1 },
  1123. { 512, 0x5, 0x0, 1 },
  1124. { 544, 0x5, 0x1, 1 },
  1125. { 500, 0x5, 0x2, 1 },
  1126. { 768, 0x6, 0x0, 1 },
  1127. { 816, 0x6, 0x1, 1 },
  1128. { 750, 0x6, 0x2, 1 },
  1129. { 1024, 0x7, 0x0, 1 },
  1130. { 1088, 0x7, 0x1, 1 },
  1131. { 1000, 0x7, 0x2, 1 },
  1132. { 1408, 0x8, 0x0, 1 },
  1133. { 1496, 0x8, 0x1, 1 },
  1134. { 1536, 0x9, 0x0, 1 },
  1135. { 1632, 0x9, 0x1, 1 },
  1136. { 1500, 0x9, 0x2, 1 },
  1137. { 250, 0x2, 0x2, 2 },
  1138. { 256, 0x3, 0x0, 2 },
  1139. { 272, 0x3, 0x1, 2 },
  1140. { 384, 0x4, 0x0, 2 },
  1141. { 408, 0x4, 0x1, 2 },
  1142. { 375, 0x4, 0x2, 2 },
  1143. { 512, 0x5, 0x0, 2 },
  1144. { 544, 0x5, 0x1, 2 },
  1145. { 500, 0x5, 0x2, 2 },
  1146. { 768, 0x6, 0x0, 2 },
  1147. { 816, 0x6, 0x1, 2 },
  1148. { 750, 0x6, 0x2, 2 },
  1149. { 1024, 0x7, 0x0, 2 },
  1150. { 1088, 0x7, 0x1, 2 },
  1151. { 1000, 0x7, 0x2, 2 },
  1152. { 1408, 0x8, 0x0, 2 },
  1153. { 1496, 0x8, 0x1, 2 },
  1154. { 1536, 0x9, 0x0, 2 },
  1155. { 1632, 0x9, 0x1, 2 },
  1156. { 1500, 0x9, 0x2, 2 },
  1157. };
  1158. /* CLK_SYS/BCLK ratios - multiplied by 10 due to .5s */
  1159. static struct {
  1160. int ratio;
  1161. int div;
  1162. } bclk_divs[] = {
  1163. { 10, 0 },
  1164. { 20, 2 },
  1165. { 30, 3 },
  1166. { 40, 4 },
  1167. { 50, 5 },
  1168. { 60, 7 },
  1169. { 80, 8 },
  1170. { 100, 9 },
  1171. { 120, 11 },
  1172. { 160, 12 },
  1173. { 200, 13 },
  1174. { 220, 14 },
  1175. { 240, 15 },
  1176. { 300, 17 },
  1177. { 320, 18 },
  1178. { 440, 19 },
  1179. { 480, 20 },
  1180. };
  1181. /* Sample rates for DSP */
  1182. static struct {
  1183. int rate;
  1184. int value;
  1185. } sample_rates[] = {
  1186. { 8000, 0 },
  1187. { 11025, 1 },
  1188. { 12000, 2 },
  1189. { 16000, 3 },
  1190. { 22050, 4 },
  1191. { 24000, 5 },
  1192. { 32000, 6 },
  1193. { 44100, 7 },
  1194. { 48000, 8 },
  1195. { 88200, 9 },
  1196. { 96000, 10 },
  1197. { 0, 0 },
  1198. };
  1199. static int wm8903_hw_params(struct snd_pcm_substream *substream,
  1200. struct snd_pcm_hw_params *params,
  1201. struct snd_soc_dai *dai)
  1202. {
  1203. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  1204. struct snd_soc_codec *codec =rtd->codec;
  1205. struct wm8903_priv *wm8903 = snd_soc_codec_get_drvdata(codec);
  1206. int fs = params_rate(params);
  1207. int bclk;
  1208. int bclk_div;
  1209. int i;
  1210. int dsp_config;
  1211. int clk_config;
  1212. int best_val;
  1213. int cur_val;
  1214. int clk_sys;
  1215. u16 aif1 = snd_soc_read(codec, WM8903_AUDIO_INTERFACE_1);
  1216. u16 aif2 = snd_soc_read(codec, WM8903_AUDIO_INTERFACE_2);
  1217. u16 aif3 = snd_soc_read(codec, WM8903_AUDIO_INTERFACE_3);
  1218. u16 clock0 = snd_soc_read(codec, WM8903_CLOCK_RATES_0);
  1219. u16 clock1 = snd_soc_read(codec, WM8903_CLOCK_RATES_1);
  1220. u16 dac_digital1 = snd_soc_read(codec, WM8903_DAC_DIGITAL_1);
  1221. /* Enable sloping stopband filter for low sample rates */
  1222. if (fs <= 24000)
  1223. dac_digital1 |= WM8903_DAC_SB_FILT;
  1224. else
  1225. dac_digital1 &= ~WM8903_DAC_SB_FILT;
  1226. /* Configure sample rate logic for DSP - choose nearest rate */
  1227. dsp_config = 0;
  1228. best_val = abs(sample_rates[dsp_config].rate - fs);
  1229. for (i = 1; i < ARRAY_SIZE(sample_rates); i++) {
  1230. cur_val = abs(sample_rates[i].rate - fs);
  1231. if (cur_val <= best_val) {
  1232. dsp_config = i;
  1233. best_val = cur_val;
  1234. }
  1235. }
  1236. dev_dbg(codec->dev, "DSP fs = %dHz\n", sample_rates[dsp_config].rate);
  1237. clock1 &= ~WM8903_SAMPLE_RATE_MASK;
  1238. clock1 |= sample_rates[dsp_config].value;
  1239. aif1 &= ~WM8903_AIF_WL_MASK;
  1240. bclk = 2 * fs;
  1241. switch (params_format(params)) {
  1242. case SNDRV_PCM_FORMAT_S16_LE:
  1243. bclk *= 16;
  1244. break;
  1245. case SNDRV_PCM_FORMAT_S20_3LE:
  1246. bclk *= 20;
  1247. aif1 |= 0x4;
  1248. break;
  1249. case SNDRV_PCM_FORMAT_S24_LE:
  1250. bclk *= 24;
  1251. aif1 |= 0x8;
  1252. break;
  1253. case SNDRV_PCM_FORMAT_S32_LE:
  1254. bclk *= 32;
  1255. aif1 |= 0xc;
  1256. break;
  1257. default:
  1258. return -EINVAL;
  1259. }
  1260. dev_dbg(codec->dev, "MCLK = %dHz, target sample rate = %dHz\n",
  1261. wm8903->sysclk, fs);
  1262. /* We may not have an MCLK which allows us to generate exactly
  1263. * the clock we want, particularly with USB derived inputs, so
  1264. * approximate.
  1265. */
  1266. clk_config = 0;
  1267. best_val = abs((wm8903->sysclk /
  1268. (clk_sys_ratios[0].mclk_div *
  1269. clk_sys_ratios[0].div)) - fs);
  1270. for (i = 1; i < ARRAY_SIZE(clk_sys_ratios); i++) {
  1271. cur_val = abs((wm8903->sysclk /
  1272. (clk_sys_ratios[i].mclk_div *
  1273. clk_sys_ratios[i].div)) - fs);
  1274. if (cur_val <= best_val) {
  1275. clk_config = i;
  1276. best_val = cur_val;
  1277. }
  1278. }
  1279. if (clk_sys_ratios[clk_config].mclk_div == 2) {
  1280. clock0 |= WM8903_MCLKDIV2;
  1281. clk_sys = wm8903->sysclk / 2;
  1282. } else {
  1283. clock0 &= ~WM8903_MCLKDIV2;
  1284. clk_sys = wm8903->sysclk;
  1285. }
  1286. clock1 &= ~(WM8903_CLK_SYS_RATE_MASK |
  1287. WM8903_CLK_SYS_MODE_MASK);
  1288. clock1 |= clk_sys_ratios[clk_config].rate << WM8903_CLK_SYS_RATE_SHIFT;
  1289. clock1 |= clk_sys_ratios[clk_config].mode << WM8903_CLK_SYS_MODE_SHIFT;
  1290. dev_dbg(codec->dev, "CLK_SYS_RATE=%x, CLK_SYS_MODE=%x div=%d\n",
  1291. clk_sys_ratios[clk_config].rate,
  1292. clk_sys_ratios[clk_config].mode,
  1293. clk_sys_ratios[clk_config].div);
  1294. dev_dbg(codec->dev, "Actual CLK_SYS = %dHz\n", clk_sys);
  1295. /* We may not get quite the right frequency if using
  1296. * approximate clocks so look for the closest match that is
  1297. * higher than the target (we need to ensure that there enough
  1298. * BCLKs to clock out the samples).
  1299. */
  1300. bclk_div = 0;
  1301. best_val = ((clk_sys * 10) / bclk_divs[0].ratio) - bclk;
  1302. i = 1;
  1303. while (i < ARRAY_SIZE(bclk_divs)) {
  1304. cur_val = ((clk_sys * 10) / bclk_divs[i].ratio) - bclk;
  1305. if (cur_val < 0) /* BCLK table is sorted */
  1306. break;
  1307. bclk_div = i;
  1308. best_val = cur_val;
  1309. i++;
  1310. }
  1311. aif2 &= ~WM8903_BCLK_DIV_MASK;
  1312. aif3 &= ~WM8903_LRCLK_RATE_MASK;
  1313. dev_dbg(codec->dev, "BCLK ratio %d for %dHz - actual BCLK = %dHz\n",
  1314. bclk_divs[bclk_div].ratio / 10, bclk,
  1315. (clk_sys * 10) / bclk_divs[bclk_div].ratio);
  1316. aif2 |= bclk_divs[bclk_div].div;
  1317. aif3 |= bclk / fs;
  1318. wm8903->fs = params_rate(params);
  1319. wm8903_set_deemph(codec);
  1320. snd_soc_write(codec, WM8903_CLOCK_RATES_0, clock0);
  1321. snd_soc_write(codec, WM8903_CLOCK_RATES_1, clock1);
  1322. snd_soc_write(codec, WM8903_AUDIO_INTERFACE_1, aif1);
  1323. snd_soc_write(codec, WM8903_AUDIO_INTERFACE_2, aif2);
  1324. snd_soc_write(codec, WM8903_AUDIO_INTERFACE_3, aif3);
  1325. snd_soc_write(codec, WM8903_DAC_DIGITAL_1, dac_digital1);
  1326. return 0;
  1327. }
  1328. /**
  1329. * wm8903_mic_detect - Enable microphone detection via the WM8903 IRQ
  1330. *
  1331. * @codec: WM8903 codec
  1332. * @jack: jack to report detection events on
  1333. * @det: value to report for presence detection
  1334. * @shrt: value to report for short detection
  1335. *
  1336. * Enable microphone detection via IRQ on the WM8903. If GPIOs are
  1337. * being used to bring out signals to the processor then only platform
  1338. * data configuration is needed for WM8903 and processor GPIOs should
  1339. * be configured using snd_soc_jack_add_gpios() instead.
  1340. *
  1341. * The current threasholds for detection should be configured using
  1342. * micdet_cfg in the platform data. Using this function will force on
  1343. * the microphone bias for the device.
  1344. */
  1345. int wm8903_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  1346. int det, int shrt)
  1347. {
  1348. struct wm8903_priv *wm8903 = snd_soc_codec_get_drvdata(codec);
  1349. int irq_mask = WM8903_MICDET_EINT | WM8903_MICSHRT_EINT;
  1350. dev_dbg(codec->dev, "Enabling microphone detection: %x %x\n",
  1351. det, shrt);
  1352. /* Store the configuration */
  1353. wm8903->mic_jack = jack;
  1354. wm8903->mic_det = det;
  1355. wm8903->mic_short = shrt;
  1356. /* Enable interrupts we've got a report configured for */
  1357. if (det)
  1358. irq_mask &= ~WM8903_MICDET_EINT;
  1359. if (shrt)
  1360. irq_mask &= ~WM8903_MICSHRT_EINT;
  1361. snd_soc_update_bits(codec, WM8903_INTERRUPT_STATUS_1_MASK,
  1362. WM8903_MICDET_EINT | WM8903_MICSHRT_EINT,
  1363. irq_mask);
  1364. if (det || shrt) {
  1365. /* Enable mic detection, this may not have been set through
  1366. * platform data (eg, if the defaults are OK). */
  1367. snd_soc_update_bits(codec, WM8903_WRITE_SEQUENCER_0,
  1368. WM8903_WSEQ_ENA, WM8903_WSEQ_ENA);
  1369. snd_soc_update_bits(codec, WM8903_MIC_BIAS_CONTROL_0,
  1370. WM8903_MICDET_ENA, WM8903_MICDET_ENA);
  1371. } else {
  1372. snd_soc_update_bits(codec, WM8903_MIC_BIAS_CONTROL_0,
  1373. WM8903_MICDET_ENA, 0);
  1374. }
  1375. return 0;
  1376. }
  1377. EXPORT_SYMBOL_GPL(wm8903_mic_detect);
  1378. static irqreturn_t wm8903_irq(int irq, void *data)
  1379. {
  1380. struct snd_soc_codec *codec = data;
  1381. struct wm8903_priv *wm8903 = snd_soc_codec_get_drvdata(codec);
  1382. int mic_report;
  1383. int int_pol;
  1384. int int_val = 0;
  1385. int mask = ~snd_soc_read(codec, WM8903_INTERRUPT_STATUS_1_MASK);
  1386. int_val = snd_soc_read(codec, WM8903_INTERRUPT_STATUS_1) & mask;
  1387. if (int_val & WM8903_WSEQ_BUSY_EINT) {
  1388. dev_warn(codec->dev, "Write sequencer done\n");
  1389. }
  1390. /*
  1391. * The rest is microphone jack detection. We need to manually
  1392. * invert the polarity of the interrupt after each event - to
  1393. * simplify the code keep track of the last state we reported
  1394. * and just invert the relevant bits in both the report and
  1395. * the polarity register.
  1396. */
  1397. mic_report = wm8903->mic_last_report;
  1398. int_pol = snd_soc_read(codec, WM8903_INTERRUPT_POLARITY_1);
  1399. #ifndef CONFIG_SND_SOC_WM8903_MODULE
  1400. if (int_val & (WM8903_MICSHRT_EINT | WM8903_MICDET_EINT))
  1401. trace_snd_soc_jack_irq(dev_name(codec->dev));
  1402. #endif
  1403. if (int_val & WM8903_MICSHRT_EINT) {
  1404. dev_dbg(codec->dev, "Microphone short (pol=%x)\n", int_pol);
  1405. mic_report ^= wm8903->mic_short;
  1406. int_pol ^= WM8903_MICSHRT_INV;
  1407. }
  1408. if (int_val & WM8903_MICDET_EINT) {
  1409. dev_dbg(codec->dev, "Microphone detect (pol=%x)\n", int_pol);
  1410. mic_report ^= wm8903->mic_det;
  1411. int_pol ^= WM8903_MICDET_INV;
  1412. msleep(wm8903->mic_delay);
  1413. }
  1414. snd_soc_update_bits(codec, WM8903_INTERRUPT_POLARITY_1,
  1415. WM8903_MICSHRT_INV | WM8903_MICDET_INV, int_pol);
  1416. snd_soc_jack_report(wm8903->mic_jack, mic_report,
  1417. wm8903->mic_short | wm8903->mic_det);
  1418. wm8903->mic_last_report = mic_report;
  1419. return IRQ_HANDLED;
  1420. }
  1421. #define WM8903_PLAYBACK_RATES (SNDRV_PCM_RATE_8000 |\
  1422. SNDRV_PCM_RATE_11025 | \
  1423. SNDRV_PCM_RATE_16000 | \
  1424. SNDRV_PCM_RATE_22050 | \
  1425. SNDRV_PCM_RATE_32000 | \
  1426. SNDRV_PCM_RATE_44100 | \
  1427. SNDRV_PCM_RATE_48000 | \
  1428. SNDRV_PCM_RATE_88200 | \
  1429. SNDRV_PCM_RATE_96000)
  1430. #define WM8903_CAPTURE_RATES (SNDRV_PCM_RATE_8000 |\
  1431. SNDRV_PCM_RATE_11025 | \
  1432. SNDRV_PCM_RATE_16000 | \
  1433. SNDRV_PCM_RATE_22050 | \
  1434. SNDRV_PCM_RATE_32000 | \
  1435. SNDRV_PCM_RATE_44100 | \
  1436. SNDRV_PCM_RATE_48000)
  1437. #define WM8903_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  1438. SNDRV_PCM_FMTBIT_S20_3LE |\
  1439. SNDRV_PCM_FMTBIT_S24_LE)
  1440. static struct snd_soc_dai_ops wm8903_dai_ops = {
  1441. .hw_params = wm8903_hw_params,
  1442. .digital_mute = wm8903_digital_mute,
  1443. .set_fmt = wm8903_set_dai_fmt,
  1444. .set_sysclk = wm8903_set_dai_sysclk,
  1445. };
  1446. static struct snd_soc_dai_driver wm8903_dai = {
  1447. .name = "wm8903-hifi",
  1448. .playback = {
  1449. .stream_name = "Playback",
  1450. .channels_min = 2,
  1451. .channels_max = 2,
  1452. .rates = WM8903_PLAYBACK_RATES,
  1453. .formats = WM8903_FORMATS,
  1454. },
  1455. .capture = {
  1456. .stream_name = "Capture",
  1457. .channels_min = 2,
  1458. .channels_max = 2,
  1459. .rates = WM8903_CAPTURE_RATES,
  1460. .formats = WM8903_FORMATS,
  1461. },
  1462. .ops = &wm8903_dai_ops,
  1463. .symmetric_rates = 1,
  1464. };
  1465. static int wm8903_suspend(struct snd_soc_codec *codec, pm_message_t state)
  1466. {
  1467. wm8903_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1468. return 0;
  1469. }
  1470. static int wm8903_resume(struct snd_soc_codec *codec)
  1471. {
  1472. int i;
  1473. u16 *reg_cache = codec->reg_cache;
  1474. u16 *tmp_cache = kmemdup(reg_cache, sizeof(wm8903_reg_defaults),
  1475. GFP_KERNEL);
  1476. /* Bring the codec back up to standby first to minimise pop/clicks */
  1477. wm8903_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1478. /* Sync back everything else */
  1479. if (tmp_cache) {
  1480. for (i = 2; i < ARRAY_SIZE(wm8903_reg_defaults); i++)
  1481. if (tmp_cache[i] != reg_cache[i])
  1482. snd_soc_write(codec, i, tmp_cache[i]);
  1483. kfree(tmp_cache);
  1484. } else {
  1485. dev_err(codec->dev, "Failed to allocate temporary cache\n");
  1486. }
  1487. return 0;
  1488. }
  1489. #ifdef CONFIG_GPIOLIB
  1490. static inline struct wm8903_priv *gpio_to_wm8903(struct gpio_chip *chip)
  1491. {
  1492. return container_of(chip, struct wm8903_priv, gpio_chip);
  1493. }
  1494. static int wm8903_gpio_request(struct gpio_chip *chip, unsigned offset)
  1495. {
  1496. if (offset >= WM8903_NUM_GPIO)
  1497. return -EINVAL;
  1498. return 0;
  1499. }
  1500. static int wm8903_gpio_direction_in(struct gpio_chip *chip, unsigned offset)
  1501. {
  1502. struct wm8903_priv *wm8903 = gpio_to_wm8903(chip);
  1503. struct snd_soc_codec *codec = wm8903->codec;
  1504. unsigned int mask, val;
  1505. mask = WM8903_GP1_FN_MASK | WM8903_GP1_DIR_MASK;
  1506. val = (WM8903_GPn_FN_GPIO_INPUT << WM8903_GP1_FN_SHIFT) |
  1507. WM8903_GP1_DIR;
  1508. return snd_soc_update_bits(codec, WM8903_GPIO_CONTROL_1 + offset,
  1509. mask, val);
  1510. }
  1511. static int wm8903_gpio_get(struct gpio_chip *chip, unsigned offset)
  1512. {
  1513. struct wm8903_priv *wm8903 = gpio_to_wm8903(chip);
  1514. struct snd_soc_codec *codec = wm8903->codec;
  1515. int reg;
  1516. reg = snd_soc_read(codec, WM8903_GPIO_CONTROL_1 + offset);
  1517. return (reg & WM8903_GP1_LVL_MASK) >> WM8903_GP1_LVL_SHIFT;
  1518. }
  1519. static int wm8903_gpio_direction_out(struct gpio_chip *chip,
  1520. unsigned offset, int value)
  1521. {
  1522. struct wm8903_priv *wm8903 = gpio_to_wm8903(chip);
  1523. struct snd_soc_codec *codec = wm8903->codec;
  1524. unsigned int mask, val;
  1525. mask = WM8903_GP1_FN_MASK | WM8903_GP1_DIR_MASK | WM8903_GP1_LVL_MASK;
  1526. val = (WM8903_GPn_FN_GPIO_OUTPUT << WM8903_GP1_FN_SHIFT) |
  1527. (value << WM8903_GP2_LVL_SHIFT);
  1528. return snd_soc_update_bits(codec, WM8903_GPIO_CONTROL_1 + offset,
  1529. mask, val);
  1530. }
  1531. static void wm8903_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  1532. {
  1533. struct wm8903_priv *wm8903 = gpio_to_wm8903(chip);
  1534. struct snd_soc_codec *codec = wm8903->codec;
  1535. snd_soc_update_bits(codec, WM8903_GPIO_CONTROL_1 + offset,
  1536. WM8903_GP1_LVL_MASK,
  1537. !!value << WM8903_GP1_LVL_SHIFT);
  1538. }
  1539. static struct gpio_chip wm8903_template_chip = {
  1540. .label = "wm8903",
  1541. .owner = THIS_MODULE,
  1542. .request = wm8903_gpio_request,
  1543. .direction_input = wm8903_gpio_direction_in,
  1544. .get = wm8903_gpio_get,
  1545. .direction_output = wm8903_gpio_direction_out,
  1546. .set = wm8903_gpio_set,
  1547. .can_sleep = 1,
  1548. };
  1549. static void wm8903_init_gpio(struct snd_soc_codec *codec)
  1550. {
  1551. struct wm8903_priv *wm8903 = snd_soc_codec_get_drvdata(codec);
  1552. struct wm8903_platform_data *pdata = dev_get_platdata(codec->dev);
  1553. int ret;
  1554. wm8903->gpio_chip = wm8903_template_chip;
  1555. wm8903->gpio_chip.ngpio = WM8903_NUM_GPIO;
  1556. wm8903->gpio_chip.dev = codec->dev;
  1557. if (pdata && pdata->gpio_base)
  1558. wm8903->gpio_chip.base = pdata->gpio_base;
  1559. else
  1560. wm8903->gpio_chip.base = -1;
  1561. ret = gpiochip_add(&wm8903->gpio_chip);
  1562. if (ret != 0)
  1563. dev_err(codec->dev, "Failed to add GPIOs: %d\n", ret);
  1564. }
  1565. static void wm8903_free_gpio(struct snd_soc_codec *codec)
  1566. {
  1567. struct wm8903_priv *wm8903 = snd_soc_codec_get_drvdata(codec);
  1568. int ret;
  1569. ret = gpiochip_remove(&wm8903->gpio_chip);
  1570. if (ret != 0)
  1571. dev_err(codec->dev, "Failed to remove GPIOs: %d\n", ret);
  1572. }
  1573. #else
  1574. static void wm8903_init_gpio(struct snd_soc_codec *codec)
  1575. {
  1576. }
  1577. static void wm8903_free_gpio(struct snd_soc_codec *codec)
  1578. {
  1579. }
  1580. #endif
  1581. static int wm8903_probe(struct snd_soc_codec *codec)
  1582. {
  1583. struct wm8903_platform_data *pdata = dev_get_platdata(codec->dev);
  1584. struct wm8903_priv *wm8903 = snd_soc_codec_get_drvdata(codec);
  1585. int ret, i;
  1586. int trigger, irq_pol;
  1587. u16 val;
  1588. wm8903->codec = codec;
  1589. ret = snd_soc_codec_set_cache_io(codec, 8, 16, SND_SOC_I2C);
  1590. if (ret != 0) {
  1591. dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
  1592. return ret;
  1593. }
  1594. val = snd_soc_read(codec, WM8903_SW_RESET_AND_ID);
  1595. if (val != wm8903_reg_defaults[WM8903_SW_RESET_AND_ID]) {
  1596. dev_err(codec->dev,
  1597. "Device with ID register %x is not a WM8903\n", val);
  1598. return -ENODEV;
  1599. }
  1600. val = snd_soc_read(codec, WM8903_REVISION_NUMBER);
  1601. dev_info(codec->dev, "WM8903 revision %c\n",
  1602. (val & WM8903_CHIP_REV_MASK) + 'A');
  1603. wm8903_reset(codec);
  1604. /* Set up GPIOs and microphone detection */
  1605. if (pdata) {
  1606. bool mic_gpio = false;
  1607. for (i = 0; i < ARRAY_SIZE(pdata->gpio_cfg); i++) {
  1608. if (pdata->gpio_cfg[i] == WM8903_GPIO_NO_CONFIG)
  1609. continue;
  1610. snd_soc_write(codec, WM8903_GPIO_CONTROL_1 + i,
  1611. pdata->gpio_cfg[i] & 0xffff);
  1612. val = (pdata->gpio_cfg[i] & WM8903_GP1_FN_MASK)
  1613. >> WM8903_GP1_FN_SHIFT;
  1614. switch (val) {
  1615. case WM8903_GPn_FN_MICBIAS_CURRENT_DETECT:
  1616. case WM8903_GPn_FN_MICBIAS_SHORT_DETECT:
  1617. mic_gpio = true;
  1618. break;
  1619. default:
  1620. break;
  1621. }
  1622. }
  1623. snd_soc_write(codec, WM8903_MIC_BIAS_CONTROL_0,
  1624. pdata->micdet_cfg);
  1625. /* Microphone detection needs the WSEQ clock */
  1626. if (pdata->micdet_cfg)
  1627. snd_soc_update_bits(codec, WM8903_WRITE_SEQUENCER_0,
  1628. WM8903_WSEQ_ENA, WM8903_WSEQ_ENA);
  1629. /* If microphone detection is enabled by pdata but
  1630. * detected via IRQ then interrupts can be lost before
  1631. * the machine driver has set up microphone detection
  1632. * IRQs as the IRQs are clear on read. The detection
  1633. * will be enabled when the machine driver configures.
  1634. */
  1635. WARN_ON(!mic_gpio && (pdata->micdet_cfg & WM8903_MICDET_ENA));
  1636. wm8903->mic_delay = pdata->micdet_delay;
  1637. }
  1638. if (wm8903->irq) {
  1639. if (pdata && pdata->irq_active_low) {
  1640. trigger = IRQF_TRIGGER_LOW;
  1641. irq_pol = WM8903_IRQ_POL;
  1642. } else {
  1643. trigger = IRQF_TRIGGER_HIGH;
  1644. irq_pol = 0;
  1645. }
  1646. snd_soc_update_bits(codec, WM8903_INTERRUPT_CONTROL,
  1647. WM8903_IRQ_POL, irq_pol);
  1648. ret = request_threaded_irq(wm8903->irq, NULL, wm8903_irq,
  1649. trigger | IRQF_ONESHOT,
  1650. "wm8903", codec);
  1651. if (ret != 0) {
  1652. dev_err(codec->dev, "Failed to request IRQ: %d\n",
  1653. ret);
  1654. return ret;
  1655. }
  1656. /* Enable write sequencer interrupts */
  1657. snd_soc_update_bits(codec, WM8903_INTERRUPT_STATUS_1_MASK,
  1658. WM8903_IM_WSEQ_BUSY_EINT, 0);
  1659. }
  1660. /* power on device */
  1661. wm8903_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1662. /* Latch volume update bits */
  1663. val = snd_soc_read(codec, WM8903_ADC_DIGITAL_VOLUME_LEFT);
  1664. val |= WM8903_ADCVU;
  1665. snd_soc_write(codec, WM8903_ADC_DIGITAL_VOLUME_LEFT, val);
  1666. snd_soc_write(codec, WM8903_ADC_DIGITAL_VOLUME_RIGHT, val);
  1667. val = snd_soc_read(codec, WM8903_DAC_DIGITAL_VOLUME_LEFT);
  1668. val |= WM8903_DACVU;
  1669. snd_soc_write(codec, WM8903_DAC_DIGITAL_VOLUME_LEFT, val);
  1670. snd_soc_write(codec, WM8903_DAC_DIGITAL_VOLUME_RIGHT, val);
  1671. val = snd_soc_read(codec, WM8903_ANALOGUE_OUT1_LEFT);
  1672. val |= WM8903_HPOUTVU;
  1673. snd_soc_write(codec, WM8903_ANALOGUE_OUT1_LEFT, val);
  1674. snd_soc_write(codec, WM8903_ANALOGUE_OUT1_RIGHT, val);
  1675. val = snd_soc_read(codec, WM8903_ANALOGUE_OUT2_LEFT);
  1676. val |= WM8903_LINEOUTVU;
  1677. snd_soc_write(codec, WM8903_ANALOGUE_OUT2_LEFT, val);
  1678. snd_soc_write(codec, WM8903_ANALOGUE_OUT2_RIGHT, val);
  1679. val = snd_soc_read(codec, WM8903_ANALOGUE_OUT3_LEFT);
  1680. val |= WM8903_SPKVU;
  1681. snd_soc_write(codec, WM8903_ANALOGUE_OUT3_LEFT, val);
  1682. snd_soc_write(codec, WM8903_ANALOGUE_OUT3_RIGHT, val);
  1683. /* Enable DAC soft mute by default */
  1684. snd_soc_update_bits(codec, WM8903_DAC_DIGITAL_1,
  1685. WM8903_DAC_MUTEMODE | WM8903_DAC_MUTE,
  1686. WM8903_DAC_MUTEMODE | WM8903_DAC_MUTE);
  1687. snd_soc_add_controls(codec, wm8903_snd_controls,
  1688. ARRAY_SIZE(wm8903_snd_controls));
  1689. wm8903_add_widgets(codec);
  1690. wm8903_init_gpio(codec);
  1691. return ret;
  1692. }
  1693. /* power down chip */
  1694. static int wm8903_remove(struct snd_soc_codec *codec)
  1695. {
  1696. wm8903_free_gpio(codec);
  1697. wm8903_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1698. return 0;
  1699. }
  1700. static struct snd_soc_codec_driver soc_codec_dev_wm8903 = {
  1701. .probe = wm8903_probe,
  1702. .remove = wm8903_remove,
  1703. .suspend = wm8903_suspend,
  1704. .resume = wm8903_resume,
  1705. .set_bias_level = wm8903_set_bias_level,
  1706. .reg_cache_size = ARRAY_SIZE(wm8903_reg_defaults),
  1707. .reg_word_size = sizeof(u16),
  1708. .reg_cache_default = wm8903_reg_defaults,
  1709. .volatile_register = wm8903_volatile_register,
  1710. .seq_notifier = wm8903_seq_notifier,
  1711. };
  1712. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1713. static __devinit int wm8903_i2c_probe(struct i2c_client *i2c,
  1714. const struct i2c_device_id *id)
  1715. {
  1716. struct wm8903_priv *wm8903;
  1717. int ret;
  1718. wm8903 = kzalloc(sizeof(struct wm8903_priv), GFP_KERNEL);
  1719. if (wm8903 == NULL)
  1720. return -ENOMEM;
  1721. i2c_set_clientdata(i2c, wm8903);
  1722. wm8903->irq = i2c->irq;
  1723. ret = snd_soc_register_codec(&i2c->dev,
  1724. &soc_codec_dev_wm8903, &wm8903_dai, 1);
  1725. if (ret < 0)
  1726. kfree(wm8903);
  1727. return ret;
  1728. }
  1729. static __devexit int wm8903_i2c_remove(struct i2c_client *client)
  1730. {
  1731. snd_soc_unregister_codec(&client->dev);
  1732. kfree(i2c_get_clientdata(client));
  1733. return 0;
  1734. }
  1735. static const struct i2c_device_id wm8903_i2c_id[] = {
  1736. { "wm8903", 0 },
  1737. { }
  1738. };
  1739. MODULE_DEVICE_TABLE(i2c, wm8903_i2c_id);
  1740. static struct i2c_driver wm8903_i2c_driver = {
  1741. .driver = {
  1742. .name = "wm8903",
  1743. .owner = THIS_MODULE,
  1744. },
  1745. .probe = wm8903_i2c_probe,
  1746. .remove = __devexit_p(wm8903_i2c_remove),
  1747. .id_table = wm8903_i2c_id,
  1748. };
  1749. #endif
  1750. static int __init wm8903_modinit(void)
  1751. {
  1752. int ret = 0;
  1753. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1754. ret = i2c_add_driver(&wm8903_i2c_driver);
  1755. if (ret != 0) {
  1756. printk(KERN_ERR "Failed to register wm8903 I2C driver: %d\n",
  1757. ret);
  1758. }
  1759. #endif
  1760. return ret;
  1761. }
  1762. module_init(wm8903_modinit);
  1763. static void __exit wm8903_exit(void)
  1764. {
  1765. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1766. i2c_del_driver(&wm8903_i2c_driver);
  1767. #endif
  1768. }
  1769. module_exit(wm8903_exit);
  1770. MODULE_DESCRIPTION("ASoC WM8903 driver");
  1771. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.cm>");
  1772. MODULE_LICENSE("GPL");