twl4030.c 71 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344
  1. /*
  2. * ALSA SoC TWL4030 codec driver
  3. *
  4. * Author: Steve Sakoman, <steve@sakoman.com>
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * version 2 as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  18. * 02110-1301 USA
  19. *
  20. */
  21. #include <linux/module.h>
  22. #include <linux/moduleparam.h>
  23. #include <linux/init.h>
  24. #include <linux/delay.h>
  25. #include <linux/pm.h>
  26. #include <linux/i2c.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/mfd/core.h>
  29. #include <linux/i2c/twl.h>
  30. #include <linux/slab.h>
  31. #include <sound/core.h>
  32. #include <sound/pcm.h>
  33. #include <sound/pcm_params.h>
  34. #include <sound/soc.h>
  35. #include <sound/initval.h>
  36. #include <sound/tlv.h>
  37. /* Register descriptions are here */
  38. #include <linux/mfd/twl4030-codec.h>
  39. /* Shadow register used by the audio driver */
  40. #define TWL4030_REG_SW_SHADOW 0x4A
  41. #define TWL4030_CACHEREGNUM (TWL4030_REG_SW_SHADOW + 1)
  42. /* TWL4030_REG_SW_SHADOW (0x4A) Fields */
  43. #define TWL4030_HFL_EN 0x01
  44. #define TWL4030_HFR_EN 0x02
  45. /*
  46. * twl4030 register cache & default register settings
  47. */
  48. static const u8 twl4030_reg[TWL4030_CACHEREGNUM] = {
  49. 0x00, /* this register not used */
  50. 0x00, /* REG_CODEC_MODE (0x1) */
  51. 0x00, /* REG_OPTION (0x2) */
  52. 0x00, /* REG_UNKNOWN (0x3) */
  53. 0x00, /* REG_MICBIAS_CTL (0x4) */
  54. 0x00, /* REG_ANAMICL (0x5) */
  55. 0x00, /* REG_ANAMICR (0x6) */
  56. 0x00, /* REG_AVADC_CTL (0x7) */
  57. 0x00, /* REG_ADCMICSEL (0x8) */
  58. 0x00, /* REG_DIGMIXING (0x9) */
  59. 0x0f, /* REG_ATXL1PGA (0xA) */
  60. 0x0f, /* REG_ATXR1PGA (0xB) */
  61. 0x0f, /* REG_AVTXL2PGA (0xC) */
  62. 0x0f, /* REG_AVTXR2PGA (0xD) */
  63. 0x00, /* REG_AUDIO_IF (0xE) */
  64. 0x00, /* REG_VOICE_IF (0xF) */
  65. 0x3f, /* REG_ARXR1PGA (0x10) */
  66. 0x3f, /* REG_ARXL1PGA (0x11) */
  67. 0x3f, /* REG_ARXR2PGA (0x12) */
  68. 0x3f, /* REG_ARXL2PGA (0x13) */
  69. 0x25, /* REG_VRXPGA (0x14) */
  70. 0x00, /* REG_VSTPGA (0x15) */
  71. 0x00, /* REG_VRX2ARXPGA (0x16) */
  72. 0x00, /* REG_AVDAC_CTL (0x17) */
  73. 0x00, /* REG_ARX2VTXPGA (0x18) */
  74. 0x32, /* REG_ARXL1_APGA_CTL (0x19) */
  75. 0x32, /* REG_ARXR1_APGA_CTL (0x1A) */
  76. 0x32, /* REG_ARXL2_APGA_CTL (0x1B) */
  77. 0x32, /* REG_ARXR2_APGA_CTL (0x1C) */
  78. 0x00, /* REG_ATX2ARXPGA (0x1D) */
  79. 0x00, /* REG_BT_IF (0x1E) */
  80. 0x55, /* REG_BTPGA (0x1F) */
  81. 0x00, /* REG_BTSTPGA (0x20) */
  82. 0x00, /* REG_EAR_CTL (0x21) */
  83. 0x00, /* REG_HS_SEL (0x22) */
  84. 0x00, /* REG_HS_GAIN_SET (0x23) */
  85. 0x00, /* REG_HS_POPN_SET (0x24) */
  86. 0x00, /* REG_PREDL_CTL (0x25) */
  87. 0x00, /* REG_PREDR_CTL (0x26) */
  88. 0x00, /* REG_PRECKL_CTL (0x27) */
  89. 0x00, /* REG_PRECKR_CTL (0x28) */
  90. 0x00, /* REG_HFL_CTL (0x29) */
  91. 0x00, /* REG_HFR_CTL (0x2A) */
  92. 0x05, /* REG_ALC_CTL (0x2B) */
  93. 0x00, /* REG_ALC_SET1 (0x2C) */
  94. 0x00, /* REG_ALC_SET2 (0x2D) */
  95. 0x00, /* REG_BOOST_CTL (0x2E) */
  96. 0x00, /* REG_SOFTVOL_CTL (0x2F) */
  97. 0x13, /* REG_DTMF_FREQSEL (0x30) */
  98. 0x00, /* REG_DTMF_TONEXT1H (0x31) */
  99. 0x00, /* REG_DTMF_TONEXT1L (0x32) */
  100. 0x00, /* REG_DTMF_TONEXT2H (0x33) */
  101. 0x00, /* REG_DTMF_TONEXT2L (0x34) */
  102. 0x79, /* REG_DTMF_TONOFF (0x35) */
  103. 0x11, /* REG_DTMF_WANONOFF (0x36) */
  104. 0x00, /* REG_I2S_RX_SCRAMBLE_H (0x37) */
  105. 0x00, /* REG_I2S_RX_SCRAMBLE_M (0x38) */
  106. 0x00, /* REG_I2S_RX_SCRAMBLE_L (0x39) */
  107. 0x06, /* REG_APLL_CTL (0x3A) */
  108. 0x00, /* REG_DTMF_CTL (0x3B) */
  109. 0x44, /* REG_DTMF_PGA_CTL2 (0x3C) */
  110. 0x69, /* REG_DTMF_PGA_CTL1 (0x3D) */
  111. 0x00, /* REG_MISC_SET_1 (0x3E) */
  112. 0x00, /* REG_PCMBTMUX (0x3F) */
  113. 0x00, /* not used (0x40) */
  114. 0x00, /* not used (0x41) */
  115. 0x00, /* not used (0x42) */
  116. 0x00, /* REG_RX_PATH_SEL (0x43) */
  117. 0x32, /* REG_VDL_APGA_CTL (0x44) */
  118. 0x00, /* REG_VIBRA_CTL (0x45) */
  119. 0x00, /* REG_VIBRA_SET (0x46) */
  120. 0x00, /* REG_VIBRA_PWM_SET (0x47) */
  121. 0x00, /* REG_ANAMIC_GAIN (0x48) */
  122. 0x00, /* REG_MISC_SET_2 (0x49) */
  123. 0x00, /* REG_SW_SHADOW (0x4A) - Shadow, non HW register */
  124. };
  125. /* codec private data */
  126. struct twl4030_priv {
  127. struct snd_soc_codec codec;
  128. unsigned int codec_powered;
  129. /* reference counts of AIF/APLL users */
  130. unsigned int apll_enabled;
  131. struct snd_pcm_substream *master_substream;
  132. struct snd_pcm_substream *slave_substream;
  133. unsigned int configured;
  134. unsigned int rate;
  135. unsigned int sample_bits;
  136. unsigned int channels;
  137. unsigned int sysclk;
  138. /* Output (with associated amp) states */
  139. u8 hsl_enabled, hsr_enabled;
  140. u8 earpiece_enabled;
  141. u8 predrivel_enabled, predriver_enabled;
  142. u8 carkitl_enabled, carkitr_enabled;
  143. /* Delay needed after enabling the digimic interface */
  144. unsigned int digimic_delay;
  145. };
  146. /*
  147. * read twl4030 register cache
  148. */
  149. static inline unsigned int twl4030_read_reg_cache(struct snd_soc_codec *codec,
  150. unsigned int reg)
  151. {
  152. u8 *cache = codec->reg_cache;
  153. if (reg >= TWL4030_CACHEREGNUM)
  154. return -EIO;
  155. return cache[reg];
  156. }
  157. /*
  158. * write twl4030 register cache
  159. */
  160. static inline void twl4030_write_reg_cache(struct snd_soc_codec *codec,
  161. u8 reg, u8 value)
  162. {
  163. u8 *cache = codec->reg_cache;
  164. if (reg >= TWL4030_CACHEREGNUM)
  165. return;
  166. cache[reg] = value;
  167. }
  168. /*
  169. * write to the twl4030 register space
  170. */
  171. static int twl4030_write(struct snd_soc_codec *codec,
  172. unsigned int reg, unsigned int value)
  173. {
  174. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  175. int write_to_reg = 0;
  176. twl4030_write_reg_cache(codec, reg, value);
  177. if (likely(reg < TWL4030_REG_SW_SHADOW)) {
  178. /* Decide if the given register can be written */
  179. switch (reg) {
  180. case TWL4030_REG_EAR_CTL:
  181. if (twl4030->earpiece_enabled)
  182. write_to_reg = 1;
  183. break;
  184. case TWL4030_REG_PREDL_CTL:
  185. if (twl4030->predrivel_enabled)
  186. write_to_reg = 1;
  187. break;
  188. case TWL4030_REG_PREDR_CTL:
  189. if (twl4030->predriver_enabled)
  190. write_to_reg = 1;
  191. break;
  192. case TWL4030_REG_PRECKL_CTL:
  193. if (twl4030->carkitl_enabled)
  194. write_to_reg = 1;
  195. break;
  196. case TWL4030_REG_PRECKR_CTL:
  197. if (twl4030->carkitr_enabled)
  198. write_to_reg = 1;
  199. break;
  200. case TWL4030_REG_HS_GAIN_SET:
  201. if (twl4030->hsl_enabled || twl4030->hsr_enabled)
  202. write_to_reg = 1;
  203. break;
  204. default:
  205. /* All other register can be written */
  206. write_to_reg = 1;
  207. break;
  208. }
  209. if (write_to_reg)
  210. return twl_i2c_write_u8(TWL4030_MODULE_AUDIO_VOICE,
  211. value, reg);
  212. }
  213. return 0;
  214. }
  215. static inline void twl4030_wait_ms(int time)
  216. {
  217. if (time < 60) {
  218. time *= 1000;
  219. usleep_range(time, time + 500);
  220. } else {
  221. msleep(time);
  222. }
  223. }
  224. static void twl4030_codec_enable(struct snd_soc_codec *codec, int enable)
  225. {
  226. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  227. int mode;
  228. if (enable == twl4030->codec_powered)
  229. return;
  230. if (enable)
  231. mode = twl4030_codec_enable_resource(TWL4030_CODEC_RES_POWER);
  232. else
  233. mode = twl4030_codec_disable_resource(TWL4030_CODEC_RES_POWER);
  234. if (mode >= 0) {
  235. twl4030_write_reg_cache(codec, TWL4030_REG_CODEC_MODE, mode);
  236. twl4030->codec_powered = enable;
  237. }
  238. /* REVISIT: this delay is present in TI sample drivers */
  239. /* but there seems to be no TRM requirement for it */
  240. udelay(10);
  241. }
  242. static inline void twl4030_check_defaults(struct snd_soc_codec *codec)
  243. {
  244. int i, difference = 0;
  245. u8 val;
  246. dev_dbg(codec->dev, "Checking TWL audio default configuration\n");
  247. for (i = 1; i <= TWL4030_REG_MISC_SET_2; i++) {
  248. twl_i2c_read_u8(TWL4030_MODULE_AUDIO_VOICE, &val, i);
  249. if (val != twl4030_reg[i]) {
  250. difference++;
  251. dev_dbg(codec->dev,
  252. "Reg 0x%02x: chip: 0x%02x driver: 0x%02x\n",
  253. i, val, twl4030_reg[i]);
  254. }
  255. }
  256. dev_dbg(codec->dev, "Found %d non maching registers. %s\n",
  257. difference, difference ? "Not OK" : "OK");
  258. }
  259. static inline void twl4030_reset_registers(struct snd_soc_codec *codec)
  260. {
  261. int i;
  262. /* set all audio section registers to reasonable defaults */
  263. for (i = TWL4030_REG_OPTION; i <= TWL4030_REG_MISC_SET_2; i++)
  264. if (i != TWL4030_REG_APLL_CTL)
  265. twl4030_write(codec, i, twl4030_reg[i]);
  266. }
  267. static void twl4030_init_chip(struct snd_soc_codec *codec)
  268. {
  269. struct twl4030_codec_audio_data *pdata = dev_get_platdata(codec->dev);
  270. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  271. u8 reg, byte;
  272. int i = 0;
  273. /* Check defaults, if instructed before anything else */
  274. if (pdata && pdata->check_defaults)
  275. twl4030_check_defaults(codec);
  276. /* Reset registers, if no setup data or if instructed to do so */
  277. if (!pdata || (pdata && pdata->reset_registers))
  278. twl4030_reset_registers(codec);
  279. /* Refresh APLL_CTL register from HW */
  280. twl_i2c_read_u8(TWL4030_MODULE_AUDIO_VOICE, &byte,
  281. TWL4030_REG_APLL_CTL);
  282. twl4030_write_reg_cache(codec, TWL4030_REG_APLL_CTL, byte);
  283. /* anti-pop when changing analog gain */
  284. reg = twl4030_read_reg_cache(codec, TWL4030_REG_MISC_SET_1);
  285. twl4030_write(codec, TWL4030_REG_MISC_SET_1,
  286. reg | TWL4030_SMOOTH_ANAVOL_EN);
  287. twl4030_write(codec, TWL4030_REG_OPTION,
  288. TWL4030_ATXL1_EN | TWL4030_ATXR1_EN |
  289. TWL4030_ARXL2_EN | TWL4030_ARXR2_EN);
  290. /* REG_ARXR2_APGA_CTL reset according to the TRM: 0dB, DA_EN */
  291. twl4030_write(codec, TWL4030_REG_ARXR2_APGA_CTL, 0x32);
  292. /* Machine dependent setup */
  293. if (!pdata)
  294. return;
  295. twl4030->digimic_delay = pdata->digimic_delay;
  296. reg = twl4030_read_reg_cache(codec, TWL4030_REG_HS_POPN_SET);
  297. reg &= ~TWL4030_RAMP_DELAY;
  298. reg |= (pdata->ramp_delay_value << 2);
  299. twl4030_write_reg_cache(codec, TWL4030_REG_HS_POPN_SET, reg);
  300. /* initiate offset cancellation */
  301. twl4030_codec_enable(codec, 1);
  302. reg = twl4030_read_reg_cache(codec, TWL4030_REG_ANAMICL);
  303. reg &= ~TWL4030_OFFSET_CNCL_SEL;
  304. reg |= pdata->offset_cncl_path;
  305. twl4030_write(codec, TWL4030_REG_ANAMICL,
  306. reg | TWL4030_CNCL_OFFSET_START);
  307. /*
  308. * Wait for offset cancellation to complete.
  309. * Since this takes a while, do not slam the i2c.
  310. * Start polling the status after ~20ms.
  311. */
  312. msleep(20);
  313. do {
  314. usleep_range(1000, 2000);
  315. twl_i2c_read_u8(TWL4030_MODULE_AUDIO_VOICE, &byte,
  316. TWL4030_REG_ANAMICL);
  317. } while ((i++ < 100) &&
  318. ((byte & TWL4030_CNCL_OFFSET_START) ==
  319. TWL4030_CNCL_OFFSET_START));
  320. /* Make sure that the reg_cache has the same value as the HW */
  321. twl4030_write_reg_cache(codec, TWL4030_REG_ANAMICL, byte);
  322. twl4030_codec_enable(codec, 0);
  323. }
  324. static void twl4030_apll_enable(struct snd_soc_codec *codec, int enable)
  325. {
  326. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  327. int status = -1;
  328. if (enable) {
  329. twl4030->apll_enabled++;
  330. if (twl4030->apll_enabled == 1)
  331. status = twl4030_codec_enable_resource(
  332. TWL4030_CODEC_RES_APLL);
  333. } else {
  334. twl4030->apll_enabled--;
  335. if (!twl4030->apll_enabled)
  336. status = twl4030_codec_disable_resource(
  337. TWL4030_CODEC_RES_APLL);
  338. }
  339. if (status >= 0)
  340. twl4030_write_reg_cache(codec, TWL4030_REG_APLL_CTL, status);
  341. }
  342. /* Earpiece */
  343. static const struct snd_kcontrol_new twl4030_dapm_earpiece_controls[] = {
  344. SOC_DAPM_SINGLE("Voice", TWL4030_REG_EAR_CTL, 0, 1, 0),
  345. SOC_DAPM_SINGLE("AudioL1", TWL4030_REG_EAR_CTL, 1, 1, 0),
  346. SOC_DAPM_SINGLE("AudioL2", TWL4030_REG_EAR_CTL, 2, 1, 0),
  347. SOC_DAPM_SINGLE("AudioR1", TWL4030_REG_EAR_CTL, 3, 1, 0),
  348. };
  349. /* PreDrive Left */
  350. static const struct snd_kcontrol_new twl4030_dapm_predrivel_controls[] = {
  351. SOC_DAPM_SINGLE("Voice", TWL4030_REG_PREDL_CTL, 0, 1, 0),
  352. SOC_DAPM_SINGLE("AudioL1", TWL4030_REG_PREDL_CTL, 1, 1, 0),
  353. SOC_DAPM_SINGLE("AudioL2", TWL4030_REG_PREDL_CTL, 2, 1, 0),
  354. SOC_DAPM_SINGLE("AudioR2", TWL4030_REG_PREDL_CTL, 3, 1, 0),
  355. };
  356. /* PreDrive Right */
  357. static const struct snd_kcontrol_new twl4030_dapm_predriver_controls[] = {
  358. SOC_DAPM_SINGLE("Voice", TWL4030_REG_PREDR_CTL, 0, 1, 0),
  359. SOC_DAPM_SINGLE("AudioR1", TWL4030_REG_PREDR_CTL, 1, 1, 0),
  360. SOC_DAPM_SINGLE("AudioR2", TWL4030_REG_PREDR_CTL, 2, 1, 0),
  361. SOC_DAPM_SINGLE("AudioL2", TWL4030_REG_PREDR_CTL, 3, 1, 0),
  362. };
  363. /* Headset Left */
  364. static const struct snd_kcontrol_new twl4030_dapm_hsol_controls[] = {
  365. SOC_DAPM_SINGLE("Voice", TWL4030_REG_HS_SEL, 0, 1, 0),
  366. SOC_DAPM_SINGLE("AudioL1", TWL4030_REG_HS_SEL, 1, 1, 0),
  367. SOC_DAPM_SINGLE("AudioL2", TWL4030_REG_HS_SEL, 2, 1, 0),
  368. };
  369. /* Headset Right */
  370. static const struct snd_kcontrol_new twl4030_dapm_hsor_controls[] = {
  371. SOC_DAPM_SINGLE("Voice", TWL4030_REG_HS_SEL, 3, 1, 0),
  372. SOC_DAPM_SINGLE("AudioR1", TWL4030_REG_HS_SEL, 4, 1, 0),
  373. SOC_DAPM_SINGLE("AudioR2", TWL4030_REG_HS_SEL, 5, 1, 0),
  374. };
  375. /* Carkit Left */
  376. static const struct snd_kcontrol_new twl4030_dapm_carkitl_controls[] = {
  377. SOC_DAPM_SINGLE("Voice", TWL4030_REG_PRECKL_CTL, 0, 1, 0),
  378. SOC_DAPM_SINGLE("AudioL1", TWL4030_REG_PRECKL_CTL, 1, 1, 0),
  379. SOC_DAPM_SINGLE("AudioL2", TWL4030_REG_PRECKL_CTL, 2, 1, 0),
  380. };
  381. /* Carkit Right */
  382. static const struct snd_kcontrol_new twl4030_dapm_carkitr_controls[] = {
  383. SOC_DAPM_SINGLE("Voice", TWL4030_REG_PRECKR_CTL, 0, 1, 0),
  384. SOC_DAPM_SINGLE("AudioR1", TWL4030_REG_PRECKR_CTL, 1, 1, 0),
  385. SOC_DAPM_SINGLE("AudioR2", TWL4030_REG_PRECKR_CTL, 2, 1, 0),
  386. };
  387. /* Handsfree Left */
  388. static const char *twl4030_handsfreel_texts[] =
  389. {"Voice", "AudioL1", "AudioL2", "AudioR2"};
  390. static const struct soc_enum twl4030_handsfreel_enum =
  391. SOC_ENUM_SINGLE(TWL4030_REG_HFL_CTL, 0,
  392. ARRAY_SIZE(twl4030_handsfreel_texts),
  393. twl4030_handsfreel_texts);
  394. static const struct snd_kcontrol_new twl4030_dapm_handsfreel_control =
  395. SOC_DAPM_ENUM("Route", twl4030_handsfreel_enum);
  396. /* Handsfree Left virtual mute */
  397. static const struct snd_kcontrol_new twl4030_dapm_handsfreelmute_control =
  398. SOC_DAPM_SINGLE("Switch", TWL4030_REG_SW_SHADOW, 0, 1, 0);
  399. /* Handsfree Right */
  400. static const char *twl4030_handsfreer_texts[] =
  401. {"Voice", "AudioR1", "AudioR2", "AudioL2"};
  402. static const struct soc_enum twl4030_handsfreer_enum =
  403. SOC_ENUM_SINGLE(TWL4030_REG_HFR_CTL, 0,
  404. ARRAY_SIZE(twl4030_handsfreer_texts),
  405. twl4030_handsfreer_texts);
  406. static const struct snd_kcontrol_new twl4030_dapm_handsfreer_control =
  407. SOC_DAPM_ENUM("Route", twl4030_handsfreer_enum);
  408. /* Handsfree Right virtual mute */
  409. static const struct snd_kcontrol_new twl4030_dapm_handsfreermute_control =
  410. SOC_DAPM_SINGLE("Switch", TWL4030_REG_SW_SHADOW, 1, 1, 0);
  411. /* Vibra */
  412. /* Vibra audio path selection */
  413. static const char *twl4030_vibra_texts[] =
  414. {"AudioL1", "AudioR1", "AudioL2", "AudioR2"};
  415. static const struct soc_enum twl4030_vibra_enum =
  416. SOC_ENUM_SINGLE(TWL4030_REG_VIBRA_CTL, 2,
  417. ARRAY_SIZE(twl4030_vibra_texts),
  418. twl4030_vibra_texts);
  419. static const struct snd_kcontrol_new twl4030_dapm_vibra_control =
  420. SOC_DAPM_ENUM("Route", twl4030_vibra_enum);
  421. /* Vibra path selection: local vibrator (PWM) or audio driven */
  422. static const char *twl4030_vibrapath_texts[] =
  423. {"Local vibrator", "Audio"};
  424. static const struct soc_enum twl4030_vibrapath_enum =
  425. SOC_ENUM_SINGLE(TWL4030_REG_VIBRA_CTL, 4,
  426. ARRAY_SIZE(twl4030_vibrapath_texts),
  427. twl4030_vibrapath_texts);
  428. static const struct snd_kcontrol_new twl4030_dapm_vibrapath_control =
  429. SOC_DAPM_ENUM("Route", twl4030_vibrapath_enum);
  430. /* Left analog microphone selection */
  431. static const struct snd_kcontrol_new twl4030_dapm_analoglmic_controls[] = {
  432. SOC_DAPM_SINGLE("Main Mic Capture Switch",
  433. TWL4030_REG_ANAMICL, 0, 1, 0),
  434. SOC_DAPM_SINGLE("Headset Mic Capture Switch",
  435. TWL4030_REG_ANAMICL, 1, 1, 0),
  436. SOC_DAPM_SINGLE("AUXL Capture Switch",
  437. TWL4030_REG_ANAMICL, 2, 1, 0),
  438. SOC_DAPM_SINGLE("Carkit Mic Capture Switch",
  439. TWL4030_REG_ANAMICL, 3, 1, 0),
  440. };
  441. /* Right analog microphone selection */
  442. static const struct snd_kcontrol_new twl4030_dapm_analogrmic_controls[] = {
  443. SOC_DAPM_SINGLE("Sub Mic Capture Switch", TWL4030_REG_ANAMICR, 0, 1, 0),
  444. SOC_DAPM_SINGLE("AUXR Capture Switch", TWL4030_REG_ANAMICR, 2, 1, 0),
  445. };
  446. /* TX1 L/R Analog/Digital microphone selection */
  447. static const char *twl4030_micpathtx1_texts[] =
  448. {"Analog", "Digimic0"};
  449. static const struct soc_enum twl4030_micpathtx1_enum =
  450. SOC_ENUM_SINGLE(TWL4030_REG_ADCMICSEL, 0,
  451. ARRAY_SIZE(twl4030_micpathtx1_texts),
  452. twl4030_micpathtx1_texts);
  453. static const struct snd_kcontrol_new twl4030_dapm_micpathtx1_control =
  454. SOC_DAPM_ENUM("Route", twl4030_micpathtx1_enum);
  455. /* TX2 L/R Analog/Digital microphone selection */
  456. static const char *twl4030_micpathtx2_texts[] =
  457. {"Analog", "Digimic1"};
  458. static const struct soc_enum twl4030_micpathtx2_enum =
  459. SOC_ENUM_SINGLE(TWL4030_REG_ADCMICSEL, 2,
  460. ARRAY_SIZE(twl4030_micpathtx2_texts),
  461. twl4030_micpathtx2_texts);
  462. static const struct snd_kcontrol_new twl4030_dapm_micpathtx2_control =
  463. SOC_DAPM_ENUM("Route", twl4030_micpathtx2_enum);
  464. /* Analog bypass for AudioR1 */
  465. static const struct snd_kcontrol_new twl4030_dapm_abypassr1_control =
  466. SOC_DAPM_SINGLE("Switch", TWL4030_REG_ARXR1_APGA_CTL, 2, 1, 0);
  467. /* Analog bypass for AudioL1 */
  468. static const struct snd_kcontrol_new twl4030_dapm_abypassl1_control =
  469. SOC_DAPM_SINGLE("Switch", TWL4030_REG_ARXL1_APGA_CTL, 2, 1, 0);
  470. /* Analog bypass for AudioR2 */
  471. static const struct snd_kcontrol_new twl4030_dapm_abypassr2_control =
  472. SOC_DAPM_SINGLE("Switch", TWL4030_REG_ARXR2_APGA_CTL, 2, 1, 0);
  473. /* Analog bypass for AudioL2 */
  474. static const struct snd_kcontrol_new twl4030_dapm_abypassl2_control =
  475. SOC_DAPM_SINGLE("Switch", TWL4030_REG_ARXL2_APGA_CTL, 2, 1, 0);
  476. /* Analog bypass for Voice */
  477. static const struct snd_kcontrol_new twl4030_dapm_abypassv_control =
  478. SOC_DAPM_SINGLE("Switch", TWL4030_REG_VDL_APGA_CTL, 2, 1, 0);
  479. /* Digital bypass gain, mute instead of -30dB */
  480. static const unsigned int twl4030_dapm_dbypass_tlv[] = {
  481. TLV_DB_RANGE_HEAD(3),
  482. 0, 1, TLV_DB_SCALE_ITEM(-3000, 600, 1),
  483. 2, 3, TLV_DB_SCALE_ITEM(-2400, 0, 0),
  484. 4, 7, TLV_DB_SCALE_ITEM(-1800, 600, 0),
  485. };
  486. /* Digital bypass left (TX1L -> RX2L) */
  487. static const struct snd_kcontrol_new twl4030_dapm_dbypassl_control =
  488. SOC_DAPM_SINGLE_TLV("Volume",
  489. TWL4030_REG_ATX2ARXPGA, 3, 7, 0,
  490. twl4030_dapm_dbypass_tlv);
  491. /* Digital bypass right (TX1R -> RX2R) */
  492. static const struct snd_kcontrol_new twl4030_dapm_dbypassr_control =
  493. SOC_DAPM_SINGLE_TLV("Volume",
  494. TWL4030_REG_ATX2ARXPGA, 0, 7, 0,
  495. twl4030_dapm_dbypass_tlv);
  496. /*
  497. * Voice Sidetone GAIN volume control:
  498. * from -51 to -10 dB in 1 dB steps (mute instead of -51 dB)
  499. */
  500. static DECLARE_TLV_DB_SCALE(twl4030_dapm_dbypassv_tlv, -5100, 100, 1);
  501. /* Digital bypass voice: sidetone (VUL -> VDL)*/
  502. static const struct snd_kcontrol_new twl4030_dapm_dbypassv_control =
  503. SOC_DAPM_SINGLE_TLV("Volume",
  504. TWL4030_REG_VSTPGA, 0, 0x29, 0,
  505. twl4030_dapm_dbypassv_tlv);
  506. /*
  507. * Output PGA builder:
  508. * Handle the muting and unmuting of the given output (turning off the
  509. * amplifier associated with the output pin)
  510. * On mute bypass the reg_cache and write 0 to the register
  511. * On unmute: restore the register content from the reg_cache
  512. * Outputs handled in this way: Earpiece, PreDrivL/R, CarkitL/R
  513. */
  514. #define TWL4030_OUTPUT_PGA(pin_name, reg, mask) \
  515. static int pin_name##pga_event(struct snd_soc_dapm_widget *w, \
  516. struct snd_kcontrol *kcontrol, int event) \
  517. { \
  518. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(w->codec); \
  519. \
  520. switch (event) { \
  521. case SND_SOC_DAPM_POST_PMU: \
  522. twl4030->pin_name##_enabled = 1; \
  523. twl4030_write(w->codec, reg, \
  524. twl4030_read_reg_cache(w->codec, reg)); \
  525. break; \
  526. case SND_SOC_DAPM_POST_PMD: \
  527. twl4030->pin_name##_enabled = 0; \
  528. twl_i2c_write_u8(TWL4030_MODULE_AUDIO_VOICE, \
  529. 0, reg); \
  530. break; \
  531. } \
  532. return 0; \
  533. }
  534. TWL4030_OUTPUT_PGA(earpiece, TWL4030_REG_EAR_CTL, TWL4030_EAR_GAIN);
  535. TWL4030_OUTPUT_PGA(predrivel, TWL4030_REG_PREDL_CTL, TWL4030_PREDL_GAIN);
  536. TWL4030_OUTPUT_PGA(predriver, TWL4030_REG_PREDR_CTL, TWL4030_PREDR_GAIN);
  537. TWL4030_OUTPUT_PGA(carkitl, TWL4030_REG_PRECKL_CTL, TWL4030_PRECKL_GAIN);
  538. TWL4030_OUTPUT_PGA(carkitr, TWL4030_REG_PRECKR_CTL, TWL4030_PRECKR_GAIN);
  539. static void handsfree_ramp(struct snd_soc_codec *codec, int reg, int ramp)
  540. {
  541. unsigned char hs_ctl;
  542. hs_ctl = twl4030_read_reg_cache(codec, reg);
  543. if (ramp) {
  544. /* HF ramp-up */
  545. hs_ctl |= TWL4030_HF_CTL_REF_EN;
  546. twl4030_write(codec, reg, hs_ctl);
  547. udelay(10);
  548. hs_ctl |= TWL4030_HF_CTL_RAMP_EN;
  549. twl4030_write(codec, reg, hs_ctl);
  550. udelay(40);
  551. hs_ctl |= TWL4030_HF_CTL_LOOP_EN;
  552. hs_ctl |= TWL4030_HF_CTL_HB_EN;
  553. twl4030_write(codec, reg, hs_ctl);
  554. } else {
  555. /* HF ramp-down */
  556. hs_ctl &= ~TWL4030_HF_CTL_LOOP_EN;
  557. hs_ctl &= ~TWL4030_HF_CTL_HB_EN;
  558. twl4030_write(codec, reg, hs_ctl);
  559. hs_ctl &= ~TWL4030_HF_CTL_RAMP_EN;
  560. twl4030_write(codec, reg, hs_ctl);
  561. udelay(40);
  562. hs_ctl &= ~TWL4030_HF_CTL_REF_EN;
  563. twl4030_write(codec, reg, hs_ctl);
  564. }
  565. }
  566. static int handsfreelpga_event(struct snd_soc_dapm_widget *w,
  567. struct snd_kcontrol *kcontrol, int event)
  568. {
  569. switch (event) {
  570. case SND_SOC_DAPM_POST_PMU:
  571. handsfree_ramp(w->codec, TWL4030_REG_HFL_CTL, 1);
  572. break;
  573. case SND_SOC_DAPM_POST_PMD:
  574. handsfree_ramp(w->codec, TWL4030_REG_HFL_CTL, 0);
  575. break;
  576. }
  577. return 0;
  578. }
  579. static int handsfreerpga_event(struct snd_soc_dapm_widget *w,
  580. struct snd_kcontrol *kcontrol, int event)
  581. {
  582. switch (event) {
  583. case SND_SOC_DAPM_POST_PMU:
  584. handsfree_ramp(w->codec, TWL4030_REG_HFR_CTL, 1);
  585. break;
  586. case SND_SOC_DAPM_POST_PMD:
  587. handsfree_ramp(w->codec, TWL4030_REG_HFR_CTL, 0);
  588. break;
  589. }
  590. return 0;
  591. }
  592. static int vibramux_event(struct snd_soc_dapm_widget *w,
  593. struct snd_kcontrol *kcontrol, int event)
  594. {
  595. twl4030_write(w->codec, TWL4030_REG_VIBRA_SET, 0xff);
  596. return 0;
  597. }
  598. static int apll_event(struct snd_soc_dapm_widget *w,
  599. struct snd_kcontrol *kcontrol, int event)
  600. {
  601. switch (event) {
  602. case SND_SOC_DAPM_PRE_PMU:
  603. twl4030_apll_enable(w->codec, 1);
  604. break;
  605. case SND_SOC_DAPM_POST_PMD:
  606. twl4030_apll_enable(w->codec, 0);
  607. break;
  608. }
  609. return 0;
  610. }
  611. static int aif_event(struct snd_soc_dapm_widget *w,
  612. struct snd_kcontrol *kcontrol, int event)
  613. {
  614. u8 audio_if;
  615. audio_if = twl4030_read_reg_cache(w->codec, TWL4030_REG_AUDIO_IF);
  616. switch (event) {
  617. case SND_SOC_DAPM_PRE_PMU:
  618. /* Enable AIF */
  619. /* enable the PLL before we use it to clock the DAI */
  620. twl4030_apll_enable(w->codec, 1);
  621. twl4030_write(w->codec, TWL4030_REG_AUDIO_IF,
  622. audio_if | TWL4030_AIF_EN);
  623. break;
  624. case SND_SOC_DAPM_POST_PMD:
  625. /* disable the DAI before we stop it's source PLL */
  626. twl4030_write(w->codec, TWL4030_REG_AUDIO_IF,
  627. audio_if & ~TWL4030_AIF_EN);
  628. twl4030_apll_enable(w->codec, 0);
  629. break;
  630. }
  631. return 0;
  632. }
  633. static void headset_ramp(struct snd_soc_codec *codec, int ramp)
  634. {
  635. struct twl4030_codec_audio_data *pdata =
  636. mfd_get_data(to_platform_device(codec->dev));
  637. unsigned char hs_gain, hs_pop;
  638. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  639. /* Base values for ramp delay calculation: 2^19 - 2^26 */
  640. unsigned int ramp_base[] = {524288, 1048576, 2097152, 4194304,
  641. 8388608, 16777216, 33554432, 67108864};
  642. unsigned int delay;
  643. hs_gain = twl4030_read_reg_cache(codec, TWL4030_REG_HS_GAIN_SET);
  644. hs_pop = twl4030_read_reg_cache(codec, TWL4030_REG_HS_POPN_SET);
  645. delay = (ramp_base[(hs_pop & TWL4030_RAMP_DELAY) >> 2] /
  646. twl4030->sysclk) + 1;
  647. /* Enable external mute control, this dramatically reduces
  648. * the pop-noise */
  649. if (pdata && pdata->hs_extmute) {
  650. if (pdata->set_hs_extmute) {
  651. pdata->set_hs_extmute(1);
  652. } else {
  653. hs_pop |= TWL4030_EXTMUTE;
  654. twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
  655. }
  656. }
  657. if (ramp) {
  658. /* Headset ramp-up according to the TRM */
  659. hs_pop |= TWL4030_VMID_EN;
  660. twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
  661. /* Actually write to the register */
  662. twl_i2c_write_u8(TWL4030_MODULE_AUDIO_VOICE,
  663. hs_gain,
  664. TWL4030_REG_HS_GAIN_SET);
  665. hs_pop |= TWL4030_RAMP_EN;
  666. twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
  667. /* Wait ramp delay time + 1, so the VMID can settle */
  668. twl4030_wait_ms(delay);
  669. } else {
  670. /* Headset ramp-down _not_ according to
  671. * the TRM, but in a way that it is working */
  672. hs_pop &= ~TWL4030_RAMP_EN;
  673. twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
  674. /* Wait ramp delay time + 1, so the VMID can settle */
  675. twl4030_wait_ms(delay);
  676. /* Bypass the reg_cache to mute the headset */
  677. twl_i2c_write_u8(TWL4030_MODULE_AUDIO_VOICE,
  678. hs_gain & (~0x0f),
  679. TWL4030_REG_HS_GAIN_SET);
  680. hs_pop &= ~TWL4030_VMID_EN;
  681. twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
  682. }
  683. /* Disable external mute */
  684. if (pdata && pdata->hs_extmute) {
  685. if (pdata->set_hs_extmute) {
  686. pdata->set_hs_extmute(0);
  687. } else {
  688. hs_pop &= ~TWL4030_EXTMUTE;
  689. twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
  690. }
  691. }
  692. }
  693. static int headsetlpga_event(struct snd_soc_dapm_widget *w,
  694. struct snd_kcontrol *kcontrol, int event)
  695. {
  696. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(w->codec);
  697. switch (event) {
  698. case SND_SOC_DAPM_POST_PMU:
  699. /* Do the ramp-up only once */
  700. if (!twl4030->hsr_enabled)
  701. headset_ramp(w->codec, 1);
  702. twl4030->hsl_enabled = 1;
  703. break;
  704. case SND_SOC_DAPM_POST_PMD:
  705. /* Do the ramp-down only if both headsetL/R is disabled */
  706. if (!twl4030->hsr_enabled)
  707. headset_ramp(w->codec, 0);
  708. twl4030->hsl_enabled = 0;
  709. break;
  710. }
  711. return 0;
  712. }
  713. static int headsetrpga_event(struct snd_soc_dapm_widget *w,
  714. struct snd_kcontrol *kcontrol, int event)
  715. {
  716. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(w->codec);
  717. switch (event) {
  718. case SND_SOC_DAPM_POST_PMU:
  719. /* Do the ramp-up only once */
  720. if (!twl4030->hsl_enabled)
  721. headset_ramp(w->codec, 1);
  722. twl4030->hsr_enabled = 1;
  723. break;
  724. case SND_SOC_DAPM_POST_PMD:
  725. /* Do the ramp-down only if both headsetL/R is disabled */
  726. if (!twl4030->hsl_enabled)
  727. headset_ramp(w->codec, 0);
  728. twl4030->hsr_enabled = 0;
  729. break;
  730. }
  731. return 0;
  732. }
  733. static int digimic_event(struct snd_soc_dapm_widget *w,
  734. struct snd_kcontrol *kcontrol, int event)
  735. {
  736. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(w->codec);
  737. if (twl4030->digimic_delay)
  738. twl4030_wait_ms(twl4030->digimic_delay);
  739. return 0;
  740. }
  741. /*
  742. * Some of the gain controls in TWL (mostly those which are associated with
  743. * the outputs) are implemented in an interesting way:
  744. * 0x0 : Power down (mute)
  745. * 0x1 : 6dB
  746. * 0x2 : 0 dB
  747. * 0x3 : -6 dB
  748. * Inverting not going to help with these.
  749. * Custom volsw and volsw_2r get/put functions to handle these gain bits.
  750. */
  751. #define SOC_DOUBLE_TLV_TWL4030(xname, xreg, shift_left, shift_right, xmax,\
  752. xinvert, tlv_array) \
  753. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname),\
  754. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |\
  755. SNDRV_CTL_ELEM_ACCESS_READWRITE,\
  756. .tlv.p = (tlv_array), \
  757. .info = snd_soc_info_volsw, \
  758. .get = snd_soc_get_volsw_twl4030, \
  759. .put = snd_soc_put_volsw_twl4030, \
  760. .private_value = (unsigned long)&(struct soc_mixer_control) \
  761. {.reg = xreg, .shift = shift_left, .rshift = shift_right,\
  762. .max = xmax, .invert = xinvert} }
  763. #define SOC_DOUBLE_R_TLV_TWL4030(xname, reg_left, reg_right, xshift, xmax,\
  764. xinvert, tlv_array) \
  765. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname),\
  766. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |\
  767. SNDRV_CTL_ELEM_ACCESS_READWRITE,\
  768. .tlv.p = (tlv_array), \
  769. .info = snd_soc_info_volsw_2r, \
  770. .get = snd_soc_get_volsw_r2_twl4030,\
  771. .put = snd_soc_put_volsw_r2_twl4030, \
  772. .private_value = (unsigned long)&(struct soc_mixer_control) \
  773. {.reg = reg_left, .rreg = reg_right, .shift = xshift, \
  774. .rshift = xshift, .max = xmax, .invert = xinvert} }
  775. #define SOC_SINGLE_TLV_TWL4030(xname, xreg, xshift, xmax, xinvert, tlv_array) \
  776. SOC_DOUBLE_TLV_TWL4030(xname, xreg, xshift, xshift, xmax, \
  777. xinvert, tlv_array)
  778. static int snd_soc_get_volsw_twl4030(struct snd_kcontrol *kcontrol,
  779. struct snd_ctl_elem_value *ucontrol)
  780. {
  781. struct soc_mixer_control *mc =
  782. (struct soc_mixer_control *)kcontrol->private_value;
  783. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  784. unsigned int reg = mc->reg;
  785. unsigned int shift = mc->shift;
  786. unsigned int rshift = mc->rshift;
  787. int max = mc->max;
  788. int mask = (1 << fls(max)) - 1;
  789. ucontrol->value.integer.value[0] =
  790. (snd_soc_read(codec, reg) >> shift) & mask;
  791. if (ucontrol->value.integer.value[0])
  792. ucontrol->value.integer.value[0] =
  793. max + 1 - ucontrol->value.integer.value[0];
  794. if (shift != rshift) {
  795. ucontrol->value.integer.value[1] =
  796. (snd_soc_read(codec, reg) >> rshift) & mask;
  797. if (ucontrol->value.integer.value[1])
  798. ucontrol->value.integer.value[1] =
  799. max + 1 - ucontrol->value.integer.value[1];
  800. }
  801. return 0;
  802. }
  803. static int snd_soc_put_volsw_twl4030(struct snd_kcontrol *kcontrol,
  804. struct snd_ctl_elem_value *ucontrol)
  805. {
  806. struct soc_mixer_control *mc =
  807. (struct soc_mixer_control *)kcontrol->private_value;
  808. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  809. unsigned int reg = mc->reg;
  810. unsigned int shift = mc->shift;
  811. unsigned int rshift = mc->rshift;
  812. int max = mc->max;
  813. int mask = (1 << fls(max)) - 1;
  814. unsigned short val, val2, val_mask;
  815. val = (ucontrol->value.integer.value[0] & mask);
  816. val_mask = mask << shift;
  817. if (val)
  818. val = max + 1 - val;
  819. val = val << shift;
  820. if (shift != rshift) {
  821. val2 = (ucontrol->value.integer.value[1] & mask);
  822. val_mask |= mask << rshift;
  823. if (val2)
  824. val2 = max + 1 - val2;
  825. val |= val2 << rshift;
  826. }
  827. return snd_soc_update_bits(codec, reg, val_mask, val);
  828. }
  829. static int snd_soc_get_volsw_r2_twl4030(struct snd_kcontrol *kcontrol,
  830. struct snd_ctl_elem_value *ucontrol)
  831. {
  832. struct soc_mixer_control *mc =
  833. (struct soc_mixer_control *)kcontrol->private_value;
  834. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  835. unsigned int reg = mc->reg;
  836. unsigned int reg2 = mc->rreg;
  837. unsigned int shift = mc->shift;
  838. int max = mc->max;
  839. int mask = (1<<fls(max))-1;
  840. ucontrol->value.integer.value[0] =
  841. (snd_soc_read(codec, reg) >> shift) & mask;
  842. ucontrol->value.integer.value[1] =
  843. (snd_soc_read(codec, reg2) >> shift) & mask;
  844. if (ucontrol->value.integer.value[0])
  845. ucontrol->value.integer.value[0] =
  846. max + 1 - ucontrol->value.integer.value[0];
  847. if (ucontrol->value.integer.value[1])
  848. ucontrol->value.integer.value[1] =
  849. max + 1 - ucontrol->value.integer.value[1];
  850. return 0;
  851. }
  852. static int snd_soc_put_volsw_r2_twl4030(struct snd_kcontrol *kcontrol,
  853. struct snd_ctl_elem_value *ucontrol)
  854. {
  855. struct soc_mixer_control *mc =
  856. (struct soc_mixer_control *)kcontrol->private_value;
  857. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  858. unsigned int reg = mc->reg;
  859. unsigned int reg2 = mc->rreg;
  860. unsigned int shift = mc->shift;
  861. int max = mc->max;
  862. int mask = (1 << fls(max)) - 1;
  863. int err;
  864. unsigned short val, val2, val_mask;
  865. val_mask = mask << shift;
  866. val = (ucontrol->value.integer.value[0] & mask);
  867. val2 = (ucontrol->value.integer.value[1] & mask);
  868. if (val)
  869. val = max + 1 - val;
  870. if (val2)
  871. val2 = max + 1 - val2;
  872. val = val << shift;
  873. val2 = val2 << shift;
  874. err = snd_soc_update_bits(codec, reg, val_mask, val);
  875. if (err < 0)
  876. return err;
  877. err = snd_soc_update_bits(codec, reg2, val_mask, val2);
  878. return err;
  879. }
  880. /* Codec operation modes */
  881. static const char *twl4030_op_modes_texts[] = {
  882. "Option 2 (voice/audio)", "Option 1 (audio)"
  883. };
  884. static const struct soc_enum twl4030_op_modes_enum =
  885. SOC_ENUM_SINGLE(TWL4030_REG_CODEC_MODE, 0,
  886. ARRAY_SIZE(twl4030_op_modes_texts),
  887. twl4030_op_modes_texts);
  888. static int snd_soc_put_twl4030_opmode_enum_double(struct snd_kcontrol *kcontrol,
  889. struct snd_ctl_elem_value *ucontrol)
  890. {
  891. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  892. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  893. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  894. unsigned short val;
  895. unsigned short mask, bitmask;
  896. if (twl4030->configured) {
  897. printk(KERN_ERR "twl4030 operation mode cannot be "
  898. "changed on-the-fly\n");
  899. return -EBUSY;
  900. }
  901. for (bitmask = 1; bitmask < e->max; bitmask <<= 1)
  902. ;
  903. if (ucontrol->value.enumerated.item[0] > e->max - 1)
  904. return -EINVAL;
  905. val = ucontrol->value.enumerated.item[0] << e->shift_l;
  906. mask = (bitmask - 1) << e->shift_l;
  907. if (e->shift_l != e->shift_r) {
  908. if (ucontrol->value.enumerated.item[1] > e->max - 1)
  909. return -EINVAL;
  910. val |= ucontrol->value.enumerated.item[1] << e->shift_r;
  911. mask |= (bitmask - 1) << e->shift_r;
  912. }
  913. return snd_soc_update_bits(codec, e->reg, mask, val);
  914. }
  915. /*
  916. * FGAIN volume control:
  917. * from -62 to 0 dB in 1 dB steps (mute instead of -63 dB)
  918. */
  919. static DECLARE_TLV_DB_SCALE(digital_fine_tlv, -6300, 100, 1);
  920. /*
  921. * CGAIN volume control:
  922. * 0 dB to 12 dB in 6 dB steps
  923. * value 2 and 3 means 12 dB
  924. */
  925. static DECLARE_TLV_DB_SCALE(digital_coarse_tlv, 0, 600, 0);
  926. /*
  927. * Voice Downlink GAIN volume control:
  928. * from -37 to 12 dB in 1 dB steps (mute instead of -37 dB)
  929. */
  930. static DECLARE_TLV_DB_SCALE(digital_voice_downlink_tlv, -3700, 100, 1);
  931. /*
  932. * Analog playback gain
  933. * -24 dB to 12 dB in 2 dB steps
  934. */
  935. static DECLARE_TLV_DB_SCALE(analog_tlv, -2400, 200, 0);
  936. /*
  937. * Gain controls tied to outputs
  938. * -6 dB to 6 dB in 6 dB steps (mute instead of -12)
  939. */
  940. static DECLARE_TLV_DB_SCALE(output_tvl, -1200, 600, 1);
  941. /*
  942. * Gain control for earpiece amplifier
  943. * 0 dB to 12 dB in 6 dB steps (mute instead of -6)
  944. */
  945. static DECLARE_TLV_DB_SCALE(output_ear_tvl, -600, 600, 1);
  946. /*
  947. * Capture gain after the ADCs
  948. * from 0 dB to 31 dB in 1 dB steps
  949. */
  950. static DECLARE_TLV_DB_SCALE(digital_capture_tlv, 0, 100, 0);
  951. /*
  952. * Gain control for input amplifiers
  953. * 0 dB to 30 dB in 6 dB steps
  954. */
  955. static DECLARE_TLV_DB_SCALE(input_gain_tlv, 0, 600, 0);
  956. /* AVADC clock priority */
  957. static const char *twl4030_avadc_clk_priority_texts[] = {
  958. "Voice high priority", "HiFi high priority"
  959. };
  960. static const struct soc_enum twl4030_avadc_clk_priority_enum =
  961. SOC_ENUM_SINGLE(TWL4030_REG_AVADC_CTL, 2,
  962. ARRAY_SIZE(twl4030_avadc_clk_priority_texts),
  963. twl4030_avadc_clk_priority_texts);
  964. static const char *twl4030_rampdelay_texts[] = {
  965. "27/20/14 ms", "55/40/27 ms", "109/81/55 ms", "218/161/109 ms",
  966. "437/323/218 ms", "874/645/437 ms", "1748/1291/874 ms",
  967. "3495/2581/1748 ms"
  968. };
  969. static const struct soc_enum twl4030_rampdelay_enum =
  970. SOC_ENUM_SINGLE(TWL4030_REG_HS_POPN_SET, 2,
  971. ARRAY_SIZE(twl4030_rampdelay_texts),
  972. twl4030_rampdelay_texts);
  973. /* Vibra H-bridge direction mode */
  974. static const char *twl4030_vibradirmode_texts[] = {
  975. "Vibra H-bridge direction", "Audio data MSB",
  976. };
  977. static const struct soc_enum twl4030_vibradirmode_enum =
  978. SOC_ENUM_SINGLE(TWL4030_REG_VIBRA_CTL, 5,
  979. ARRAY_SIZE(twl4030_vibradirmode_texts),
  980. twl4030_vibradirmode_texts);
  981. /* Vibra H-bridge direction */
  982. static const char *twl4030_vibradir_texts[] = {
  983. "Positive polarity", "Negative polarity",
  984. };
  985. static const struct soc_enum twl4030_vibradir_enum =
  986. SOC_ENUM_SINGLE(TWL4030_REG_VIBRA_CTL, 1,
  987. ARRAY_SIZE(twl4030_vibradir_texts),
  988. twl4030_vibradir_texts);
  989. /* Digimic Left and right swapping */
  990. static const char *twl4030_digimicswap_texts[] = {
  991. "Not swapped", "Swapped",
  992. };
  993. static const struct soc_enum twl4030_digimicswap_enum =
  994. SOC_ENUM_SINGLE(TWL4030_REG_MISC_SET_1, 0,
  995. ARRAY_SIZE(twl4030_digimicswap_texts),
  996. twl4030_digimicswap_texts);
  997. static const struct snd_kcontrol_new twl4030_snd_controls[] = {
  998. /* Codec operation mode control */
  999. SOC_ENUM_EXT("Codec Operation Mode", twl4030_op_modes_enum,
  1000. snd_soc_get_enum_double,
  1001. snd_soc_put_twl4030_opmode_enum_double),
  1002. /* Common playback gain controls */
  1003. SOC_DOUBLE_R_TLV("DAC1 Digital Fine Playback Volume",
  1004. TWL4030_REG_ARXL1PGA, TWL4030_REG_ARXR1PGA,
  1005. 0, 0x3f, 0, digital_fine_tlv),
  1006. SOC_DOUBLE_R_TLV("DAC2 Digital Fine Playback Volume",
  1007. TWL4030_REG_ARXL2PGA, TWL4030_REG_ARXR2PGA,
  1008. 0, 0x3f, 0, digital_fine_tlv),
  1009. SOC_DOUBLE_R_TLV("DAC1 Digital Coarse Playback Volume",
  1010. TWL4030_REG_ARXL1PGA, TWL4030_REG_ARXR1PGA,
  1011. 6, 0x2, 0, digital_coarse_tlv),
  1012. SOC_DOUBLE_R_TLV("DAC2 Digital Coarse Playback Volume",
  1013. TWL4030_REG_ARXL2PGA, TWL4030_REG_ARXR2PGA,
  1014. 6, 0x2, 0, digital_coarse_tlv),
  1015. SOC_DOUBLE_R_TLV("DAC1 Analog Playback Volume",
  1016. TWL4030_REG_ARXL1_APGA_CTL, TWL4030_REG_ARXR1_APGA_CTL,
  1017. 3, 0x12, 1, analog_tlv),
  1018. SOC_DOUBLE_R_TLV("DAC2 Analog Playback Volume",
  1019. TWL4030_REG_ARXL2_APGA_CTL, TWL4030_REG_ARXR2_APGA_CTL,
  1020. 3, 0x12, 1, analog_tlv),
  1021. SOC_DOUBLE_R("DAC1 Analog Playback Switch",
  1022. TWL4030_REG_ARXL1_APGA_CTL, TWL4030_REG_ARXR1_APGA_CTL,
  1023. 1, 1, 0),
  1024. SOC_DOUBLE_R("DAC2 Analog Playback Switch",
  1025. TWL4030_REG_ARXL2_APGA_CTL, TWL4030_REG_ARXR2_APGA_CTL,
  1026. 1, 1, 0),
  1027. /* Common voice downlink gain controls */
  1028. SOC_SINGLE_TLV("DAC Voice Digital Downlink Volume",
  1029. TWL4030_REG_VRXPGA, 0, 0x31, 0, digital_voice_downlink_tlv),
  1030. SOC_SINGLE_TLV("DAC Voice Analog Downlink Volume",
  1031. TWL4030_REG_VDL_APGA_CTL, 3, 0x12, 1, analog_tlv),
  1032. SOC_SINGLE("DAC Voice Analog Downlink Switch",
  1033. TWL4030_REG_VDL_APGA_CTL, 1, 1, 0),
  1034. /* Separate output gain controls */
  1035. SOC_DOUBLE_R_TLV_TWL4030("PreDriv Playback Volume",
  1036. TWL4030_REG_PREDL_CTL, TWL4030_REG_PREDR_CTL,
  1037. 4, 3, 0, output_tvl),
  1038. SOC_DOUBLE_TLV_TWL4030("Headset Playback Volume",
  1039. TWL4030_REG_HS_GAIN_SET, 0, 2, 3, 0, output_tvl),
  1040. SOC_DOUBLE_R_TLV_TWL4030("Carkit Playback Volume",
  1041. TWL4030_REG_PRECKL_CTL, TWL4030_REG_PRECKR_CTL,
  1042. 4, 3, 0, output_tvl),
  1043. SOC_SINGLE_TLV_TWL4030("Earpiece Playback Volume",
  1044. TWL4030_REG_EAR_CTL, 4, 3, 0, output_ear_tvl),
  1045. /* Common capture gain controls */
  1046. SOC_DOUBLE_R_TLV("TX1 Digital Capture Volume",
  1047. TWL4030_REG_ATXL1PGA, TWL4030_REG_ATXR1PGA,
  1048. 0, 0x1f, 0, digital_capture_tlv),
  1049. SOC_DOUBLE_R_TLV("TX2 Digital Capture Volume",
  1050. TWL4030_REG_AVTXL2PGA, TWL4030_REG_AVTXR2PGA,
  1051. 0, 0x1f, 0, digital_capture_tlv),
  1052. SOC_DOUBLE_TLV("Analog Capture Volume", TWL4030_REG_ANAMIC_GAIN,
  1053. 0, 3, 5, 0, input_gain_tlv),
  1054. SOC_ENUM("AVADC Clock Priority", twl4030_avadc_clk_priority_enum),
  1055. SOC_ENUM("HS ramp delay", twl4030_rampdelay_enum),
  1056. SOC_ENUM("Vibra H-bridge mode", twl4030_vibradirmode_enum),
  1057. SOC_ENUM("Vibra H-bridge direction", twl4030_vibradir_enum),
  1058. SOC_ENUM("Digimic LR Swap", twl4030_digimicswap_enum),
  1059. };
  1060. static const struct snd_soc_dapm_widget twl4030_dapm_widgets[] = {
  1061. /* Left channel inputs */
  1062. SND_SOC_DAPM_INPUT("MAINMIC"),
  1063. SND_SOC_DAPM_INPUT("HSMIC"),
  1064. SND_SOC_DAPM_INPUT("AUXL"),
  1065. SND_SOC_DAPM_INPUT("CARKITMIC"),
  1066. /* Right channel inputs */
  1067. SND_SOC_DAPM_INPUT("SUBMIC"),
  1068. SND_SOC_DAPM_INPUT("AUXR"),
  1069. /* Digital microphones (Stereo) */
  1070. SND_SOC_DAPM_INPUT("DIGIMIC0"),
  1071. SND_SOC_DAPM_INPUT("DIGIMIC1"),
  1072. /* Outputs */
  1073. SND_SOC_DAPM_OUTPUT("EARPIECE"),
  1074. SND_SOC_DAPM_OUTPUT("PREDRIVEL"),
  1075. SND_SOC_DAPM_OUTPUT("PREDRIVER"),
  1076. SND_SOC_DAPM_OUTPUT("HSOL"),
  1077. SND_SOC_DAPM_OUTPUT("HSOR"),
  1078. SND_SOC_DAPM_OUTPUT("CARKITL"),
  1079. SND_SOC_DAPM_OUTPUT("CARKITR"),
  1080. SND_SOC_DAPM_OUTPUT("HFL"),
  1081. SND_SOC_DAPM_OUTPUT("HFR"),
  1082. SND_SOC_DAPM_OUTPUT("VIBRA"),
  1083. /* AIF and APLL clocks for running DAIs (including loopback) */
  1084. SND_SOC_DAPM_OUTPUT("Virtual HiFi OUT"),
  1085. SND_SOC_DAPM_INPUT("Virtual HiFi IN"),
  1086. SND_SOC_DAPM_OUTPUT("Virtual Voice OUT"),
  1087. /* DACs */
  1088. SND_SOC_DAPM_DAC("DAC Right1", "Right Front HiFi Playback",
  1089. SND_SOC_NOPM, 0, 0),
  1090. SND_SOC_DAPM_DAC("DAC Left1", "Left Front HiFi Playback",
  1091. SND_SOC_NOPM, 0, 0),
  1092. SND_SOC_DAPM_DAC("DAC Right2", "Right Rear HiFi Playback",
  1093. SND_SOC_NOPM, 0, 0),
  1094. SND_SOC_DAPM_DAC("DAC Left2", "Left Rear HiFi Playback",
  1095. SND_SOC_NOPM, 0, 0),
  1096. SND_SOC_DAPM_DAC("DAC Voice", "Voice Playback",
  1097. SND_SOC_NOPM, 0, 0),
  1098. /* Analog bypasses */
  1099. SND_SOC_DAPM_SWITCH("Right1 Analog Loopback", SND_SOC_NOPM, 0, 0,
  1100. &twl4030_dapm_abypassr1_control),
  1101. SND_SOC_DAPM_SWITCH("Left1 Analog Loopback", SND_SOC_NOPM, 0, 0,
  1102. &twl4030_dapm_abypassl1_control),
  1103. SND_SOC_DAPM_SWITCH("Right2 Analog Loopback", SND_SOC_NOPM, 0, 0,
  1104. &twl4030_dapm_abypassr2_control),
  1105. SND_SOC_DAPM_SWITCH("Left2 Analog Loopback", SND_SOC_NOPM, 0, 0,
  1106. &twl4030_dapm_abypassl2_control),
  1107. SND_SOC_DAPM_SWITCH("Voice Analog Loopback", SND_SOC_NOPM, 0, 0,
  1108. &twl4030_dapm_abypassv_control),
  1109. /* Master analog loopback switch */
  1110. SND_SOC_DAPM_SUPPLY("FM Loop Enable", TWL4030_REG_MISC_SET_1, 5, 0,
  1111. NULL, 0),
  1112. /* Digital bypasses */
  1113. SND_SOC_DAPM_SWITCH("Left Digital Loopback", SND_SOC_NOPM, 0, 0,
  1114. &twl4030_dapm_dbypassl_control),
  1115. SND_SOC_DAPM_SWITCH("Right Digital Loopback", SND_SOC_NOPM, 0, 0,
  1116. &twl4030_dapm_dbypassr_control),
  1117. SND_SOC_DAPM_SWITCH("Voice Digital Loopback", SND_SOC_NOPM, 0, 0,
  1118. &twl4030_dapm_dbypassv_control),
  1119. /* Digital mixers, power control for the physical DACs */
  1120. SND_SOC_DAPM_MIXER("Digital R1 Playback Mixer",
  1121. TWL4030_REG_AVDAC_CTL, 0, 0, NULL, 0),
  1122. SND_SOC_DAPM_MIXER("Digital L1 Playback Mixer",
  1123. TWL4030_REG_AVDAC_CTL, 1, 0, NULL, 0),
  1124. SND_SOC_DAPM_MIXER("Digital R2 Playback Mixer",
  1125. TWL4030_REG_AVDAC_CTL, 2, 0, NULL, 0),
  1126. SND_SOC_DAPM_MIXER("Digital L2 Playback Mixer",
  1127. TWL4030_REG_AVDAC_CTL, 3, 0, NULL, 0),
  1128. SND_SOC_DAPM_MIXER("Digital Voice Playback Mixer",
  1129. TWL4030_REG_AVDAC_CTL, 4, 0, NULL, 0),
  1130. /* Analog mixers, power control for the physical PGAs */
  1131. SND_SOC_DAPM_MIXER("Analog R1 Playback Mixer",
  1132. TWL4030_REG_ARXR1_APGA_CTL, 0, 0, NULL, 0),
  1133. SND_SOC_DAPM_MIXER("Analog L1 Playback Mixer",
  1134. TWL4030_REG_ARXL1_APGA_CTL, 0, 0, NULL, 0),
  1135. SND_SOC_DAPM_MIXER("Analog R2 Playback Mixer",
  1136. TWL4030_REG_ARXR2_APGA_CTL, 0, 0, NULL, 0),
  1137. SND_SOC_DAPM_MIXER("Analog L2 Playback Mixer",
  1138. TWL4030_REG_ARXL2_APGA_CTL, 0, 0, NULL, 0),
  1139. SND_SOC_DAPM_MIXER("Analog Voice Playback Mixer",
  1140. TWL4030_REG_VDL_APGA_CTL, 0, 0, NULL, 0),
  1141. SND_SOC_DAPM_SUPPLY("APLL Enable", SND_SOC_NOPM, 0, 0, apll_event,
  1142. SND_SOC_DAPM_PRE_PMU|SND_SOC_DAPM_POST_PMD),
  1143. SND_SOC_DAPM_SUPPLY("AIF Enable", SND_SOC_NOPM, 0, 0, aif_event,
  1144. SND_SOC_DAPM_PRE_PMU|SND_SOC_DAPM_POST_PMD),
  1145. /* Output MIXER controls */
  1146. /* Earpiece */
  1147. SND_SOC_DAPM_MIXER("Earpiece Mixer", SND_SOC_NOPM, 0, 0,
  1148. &twl4030_dapm_earpiece_controls[0],
  1149. ARRAY_SIZE(twl4030_dapm_earpiece_controls)),
  1150. SND_SOC_DAPM_PGA_E("Earpiece PGA", SND_SOC_NOPM,
  1151. 0, 0, NULL, 0, earpiecepga_event,
  1152. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
  1153. /* PreDrivL/R */
  1154. SND_SOC_DAPM_MIXER("PredriveL Mixer", SND_SOC_NOPM, 0, 0,
  1155. &twl4030_dapm_predrivel_controls[0],
  1156. ARRAY_SIZE(twl4030_dapm_predrivel_controls)),
  1157. SND_SOC_DAPM_PGA_E("PredriveL PGA", SND_SOC_NOPM,
  1158. 0, 0, NULL, 0, predrivelpga_event,
  1159. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
  1160. SND_SOC_DAPM_MIXER("PredriveR Mixer", SND_SOC_NOPM, 0, 0,
  1161. &twl4030_dapm_predriver_controls[0],
  1162. ARRAY_SIZE(twl4030_dapm_predriver_controls)),
  1163. SND_SOC_DAPM_PGA_E("PredriveR PGA", SND_SOC_NOPM,
  1164. 0, 0, NULL, 0, predriverpga_event,
  1165. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
  1166. /* HeadsetL/R */
  1167. SND_SOC_DAPM_MIXER("HeadsetL Mixer", SND_SOC_NOPM, 0, 0,
  1168. &twl4030_dapm_hsol_controls[0],
  1169. ARRAY_SIZE(twl4030_dapm_hsol_controls)),
  1170. SND_SOC_DAPM_PGA_E("HeadsetL PGA", SND_SOC_NOPM,
  1171. 0, 0, NULL, 0, headsetlpga_event,
  1172. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
  1173. SND_SOC_DAPM_MIXER("HeadsetR Mixer", SND_SOC_NOPM, 0, 0,
  1174. &twl4030_dapm_hsor_controls[0],
  1175. ARRAY_SIZE(twl4030_dapm_hsor_controls)),
  1176. SND_SOC_DAPM_PGA_E("HeadsetR PGA", SND_SOC_NOPM,
  1177. 0, 0, NULL, 0, headsetrpga_event,
  1178. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
  1179. /* CarkitL/R */
  1180. SND_SOC_DAPM_MIXER("CarkitL Mixer", SND_SOC_NOPM, 0, 0,
  1181. &twl4030_dapm_carkitl_controls[0],
  1182. ARRAY_SIZE(twl4030_dapm_carkitl_controls)),
  1183. SND_SOC_DAPM_PGA_E("CarkitL PGA", SND_SOC_NOPM,
  1184. 0, 0, NULL, 0, carkitlpga_event,
  1185. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
  1186. SND_SOC_DAPM_MIXER("CarkitR Mixer", SND_SOC_NOPM, 0, 0,
  1187. &twl4030_dapm_carkitr_controls[0],
  1188. ARRAY_SIZE(twl4030_dapm_carkitr_controls)),
  1189. SND_SOC_DAPM_PGA_E("CarkitR PGA", SND_SOC_NOPM,
  1190. 0, 0, NULL, 0, carkitrpga_event,
  1191. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
  1192. /* Output MUX controls */
  1193. /* HandsfreeL/R */
  1194. SND_SOC_DAPM_MUX("HandsfreeL Mux", SND_SOC_NOPM, 0, 0,
  1195. &twl4030_dapm_handsfreel_control),
  1196. SND_SOC_DAPM_SWITCH("HandsfreeL", SND_SOC_NOPM, 0, 0,
  1197. &twl4030_dapm_handsfreelmute_control),
  1198. SND_SOC_DAPM_PGA_E("HandsfreeL PGA", SND_SOC_NOPM,
  1199. 0, 0, NULL, 0, handsfreelpga_event,
  1200. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
  1201. SND_SOC_DAPM_MUX("HandsfreeR Mux", SND_SOC_NOPM, 5, 0,
  1202. &twl4030_dapm_handsfreer_control),
  1203. SND_SOC_DAPM_SWITCH("HandsfreeR", SND_SOC_NOPM, 0, 0,
  1204. &twl4030_dapm_handsfreermute_control),
  1205. SND_SOC_DAPM_PGA_E("HandsfreeR PGA", SND_SOC_NOPM,
  1206. 0, 0, NULL, 0, handsfreerpga_event,
  1207. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
  1208. /* Vibra */
  1209. SND_SOC_DAPM_MUX_E("Vibra Mux", TWL4030_REG_VIBRA_CTL, 0, 0,
  1210. &twl4030_dapm_vibra_control, vibramux_event,
  1211. SND_SOC_DAPM_PRE_PMU),
  1212. SND_SOC_DAPM_MUX("Vibra Route", SND_SOC_NOPM, 0, 0,
  1213. &twl4030_dapm_vibrapath_control),
  1214. /* Introducing four virtual ADC, since TWL4030 have four channel for
  1215. capture */
  1216. SND_SOC_DAPM_ADC("ADC Virtual Left1", "Left Front Capture",
  1217. SND_SOC_NOPM, 0, 0),
  1218. SND_SOC_DAPM_ADC("ADC Virtual Right1", "Right Front Capture",
  1219. SND_SOC_NOPM, 0, 0),
  1220. SND_SOC_DAPM_ADC("ADC Virtual Left2", "Left Rear Capture",
  1221. SND_SOC_NOPM, 0, 0),
  1222. SND_SOC_DAPM_ADC("ADC Virtual Right2", "Right Rear Capture",
  1223. SND_SOC_NOPM, 0, 0),
  1224. /* Analog/Digital mic path selection.
  1225. TX1 Left/Right: either analog Left/Right or Digimic0
  1226. TX2 Left/Right: either analog Left/Right or Digimic1 */
  1227. SND_SOC_DAPM_MUX("TX1 Capture Route", SND_SOC_NOPM, 0, 0,
  1228. &twl4030_dapm_micpathtx1_control),
  1229. SND_SOC_DAPM_MUX("TX2 Capture Route", SND_SOC_NOPM, 0, 0,
  1230. &twl4030_dapm_micpathtx2_control),
  1231. /* Analog input mixers for the capture amplifiers */
  1232. SND_SOC_DAPM_MIXER("Analog Left",
  1233. TWL4030_REG_ANAMICL, 4, 0,
  1234. &twl4030_dapm_analoglmic_controls[0],
  1235. ARRAY_SIZE(twl4030_dapm_analoglmic_controls)),
  1236. SND_SOC_DAPM_MIXER("Analog Right",
  1237. TWL4030_REG_ANAMICR, 4, 0,
  1238. &twl4030_dapm_analogrmic_controls[0],
  1239. ARRAY_SIZE(twl4030_dapm_analogrmic_controls)),
  1240. SND_SOC_DAPM_PGA("ADC Physical Left",
  1241. TWL4030_REG_AVADC_CTL, 3, 0, NULL, 0),
  1242. SND_SOC_DAPM_PGA("ADC Physical Right",
  1243. TWL4030_REG_AVADC_CTL, 1, 0, NULL, 0),
  1244. SND_SOC_DAPM_PGA_E("Digimic0 Enable",
  1245. TWL4030_REG_ADCMICSEL, 1, 0, NULL, 0,
  1246. digimic_event, SND_SOC_DAPM_POST_PMU),
  1247. SND_SOC_DAPM_PGA_E("Digimic1 Enable",
  1248. TWL4030_REG_ADCMICSEL, 3, 0, NULL, 0,
  1249. digimic_event, SND_SOC_DAPM_POST_PMU),
  1250. SND_SOC_DAPM_SUPPLY("micbias1 select", TWL4030_REG_MICBIAS_CTL, 5, 0,
  1251. NULL, 0),
  1252. SND_SOC_DAPM_SUPPLY("micbias2 select", TWL4030_REG_MICBIAS_CTL, 6, 0,
  1253. NULL, 0),
  1254. SND_SOC_DAPM_MICBIAS("Mic Bias 1", TWL4030_REG_MICBIAS_CTL, 0, 0),
  1255. SND_SOC_DAPM_MICBIAS("Mic Bias 2", TWL4030_REG_MICBIAS_CTL, 1, 0),
  1256. SND_SOC_DAPM_MICBIAS("Headset Mic Bias", TWL4030_REG_MICBIAS_CTL, 2, 0),
  1257. };
  1258. static const struct snd_soc_dapm_route intercon[] = {
  1259. {"Digital L1 Playback Mixer", NULL, "DAC Left1"},
  1260. {"Digital R1 Playback Mixer", NULL, "DAC Right1"},
  1261. {"Digital L2 Playback Mixer", NULL, "DAC Left2"},
  1262. {"Digital R2 Playback Mixer", NULL, "DAC Right2"},
  1263. {"Digital Voice Playback Mixer", NULL, "DAC Voice"},
  1264. /* Supply for the digital part (APLL) */
  1265. {"Digital Voice Playback Mixer", NULL, "APLL Enable"},
  1266. {"DAC Left1", NULL, "AIF Enable"},
  1267. {"DAC Right1", NULL, "AIF Enable"},
  1268. {"DAC Left2", NULL, "AIF Enable"},
  1269. {"DAC Right1", NULL, "AIF Enable"},
  1270. {"Digital R2 Playback Mixer", NULL, "AIF Enable"},
  1271. {"Digital L2 Playback Mixer", NULL, "AIF Enable"},
  1272. {"Analog L1 Playback Mixer", NULL, "Digital L1 Playback Mixer"},
  1273. {"Analog R1 Playback Mixer", NULL, "Digital R1 Playback Mixer"},
  1274. {"Analog L2 Playback Mixer", NULL, "Digital L2 Playback Mixer"},
  1275. {"Analog R2 Playback Mixer", NULL, "Digital R2 Playback Mixer"},
  1276. {"Analog Voice Playback Mixer", NULL, "Digital Voice Playback Mixer"},
  1277. /* Internal playback routings */
  1278. /* Earpiece */
  1279. {"Earpiece Mixer", "Voice", "Analog Voice Playback Mixer"},
  1280. {"Earpiece Mixer", "AudioL1", "Analog L1 Playback Mixer"},
  1281. {"Earpiece Mixer", "AudioL2", "Analog L2 Playback Mixer"},
  1282. {"Earpiece Mixer", "AudioR1", "Analog R1 Playback Mixer"},
  1283. {"Earpiece PGA", NULL, "Earpiece Mixer"},
  1284. /* PreDrivL */
  1285. {"PredriveL Mixer", "Voice", "Analog Voice Playback Mixer"},
  1286. {"PredriveL Mixer", "AudioL1", "Analog L1 Playback Mixer"},
  1287. {"PredriveL Mixer", "AudioL2", "Analog L2 Playback Mixer"},
  1288. {"PredriveL Mixer", "AudioR2", "Analog R2 Playback Mixer"},
  1289. {"PredriveL PGA", NULL, "PredriveL Mixer"},
  1290. /* PreDrivR */
  1291. {"PredriveR Mixer", "Voice", "Analog Voice Playback Mixer"},
  1292. {"PredriveR Mixer", "AudioR1", "Analog R1 Playback Mixer"},
  1293. {"PredriveR Mixer", "AudioR2", "Analog R2 Playback Mixer"},
  1294. {"PredriveR Mixer", "AudioL2", "Analog L2 Playback Mixer"},
  1295. {"PredriveR PGA", NULL, "PredriveR Mixer"},
  1296. /* HeadsetL */
  1297. {"HeadsetL Mixer", "Voice", "Analog Voice Playback Mixer"},
  1298. {"HeadsetL Mixer", "AudioL1", "Analog L1 Playback Mixer"},
  1299. {"HeadsetL Mixer", "AudioL2", "Analog L2 Playback Mixer"},
  1300. {"HeadsetL PGA", NULL, "HeadsetL Mixer"},
  1301. /* HeadsetR */
  1302. {"HeadsetR Mixer", "Voice", "Analog Voice Playback Mixer"},
  1303. {"HeadsetR Mixer", "AudioR1", "Analog R1 Playback Mixer"},
  1304. {"HeadsetR Mixer", "AudioR2", "Analog R2 Playback Mixer"},
  1305. {"HeadsetR PGA", NULL, "HeadsetR Mixer"},
  1306. /* CarkitL */
  1307. {"CarkitL Mixer", "Voice", "Analog Voice Playback Mixer"},
  1308. {"CarkitL Mixer", "AudioL1", "Analog L1 Playback Mixer"},
  1309. {"CarkitL Mixer", "AudioL2", "Analog L2 Playback Mixer"},
  1310. {"CarkitL PGA", NULL, "CarkitL Mixer"},
  1311. /* CarkitR */
  1312. {"CarkitR Mixer", "Voice", "Analog Voice Playback Mixer"},
  1313. {"CarkitR Mixer", "AudioR1", "Analog R1 Playback Mixer"},
  1314. {"CarkitR Mixer", "AudioR2", "Analog R2 Playback Mixer"},
  1315. {"CarkitR PGA", NULL, "CarkitR Mixer"},
  1316. /* HandsfreeL */
  1317. {"HandsfreeL Mux", "Voice", "Analog Voice Playback Mixer"},
  1318. {"HandsfreeL Mux", "AudioL1", "Analog L1 Playback Mixer"},
  1319. {"HandsfreeL Mux", "AudioL2", "Analog L2 Playback Mixer"},
  1320. {"HandsfreeL Mux", "AudioR2", "Analog R2 Playback Mixer"},
  1321. {"HandsfreeL", "Switch", "HandsfreeL Mux"},
  1322. {"HandsfreeL PGA", NULL, "HandsfreeL"},
  1323. /* HandsfreeR */
  1324. {"HandsfreeR Mux", "Voice", "Analog Voice Playback Mixer"},
  1325. {"HandsfreeR Mux", "AudioR1", "Analog R1 Playback Mixer"},
  1326. {"HandsfreeR Mux", "AudioR2", "Analog R2 Playback Mixer"},
  1327. {"HandsfreeR Mux", "AudioL2", "Analog L2 Playback Mixer"},
  1328. {"HandsfreeR", "Switch", "HandsfreeR Mux"},
  1329. {"HandsfreeR PGA", NULL, "HandsfreeR"},
  1330. /* Vibra */
  1331. {"Vibra Mux", "AudioL1", "DAC Left1"},
  1332. {"Vibra Mux", "AudioR1", "DAC Right1"},
  1333. {"Vibra Mux", "AudioL2", "DAC Left2"},
  1334. {"Vibra Mux", "AudioR2", "DAC Right2"},
  1335. /* outputs */
  1336. /* Must be always connected (for AIF and APLL) */
  1337. {"Virtual HiFi OUT", NULL, "DAC Left1"},
  1338. {"Virtual HiFi OUT", NULL, "DAC Right1"},
  1339. {"Virtual HiFi OUT", NULL, "DAC Left2"},
  1340. {"Virtual HiFi OUT", NULL, "DAC Right2"},
  1341. /* Must be always connected (for APLL) */
  1342. {"Virtual Voice OUT", NULL, "Digital Voice Playback Mixer"},
  1343. /* Physical outputs */
  1344. {"EARPIECE", NULL, "Earpiece PGA"},
  1345. {"PREDRIVEL", NULL, "PredriveL PGA"},
  1346. {"PREDRIVER", NULL, "PredriveR PGA"},
  1347. {"HSOL", NULL, "HeadsetL PGA"},
  1348. {"HSOR", NULL, "HeadsetR PGA"},
  1349. {"CARKITL", NULL, "CarkitL PGA"},
  1350. {"CARKITR", NULL, "CarkitR PGA"},
  1351. {"HFL", NULL, "HandsfreeL PGA"},
  1352. {"HFR", NULL, "HandsfreeR PGA"},
  1353. {"Vibra Route", "Audio", "Vibra Mux"},
  1354. {"VIBRA", NULL, "Vibra Route"},
  1355. /* Capture path */
  1356. /* Must be always connected (for AIF and APLL) */
  1357. {"ADC Virtual Left1", NULL, "Virtual HiFi IN"},
  1358. {"ADC Virtual Right1", NULL, "Virtual HiFi IN"},
  1359. {"ADC Virtual Left2", NULL, "Virtual HiFi IN"},
  1360. {"ADC Virtual Right2", NULL, "Virtual HiFi IN"},
  1361. /* Physical inputs */
  1362. {"Analog Left", "Main Mic Capture Switch", "MAINMIC"},
  1363. {"Analog Left", "Headset Mic Capture Switch", "HSMIC"},
  1364. {"Analog Left", "AUXL Capture Switch", "AUXL"},
  1365. {"Analog Left", "Carkit Mic Capture Switch", "CARKITMIC"},
  1366. {"Analog Right", "Sub Mic Capture Switch", "SUBMIC"},
  1367. {"Analog Right", "AUXR Capture Switch", "AUXR"},
  1368. {"ADC Physical Left", NULL, "Analog Left"},
  1369. {"ADC Physical Right", NULL, "Analog Right"},
  1370. {"Digimic0 Enable", NULL, "DIGIMIC0"},
  1371. {"Digimic1 Enable", NULL, "DIGIMIC1"},
  1372. {"DIGIMIC0", NULL, "micbias1 select"},
  1373. {"DIGIMIC1", NULL, "micbias2 select"},
  1374. /* TX1 Left capture path */
  1375. {"TX1 Capture Route", "Analog", "ADC Physical Left"},
  1376. {"TX1 Capture Route", "Digimic0", "Digimic0 Enable"},
  1377. /* TX1 Right capture path */
  1378. {"TX1 Capture Route", "Analog", "ADC Physical Right"},
  1379. {"TX1 Capture Route", "Digimic0", "Digimic0 Enable"},
  1380. /* TX2 Left capture path */
  1381. {"TX2 Capture Route", "Analog", "ADC Physical Left"},
  1382. {"TX2 Capture Route", "Digimic1", "Digimic1 Enable"},
  1383. /* TX2 Right capture path */
  1384. {"TX2 Capture Route", "Analog", "ADC Physical Right"},
  1385. {"TX2 Capture Route", "Digimic1", "Digimic1 Enable"},
  1386. {"ADC Virtual Left1", NULL, "TX1 Capture Route"},
  1387. {"ADC Virtual Right1", NULL, "TX1 Capture Route"},
  1388. {"ADC Virtual Left2", NULL, "TX2 Capture Route"},
  1389. {"ADC Virtual Right2", NULL, "TX2 Capture Route"},
  1390. {"ADC Virtual Left1", NULL, "AIF Enable"},
  1391. {"ADC Virtual Right1", NULL, "AIF Enable"},
  1392. {"ADC Virtual Left2", NULL, "AIF Enable"},
  1393. {"ADC Virtual Right2", NULL, "AIF Enable"},
  1394. /* Analog bypass routes */
  1395. {"Right1 Analog Loopback", "Switch", "Analog Right"},
  1396. {"Left1 Analog Loopback", "Switch", "Analog Left"},
  1397. {"Right2 Analog Loopback", "Switch", "Analog Right"},
  1398. {"Left2 Analog Loopback", "Switch", "Analog Left"},
  1399. {"Voice Analog Loopback", "Switch", "Analog Left"},
  1400. /* Supply for the Analog loopbacks */
  1401. {"Right1 Analog Loopback", NULL, "FM Loop Enable"},
  1402. {"Left1 Analog Loopback", NULL, "FM Loop Enable"},
  1403. {"Right2 Analog Loopback", NULL, "FM Loop Enable"},
  1404. {"Left2 Analog Loopback", NULL, "FM Loop Enable"},
  1405. {"Voice Analog Loopback", NULL, "FM Loop Enable"},
  1406. {"Analog R1 Playback Mixer", NULL, "Right1 Analog Loopback"},
  1407. {"Analog L1 Playback Mixer", NULL, "Left1 Analog Loopback"},
  1408. {"Analog R2 Playback Mixer", NULL, "Right2 Analog Loopback"},
  1409. {"Analog L2 Playback Mixer", NULL, "Left2 Analog Loopback"},
  1410. {"Analog Voice Playback Mixer", NULL, "Voice Analog Loopback"},
  1411. /* Digital bypass routes */
  1412. {"Right Digital Loopback", "Volume", "TX1 Capture Route"},
  1413. {"Left Digital Loopback", "Volume", "TX1 Capture Route"},
  1414. {"Voice Digital Loopback", "Volume", "TX2 Capture Route"},
  1415. {"Digital R2 Playback Mixer", NULL, "Right Digital Loopback"},
  1416. {"Digital L2 Playback Mixer", NULL, "Left Digital Loopback"},
  1417. {"Digital Voice Playback Mixer", NULL, "Voice Digital Loopback"},
  1418. };
  1419. static int twl4030_add_widgets(struct snd_soc_codec *codec)
  1420. {
  1421. struct snd_soc_dapm_context *dapm = &codec->dapm;
  1422. snd_soc_dapm_new_controls(dapm, twl4030_dapm_widgets,
  1423. ARRAY_SIZE(twl4030_dapm_widgets));
  1424. snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
  1425. return 0;
  1426. }
  1427. static int twl4030_set_bias_level(struct snd_soc_codec *codec,
  1428. enum snd_soc_bias_level level)
  1429. {
  1430. switch (level) {
  1431. case SND_SOC_BIAS_ON:
  1432. break;
  1433. case SND_SOC_BIAS_PREPARE:
  1434. break;
  1435. case SND_SOC_BIAS_STANDBY:
  1436. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF)
  1437. twl4030_codec_enable(codec, 1);
  1438. break;
  1439. case SND_SOC_BIAS_OFF:
  1440. twl4030_codec_enable(codec, 0);
  1441. break;
  1442. }
  1443. codec->dapm.bias_level = level;
  1444. return 0;
  1445. }
  1446. static void twl4030_constraints(struct twl4030_priv *twl4030,
  1447. struct snd_pcm_substream *mst_substream)
  1448. {
  1449. struct snd_pcm_substream *slv_substream;
  1450. /* Pick the stream, which need to be constrained */
  1451. if (mst_substream == twl4030->master_substream)
  1452. slv_substream = twl4030->slave_substream;
  1453. else if (mst_substream == twl4030->slave_substream)
  1454. slv_substream = twl4030->master_substream;
  1455. else /* This should not happen.. */
  1456. return;
  1457. /* Set the constraints according to the already configured stream */
  1458. snd_pcm_hw_constraint_minmax(slv_substream->runtime,
  1459. SNDRV_PCM_HW_PARAM_RATE,
  1460. twl4030->rate,
  1461. twl4030->rate);
  1462. snd_pcm_hw_constraint_minmax(slv_substream->runtime,
  1463. SNDRV_PCM_HW_PARAM_SAMPLE_BITS,
  1464. twl4030->sample_bits,
  1465. twl4030->sample_bits);
  1466. snd_pcm_hw_constraint_minmax(slv_substream->runtime,
  1467. SNDRV_PCM_HW_PARAM_CHANNELS,
  1468. twl4030->channels,
  1469. twl4030->channels);
  1470. }
  1471. /* In case of 4 channel mode, the RX1 L/R for playback and the TX2 L/R for
  1472. * capture has to be enabled/disabled. */
  1473. static void twl4030_tdm_enable(struct snd_soc_codec *codec, int direction,
  1474. int enable)
  1475. {
  1476. u8 reg, mask;
  1477. reg = twl4030_read_reg_cache(codec, TWL4030_REG_OPTION);
  1478. if (direction == SNDRV_PCM_STREAM_PLAYBACK)
  1479. mask = TWL4030_ARXL1_VRX_EN | TWL4030_ARXR1_EN;
  1480. else
  1481. mask = TWL4030_ATXL2_VTXL_EN | TWL4030_ATXR2_VTXR_EN;
  1482. if (enable)
  1483. reg |= mask;
  1484. else
  1485. reg &= ~mask;
  1486. twl4030_write(codec, TWL4030_REG_OPTION, reg);
  1487. }
  1488. static int twl4030_startup(struct snd_pcm_substream *substream,
  1489. struct snd_soc_dai *dai)
  1490. {
  1491. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  1492. struct snd_soc_codec *codec = rtd->codec;
  1493. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  1494. snd_pcm_hw_constraint_msbits(substream->runtime, 0, 32, 24);
  1495. if (twl4030->master_substream) {
  1496. twl4030->slave_substream = substream;
  1497. /* The DAI has one configuration for playback and capture, so
  1498. * if the DAI has been already configured then constrain this
  1499. * substream to match it. */
  1500. if (twl4030->configured)
  1501. twl4030_constraints(twl4030, twl4030->master_substream);
  1502. } else {
  1503. if (!(twl4030_read_reg_cache(codec, TWL4030_REG_CODEC_MODE) &
  1504. TWL4030_OPTION_1)) {
  1505. /* In option2 4 channel is not supported, set the
  1506. * constraint for the first stream for channels, the
  1507. * second stream will 'inherit' this cosntraint */
  1508. snd_pcm_hw_constraint_minmax(substream->runtime,
  1509. SNDRV_PCM_HW_PARAM_CHANNELS,
  1510. 2, 2);
  1511. }
  1512. twl4030->master_substream = substream;
  1513. }
  1514. return 0;
  1515. }
  1516. static void twl4030_shutdown(struct snd_pcm_substream *substream,
  1517. struct snd_soc_dai *dai)
  1518. {
  1519. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  1520. struct snd_soc_codec *codec = rtd->codec;
  1521. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  1522. if (twl4030->master_substream == substream)
  1523. twl4030->master_substream = twl4030->slave_substream;
  1524. twl4030->slave_substream = NULL;
  1525. /* If all streams are closed, or the remaining stream has not yet
  1526. * been configured than set the DAI as not configured. */
  1527. if (!twl4030->master_substream)
  1528. twl4030->configured = 0;
  1529. else if (!twl4030->master_substream->runtime->channels)
  1530. twl4030->configured = 0;
  1531. /* If the closing substream had 4 channel, do the necessary cleanup */
  1532. if (substream->runtime->channels == 4)
  1533. twl4030_tdm_enable(codec, substream->stream, 0);
  1534. }
  1535. static int twl4030_hw_params(struct snd_pcm_substream *substream,
  1536. struct snd_pcm_hw_params *params,
  1537. struct snd_soc_dai *dai)
  1538. {
  1539. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  1540. struct snd_soc_codec *codec = rtd->codec;
  1541. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  1542. u8 mode, old_mode, format, old_format;
  1543. /* If the substream has 4 channel, do the necessary setup */
  1544. if (params_channels(params) == 4) {
  1545. format = twl4030_read_reg_cache(codec, TWL4030_REG_AUDIO_IF);
  1546. mode = twl4030_read_reg_cache(codec, TWL4030_REG_CODEC_MODE);
  1547. /* Safety check: are we in the correct operating mode and
  1548. * the interface is in TDM mode? */
  1549. if ((mode & TWL4030_OPTION_1) &&
  1550. ((format & TWL4030_AIF_FORMAT) == TWL4030_AIF_FORMAT_TDM))
  1551. twl4030_tdm_enable(codec, substream->stream, 1);
  1552. else
  1553. return -EINVAL;
  1554. }
  1555. if (twl4030->configured)
  1556. /* Ignoring hw_params for already configured DAI */
  1557. return 0;
  1558. /* bit rate */
  1559. old_mode = twl4030_read_reg_cache(codec,
  1560. TWL4030_REG_CODEC_MODE) & ~TWL4030_CODECPDZ;
  1561. mode = old_mode & ~TWL4030_APLL_RATE;
  1562. switch (params_rate(params)) {
  1563. case 8000:
  1564. mode |= TWL4030_APLL_RATE_8000;
  1565. break;
  1566. case 11025:
  1567. mode |= TWL4030_APLL_RATE_11025;
  1568. break;
  1569. case 12000:
  1570. mode |= TWL4030_APLL_RATE_12000;
  1571. break;
  1572. case 16000:
  1573. mode |= TWL4030_APLL_RATE_16000;
  1574. break;
  1575. case 22050:
  1576. mode |= TWL4030_APLL_RATE_22050;
  1577. break;
  1578. case 24000:
  1579. mode |= TWL4030_APLL_RATE_24000;
  1580. break;
  1581. case 32000:
  1582. mode |= TWL4030_APLL_RATE_32000;
  1583. break;
  1584. case 44100:
  1585. mode |= TWL4030_APLL_RATE_44100;
  1586. break;
  1587. case 48000:
  1588. mode |= TWL4030_APLL_RATE_48000;
  1589. break;
  1590. case 96000:
  1591. mode |= TWL4030_APLL_RATE_96000;
  1592. break;
  1593. default:
  1594. printk(KERN_ERR "TWL4030 hw params: unknown rate %d\n",
  1595. params_rate(params));
  1596. return -EINVAL;
  1597. }
  1598. /* sample size */
  1599. old_format = twl4030_read_reg_cache(codec, TWL4030_REG_AUDIO_IF);
  1600. format = old_format;
  1601. format &= ~TWL4030_DATA_WIDTH;
  1602. switch (params_format(params)) {
  1603. case SNDRV_PCM_FORMAT_S16_LE:
  1604. format |= TWL4030_DATA_WIDTH_16S_16W;
  1605. break;
  1606. case SNDRV_PCM_FORMAT_S32_LE:
  1607. format |= TWL4030_DATA_WIDTH_32S_24W;
  1608. break;
  1609. default:
  1610. printk(KERN_ERR "TWL4030 hw params: unknown format %d\n",
  1611. params_format(params));
  1612. return -EINVAL;
  1613. }
  1614. if (format != old_format || mode != old_mode) {
  1615. if (twl4030->codec_powered) {
  1616. /*
  1617. * If the codec is powered, than we need to toggle the
  1618. * codec power.
  1619. */
  1620. twl4030_codec_enable(codec, 0);
  1621. twl4030_write(codec, TWL4030_REG_CODEC_MODE, mode);
  1622. twl4030_write(codec, TWL4030_REG_AUDIO_IF, format);
  1623. twl4030_codec_enable(codec, 1);
  1624. } else {
  1625. twl4030_write(codec, TWL4030_REG_CODEC_MODE, mode);
  1626. twl4030_write(codec, TWL4030_REG_AUDIO_IF, format);
  1627. }
  1628. }
  1629. /* Store the important parameters for the DAI configuration and set
  1630. * the DAI as configured */
  1631. twl4030->configured = 1;
  1632. twl4030->rate = params_rate(params);
  1633. twl4030->sample_bits = hw_param_interval(params,
  1634. SNDRV_PCM_HW_PARAM_SAMPLE_BITS)->min;
  1635. twl4030->channels = params_channels(params);
  1636. /* If both playback and capture streams are open, and one of them
  1637. * is setting the hw parameters right now (since we are here), set
  1638. * constraints to the other stream to match the current one. */
  1639. if (twl4030->slave_substream)
  1640. twl4030_constraints(twl4030, substream);
  1641. return 0;
  1642. }
  1643. static int twl4030_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  1644. int clk_id, unsigned int freq, int dir)
  1645. {
  1646. struct snd_soc_codec *codec = codec_dai->codec;
  1647. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  1648. switch (freq) {
  1649. case 19200000:
  1650. case 26000000:
  1651. case 38400000:
  1652. break;
  1653. default:
  1654. dev_err(codec->dev, "Unsupported APLL mclk: %u\n", freq);
  1655. return -EINVAL;
  1656. }
  1657. if ((freq / 1000) != twl4030->sysclk) {
  1658. dev_err(codec->dev,
  1659. "Mismatch in APLL mclk: %u (configured: %u)\n",
  1660. freq, twl4030->sysclk * 1000);
  1661. return -EINVAL;
  1662. }
  1663. return 0;
  1664. }
  1665. static int twl4030_set_dai_fmt(struct snd_soc_dai *codec_dai,
  1666. unsigned int fmt)
  1667. {
  1668. struct snd_soc_codec *codec = codec_dai->codec;
  1669. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  1670. u8 old_format, format;
  1671. /* get format */
  1672. old_format = twl4030_read_reg_cache(codec, TWL4030_REG_AUDIO_IF);
  1673. format = old_format;
  1674. /* set master/slave audio interface */
  1675. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1676. case SND_SOC_DAIFMT_CBM_CFM:
  1677. format &= ~(TWL4030_AIF_SLAVE_EN);
  1678. format &= ~(TWL4030_CLK256FS_EN);
  1679. break;
  1680. case SND_SOC_DAIFMT_CBS_CFS:
  1681. format |= TWL4030_AIF_SLAVE_EN;
  1682. format |= TWL4030_CLK256FS_EN;
  1683. break;
  1684. default:
  1685. return -EINVAL;
  1686. }
  1687. /* interface format */
  1688. format &= ~TWL4030_AIF_FORMAT;
  1689. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1690. case SND_SOC_DAIFMT_I2S:
  1691. format |= TWL4030_AIF_FORMAT_CODEC;
  1692. break;
  1693. case SND_SOC_DAIFMT_DSP_A:
  1694. format |= TWL4030_AIF_FORMAT_TDM;
  1695. break;
  1696. default:
  1697. return -EINVAL;
  1698. }
  1699. if (format != old_format) {
  1700. if (twl4030->codec_powered) {
  1701. /*
  1702. * If the codec is powered, than we need to toggle the
  1703. * codec power.
  1704. */
  1705. twl4030_codec_enable(codec, 0);
  1706. twl4030_write(codec, TWL4030_REG_AUDIO_IF, format);
  1707. twl4030_codec_enable(codec, 1);
  1708. } else {
  1709. twl4030_write(codec, TWL4030_REG_AUDIO_IF, format);
  1710. }
  1711. }
  1712. return 0;
  1713. }
  1714. static int twl4030_set_tristate(struct snd_soc_dai *dai, int tristate)
  1715. {
  1716. struct snd_soc_codec *codec = dai->codec;
  1717. u8 reg = twl4030_read_reg_cache(codec, TWL4030_REG_AUDIO_IF);
  1718. if (tristate)
  1719. reg |= TWL4030_AIF_TRI_EN;
  1720. else
  1721. reg &= ~TWL4030_AIF_TRI_EN;
  1722. return twl4030_write(codec, TWL4030_REG_AUDIO_IF, reg);
  1723. }
  1724. /* In case of voice mode, the RX1 L(VRX) for downlink and the TX2 L/R
  1725. * (VTXL, VTXR) for uplink has to be enabled/disabled. */
  1726. static void twl4030_voice_enable(struct snd_soc_codec *codec, int direction,
  1727. int enable)
  1728. {
  1729. u8 reg, mask;
  1730. reg = twl4030_read_reg_cache(codec, TWL4030_REG_OPTION);
  1731. if (direction == SNDRV_PCM_STREAM_PLAYBACK)
  1732. mask = TWL4030_ARXL1_VRX_EN;
  1733. else
  1734. mask = TWL4030_ATXL2_VTXL_EN | TWL4030_ATXR2_VTXR_EN;
  1735. if (enable)
  1736. reg |= mask;
  1737. else
  1738. reg &= ~mask;
  1739. twl4030_write(codec, TWL4030_REG_OPTION, reg);
  1740. }
  1741. static int twl4030_voice_startup(struct snd_pcm_substream *substream,
  1742. struct snd_soc_dai *dai)
  1743. {
  1744. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  1745. struct snd_soc_codec *codec = rtd->codec;
  1746. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  1747. u8 mode;
  1748. /* If the system master clock is not 26MHz, the voice PCM interface is
  1749. * not avilable.
  1750. */
  1751. if (twl4030->sysclk != 26000) {
  1752. dev_err(codec->dev, "The board is configured for %u Hz, while"
  1753. "the Voice interface needs 26MHz APLL mclk\n",
  1754. twl4030->sysclk * 1000);
  1755. return -EINVAL;
  1756. }
  1757. /* If the codec mode is not option2, the voice PCM interface is not
  1758. * avilable.
  1759. */
  1760. mode = twl4030_read_reg_cache(codec, TWL4030_REG_CODEC_MODE)
  1761. & TWL4030_OPT_MODE;
  1762. if (mode != TWL4030_OPTION_2) {
  1763. printk(KERN_ERR "TWL4030 voice startup: "
  1764. "the codec mode is not option2\n");
  1765. return -EINVAL;
  1766. }
  1767. return 0;
  1768. }
  1769. static void twl4030_voice_shutdown(struct snd_pcm_substream *substream,
  1770. struct snd_soc_dai *dai)
  1771. {
  1772. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  1773. struct snd_soc_codec *codec = rtd->codec;
  1774. /* Enable voice digital filters */
  1775. twl4030_voice_enable(codec, substream->stream, 0);
  1776. }
  1777. static int twl4030_voice_hw_params(struct snd_pcm_substream *substream,
  1778. struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
  1779. {
  1780. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  1781. struct snd_soc_codec *codec = rtd->codec;
  1782. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  1783. u8 old_mode, mode;
  1784. /* Enable voice digital filters */
  1785. twl4030_voice_enable(codec, substream->stream, 1);
  1786. /* bit rate */
  1787. old_mode = twl4030_read_reg_cache(codec, TWL4030_REG_CODEC_MODE)
  1788. & ~(TWL4030_CODECPDZ);
  1789. mode = old_mode;
  1790. switch (params_rate(params)) {
  1791. case 8000:
  1792. mode &= ~(TWL4030_SEL_16K);
  1793. break;
  1794. case 16000:
  1795. mode |= TWL4030_SEL_16K;
  1796. break;
  1797. default:
  1798. printk(KERN_ERR "TWL4030 voice hw params: unknown rate %d\n",
  1799. params_rate(params));
  1800. return -EINVAL;
  1801. }
  1802. if (mode != old_mode) {
  1803. if (twl4030->codec_powered) {
  1804. /*
  1805. * If the codec is powered, than we need to toggle the
  1806. * codec power.
  1807. */
  1808. twl4030_codec_enable(codec, 0);
  1809. twl4030_write(codec, TWL4030_REG_CODEC_MODE, mode);
  1810. twl4030_codec_enable(codec, 1);
  1811. } else {
  1812. twl4030_write(codec, TWL4030_REG_CODEC_MODE, mode);
  1813. }
  1814. }
  1815. return 0;
  1816. }
  1817. static int twl4030_voice_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  1818. int clk_id, unsigned int freq, int dir)
  1819. {
  1820. struct snd_soc_codec *codec = codec_dai->codec;
  1821. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  1822. if (freq != 26000000) {
  1823. dev_err(codec->dev, "Unsupported APLL mclk: %u, the Voice"
  1824. "interface needs 26MHz APLL mclk\n", freq);
  1825. return -EINVAL;
  1826. }
  1827. if ((freq / 1000) != twl4030->sysclk) {
  1828. dev_err(codec->dev,
  1829. "Mismatch in APLL mclk: %u (configured: %u)\n",
  1830. freq, twl4030->sysclk * 1000);
  1831. return -EINVAL;
  1832. }
  1833. return 0;
  1834. }
  1835. static int twl4030_voice_set_dai_fmt(struct snd_soc_dai *codec_dai,
  1836. unsigned int fmt)
  1837. {
  1838. struct snd_soc_codec *codec = codec_dai->codec;
  1839. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  1840. u8 old_format, format;
  1841. /* get format */
  1842. old_format = twl4030_read_reg_cache(codec, TWL4030_REG_VOICE_IF);
  1843. format = old_format;
  1844. /* set master/slave audio interface */
  1845. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1846. case SND_SOC_DAIFMT_CBM_CFM:
  1847. format &= ~(TWL4030_VIF_SLAVE_EN);
  1848. break;
  1849. case SND_SOC_DAIFMT_CBS_CFS:
  1850. format |= TWL4030_VIF_SLAVE_EN;
  1851. break;
  1852. default:
  1853. return -EINVAL;
  1854. }
  1855. /* clock inversion */
  1856. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1857. case SND_SOC_DAIFMT_IB_NF:
  1858. format &= ~(TWL4030_VIF_FORMAT);
  1859. break;
  1860. case SND_SOC_DAIFMT_NB_IF:
  1861. format |= TWL4030_VIF_FORMAT;
  1862. break;
  1863. default:
  1864. return -EINVAL;
  1865. }
  1866. if (format != old_format) {
  1867. if (twl4030->codec_powered) {
  1868. /*
  1869. * If the codec is powered, than we need to toggle the
  1870. * codec power.
  1871. */
  1872. twl4030_codec_enable(codec, 0);
  1873. twl4030_write(codec, TWL4030_REG_VOICE_IF, format);
  1874. twl4030_codec_enable(codec, 1);
  1875. } else {
  1876. twl4030_write(codec, TWL4030_REG_VOICE_IF, format);
  1877. }
  1878. }
  1879. return 0;
  1880. }
  1881. static int twl4030_voice_set_tristate(struct snd_soc_dai *dai, int tristate)
  1882. {
  1883. struct snd_soc_codec *codec = dai->codec;
  1884. u8 reg = twl4030_read_reg_cache(codec, TWL4030_REG_VOICE_IF);
  1885. if (tristate)
  1886. reg |= TWL4030_VIF_TRI_EN;
  1887. else
  1888. reg &= ~TWL4030_VIF_TRI_EN;
  1889. return twl4030_write(codec, TWL4030_REG_VOICE_IF, reg);
  1890. }
  1891. #define TWL4030_RATES (SNDRV_PCM_RATE_8000_48000)
  1892. #define TWL4030_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE)
  1893. static struct snd_soc_dai_ops twl4030_dai_hifi_ops = {
  1894. .startup = twl4030_startup,
  1895. .shutdown = twl4030_shutdown,
  1896. .hw_params = twl4030_hw_params,
  1897. .set_sysclk = twl4030_set_dai_sysclk,
  1898. .set_fmt = twl4030_set_dai_fmt,
  1899. .set_tristate = twl4030_set_tristate,
  1900. };
  1901. static struct snd_soc_dai_ops twl4030_dai_voice_ops = {
  1902. .startup = twl4030_voice_startup,
  1903. .shutdown = twl4030_voice_shutdown,
  1904. .hw_params = twl4030_voice_hw_params,
  1905. .set_sysclk = twl4030_voice_set_dai_sysclk,
  1906. .set_fmt = twl4030_voice_set_dai_fmt,
  1907. .set_tristate = twl4030_voice_set_tristate,
  1908. };
  1909. static struct snd_soc_dai_driver twl4030_dai[] = {
  1910. {
  1911. .name = "twl4030-hifi",
  1912. .playback = {
  1913. .stream_name = "HiFi Playback",
  1914. .channels_min = 2,
  1915. .channels_max = 4,
  1916. .rates = TWL4030_RATES | SNDRV_PCM_RATE_96000,
  1917. .formats = TWL4030_FORMATS,},
  1918. .capture = {
  1919. .stream_name = "Capture",
  1920. .channels_min = 2,
  1921. .channels_max = 4,
  1922. .rates = TWL4030_RATES,
  1923. .formats = TWL4030_FORMATS,},
  1924. .ops = &twl4030_dai_hifi_ops,
  1925. },
  1926. {
  1927. .name = "twl4030-voice",
  1928. .playback = {
  1929. .stream_name = "Voice Playback",
  1930. .channels_min = 1,
  1931. .channels_max = 1,
  1932. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000,
  1933. .formats = SNDRV_PCM_FMTBIT_S16_LE,},
  1934. .capture = {
  1935. .stream_name = "Capture",
  1936. .channels_min = 1,
  1937. .channels_max = 2,
  1938. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000,
  1939. .formats = SNDRV_PCM_FMTBIT_S16_LE,},
  1940. .ops = &twl4030_dai_voice_ops,
  1941. },
  1942. };
  1943. static int twl4030_soc_suspend(struct snd_soc_codec *codec, pm_message_t state)
  1944. {
  1945. twl4030_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1946. return 0;
  1947. }
  1948. static int twl4030_soc_resume(struct snd_soc_codec *codec)
  1949. {
  1950. twl4030_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1951. return 0;
  1952. }
  1953. static int twl4030_soc_probe(struct snd_soc_codec *codec)
  1954. {
  1955. struct twl4030_priv *twl4030;
  1956. twl4030 = kzalloc(sizeof(struct twl4030_priv), GFP_KERNEL);
  1957. if (twl4030 == NULL) {
  1958. printk("Can not allocate memroy\n");
  1959. return -ENOMEM;
  1960. }
  1961. snd_soc_codec_set_drvdata(codec, twl4030);
  1962. /* Set the defaults, and power up the codec */
  1963. twl4030->sysclk = twl4030_codec_get_mclk() / 1000;
  1964. codec->dapm.idle_bias_off = 1;
  1965. twl4030_init_chip(codec);
  1966. snd_soc_add_controls(codec, twl4030_snd_controls,
  1967. ARRAY_SIZE(twl4030_snd_controls));
  1968. twl4030_add_widgets(codec);
  1969. return 0;
  1970. }
  1971. static int twl4030_soc_remove(struct snd_soc_codec *codec)
  1972. {
  1973. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  1974. /* Reset registers to their chip default before leaving */
  1975. twl4030_reset_registers(codec);
  1976. twl4030_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1977. kfree(twl4030);
  1978. return 0;
  1979. }
  1980. static struct snd_soc_codec_driver soc_codec_dev_twl4030 = {
  1981. .probe = twl4030_soc_probe,
  1982. .remove = twl4030_soc_remove,
  1983. .suspend = twl4030_soc_suspend,
  1984. .resume = twl4030_soc_resume,
  1985. .read = twl4030_read_reg_cache,
  1986. .write = twl4030_write,
  1987. .set_bias_level = twl4030_set_bias_level,
  1988. .reg_cache_size = sizeof(twl4030_reg),
  1989. .reg_word_size = sizeof(u8),
  1990. .reg_cache_default = twl4030_reg,
  1991. };
  1992. static int __devinit twl4030_codec_probe(struct platform_device *pdev)
  1993. {
  1994. struct twl4030_codec_audio_data *pdata = mfd_get_data(pdev);
  1995. if (!pdata) {
  1996. dev_err(&pdev->dev, "platform_data is missing\n");
  1997. return -EINVAL;
  1998. }
  1999. return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_twl4030,
  2000. twl4030_dai, ARRAY_SIZE(twl4030_dai));
  2001. }
  2002. static int __devexit twl4030_codec_remove(struct platform_device *pdev)
  2003. {
  2004. snd_soc_unregister_codec(&pdev->dev);
  2005. return 0;
  2006. }
  2007. MODULE_ALIAS("platform:twl4030-codec");
  2008. static struct platform_driver twl4030_codec_driver = {
  2009. .probe = twl4030_codec_probe,
  2010. .remove = __devexit_p(twl4030_codec_remove),
  2011. .driver = {
  2012. .name = "twl4030-codec",
  2013. .owner = THIS_MODULE,
  2014. },
  2015. };
  2016. static int __init twl4030_modinit(void)
  2017. {
  2018. return platform_driver_register(&twl4030_codec_driver);
  2019. }
  2020. module_init(twl4030_modinit);
  2021. static void __exit twl4030_exit(void)
  2022. {
  2023. platform_driver_unregister(&twl4030_codec_driver);
  2024. }
  2025. module_exit(twl4030_exit);
  2026. MODULE_DESCRIPTION("ASoC TWL4030 codec driver");
  2027. MODULE_AUTHOR("Steve Sakoman");
  2028. MODULE_LICENSE("GPL");