sgtl5000.c 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527
  1. /*
  2. * sgtl5000.c -- SGTL5000 ALSA SoC Audio driver
  3. *
  4. * Copyright 2010-2011 Freescale Semiconductor, Inc. All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/module.h>
  11. #include <linux/moduleparam.h>
  12. #include <linux/init.h>
  13. #include <linux/delay.h>
  14. #include <linux/slab.h>
  15. #include <linux/pm.h>
  16. #include <linux/i2c.h>
  17. #include <linux/clk.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/regulator/driver.h>
  20. #include <linux/regulator/machine.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <sound/core.h>
  23. #include <sound/tlv.h>
  24. #include <sound/pcm.h>
  25. #include <sound/pcm_params.h>
  26. #include <sound/soc.h>
  27. #include <sound/soc-dapm.h>
  28. #include <sound/initval.h>
  29. #include "sgtl5000.h"
  30. #define SGTL5000_DAP_REG_OFFSET 0x0100
  31. #define SGTL5000_MAX_REG_OFFSET 0x013A
  32. /* default value of sgtl5000 registers except DAP */
  33. static const u16 sgtl5000_regs[SGTL5000_MAX_REG_OFFSET >> 1] = {
  34. 0xa011, /* 0x0000, CHIP_ID. 11 stand for revison 17 */
  35. 0x0000, /* 0x0002, CHIP_DIG_POWER. */
  36. 0x0008, /* 0x0004, CHIP_CKL_CTRL */
  37. 0x0010, /* 0x0006, CHIP_I2S_CTRL */
  38. 0x0000, /* 0x0008, reserved */
  39. 0x0008, /* 0x000A, CHIP_SSS_CTRL */
  40. 0x0000, /* 0x000C, reserved */
  41. 0x020c, /* 0x000E, CHIP_ADCDAC_CTRL */
  42. 0x3c3c, /* 0x0010, CHIP_DAC_VOL */
  43. 0x0000, /* 0x0012, reserved */
  44. 0x015f, /* 0x0014, CHIP_PAD_STRENGTH */
  45. 0x0000, /* 0x0016, reserved */
  46. 0x0000, /* 0x0018, reserved */
  47. 0x0000, /* 0x001A, reserved */
  48. 0x0000, /* 0x001E, reserved */
  49. 0x0000, /* 0x0020, CHIP_ANA_ADC_CTRL */
  50. 0x1818, /* 0x0022, CHIP_ANA_HP_CTRL */
  51. 0x0111, /* 0x0024, CHIP_ANN_CTRL */
  52. 0x0000, /* 0x0026, CHIP_LINREG_CTRL */
  53. 0x0000, /* 0x0028, CHIP_REF_CTRL */
  54. 0x0000, /* 0x002A, CHIP_MIC_CTRL */
  55. 0x0000, /* 0x002C, CHIP_LINE_OUT_CTRL */
  56. 0x0404, /* 0x002E, CHIP_LINE_OUT_VOL */
  57. 0x7060, /* 0x0030, CHIP_ANA_POWER */
  58. 0x5000, /* 0x0032, CHIP_PLL_CTRL */
  59. 0x0000, /* 0x0034, CHIP_CLK_TOP_CTRL */
  60. 0x0000, /* 0x0036, CHIP_ANA_STATUS */
  61. 0x0000, /* 0x0038, reserved */
  62. 0x0000, /* 0x003A, CHIP_ANA_TEST2 */
  63. 0x0000, /* 0x003C, CHIP_SHORT_CTRL */
  64. 0x0000, /* reserved */
  65. };
  66. /* default value of dap registers */
  67. static const u16 sgtl5000_dap_regs[] = {
  68. 0x0000, /* 0x0100, DAP_CONTROL */
  69. 0x0000, /* 0x0102, DAP_PEQ */
  70. 0x0040, /* 0x0104, DAP_BASS_ENHANCE */
  71. 0x051f, /* 0x0106, DAP_BASS_ENHANCE_CTRL */
  72. 0x0000, /* 0x0108, DAP_AUDIO_EQ */
  73. 0x0040, /* 0x010A, DAP_SGTL_SURROUND */
  74. 0x0000, /* 0x010C, DAP_FILTER_COEF_ACCESS */
  75. 0x0000, /* 0x010E, DAP_COEF_WR_B0_MSB */
  76. 0x0000, /* 0x0110, DAP_COEF_WR_B0_LSB */
  77. 0x0000, /* 0x0112, reserved */
  78. 0x0000, /* 0x0114, reserved */
  79. 0x002f, /* 0x0116, DAP_AUDIO_EQ_BASS_BAND0 */
  80. 0x002f, /* 0x0118, DAP_AUDIO_EQ_BAND0 */
  81. 0x002f, /* 0x011A, DAP_AUDIO_EQ_BAND2 */
  82. 0x002f, /* 0x011C, DAP_AUDIO_EQ_BAND3 */
  83. 0x002f, /* 0x011E, DAP_AUDIO_EQ_TREBLE_BAND4 */
  84. 0x8000, /* 0x0120, DAP_MAIN_CHAN */
  85. 0x0000, /* 0x0122, DAP_MIX_CHAN */
  86. 0x0510, /* 0x0124, DAP_AVC_CTRL */
  87. 0x1473, /* 0x0126, DAP_AVC_THRESHOLD */
  88. 0x0028, /* 0x0128, DAP_AVC_ATTACK */
  89. 0x0050, /* 0x012A, DAP_AVC_DECAY */
  90. 0x0000, /* 0x012C, DAP_COEF_WR_B1_MSB */
  91. 0x0000, /* 0x012E, DAP_COEF_WR_B1_LSB */
  92. 0x0000, /* 0x0130, DAP_COEF_WR_B2_MSB */
  93. 0x0000, /* 0x0132, DAP_COEF_WR_B2_LSB */
  94. 0x0000, /* 0x0134, DAP_COEF_WR_A1_MSB */
  95. 0x0000, /* 0x0136, DAP_COEF_WR_A1_LSB */
  96. 0x0000, /* 0x0138, DAP_COEF_WR_A2_MSB */
  97. 0x0000, /* 0x013A, DAP_COEF_WR_A2_LSB */
  98. };
  99. /* regulator supplies for sgtl5000, VDDD is an optional external supply */
  100. enum sgtl5000_regulator_supplies {
  101. VDDA,
  102. VDDIO,
  103. VDDD,
  104. SGTL5000_SUPPLY_NUM
  105. };
  106. /* vddd is optional supply */
  107. static const char *supply_names[SGTL5000_SUPPLY_NUM] = {
  108. "VDDA",
  109. "VDDIO",
  110. "VDDD"
  111. };
  112. #define LDO_CONSUMER_NAME "VDDD_LDO"
  113. #define LDO_VOLTAGE 1200000
  114. static struct regulator_consumer_supply ldo_consumer[] = {
  115. REGULATOR_SUPPLY(LDO_CONSUMER_NAME, NULL),
  116. };
  117. static struct regulator_init_data ldo_init_data = {
  118. .constraints = {
  119. .min_uV = 850000,
  120. .max_uV = 1600000,
  121. .valid_modes_mask = REGULATOR_MODE_NORMAL,
  122. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  123. },
  124. .num_consumer_supplies = 1,
  125. .consumer_supplies = &ldo_consumer[0],
  126. };
  127. /*
  128. * sgtl5000 internal ldo regulator,
  129. * enabled when VDDD not provided
  130. */
  131. struct ldo_regulator {
  132. struct regulator_desc desc;
  133. struct regulator_dev *dev;
  134. int voltage;
  135. void *codec_data;
  136. bool enabled;
  137. };
  138. /* sgtl5000 private structure in codec */
  139. struct sgtl5000_priv {
  140. int sysclk; /* sysclk rate */
  141. int master; /* i2s master or not */
  142. int fmt; /* i2s data format */
  143. struct regulator_bulk_data supplies[SGTL5000_SUPPLY_NUM];
  144. struct ldo_regulator *ldo;
  145. };
  146. /*
  147. * mic_bias power on/off share the same register bits with
  148. * output impedance of mic bias, when power on mic bias, we
  149. * need reclaim it to impedance value.
  150. * 0x0 = Powered off
  151. * 0x1 = 2Kohm
  152. * 0x2 = 4Kohm
  153. * 0x3 = 8Kohm
  154. */
  155. static int mic_bias_event(struct snd_soc_dapm_widget *w,
  156. struct snd_kcontrol *kcontrol, int event)
  157. {
  158. switch (event) {
  159. case SND_SOC_DAPM_POST_PMU:
  160. /* change mic bias resistor to 4Kohm */
  161. snd_soc_update_bits(w->codec, SGTL5000_CHIP_MIC_CTRL,
  162. SGTL5000_BIAS_R_4k, SGTL5000_BIAS_R_4k);
  163. break;
  164. case SND_SOC_DAPM_PRE_PMD:
  165. /*
  166. * SGTL5000_BIAS_R_8k as mask to clean the two bits
  167. * of mic bias and output impedance
  168. */
  169. snd_soc_update_bits(w->codec, SGTL5000_CHIP_MIC_CTRL,
  170. SGTL5000_BIAS_R_8k, 0);
  171. break;
  172. }
  173. return 0;
  174. }
  175. /*
  176. * using codec assist to small pop, hp_powerup or lineout_powerup
  177. * should stay setting until vag_powerup is fully ramped down,
  178. * vag fully ramped down require 400ms.
  179. */
  180. static int small_pop_event(struct snd_soc_dapm_widget *w,
  181. struct snd_kcontrol *kcontrol, int event)
  182. {
  183. switch (event) {
  184. case SND_SOC_DAPM_PRE_PMU:
  185. snd_soc_update_bits(w->codec, SGTL5000_CHIP_ANA_POWER,
  186. SGTL5000_VAG_POWERUP, SGTL5000_VAG_POWERUP);
  187. break;
  188. case SND_SOC_DAPM_PRE_PMD:
  189. snd_soc_update_bits(w->codec, SGTL5000_CHIP_ANA_POWER,
  190. SGTL5000_VAG_POWERUP, 0);
  191. msleep(400);
  192. break;
  193. default:
  194. break;
  195. }
  196. return 0;
  197. }
  198. /* input sources for ADC */
  199. static const char *adc_mux_text[] = {
  200. "MIC_IN", "LINE_IN"
  201. };
  202. static const struct soc_enum adc_enum =
  203. SOC_ENUM_SINGLE(SGTL5000_CHIP_ANA_CTRL, 2, 2, adc_mux_text);
  204. static const struct snd_kcontrol_new adc_mux =
  205. SOC_DAPM_ENUM("Capture Mux", adc_enum);
  206. /* input sources for DAC */
  207. static const char *dac_mux_text[] = {
  208. "DAC", "LINE_IN"
  209. };
  210. static const struct soc_enum dac_enum =
  211. SOC_ENUM_SINGLE(SGTL5000_CHIP_ANA_CTRL, 6, 2, dac_mux_text);
  212. static const struct snd_kcontrol_new dac_mux =
  213. SOC_DAPM_ENUM("Headphone Mux", dac_enum);
  214. static const struct snd_soc_dapm_widget sgtl5000_dapm_widgets[] = {
  215. SND_SOC_DAPM_INPUT("LINE_IN"),
  216. SND_SOC_DAPM_INPUT("MIC_IN"),
  217. SND_SOC_DAPM_OUTPUT("HP_OUT"),
  218. SND_SOC_DAPM_OUTPUT("LINE_OUT"),
  219. SND_SOC_DAPM_MICBIAS_E("Mic Bias", SGTL5000_CHIP_MIC_CTRL, 8, 0,
  220. mic_bias_event,
  221. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  222. SND_SOC_DAPM_PGA_E("HP", SGTL5000_CHIP_ANA_POWER, 4, 0, NULL, 0,
  223. small_pop_event,
  224. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  225. SND_SOC_DAPM_PGA_E("LO", SGTL5000_CHIP_ANA_POWER, 0, 0, NULL, 0,
  226. small_pop_event,
  227. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  228. SND_SOC_DAPM_MUX("Capture Mux", SND_SOC_NOPM, 0, 0, &adc_mux),
  229. SND_SOC_DAPM_MUX("Headphone Mux", SND_SOC_NOPM, 0, 0, &dac_mux),
  230. /* aif for i2s input */
  231. SND_SOC_DAPM_AIF_IN("AIFIN", "Playback",
  232. 0, SGTL5000_CHIP_DIG_POWER,
  233. 0, 0),
  234. /* aif for i2s output */
  235. SND_SOC_DAPM_AIF_OUT("AIFOUT", "Capture",
  236. 0, SGTL5000_CHIP_DIG_POWER,
  237. 1, 0),
  238. SND_SOC_DAPM_ADC("ADC", "Capture", SGTL5000_CHIP_ANA_POWER, 1, 0),
  239. SND_SOC_DAPM_DAC("DAC", "Playback", SGTL5000_CHIP_ANA_POWER, 3, 0),
  240. };
  241. /* routes for sgtl5000 */
  242. static const struct snd_soc_dapm_route audio_map[] = {
  243. {"Capture Mux", "LINE_IN", "LINE_IN"}, /* line_in --> adc_mux */
  244. {"Capture Mux", "MIC_IN", "MIC_IN"}, /* mic_in --> adc_mux */
  245. {"ADC", NULL, "Capture Mux"}, /* adc_mux --> adc */
  246. {"AIFOUT", NULL, "ADC"}, /* adc --> i2s_out */
  247. {"DAC", NULL, "AIFIN"}, /* i2s-->dac,skip audio mux */
  248. {"Headphone Mux", "DAC", "DAC"}, /* dac --> hp_mux */
  249. {"LO", NULL, "DAC"}, /* dac --> line_out */
  250. {"Headphone Mux", "LINE_IN", "LINE_IN"},/* line_in --> hp_mux */
  251. {"HP", NULL, "Headphone Mux"}, /* hp_mux --> hp */
  252. {"LINE_OUT", NULL, "LO"},
  253. {"HP_OUT", NULL, "HP"},
  254. };
  255. /* custom function to fetch info of PCM playback volume */
  256. static int dac_info_volsw(struct snd_kcontrol *kcontrol,
  257. struct snd_ctl_elem_info *uinfo)
  258. {
  259. uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
  260. uinfo->count = 2;
  261. uinfo->value.integer.min = 0;
  262. uinfo->value.integer.max = 0xfc - 0x3c;
  263. return 0;
  264. }
  265. /*
  266. * custom function to get of PCM playback volume
  267. *
  268. * dac volume register
  269. * 15-------------8-7--------------0
  270. * | R channel vol | L channel vol |
  271. * -------------------------------
  272. *
  273. * PCM volume with 0.5017 dB steps from 0 to -90 dB
  274. *
  275. * register values map to dB
  276. * 0x3B and less = Reserved
  277. * 0x3C = 0 dB
  278. * 0x3D = -0.5 dB
  279. * 0xF0 = -90 dB
  280. * 0xFC and greater = Muted
  281. *
  282. * register value map to userspace value
  283. *
  284. * register value 0x3c(0dB) 0xf0(-90dB)0xfc
  285. * ------------------------------
  286. * userspace value 0xc0 0
  287. */
  288. static int dac_get_volsw(struct snd_kcontrol *kcontrol,
  289. struct snd_ctl_elem_value *ucontrol)
  290. {
  291. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  292. int reg;
  293. int l;
  294. int r;
  295. reg = snd_soc_read(codec, SGTL5000_CHIP_DAC_VOL);
  296. /* get left channel volume */
  297. l = (reg & SGTL5000_DAC_VOL_LEFT_MASK) >> SGTL5000_DAC_VOL_LEFT_SHIFT;
  298. /* get right channel volume */
  299. r = (reg & SGTL5000_DAC_VOL_RIGHT_MASK) >> SGTL5000_DAC_VOL_RIGHT_SHIFT;
  300. /* make sure value fall in (0x3c,0xfc) */
  301. l = clamp(l, 0x3c, 0xfc);
  302. r = clamp(r, 0x3c, 0xfc);
  303. /* invert it and map to userspace value */
  304. l = 0xfc - l;
  305. r = 0xfc - r;
  306. ucontrol->value.integer.value[0] = l;
  307. ucontrol->value.integer.value[1] = r;
  308. return 0;
  309. }
  310. /*
  311. * custom function to put of PCM playback volume
  312. *
  313. * dac volume register
  314. * 15-------------8-7--------------0
  315. * | R channel vol | L channel vol |
  316. * -------------------------------
  317. *
  318. * PCM volume with 0.5017 dB steps from 0 to -90 dB
  319. *
  320. * register values map to dB
  321. * 0x3B and less = Reserved
  322. * 0x3C = 0 dB
  323. * 0x3D = -0.5 dB
  324. * 0xF0 = -90 dB
  325. * 0xFC and greater = Muted
  326. *
  327. * userspace value map to register value
  328. *
  329. * userspace value 0xc0 0
  330. * ------------------------------
  331. * register value 0x3c(0dB) 0xf0(-90dB)0xfc
  332. */
  333. static int dac_put_volsw(struct snd_kcontrol *kcontrol,
  334. struct snd_ctl_elem_value *ucontrol)
  335. {
  336. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  337. int reg;
  338. int l;
  339. int r;
  340. l = ucontrol->value.integer.value[0];
  341. r = ucontrol->value.integer.value[1];
  342. /* make sure userspace volume fall in (0, 0xfc-0x3c) */
  343. l = clamp(l, 0, 0xfc - 0x3c);
  344. r = clamp(r, 0, 0xfc - 0x3c);
  345. /* invert it, get the value can be set to register */
  346. l = 0xfc - l;
  347. r = 0xfc - r;
  348. /* shift to get the register value */
  349. reg = l << SGTL5000_DAC_VOL_LEFT_SHIFT |
  350. r << SGTL5000_DAC_VOL_RIGHT_SHIFT;
  351. snd_soc_write(codec, SGTL5000_CHIP_DAC_VOL, reg);
  352. return 0;
  353. }
  354. static const DECLARE_TLV_DB_SCALE(capture_6db_attenuate, -600, 600, 0);
  355. /* tlv for mic gain, 0db 20db 30db 40db */
  356. static const unsigned int mic_gain_tlv[] = {
  357. TLV_DB_RANGE_HEAD(4),
  358. 0, 0, TLV_DB_SCALE_ITEM(0, 0, 0),
  359. 1, 3, TLV_DB_SCALE_ITEM(2000, 1000, 0),
  360. };
  361. /* tlv for hp volume, -51.5db to 12.0db, step .5db */
  362. static const DECLARE_TLV_DB_SCALE(headphone_volume, -5150, 50, 0);
  363. static const struct snd_kcontrol_new sgtl5000_snd_controls[] = {
  364. /* SOC_DOUBLE_S8_TLV with invert */
  365. {
  366. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  367. .name = "PCM Playback Volume",
  368. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |
  369. SNDRV_CTL_ELEM_ACCESS_READWRITE,
  370. .info = dac_info_volsw,
  371. .get = dac_get_volsw,
  372. .put = dac_put_volsw,
  373. },
  374. SOC_DOUBLE("Capture Volume", SGTL5000_CHIP_ANA_ADC_CTRL, 0, 4, 0xf, 0),
  375. SOC_SINGLE_TLV("Capture Attenuate Switch (-6dB)",
  376. SGTL5000_CHIP_ANA_ADC_CTRL,
  377. 8, 2, 0, capture_6db_attenuate),
  378. SOC_SINGLE("Capture ZC Switch", SGTL5000_CHIP_ANA_CTRL, 1, 1, 0),
  379. SOC_DOUBLE_TLV("Headphone Playback Volume",
  380. SGTL5000_CHIP_ANA_HP_CTRL,
  381. 0, 8,
  382. 0x7f, 1,
  383. headphone_volume),
  384. SOC_SINGLE("Headphone Playback ZC Switch", SGTL5000_CHIP_ANA_CTRL,
  385. 5, 1, 0),
  386. SOC_SINGLE_TLV("Mic Volume", SGTL5000_CHIP_MIC_CTRL,
  387. 0, 4, 0, mic_gain_tlv),
  388. };
  389. /* mute the codec used by alsa core */
  390. static int sgtl5000_digital_mute(struct snd_soc_dai *codec_dai, int mute)
  391. {
  392. struct snd_soc_codec *codec = codec_dai->codec;
  393. u16 adcdac_ctrl = SGTL5000_DAC_MUTE_LEFT | SGTL5000_DAC_MUTE_RIGHT;
  394. snd_soc_update_bits(codec, SGTL5000_CHIP_ADCDAC_CTRL,
  395. adcdac_ctrl, mute ? adcdac_ctrl : 0);
  396. return 0;
  397. }
  398. /* set codec format */
  399. static int sgtl5000_set_dai_fmt(struct snd_soc_dai *codec_dai, unsigned int fmt)
  400. {
  401. struct snd_soc_codec *codec = codec_dai->codec;
  402. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  403. u16 i2sctl = 0;
  404. sgtl5000->master = 0;
  405. /*
  406. * i2s clock and frame master setting.
  407. * ONLY support:
  408. * - clock and frame slave,
  409. * - clock and frame master
  410. */
  411. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  412. case SND_SOC_DAIFMT_CBS_CFS:
  413. break;
  414. case SND_SOC_DAIFMT_CBM_CFM:
  415. i2sctl |= SGTL5000_I2S_MASTER;
  416. sgtl5000->master = 1;
  417. break;
  418. default:
  419. return -EINVAL;
  420. }
  421. /* setting i2s data format */
  422. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  423. case SND_SOC_DAIFMT_DSP_A:
  424. i2sctl |= SGTL5000_I2S_MODE_PCM;
  425. break;
  426. case SND_SOC_DAIFMT_DSP_B:
  427. i2sctl |= SGTL5000_I2S_MODE_PCM;
  428. i2sctl |= SGTL5000_I2S_LRALIGN;
  429. break;
  430. case SND_SOC_DAIFMT_I2S:
  431. i2sctl |= SGTL5000_I2S_MODE_I2S_LJ;
  432. break;
  433. case SND_SOC_DAIFMT_RIGHT_J:
  434. i2sctl |= SGTL5000_I2S_MODE_RJ;
  435. i2sctl |= SGTL5000_I2S_LRPOL;
  436. break;
  437. case SND_SOC_DAIFMT_LEFT_J:
  438. i2sctl |= SGTL5000_I2S_MODE_I2S_LJ;
  439. i2sctl |= SGTL5000_I2S_LRALIGN;
  440. break;
  441. default:
  442. return -EINVAL;
  443. }
  444. sgtl5000->fmt = fmt & SND_SOC_DAIFMT_FORMAT_MASK;
  445. /* Clock inversion */
  446. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  447. case SND_SOC_DAIFMT_NB_NF:
  448. break;
  449. case SND_SOC_DAIFMT_IB_NF:
  450. i2sctl |= SGTL5000_I2S_SCLK_INV;
  451. break;
  452. default:
  453. return -EINVAL;
  454. }
  455. snd_soc_write(codec, SGTL5000_CHIP_I2S_CTRL, i2sctl);
  456. return 0;
  457. }
  458. /* set codec sysclk */
  459. static int sgtl5000_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  460. int clk_id, unsigned int freq, int dir)
  461. {
  462. struct snd_soc_codec *codec = codec_dai->codec;
  463. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  464. switch (clk_id) {
  465. case SGTL5000_SYSCLK:
  466. sgtl5000->sysclk = freq;
  467. break;
  468. default:
  469. return -EINVAL;
  470. }
  471. return 0;
  472. }
  473. /*
  474. * set clock according to i2s frame clock,
  475. * sgtl5000 provide 2 clock sources.
  476. * 1. sys_mclk. sample freq can only configure to
  477. * 1/256, 1/384, 1/512 of sys_mclk.
  478. * 2. pll. can derive any audio clocks.
  479. *
  480. * clock setting rules:
  481. * 1. in slave mode, only sys_mclk can use.
  482. * 2. as constraint by sys_mclk, sample freq should
  483. * set to 32k, 44.1k and above.
  484. * 3. using sys_mclk prefer to pll to save power.
  485. */
  486. static int sgtl5000_set_clock(struct snd_soc_codec *codec, int frame_rate)
  487. {
  488. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  489. int clk_ctl = 0;
  490. int sys_fs; /* sample freq */
  491. /*
  492. * sample freq should be divided by frame clock,
  493. * if frame clock lower than 44.1khz, sample feq should set to
  494. * 32khz or 44.1khz.
  495. */
  496. switch (frame_rate) {
  497. case 8000:
  498. case 16000:
  499. sys_fs = 32000;
  500. break;
  501. case 11025:
  502. case 22050:
  503. sys_fs = 44100;
  504. break;
  505. default:
  506. sys_fs = frame_rate;
  507. break;
  508. }
  509. /* set divided factor of frame clock */
  510. switch (sys_fs / frame_rate) {
  511. case 4:
  512. clk_ctl |= SGTL5000_RATE_MODE_DIV_4 << SGTL5000_RATE_MODE_SHIFT;
  513. break;
  514. case 2:
  515. clk_ctl |= SGTL5000_RATE_MODE_DIV_2 << SGTL5000_RATE_MODE_SHIFT;
  516. break;
  517. case 1:
  518. clk_ctl |= SGTL5000_RATE_MODE_DIV_1 << SGTL5000_RATE_MODE_SHIFT;
  519. break;
  520. default:
  521. return -EINVAL;
  522. }
  523. /* set the sys_fs according to frame rate */
  524. switch (sys_fs) {
  525. case 32000:
  526. clk_ctl |= SGTL5000_SYS_FS_32k << SGTL5000_SYS_FS_SHIFT;
  527. break;
  528. case 44100:
  529. clk_ctl |= SGTL5000_SYS_FS_44_1k << SGTL5000_SYS_FS_SHIFT;
  530. break;
  531. case 48000:
  532. clk_ctl |= SGTL5000_SYS_FS_48k << SGTL5000_SYS_FS_SHIFT;
  533. break;
  534. case 96000:
  535. clk_ctl |= SGTL5000_SYS_FS_96k << SGTL5000_SYS_FS_SHIFT;
  536. break;
  537. default:
  538. dev_err(codec->dev, "frame rate %d not supported\n",
  539. frame_rate);
  540. return -EINVAL;
  541. }
  542. /*
  543. * calculate the divider of mclk/sample_freq,
  544. * factor of freq =96k can only be 256, since mclk in range (12m,27m)
  545. */
  546. switch (sgtl5000->sysclk / sys_fs) {
  547. case 256:
  548. clk_ctl |= SGTL5000_MCLK_FREQ_256FS <<
  549. SGTL5000_MCLK_FREQ_SHIFT;
  550. break;
  551. case 384:
  552. clk_ctl |= SGTL5000_MCLK_FREQ_384FS <<
  553. SGTL5000_MCLK_FREQ_SHIFT;
  554. break;
  555. case 512:
  556. clk_ctl |= SGTL5000_MCLK_FREQ_512FS <<
  557. SGTL5000_MCLK_FREQ_SHIFT;
  558. break;
  559. default:
  560. /* if mclk not satisify the divider, use pll */
  561. if (sgtl5000->master) {
  562. clk_ctl |= SGTL5000_MCLK_FREQ_PLL <<
  563. SGTL5000_MCLK_FREQ_SHIFT;
  564. } else {
  565. dev_err(codec->dev,
  566. "PLL not supported in slave mode\n");
  567. return -EINVAL;
  568. }
  569. }
  570. /* if using pll, please check manual 6.4.2 for detail */
  571. if ((clk_ctl & SGTL5000_MCLK_FREQ_MASK) == SGTL5000_MCLK_FREQ_PLL) {
  572. u64 out, t;
  573. int div2;
  574. int pll_ctl;
  575. unsigned int in, int_div, frac_div;
  576. if (sgtl5000->sysclk > 17000000) {
  577. div2 = 1;
  578. in = sgtl5000->sysclk / 2;
  579. } else {
  580. div2 = 0;
  581. in = sgtl5000->sysclk;
  582. }
  583. if (sys_fs == 44100)
  584. out = 180633600;
  585. else
  586. out = 196608000;
  587. t = do_div(out, in);
  588. int_div = out;
  589. t *= 2048;
  590. do_div(t, in);
  591. frac_div = t;
  592. pll_ctl = int_div << SGTL5000_PLL_INT_DIV_SHIFT |
  593. frac_div << SGTL5000_PLL_FRAC_DIV_SHIFT;
  594. snd_soc_write(codec, SGTL5000_CHIP_PLL_CTRL, pll_ctl);
  595. if (div2)
  596. snd_soc_update_bits(codec,
  597. SGTL5000_CHIP_CLK_TOP_CTRL,
  598. SGTL5000_INPUT_FREQ_DIV2,
  599. SGTL5000_INPUT_FREQ_DIV2);
  600. else
  601. snd_soc_update_bits(codec,
  602. SGTL5000_CHIP_CLK_TOP_CTRL,
  603. SGTL5000_INPUT_FREQ_DIV2,
  604. 0);
  605. /* power up pll */
  606. snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
  607. SGTL5000_PLL_POWERUP | SGTL5000_VCOAMP_POWERUP,
  608. SGTL5000_PLL_POWERUP | SGTL5000_VCOAMP_POWERUP);
  609. } else {
  610. /* power down pll */
  611. snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
  612. SGTL5000_PLL_POWERUP | SGTL5000_VCOAMP_POWERUP,
  613. 0);
  614. }
  615. /* if using pll, clk_ctrl must be set after pll power up */
  616. snd_soc_write(codec, SGTL5000_CHIP_CLK_CTRL, clk_ctl);
  617. return 0;
  618. }
  619. /*
  620. * Set PCM DAI bit size and sample rate.
  621. * input: params_rate, params_fmt
  622. */
  623. static int sgtl5000_pcm_hw_params(struct snd_pcm_substream *substream,
  624. struct snd_pcm_hw_params *params,
  625. struct snd_soc_dai *dai)
  626. {
  627. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  628. struct snd_soc_codec *codec = rtd->codec;
  629. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  630. int channels = params_channels(params);
  631. int i2s_ctl = 0;
  632. int stereo;
  633. int ret;
  634. /* sysclk should already set */
  635. if (!sgtl5000->sysclk) {
  636. dev_err(codec->dev, "%s: set sysclk first!\n", __func__);
  637. return -EFAULT;
  638. }
  639. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  640. stereo = SGTL5000_DAC_STEREO;
  641. else
  642. stereo = SGTL5000_ADC_STEREO;
  643. /* set mono to save power */
  644. snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER, stereo,
  645. channels == 1 ? 0 : stereo);
  646. /* set codec clock base on lrclk */
  647. ret = sgtl5000_set_clock(codec, params_rate(params));
  648. if (ret)
  649. return ret;
  650. /* set i2s data format */
  651. switch (params_format(params)) {
  652. case SNDRV_PCM_FORMAT_S16_LE:
  653. if (sgtl5000->fmt == SND_SOC_DAIFMT_RIGHT_J)
  654. return -EINVAL;
  655. i2s_ctl |= SGTL5000_I2S_DLEN_16 << SGTL5000_I2S_DLEN_SHIFT;
  656. i2s_ctl |= SGTL5000_I2S_SCLKFREQ_32FS <<
  657. SGTL5000_I2S_SCLKFREQ_SHIFT;
  658. break;
  659. case SNDRV_PCM_FORMAT_S20_3LE:
  660. i2s_ctl |= SGTL5000_I2S_DLEN_20 << SGTL5000_I2S_DLEN_SHIFT;
  661. i2s_ctl |= SGTL5000_I2S_SCLKFREQ_64FS <<
  662. SGTL5000_I2S_SCLKFREQ_SHIFT;
  663. break;
  664. case SNDRV_PCM_FORMAT_S24_LE:
  665. i2s_ctl |= SGTL5000_I2S_DLEN_24 << SGTL5000_I2S_DLEN_SHIFT;
  666. i2s_ctl |= SGTL5000_I2S_SCLKFREQ_64FS <<
  667. SGTL5000_I2S_SCLKFREQ_SHIFT;
  668. break;
  669. case SNDRV_PCM_FORMAT_S32_LE:
  670. if (sgtl5000->fmt == SND_SOC_DAIFMT_RIGHT_J)
  671. return -EINVAL;
  672. i2s_ctl |= SGTL5000_I2S_DLEN_32 << SGTL5000_I2S_DLEN_SHIFT;
  673. i2s_ctl |= SGTL5000_I2S_SCLKFREQ_64FS <<
  674. SGTL5000_I2S_SCLKFREQ_SHIFT;
  675. break;
  676. default:
  677. return -EINVAL;
  678. }
  679. snd_soc_update_bits(codec, SGTL5000_CHIP_I2S_CTRL, i2s_ctl, i2s_ctl);
  680. return 0;
  681. }
  682. #ifdef CONFIG_REGULATOR
  683. static int ldo_regulator_is_enabled(struct regulator_dev *dev)
  684. {
  685. struct ldo_regulator *ldo = rdev_get_drvdata(dev);
  686. return ldo->enabled;
  687. }
  688. static int ldo_regulator_enable(struct regulator_dev *dev)
  689. {
  690. struct ldo_regulator *ldo = rdev_get_drvdata(dev);
  691. struct snd_soc_codec *codec = (struct snd_soc_codec *)ldo->codec_data;
  692. int reg;
  693. if (ldo_regulator_is_enabled(dev))
  694. return 0;
  695. /* set regulator value firstly */
  696. reg = (1600 - ldo->voltage / 1000) / 50;
  697. reg = clamp(reg, 0x0, 0xf);
  698. /* amend the voltage value, unit: uV */
  699. ldo->voltage = (1600 - reg * 50) * 1000;
  700. /* set voltage to register */
  701. snd_soc_update_bits(codec, SGTL5000_CHIP_LINREG_CTRL,
  702. (0x1 << 4) - 1, reg);
  703. snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
  704. SGTL5000_LINEREG_D_POWERUP,
  705. SGTL5000_LINEREG_D_POWERUP);
  706. /* when internal ldo enabled, simple digital power can be disabled */
  707. snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
  708. SGTL5000_LINREG_SIMPLE_POWERUP,
  709. 0);
  710. ldo->enabled = 1;
  711. return 0;
  712. }
  713. static int ldo_regulator_disable(struct regulator_dev *dev)
  714. {
  715. struct ldo_regulator *ldo = rdev_get_drvdata(dev);
  716. struct snd_soc_codec *codec = (struct snd_soc_codec *)ldo->codec_data;
  717. snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
  718. SGTL5000_LINEREG_D_POWERUP,
  719. 0);
  720. /* clear voltage info */
  721. snd_soc_update_bits(codec, SGTL5000_CHIP_LINREG_CTRL,
  722. (0x1 << 4) - 1, 0);
  723. ldo->enabled = 0;
  724. return 0;
  725. }
  726. static int ldo_regulator_get_voltage(struct regulator_dev *dev)
  727. {
  728. struct ldo_regulator *ldo = rdev_get_drvdata(dev);
  729. return ldo->voltage;
  730. }
  731. static struct regulator_ops ldo_regulator_ops = {
  732. .is_enabled = ldo_regulator_is_enabled,
  733. .enable = ldo_regulator_enable,
  734. .disable = ldo_regulator_disable,
  735. .get_voltage = ldo_regulator_get_voltage,
  736. };
  737. static int ldo_regulator_register(struct snd_soc_codec *codec,
  738. struct regulator_init_data *init_data,
  739. int voltage)
  740. {
  741. struct ldo_regulator *ldo;
  742. ldo = kzalloc(sizeof(struct ldo_regulator), GFP_KERNEL);
  743. if (!ldo) {
  744. dev_err(codec->dev, "failed to allocate ldo_regulator\n");
  745. return -ENOMEM;
  746. }
  747. ldo->desc.name = kstrdup(dev_name(codec->dev), GFP_KERNEL);
  748. if (!ldo->desc.name) {
  749. kfree(ldo);
  750. dev_err(codec->dev, "failed to allocate decs name memory\n");
  751. return -ENOMEM;
  752. }
  753. ldo->desc.type = REGULATOR_VOLTAGE;
  754. ldo->desc.owner = THIS_MODULE;
  755. ldo->desc.ops = &ldo_regulator_ops;
  756. ldo->desc.n_voltages = 1;
  757. ldo->codec_data = codec;
  758. ldo->voltage = voltage;
  759. ldo->dev = regulator_register(&ldo->desc, codec->dev,
  760. init_data, ldo);
  761. if (IS_ERR(ldo->dev)) {
  762. int ret = PTR_ERR(ldo->dev);
  763. dev_err(codec->dev, "failed to register regulator\n");
  764. kfree(ldo->desc.name);
  765. kfree(ldo);
  766. return ret;
  767. }
  768. return 0;
  769. }
  770. static int ldo_regulator_remove(struct snd_soc_codec *codec)
  771. {
  772. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  773. struct ldo_regulator *ldo = sgtl5000->ldo;
  774. if (!ldo)
  775. return 0;
  776. regulator_unregister(ldo->dev);
  777. kfree(ldo->desc.name);
  778. kfree(ldo);
  779. return 0;
  780. }
  781. #else
  782. static int ldo_regulator_register(struct snd_soc_codec *codec,
  783. struct regulator_init_data *init_data,
  784. int voltage)
  785. {
  786. return -EINVAL;
  787. }
  788. static int ldo_regulator_remove(struct snd_soc_codec *codec)
  789. {
  790. return 0;
  791. }
  792. #endif
  793. /*
  794. * set dac bias
  795. * common state changes:
  796. * startup:
  797. * off --> standby --> prepare --> on
  798. * standby --> prepare --> on
  799. *
  800. * stop:
  801. * on --> prepare --> standby
  802. */
  803. static int sgtl5000_set_bias_level(struct snd_soc_codec *codec,
  804. enum snd_soc_bias_level level)
  805. {
  806. int ret;
  807. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  808. switch (level) {
  809. case SND_SOC_BIAS_ON:
  810. case SND_SOC_BIAS_PREPARE:
  811. break;
  812. case SND_SOC_BIAS_STANDBY:
  813. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  814. ret = regulator_bulk_enable(
  815. ARRAY_SIZE(sgtl5000->supplies),
  816. sgtl5000->supplies);
  817. if (ret)
  818. return ret;
  819. udelay(10);
  820. }
  821. break;
  822. case SND_SOC_BIAS_OFF:
  823. regulator_bulk_disable(ARRAY_SIZE(sgtl5000->supplies),
  824. sgtl5000->supplies);
  825. break;
  826. }
  827. codec->dapm.bias_level = level;
  828. return 0;
  829. }
  830. #define SGTL5000_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  831. SNDRV_PCM_FMTBIT_S20_3LE |\
  832. SNDRV_PCM_FMTBIT_S24_LE |\
  833. SNDRV_PCM_FMTBIT_S32_LE)
  834. static struct snd_soc_dai_ops sgtl5000_ops = {
  835. .hw_params = sgtl5000_pcm_hw_params,
  836. .digital_mute = sgtl5000_digital_mute,
  837. .set_fmt = sgtl5000_set_dai_fmt,
  838. .set_sysclk = sgtl5000_set_dai_sysclk,
  839. };
  840. static struct snd_soc_dai_driver sgtl5000_dai = {
  841. .name = "sgtl5000",
  842. .playback = {
  843. .stream_name = "Playback",
  844. .channels_min = 1,
  845. .channels_max = 2,
  846. /*
  847. * only support 8~48K + 96K,
  848. * TODO modify hw_param to support more
  849. */
  850. .rates = SNDRV_PCM_RATE_8000_48000 | SNDRV_PCM_RATE_96000,
  851. .formats = SGTL5000_FORMATS,
  852. },
  853. .capture = {
  854. .stream_name = "Capture",
  855. .channels_min = 1,
  856. .channels_max = 2,
  857. .rates = SNDRV_PCM_RATE_8000_48000 | SNDRV_PCM_RATE_96000,
  858. .formats = SGTL5000_FORMATS,
  859. },
  860. .ops = &sgtl5000_ops,
  861. .symmetric_rates = 1,
  862. };
  863. static int sgtl5000_volatile_register(struct snd_soc_codec *codec,
  864. unsigned int reg)
  865. {
  866. switch (reg) {
  867. case SGTL5000_CHIP_ID:
  868. case SGTL5000_CHIP_ADCDAC_CTRL:
  869. case SGTL5000_CHIP_ANA_STATUS:
  870. return 1;
  871. }
  872. return 0;
  873. }
  874. #ifdef CONFIG_SUSPEND
  875. static int sgtl5000_suspend(struct snd_soc_codec *codec, pm_message_t state)
  876. {
  877. sgtl5000_set_bias_level(codec, SND_SOC_BIAS_OFF);
  878. return 0;
  879. }
  880. /*
  881. * restore all sgtl5000 registers,
  882. * since a big hole between dap and regular registers,
  883. * we will restore them respectively.
  884. */
  885. static int sgtl5000_restore_regs(struct snd_soc_codec *codec)
  886. {
  887. u16 *cache = codec->reg_cache;
  888. int i;
  889. int regular_regs = SGTL5000_CHIP_SHORT_CTRL >> 1;
  890. /* restore regular registers */
  891. for (i = 0; i < regular_regs; i++) {
  892. int reg = i << 1;
  893. /* this regs depends on the others */
  894. if (reg == SGTL5000_CHIP_ANA_POWER ||
  895. reg == SGTL5000_CHIP_CLK_CTRL ||
  896. reg == SGTL5000_CHIP_LINREG_CTRL ||
  897. reg == SGTL5000_CHIP_LINE_OUT_CTRL ||
  898. reg == SGTL5000_CHIP_CLK_CTRL)
  899. continue;
  900. snd_soc_write(codec, reg, cache[i]);
  901. }
  902. /* restore dap registers */
  903. for (i = SGTL5000_DAP_REG_OFFSET >> 1;
  904. i < SGTL5000_MAX_REG_OFFSET >> 1; i++) {
  905. int reg = i << 1;
  906. snd_soc_write(codec, reg, cache[i]);
  907. }
  908. /*
  909. * restore power and other regs according
  910. * to set_power() and set_clock()
  911. */
  912. snd_soc_write(codec, SGTL5000_CHIP_LINREG_CTRL,
  913. cache[SGTL5000_CHIP_LINREG_CTRL >> 1]);
  914. snd_soc_write(codec, SGTL5000_CHIP_ANA_POWER,
  915. cache[SGTL5000_CHIP_ANA_POWER >> 1]);
  916. snd_soc_write(codec, SGTL5000_CHIP_CLK_CTRL,
  917. cache[SGTL5000_CHIP_CLK_CTRL >> 1]);
  918. snd_soc_write(codec, SGTL5000_CHIP_REF_CTRL,
  919. cache[SGTL5000_CHIP_REF_CTRL >> 1]);
  920. snd_soc_write(codec, SGTL5000_CHIP_LINE_OUT_CTRL,
  921. cache[SGTL5000_CHIP_LINE_OUT_CTRL >> 1]);
  922. return 0;
  923. }
  924. static int sgtl5000_resume(struct snd_soc_codec *codec)
  925. {
  926. /* Bring the codec back up to standby to enable regulators */
  927. sgtl5000_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  928. /* Restore registers by cached in memory */
  929. sgtl5000_restore_regs(codec);
  930. return 0;
  931. }
  932. #else
  933. #define sgtl5000_suspend NULL
  934. #define sgtl5000_resume NULL
  935. #endif /* CONFIG_SUSPEND */
  936. /*
  937. * sgtl5000 has 3 internal power supplies:
  938. * 1. VAG, normally set to vdda/2
  939. * 2. chargepump, set to different value
  940. * according to voltage of vdda and vddio
  941. * 3. line out VAG, normally set to vddio/2
  942. *
  943. * and should be set according to:
  944. * 1. vddd provided by external or not
  945. * 2. vdda and vddio voltage value. > 3.1v or not
  946. * 3. chip revision >=0x11 or not. If >=0x11, not use external vddd.
  947. */
  948. static int sgtl5000_set_power_regs(struct snd_soc_codec *codec)
  949. {
  950. int vddd;
  951. int vdda;
  952. int vddio;
  953. u16 ana_pwr;
  954. u16 lreg_ctrl;
  955. int vag;
  956. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  957. vdda = regulator_get_voltage(sgtl5000->supplies[VDDA].consumer);
  958. vddio = regulator_get_voltage(sgtl5000->supplies[VDDIO].consumer);
  959. vddd = regulator_get_voltage(sgtl5000->supplies[VDDD].consumer);
  960. vdda = vdda / 1000;
  961. vddio = vddio / 1000;
  962. vddd = vddd / 1000;
  963. if (vdda <= 0 || vddio <= 0 || vddd < 0) {
  964. dev_err(codec->dev, "regulator voltage not set correctly\n");
  965. return -EINVAL;
  966. }
  967. /* according to datasheet, maximum voltage of supplies */
  968. if (vdda > 3600 || vddio > 3600 || vddd > 1980) {
  969. dev_err(codec->dev,
  970. "exceed max voltage vdda %dmv vddio %dma vddd %dma\n",
  971. vdda, vddio, vddd);
  972. return -EINVAL;
  973. }
  974. /* reset value */
  975. ana_pwr = snd_soc_read(codec, SGTL5000_CHIP_ANA_POWER);
  976. ana_pwr |= SGTL5000_DAC_STEREO |
  977. SGTL5000_ADC_STEREO |
  978. SGTL5000_REFTOP_POWERUP;
  979. lreg_ctrl = snd_soc_read(codec, SGTL5000_CHIP_LINREG_CTRL);
  980. if (vddio < 3100 && vdda < 3100) {
  981. /* enable internal oscillator used for charge pump */
  982. snd_soc_update_bits(codec, SGTL5000_CHIP_CLK_TOP_CTRL,
  983. SGTL5000_INT_OSC_EN,
  984. SGTL5000_INT_OSC_EN);
  985. /* Enable VDDC charge pump */
  986. ana_pwr |= SGTL5000_VDDC_CHRGPMP_POWERUP;
  987. } else if (vddio >= 3100 && vdda >= 3100) {
  988. /*
  989. * if vddio and vddd > 3.1v,
  990. * charge pump should be clean before set ana_pwr
  991. */
  992. snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
  993. SGTL5000_VDDC_CHRGPMP_POWERUP, 0);
  994. /* VDDC use VDDIO rail */
  995. lreg_ctrl |= SGTL5000_VDDC_ASSN_OVRD;
  996. lreg_ctrl |= SGTL5000_VDDC_MAN_ASSN_VDDIO <<
  997. SGTL5000_VDDC_MAN_ASSN_SHIFT;
  998. }
  999. snd_soc_write(codec, SGTL5000_CHIP_LINREG_CTRL, lreg_ctrl);
  1000. snd_soc_write(codec, SGTL5000_CHIP_ANA_POWER, ana_pwr);
  1001. /* set voltage to register */
  1002. snd_soc_update_bits(codec, SGTL5000_CHIP_LINREG_CTRL,
  1003. (0x1 << 4) - 1, 0x8);
  1004. /*
  1005. * if vddd linear reg has been enabled,
  1006. * simple digital supply should be clear to get
  1007. * proper VDDD voltage.
  1008. */
  1009. if (ana_pwr & SGTL5000_LINEREG_D_POWERUP)
  1010. snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
  1011. SGTL5000_LINREG_SIMPLE_POWERUP,
  1012. 0);
  1013. else
  1014. snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
  1015. SGTL5000_LINREG_SIMPLE_POWERUP |
  1016. SGTL5000_STARTUP_POWERUP,
  1017. 0);
  1018. /*
  1019. * set ADC/DAC VAG to vdda / 2,
  1020. * should stay in range (0.8v, 1.575v)
  1021. */
  1022. vag = vdda / 2;
  1023. if (vag <= SGTL5000_ANA_GND_BASE)
  1024. vag = 0;
  1025. else if (vag >= SGTL5000_ANA_GND_BASE + SGTL5000_ANA_GND_STP *
  1026. (SGTL5000_ANA_GND_MASK >> SGTL5000_ANA_GND_SHIFT))
  1027. vag = SGTL5000_ANA_GND_MASK >> SGTL5000_ANA_GND_SHIFT;
  1028. else
  1029. vag = (vag - SGTL5000_ANA_GND_BASE) / SGTL5000_ANA_GND_STP;
  1030. snd_soc_update_bits(codec, SGTL5000_CHIP_REF_CTRL,
  1031. vag << SGTL5000_ANA_GND_SHIFT,
  1032. vag << SGTL5000_ANA_GND_SHIFT);
  1033. /* set line out VAG to vddio / 2, in range (0.8v, 1.675v) */
  1034. vag = vddio / 2;
  1035. if (vag <= SGTL5000_LINE_OUT_GND_BASE)
  1036. vag = 0;
  1037. else if (vag >= SGTL5000_LINE_OUT_GND_BASE +
  1038. SGTL5000_LINE_OUT_GND_STP * SGTL5000_LINE_OUT_GND_MAX)
  1039. vag = SGTL5000_LINE_OUT_GND_MAX;
  1040. else
  1041. vag = (vag - SGTL5000_LINE_OUT_GND_BASE) /
  1042. SGTL5000_LINE_OUT_GND_STP;
  1043. snd_soc_update_bits(codec, SGTL5000_CHIP_LINE_OUT_CTRL,
  1044. vag << SGTL5000_LINE_OUT_GND_SHIFT |
  1045. SGTL5000_LINE_OUT_CURRENT_360u <<
  1046. SGTL5000_LINE_OUT_CURRENT_SHIFT,
  1047. vag << SGTL5000_LINE_OUT_GND_SHIFT |
  1048. SGTL5000_LINE_OUT_CURRENT_360u <<
  1049. SGTL5000_LINE_OUT_CURRENT_SHIFT);
  1050. return 0;
  1051. }
  1052. static int sgtl5000_enable_regulators(struct snd_soc_codec *codec)
  1053. {
  1054. u16 reg;
  1055. int ret;
  1056. int rev;
  1057. int i;
  1058. int external_vddd = 0;
  1059. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  1060. for (i = 0; i < ARRAY_SIZE(sgtl5000->supplies); i++)
  1061. sgtl5000->supplies[i].supply = supply_names[i];
  1062. ret = regulator_bulk_get(codec->dev, ARRAY_SIZE(sgtl5000->supplies),
  1063. sgtl5000->supplies);
  1064. if (!ret)
  1065. external_vddd = 1;
  1066. else {
  1067. /* set internal ldo to 1.2v */
  1068. int voltage = LDO_VOLTAGE;
  1069. ret = ldo_regulator_register(codec, &ldo_init_data, voltage);
  1070. if (ret) {
  1071. dev_err(codec->dev,
  1072. "Failed to register vddd internal supplies: %d\n",
  1073. ret);
  1074. return ret;
  1075. }
  1076. sgtl5000->supplies[VDDD].supply = LDO_CONSUMER_NAME;
  1077. ret = regulator_bulk_get(codec->dev,
  1078. ARRAY_SIZE(sgtl5000->supplies),
  1079. sgtl5000->supplies);
  1080. if (ret) {
  1081. ldo_regulator_remove(codec);
  1082. dev_err(codec->dev,
  1083. "Failed to request supplies: %d\n", ret);
  1084. return ret;
  1085. }
  1086. }
  1087. ret = regulator_bulk_enable(ARRAY_SIZE(sgtl5000->supplies),
  1088. sgtl5000->supplies);
  1089. if (ret)
  1090. goto err_regulator_free;
  1091. /* wait for all power rails bring up */
  1092. udelay(10);
  1093. /* read chip information */
  1094. reg = snd_soc_read(codec, SGTL5000_CHIP_ID);
  1095. if (((reg & SGTL5000_PARTID_MASK) >> SGTL5000_PARTID_SHIFT) !=
  1096. SGTL5000_PARTID_PART_ID) {
  1097. dev_err(codec->dev,
  1098. "Device with ID register %x is not a sgtl5000\n", reg);
  1099. ret = -ENODEV;
  1100. goto err_regulator_disable;
  1101. }
  1102. rev = (reg & SGTL5000_REVID_MASK) >> SGTL5000_REVID_SHIFT;
  1103. dev_info(codec->dev, "sgtl5000 revision %d\n", rev);
  1104. /*
  1105. * workaround for revision 0x11 and later,
  1106. * roll back to use internal LDO
  1107. */
  1108. if (external_vddd && rev >= 0x11) {
  1109. int voltage = LDO_VOLTAGE;
  1110. /* disable all regulator first */
  1111. regulator_bulk_disable(ARRAY_SIZE(sgtl5000->supplies),
  1112. sgtl5000->supplies);
  1113. /* free VDDD regulator */
  1114. regulator_bulk_free(ARRAY_SIZE(sgtl5000->supplies),
  1115. sgtl5000->supplies);
  1116. ret = ldo_regulator_register(codec, &ldo_init_data, voltage);
  1117. if (ret)
  1118. return ret;
  1119. sgtl5000->supplies[VDDD].supply = LDO_CONSUMER_NAME;
  1120. ret = regulator_bulk_get(codec->dev,
  1121. ARRAY_SIZE(sgtl5000->supplies),
  1122. sgtl5000->supplies);
  1123. if (ret) {
  1124. ldo_regulator_remove(codec);
  1125. dev_err(codec->dev,
  1126. "Failed to request supplies: %d\n", ret);
  1127. return ret;
  1128. }
  1129. ret = regulator_bulk_enable(ARRAY_SIZE(sgtl5000->supplies),
  1130. sgtl5000->supplies);
  1131. if (ret)
  1132. goto err_regulator_free;
  1133. /* wait for all power rails bring up */
  1134. udelay(10);
  1135. }
  1136. return 0;
  1137. err_regulator_disable:
  1138. regulator_bulk_disable(ARRAY_SIZE(sgtl5000->supplies),
  1139. sgtl5000->supplies);
  1140. err_regulator_free:
  1141. regulator_bulk_free(ARRAY_SIZE(sgtl5000->supplies),
  1142. sgtl5000->supplies);
  1143. if (external_vddd)
  1144. ldo_regulator_remove(codec);
  1145. return ret;
  1146. }
  1147. static int sgtl5000_probe(struct snd_soc_codec *codec)
  1148. {
  1149. int ret;
  1150. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  1151. /* setup i2c data ops */
  1152. ret = snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_I2C);
  1153. if (ret < 0) {
  1154. dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
  1155. return ret;
  1156. }
  1157. ret = sgtl5000_enable_regulators(codec);
  1158. if (ret)
  1159. return ret;
  1160. /* power up sgtl5000 */
  1161. ret = sgtl5000_set_power_regs(codec);
  1162. if (ret)
  1163. goto err;
  1164. /* enable small pop, introduce 400ms delay in turning off */
  1165. snd_soc_update_bits(codec, SGTL5000_CHIP_REF_CTRL,
  1166. SGTL5000_SMALL_POP,
  1167. SGTL5000_SMALL_POP);
  1168. /* disable short cut detector */
  1169. snd_soc_write(codec, SGTL5000_CHIP_SHORT_CTRL, 0);
  1170. /*
  1171. * set i2s as default input of sound switch
  1172. * TODO: add sound switch to control and dapm widge.
  1173. */
  1174. snd_soc_write(codec, SGTL5000_CHIP_SSS_CTRL,
  1175. SGTL5000_DAC_SEL_I2S_IN << SGTL5000_DAC_SEL_SHIFT);
  1176. snd_soc_write(codec, SGTL5000_CHIP_DIG_POWER,
  1177. SGTL5000_ADC_EN | SGTL5000_DAC_EN);
  1178. /* enable dac volume ramp by default */
  1179. snd_soc_write(codec, SGTL5000_CHIP_ADCDAC_CTRL,
  1180. SGTL5000_DAC_VOL_RAMP_EN |
  1181. SGTL5000_DAC_MUTE_RIGHT |
  1182. SGTL5000_DAC_MUTE_LEFT);
  1183. snd_soc_write(codec, SGTL5000_CHIP_PAD_STRENGTH, 0x015f);
  1184. snd_soc_write(codec, SGTL5000_CHIP_ANA_CTRL,
  1185. SGTL5000_HP_ZCD_EN |
  1186. SGTL5000_ADC_ZCD_EN);
  1187. snd_soc_write(codec, SGTL5000_CHIP_MIC_CTRL, 0);
  1188. /*
  1189. * disable DAP
  1190. * TODO:
  1191. * Enable DAP in kcontrol and dapm.
  1192. */
  1193. snd_soc_write(codec, SGTL5000_DAP_CTRL, 0);
  1194. /* leading to standby state */
  1195. ret = sgtl5000_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1196. if (ret)
  1197. goto err;
  1198. snd_soc_add_controls(codec, sgtl5000_snd_controls,
  1199. ARRAY_SIZE(sgtl5000_snd_controls));
  1200. snd_soc_dapm_new_controls(&codec->dapm, sgtl5000_dapm_widgets,
  1201. ARRAY_SIZE(sgtl5000_dapm_widgets));
  1202. snd_soc_dapm_add_routes(&codec->dapm, audio_map,
  1203. ARRAY_SIZE(audio_map));
  1204. snd_soc_dapm_new_widgets(&codec->dapm);
  1205. return 0;
  1206. err:
  1207. regulator_bulk_disable(ARRAY_SIZE(sgtl5000->supplies),
  1208. sgtl5000->supplies);
  1209. regulator_bulk_free(ARRAY_SIZE(sgtl5000->supplies),
  1210. sgtl5000->supplies);
  1211. ldo_regulator_remove(codec);
  1212. return ret;
  1213. }
  1214. static int sgtl5000_remove(struct snd_soc_codec *codec)
  1215. {
  1216. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  1217. sgtl5000_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1218. regulator_bulk_disable(ARRAY_SIZE(sgtl5000->supplies),
  1219. sgtl5000->supplies);
  1220. regulator_bulk_free(ARRAY_SIZE(sgtl5000->supplies),
  1221. sgtl5000->supplies);
  1222. ldo_regulator_remove(codec);
  1223. return 0;
  1224. }
  1225. static struct snd_soc_codec_driver sgtl5000_driver = {
  1226. .probe = sgtl5000_probe,
  1227. .remove = sgtl5000_remove,
  1228. .suspend = sgtl5000_suspend,
  1229. .resume = sgtl5000_resume,
  1230. .set_bias_level = sgtl5000_set_bias_level,
  1231. .reg_cache_size = ARRAY_SIZE(sgtl5000_regs),
  1232. .reg_word_size = sizeof(u16),
  1233. .reg_cache_step = 2,
  1234. .reg_cache_default = sgtl5000_regs,
  1235. .volatile_register = sgtl5000_volatile_register,
  1236. };
  1237. static __devinit int sgtl5000_i2c_probe(struct i2c_client *client,
  1238. const struct i2c_device_id *id)
  1239. {
  1240. struct sgtl5000_priv *sgtl5000;
  1241. int ret;
  1242. sgtl5000 = kzalloc(sizeof(struct sgtl5000_priv), GFP_KERNEL);
  1243. if (!sgtl5000)
  1244. return -ENOMEM;
  1245. /*
  1246. * copy DAP default values to default value array.
  1247. * sgtl5000 register space has a big hole, merge it
  1248. * at init phase makes life easy.
  1249. * FIXME: should we drop 'const' of sgtl5000_regs?
  1250. */
  1251. memcpy((void *)(&sgtl5000_regs[0] + (SGTL5000_DAP_REG_OFFSET >> 1)),
  1252. sgtl5000_dap_regs,
  1253. SGTL5000_MAX_REG_OFFSET - SGTL5000_DAP_REG_OFFSET);
  1254. i2c_set_clientdata(client, sgtl5000);
  1255. ret = snd_soc_register_codec(&client->dev,
  1256. &sgtl5000_driver, &sgtl5000_dai, 1);
  1257. if (ret) {
  1258. dev_err(&client->dev, "Failed to register codec: %d\n", ret);
  1259. kfree(sgtl5000);
  1260. return ret;
  1261. }
  1262. return 0;
  1263. }
  1264. static __devexit int sgtl5000_i2c_remove(struct i2c_client *client)
  1265. {
  1266. struct sgtl5000_priv *sgtl5000 = i2c_get_clientdata(client);
  1267. snd_soc_unregister_codec(&client->dev);
  1268. kfree(sgtl5000);
  1269. return 0;
  1270. }
  1271. static const struct i2c_device_id sgtl5000_id[] = {
  1272. {"sgtl5000", 0},
  1273. {},
  1274. };
  1275. MODULE_DEVICE_TABLE(i2c, sgtl5000_id);
  1276. static struct i2c_driver sgtl5000_i2c_driver = {
  1277. .driver = {
  1278. .name = "sgtl5000",
  1279. .owner = THIS_MODULE,
  1280. },
  1281. .probe = sgtl5000_i2c_probe,
  1282. .remove = __devexit_p(sgtl5000_i2c_remove),
  1283. .id_table = sgtl5000_id,
  1284. };
  1285. static int __init sgtl5000_modinit(void)
  1286. {
  1287. return i2c_add_driver(&sgtl5000_i2c_driver);
  1288. }
  1289. module_init(sgtl5000_modinit);
  1290. static void __exit sgtl5000_exit(void)
  1291. {
  1292. i2c_del_driver(&sgtl5000_i2c_driver);
  1293. }
  1294. module_exit(sgtl5000_exit);
  1295. MODULE_DESCRIPTION("Freescale SGTL5000 ALSA SoC Codec Driver");
  1296. MODULE_AUTHOR("Zeng Zhaoming <zhaoming.zeng@freescale.com>");
  1297. MODULE_LICENSE("GPL");