pnx4008_wdt.c 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365
  1. /*
  2. * drivers/char/watchdog/pnx4008_wdt.c
  3. *
  4. * Watchdog driver for PNX4008 board
  5. *
  6. * Authors: Dmitry Chigirev <source@mvista.com>,
  7. * Vitaly Wool <vitalywool@gmail.com>
  8. * Based on sa1100 driver,
  9. * Copyright (C) 2000 Oleg Drokin <green@crimea.edu>
  10. *
  11. * 2005-2006 (c) MontaVista Software, Inc. This file is licensed under
  12. * the terms of the GNU General Public License version 2. This program
  13. * is licensed "as is" without any warranty of any kind, whether express
  14. * or implied.
  15. */
  16. #include <linux/module.h>
  17. #include <linux/moduleparam.h>
  18. #include <linux/types.h>
  19. #include <linux/kernel.h>
  20. #include <linux/fs.h>
  21. #include <linux/miscdevice.h>
  22. #include <linux/watchdog.h>
  23. #include <linux/init.h>
  24. #include <linux/bitops.h>
  25. #include <linux/ioport.h>
  26. #include <linux/device.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/clk.h>
  29. #include <linux/spinlock.h>
  30. #include <linux/uaccess.h>
  31. #include <linux/io.h>
  32. #include <linux/slab.h>
  33. #include <mach/hardware.h>
  34. #define MODULE_NAME "PNX4008-WDT: "
  35. /* WatchDog Timer - Chapter 23 Page 207 */
  36. #define DEFAULT_HEARTBEAT 19
  37. #define MAX_HEARTBEAT 60
  38. /* Watchdog timer register set definition */
  39. #define WDTIM_INT(p) ((p) + 0x0)
  40. #define WDTIM_CTRL(p) ((p) + 0x4)
  41. #define WDTIM_COUNTER(p) ((p) + 0x8)
  42. #define WDTIM_MCTRL(p) ((p) + 0xC)
  43. #define WDTIM_MATCH0(p) ((p) + 0x10)
  44. #define WDTIM_EMR(p) ((p) + 0x14)
  45. #define WDTIM_PULSE(p) ((p) + 0x18)
  46. #define WDTIM_RES(p) ((p) + 0x1C)
  47. /* WDTIM_INT bit definitions */
  48. #define MATCH_INT 1
  49. /* WDTIM_CTRL bit definitions */
  50. #define COUNT_ENAB 1
  51. #define RESET_COUNT (1 << 1)
  52. #define DEBUG_EN (1 << 2)
  53. /* WDTIM_MCTRL bit definitions */
  54. #define MR0_INT 1
  55. #undef RESET_COUNT0
  56. #define RESET_COUNT0 (1 << 2)
  57. #define STOP_COUNT0 (1 << 2)
  58. #define M_RES1 (1 << 3)
  59. #define M_RES2 (1 << 4)
  60. #define RESFRC1 (1 << 5)
  61. #define RESFRC2 (1 << 6)
  62. /* WDTIM_EMR bit definitions */
  63. #define EXT_MATCH0 1
  64. #define MATCH_OUTPUT_HIGH (2 << 4) /*a MATCH_CTRL setting */
  65. /* WDTIM_RES bit definitions */
  66. #define WDOG_RESET 1 /* read only */
  67. #define WDOG_COUNTER_RATE 13000000 /*the counter clock is 13 MHz fixed */
  68. static int nowayout = WATCHDOG_NOWAYOUT;
  69. static int heartbeat = DEFAULT_HEARTBEAT;
  70. static DEFINE_SPINLOCK(io_lock);
  71. static unsigned long wdt_status;
  72. #define WDT_IN_USE 0
  73. #define WDT_OK_TO_CLOSE 1
  74. #define WDT_REGION_INITED 2
  75. #define WDT_DEVICE_INITED 3
  76. static unsigned long boot_status;
  77. static struct resource *wdt_mem;
  78. static void __iomem *wdt_base;
  79. struct clk *wdt_clk;
  80. static void wdt_enable(void)
  81. {
  82. spin_lock(&io_lock);
  83. /* stop counter, initiate counter reset */
  84. __raw_writel(RESET_COUNT, WDTIM_CTRL(wdt_base));
  85. /*wait for reset to complete. 100% guarantee event */
  86. while (__raw_readl(WDTIM_COUNTER(wdt_base)))
  87. cpu_relax();
  88. /* internal and external reset, stop after that */
  89. __raw_writel(M_RES2 | STOP_COUNT0 | RESET_COUNT0,
  90. WDTIM_MCTRL(wdt_base));
  91. /* configure match output */
  92. __raw_writel(MATCH_OUTPUT_HIGH, WDTIM_EMR(wdt_base));
  93. /* clear interrupt, just in case */
  94. __raw_writel(MATCH_INT, WDTIM_INT(wdt_base));
  95. /* the longest pulse period 65541/(13*10^6) seconds ~ 5 ms. */
  96. __raw_writel(0xFFFF, WDTIM_PULSE(wdt_base));
  97. __raw_writel(heartbeat * WDOG_COUNTER_RATE, WDTIM_MATCH0(wdt_base));
  98. /*enable counter, stop when debugger active */
  99. __raw_writel(COUNT_ENAB | DEBUG_EN, WDTIM_CTRL(wdt_base));
  100. spin_unlock(&io_lock);
  101. }
  102. static void wdt_disable(void)
  103. {
  104. spin_lock(&io_lock);
  105. __raw_writel(0, WDTIM_CTRL(wdt_base)); /*stop counter */
  106. spin_unlock(&io_lock);
  107. }
  108. static int pnx4008_wdt_open(struct inode *inode, struct file *file)
  109. {
  110. int ret;
  111. if (test_and_set_bit(WDT_IN_USE, &wdt_status))
  112. return -EBUSY;
  113. clear_bit(WDT_OK_TO_CLOSE, &wdt_status);
  114. ret = clk_enable(wdt_clk);
  115. if (ret) {
  116. clear_bit(WDT_IN_USE, &wdt_status);
  117. return ret;
  118. }
  119. wdt_enable();
  120. return nonseekable_open(inode, file);
  121. }
  122. static ssize_t pnx4008_wdt_write(struct file *file, const char *data,
  123. size_t len, loff_t *ppos)
  124. {
  125. if (len) {
  126. if (!nowayout) {
  127. size_t i;
  128. clear_bit(WDT_OK_TO_CLOSE, &wdt_status);
  129. for (i = 0; i != len; i++) {
  130. char c;
  131. if (get_user(c, data + i))
  132. return -EFAULT;
  133. if (c == 'V')
  134. set_bit(WDT_OK_TO_CLOSE, &wdt_status);
  135. }
  136. }
  137. wdt_enable();
  138. }
  139. return len;
  140. }
  141. static const struct watchdog_info ident = {
  142. .options = WDIOF_CARDRESET | WDIOF_MAGICCLOSE |
  143. WDIOF_SETTIMEOUT | WDIOF_KEEPALIVEPING,
  144. .identity = "PNX4008 Watchdog",
  145. };
  146. static long pnx4008_wdt_ioctl(struct file *file, unsigned int cmd,
  147. unsigned long arg)
  148. {
  149. int ret = -ENOTTY;
  150. int time;
  151. switch (cmd) {
  152. case WDIOC_GETSUPPORT:
  153. ret = copy_to_user((struct watchdog_info *)arg, &ident,
  154. sizeof(ident)) ? -EFAULT : 0;
  155. break;
  156. case WDIOC_GETSTATUS:
  157. ret = put_user(0, (int *)arg);
  158. break;
  159. case WDIOC_GETBOOTSTATUS:
  160. ret = put_user(boot_status, (int *)arg);
  161. break;
  162. case WDIOC_KEEPALIVE:
  163. wdt_enable();
  164. ret = 0;
  165. break;
  166. case WDIOC_SETTIMEOUT:
  167. ret = get_user(time, (int *)arg);
  168. if (ret)
  169. break;
  170. if (time <= 0 || time > MAX_HEARTBEAT) {
  171. ret = -EINVAL;
  172. break;
  173. }
  174. heartbeat = time;
  175. wdt_enable();
  176. /* Fall through */
  177. case WDIOC_GETTIMEOUT:
  178. ret = put_user(heartbeat, (int *)arg);
  179. break;
  180. }
  181. return ret;
  182. }
  183. static int pnx4008_wdt_release(struct inode *inode, struct file *file)
  184. {
  185. if (!test_bit(WDT_OK_TO_CLOSE, &wdt_status))
  186. printk(KERN_WARNING "WATCHDOG: Device closed unexpectdly\n");
  187. wdt_disable();
  188. clk_disable(wdt_clk);
  189. clear_bit(WDT_IN_USE, &wdt_status);
  190. clear_bit(WDT_OK_TO_CLOSE, &wdt_status);
  191. return 0;
  192. }
  193. static const struct file_operations pnx4008_wdt_fops = {
  194. .owner = THIS_MODULE,
  195. .llseek = no_llseek,
  196. .write = pnx4008_wdt_write,
  197. .unlocked_ioctl = pnx4008_wdt_ioctl,
  198. .open = pnx4008_wdt_open,
  199. .release = pnx4008_wdt_release,
  200. };
  201. static struct miscdevice pnx4008_wdt_miscdev = {
  202. .minor = WATCHDOG_MINOR,
  203. .name = "watchdog",
  204. .fops = &pnx4008_wdt_fops,
  205. };
  206. static int __devinit pnx4008_wdt_probe(struct platform_device *pdev)
  207. {
  208. int ret = 0, size;
  209. if (heartbeat < 1 || heartbeat > MAX_HEARTBEAT)
  210. heartbeat = DEFAULT_HEARTBEAT;
  211. printk(KERN_INFO MODULE_NAME
  212. "PNX4008 Watchdog Timer: heartbeat %d sec\n", heartbeat);
  213. wdt_mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  214. if (wdt_mem == NULL) {
  215. printk(KERN_INFO MODULE_NAME
  216. "failed to get memory region resouce\n");
  217. return -ENOENT;
  218. }
  219. size = resource_size(wdt_mem);
  220. if (!request_mem_region(wdt_mem->start, size, pdev->name)) {
  221. printk(KERN_INFO MODULE_NAME "failed to get memory region\n");
  222. return -ENOENT;
  223. }
  224. wdt_base = (void __iomem *)IO_ADDRESS(wdt_mem->start);
  225. wdt_clk = clk_get(&pdev->dev, NULL);
  226. if (IS_ERR(wdt_clk)) {
  227. ret = PTR_ERR(wdt_clk);
  228. release_mem_region(wdt_mem->start, size);
  229. wdt_mem = NULL;
  230. goto out;
  231. }
  232. ret = clk_enable(wdt_clk);
  233. if (ret) {
  234. release_mem_region(wdt_mem->start, size);
  235. wdt_mem = NULL;
  236. clk_put(wdt_clk);
  237. goto out;
  238. }
  239. ret = misc_register(&pnx4008_wdt_miscdev);
  240. if (ret < 0) {
  241. printk(KERN_ERR MODULE_NAME "cannot register misc device\n");
  242. release_mem_region(wdt_mem->start, size);
  243. wdt_mem = NULL;
  244. clk_disable(wdt_clk);
  245. clk_put(wdt_clk);
  246. } else {
  247. boot_status = (__raw_readl(WDTIM_RES(wdt_base)) & WDOG_RESET) ?
  248. WDIOF_CARDRESET : 0;
  249. wdt_disable(); /*disable for now */
  250. clk_disable(wdt_clk);
  251. set_bit(WDT_DEVICE_INITED, &wdt_status);
  252. }
  253. out:
  254. return ret;
  255. }
  256. static int __devexit pnx4008_wdt_remove(struct platform_device *pdev)
  257. {
  258. misc_deregister(&pnx4008_wdt_miscdev);
  259. clk_disable(wdt_clk);
  260. clk_put(wdt_clk);
  261. if (wdt_mem) {
  262. release_mem_region(wdt_mem->start, resource_size(wdt_mem));
  263. wdt_mem = NULL;
  264. }
  265. return 0;
  266. }
  267. static struct platform_driver platform_wdt_driver = {
  268. .driver = {
  269. .name = "pnx4008-watchdog",
  270. .owner = THIS_MODULE,
  271. },
  272. .probe = pnx4008_wdt_probe,
  273. .remove = __devexit_p(pnx4008_wdt_remove),
  274. };
  275. static int __init pnx4008_wdt_init(void)
  276. {
  277. return platform_driver_register(&platform_wdt_driver);
  278. }
  279. static void __exit pnx4008_wdt_exit(void)
  280. {
  281. platform_driver_unregister(&platform_wdt_driver);
  282. }
  283. module_init(pnx4008_wdt_init);
  284. module_exit(pnx4008_wdt_exit);
  285. MODULE_AUTHOR("MontaVista Software, Inc. <source@mvista.com>");
  286. MODULE_DESCRIPTION("PNX4008 Watchdog Driver");
  287. module_param(heartbeat, int, 0);
  288. MODULE_PARM_DESC(heartbeat,
  289. "Watchdog heartbeat period in seconds from 1 to "
  290. __MODULE_STRING(MAX_HEARTBEAT) ", default "
  291. __MODULE_STRING(DEFAULT_HEARTBEAT));
  292. module_param(nowayout, int, 0);
  293. MODULE_PARM_DESC(nowayout,
  294. "Set to 1 to keep watchdog running after device release");
  295. MODULE_LICENSE("GPL");
  296. MODULE_ALIAS_MISCDEV(WATCHDOG_MINOR);
  297. MODULE_ALIAS("platform:pnx4008-watchdog");