viamode.c 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928
  1. /*
  2. * Copyright 1998-2008 VIA Technologies, Inc. All Rights Reserved.
  3. * Copyright 2001-2008 S3 Graphics, Inc. All Rights Reserved.
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public
  6. * License as published by the Free Software Foundation;
  7. * either version 2, or (at your option) any later version.
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTIES OR REPRESENTATIONS; without even
  10. * the implied warranty of MERCHANTABILITY or FITNESS FOR
  11. * A PARTICULAR PURPOSE.See the GNU General Public License
  12. * for more details.
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program; if not, write to the Free Software
  15. * Foundation, Inc.,
  16. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. */
  18. #include <linux/via-core.h>
  19. #include "global.h"
  20. struct io_reg CN400_ModeXregs[] = { {VIASR, SR10, 0xFF, 0x01},
  21. {VIASR, SR15, 0x02, 0x02},
  22. {VIASR, SR16, 0xBF, 0x08},
  23. {VIASR, SR17, 0xFF, 0x1F},
  24. {VIASR, SR18, 0xFF, 0x4E},
  25. {VIASR, SR1A, 0xFB, 0x08},
  26. {VIASR, SR1E, 0x0F, 0x01},
  27. {VIASR, SR2A, 0xFF, 0x00},
  28. {VIACR, CR0A, 0xFF, 0x1E}, /* Cursor Start */
  29. {VIACR, CR0B, 0xFF, 0x00}, /* Cursor End */
  30. {VIACR, CR0E, 0xFF, 0x00}, /* Cursor Location High */
  31. {VIACR, CR0F, 0xFF, 0x00}, /* Cursor Localtion Low */
  32. {VIACR, CR32, 0xFF, 0x00},
  33. {VIACR, CR33, 0xFF, 0x00},
  34. {VIACR, CR35, 0xFF, 0x00},
  35. {VIACR, CR36, 0x08, 0x00},
  36. {VIACR, CR69, 0xFF, 0x00},
  37. {VIACR, CR6A, 0xFF, 0x40},
  38. {VIACR, CR6B, 0xFF, 0x00},
  39. {VIACR, CR6C, 0xFF, 0x00},
  40. {VIACR, CR88, 0xFF, 0x40}, /* LCD Panel Type */
  41. {VIACR, CR89, 0xFF, 0x00}, /* LCD Timing Control 0 */
  42. {VIACR, CR8A, 0xFF, 0x88}, /* LCD Timing Control 1 */
  43. {VIACR, CR8B, 0xFF, 0x69}, /* LCD Power Sequence Control 0 */
  44. {VIACR, CR8C, 0xFF, 0x57}, /* LCD Power Sequence Control 1 */
  45. {VIACR, CR8D, 0xFF, 0x00}, /* LCD Power Sequence Control 2 */
  46. {VIACR, CR8E, 0xFF, 0x7B}, /* LCD Power Sequence Control 3 */
  47. {VIACR, CR8F, 0xFF, 0x03}, /* LCD Power Sequence Control 4 */
  48. {VIACR, CR90, 0xFF, 0x30}, /* LCD Power Sequence Control 5 */
  49. {VIACR, CR91, 0xFF, 0xA0}, /* 24/12 bit LVDS Data off */
  50. {VIACR, CR96, 0xFF, 0x00},
  51. {VIACR, CR97, 0xFF, 0x00},
  52. {VIACR, CR99, 0xFF, 0x00},
  53. {VIACR, CR9B, 0xFF, 0x00}
  54. };
  55. /* Video Mode Table for VT3314 chipset*/
  56. /* Common Setting for Video Mode */
  57. struct io_reg CN700_ModeXregs[] = { {VIASR, SR10, 0xFF, 0x01},
  58. {VIASR, SR15, 0x02, 0x02},
  59. {VIASR, SR16, 0xBF, 0x08},
  60. {VIASR, SR17, 0xFF, 0x1F},
  61. {VIASR, SR18, 0xFF, 0x4E},
  62. {VIASR, SR1A, 0xFB, 0x82},
  63. {VIASR, SR1B, 0xFF, 0xF0},
  64. {VIASR, SR1F, 0xFF, 0x00},
  65. {VIASR, SR1E, 0xFF, 0x01},
  66. {VIASR, SR22, 0xFF, 0x1F},
  67. {VIASR, SR2A, 0x0F, 0x00},
  68. {VIASR, SR2E, 0xFF, 0xFF},
  69. {VIASR, SR3F, 0xFF, 0xFF},
  70. {VIASR, SR40, 0xF7, 0x00},
  71. {VIASR, CR30, 0xFF, 0x04},
  72. {VIACR, CR32, 0xFF, 0x00},
  73. {VIACR, CR33, 0x7F, 0x00},
  74. {VIACR, CR35, 0xFF, 0x00},
  75. {VIACR, CR36, 0xFF, 0x31},
  76. {VIACR, CR41, 0xFF, 0x80},
  77. {VIACR, CR42, 0xFF, 0x00},
  78. {VIACR, CR55, 0x80, 0x00},
  79. {VIACR, CR5D, 0x80, 0x00}, /*Horizontal Retrace Start bit[11] should be 0*/
  80. {VIACR, CR68, 0xFF, 0x67}, /* Default FIFO For IGA2 */
  81. {VIACR, CR69, 0xFF, 0x00},
  82. {VIACR, CR6A, 0xFD, 0x40},
  83. {VIACR, CR6B, 0xFF, 0x00},
  84. {VIACR, CR6C, 0xFF, 0x00},
  85. {VIACR, CR77, 0xFF, 0x00}, /* LCD scaling Factor */
  86. {VIACR, CR78, 0xFF, 0x00}, /* LCD scaling Factor */
  87. {VIACR, CR79, 0xFF, 0x00}, /* LCD scaling Factor */
  88. {VIACR, CR9F, 0x03, 0x00}, /* LCD scaling Factor */
  89. {VIACR, CR88, 0xFF, 0x40}, /* LCD Panel Type */
  90. {VIACR, CR89, 0xFF, 0x00}, /* LCD Timing Control 0 */
  91. {VIACR, CR8A, 0xFF, 0x88}, /* LCD Timing Control 1 */
  92. {VIACR, CR8B, 0xFF, 0x5D}, /* LCD Power Sequence Control 0 */
  93. {VIACR, CR8C, 0xFF, 0x2B}, /* LCD Power Sequence Control 1 */
  94. {VIACR, CR8D, 0xFF, 0x6F}, /* LCD Power Sequence Control 2 */
  95. {VIACR, CR8E, 0xFF, 0x2B}, /* LCD Power Sequence Control 3 */
  96. {VIACR, CR8F, 0xFF, 0x01}, /* LCD Power Sequence Control 4 */
  97. {VIACR, CR90, 0xFF, 0x01}, /* LCD Power Sequence Control 5 */
  98. {VIACR, CR91, 0xFF, 0xA0}, /* 24/12 bit LVDS Data off */
  99. {VIACR, CR96, 0xFF, 0x00},
  100. {VIACR, CR97, 0xFF, 0x00},
  101. {VIACR, CR99, 0xFF, 0x00},
  102. {VIACR, CR9B, 0xFF, 0x00},
  103. {VIACR, CR9D, 0xFF, 0x80},
  104. {VIACR, CR9E, 0xFF, 0x80}
  105. };
  106. struct io_reg KM400_ModeXregs[] = {
  107. {VIASR, SR10, 0xFF, 0x01}, /* Unlock Register */
  108. {VIASR, SR16, 0xFF, 0x08}, /* Display FIFO threshold Control */
  109. {VIASR, SR17, 0xFF, 0x1F}, /* Display FIFO Control */
  110. {VIASR, SR18, 0xFF, 0x4E}, /* GFX PREQ threshold */
  111. {VIASR, SR1A, 0xFF, 0x0a}, /* GFX PREQ threshold */
  112. {VIASR, SR1F, 0xFF, 0x00}, /* Memory Control 0 */
  113. {VIASR, SR1B, 0xFF, 0xF0}, /* Power Management Control 0 */
  114. {VIASR, SR1E, 0xFF, 0x01}, /* Power Management Control */
  115. {VIASR, SR20, 0xFF, 0x00}, /* Sequencer Arbiter Control 0 */
  116. {VIASR, SR21, 0xFF, 0x00}, /* Sequencer Arbiter Control 1 */
  117. {VIASR, SR22, 0xFF, 0x1F}, /* Display Arbiter Control 1 */
  118. {VIASR, SR2A, 0xFF, 0x00}, /* Power Management Control 5 */
  119. {VIASR, SR2D, 0xFF, 0xFF}, /* Power Management Control 1 */
  120. {VIASR, SR2E, 0xFF, 0xFF}, /* Power Management Control 2 */
  121. {VIACR, CR0A, 0xFF, 0x1E}, /* Cursor Start */
  122. {VIACR, CR0B, 0xFF, 0x00}, /* Cursor End */
  123. {VIACR, CR0E, 0xFF, 0x00}, /* Cursor Location High */
  124. {VIACR, CR0F, 0xFF, 0x00}, /* Cursor Localtion Low */
  125. {VIACR, CR33, 0xFF, 0x00},
  126. {VIACR, CR55, 0x80, 0x00},
  127. {VIACR, CR5D, 0x80, 0x00},
  128. {VIACR, CR36, 0xFF, 0x01}, /* Power Mangement 3 */
  129. {VIACR, CR68, 0xFF, 0x67}, /* Default FIFO For IGA2 */
  130. {VIACR, CR6A, 0x20, 0x20}, /* Extended FIFO On */
  131. {VIACR, CR88, 0xFF, 0x40}, /* LCD Panel Type */
  132. {VIACR, CR89, 0xFF, 0x00}, /* LCD Timing Control 0 */
  133. {VIACR, CR8A, 0xFF, 0x88}, /* LCD Timing Control 1 */
  134. {VIACR, CR8B, 0xFF, 0x2D}, /* LCD Power Sequence Control 0 */
  135. {VIACR, CR8C, 0xFF, 0x2D}, /* LCD Power Sequence Control 1 */
  136. {VIACR, CR8D, 0xFF, 0xC8}, /* LCD Power Sequence Control 2 */
  137. {VIACR, CR8E, 0xFF, 0x36}, /* LCD Power Sequence Control 3 */
  138. {VIACR, CR8F, 0xFF, 0x00}, /* LCD Power Sequence Control 4 */
  139. {VIACR, CR90, 0xFF, 0x10}, /* LCD Power Sequence Control 5 */
  140. {VIACR, CR91, 0xFF, 0xA0}, /* 24/12 bit LVDS Data off */
  141. {VIACR, CR96, 0xFF, 0x03}, /* DVP0 ; DVP0 Clock Skew */
  142. {VIACR, CR97, 0xFF, 0x03}, /* DFP high ; DFPH Clock Skew */
  143. {VIACR, CR99, 0xFF, 0x03}, /* DFP low ; DFPL Clock Skew*/
  144. {VIACR, CR9B, 0xFF, 0x07} /* DVI on DVP1 ; DVP1 Clock Skew*/
  145. };
  146. /* For VT3324: Common Setting for Video Mode */
  147. struct io_reg CX700_ModeXregs[] = { {VIASR, SR10, 0xFF, 0x01},
  148. {VIASR, SR15, 0x02, 0x02},
  149. {VIASR, SR16, 0xBF, 0x08},
  150. {VIASR, SR17, 0xFF, 0x1F},
  151. {VIASR, SR18, 0xFF, 0x4E},
  152. {VIASR, SR1A, 0xFB, 0x08},
  153. {VIASR, SR1B, 0xFF, 0xF0},
  154. {VIASR, SR1E, 0xFF, 0x01},
  155. {VIASR, SR2A, 0xFF, 0x00},
  156. {VIASR, SR2D, 0xFF, 0xFF}, /* VCK and LCK PLL power on. */
  157. {VIACR, CR0A, 0xFF, 0x1E}, /* Cursor Start */
  158. {VIACR, CR0B, 0xFF, 0x00}, /* Cursor End */
  159. {VIACR, CR0E, 0xFF, 0x00}, /* Cursor Location High */
  160. {VIACR, CR0F, 0xFF, 0x00}, /* Cursor Localtion Low */
  161. {VIACR, CR32, 0xFF, 0x00},
  162. {VIACR, CR33, 0xFF, 0x00},
  163. {VIACR, CR35, 0xFF, 0x00},
  164. {VIACR, CR36, 0x08, 0x00},
  165. {VIACR, CR47, 0xC8, 0x00}, /* Clear VCK Plus. */
  166. {VIACR, CR69, 0xFF, 0x00},
  167. {VIACR, CR6A, 0xFF, 0x40},
  168. {VIACR, CR6B, 0xFF, 0x00},
  169. {VIACR, CR6C, 0xFF, 0x00},
  170. {VIACR, CR88, 0xFF, 0x40}, /* LCD Panel Type */
  171. {VIACR, CR89, 0xFF, 0x00}, /* LCD Timing Control 0 */
  172. {VIACR, CR8A, 0xFF, 0x88}, /* LCD Timing Control 1 */
  173. {VIACR, CRD4, 0xFF, 0x81}, /* Second power sequence control */
  174. {VIACR, CR8B, 0xFF, 0x5D}, /* LCD Power Sequence Control 0 */
  175. {VIACR, CR8C, 0xFF, 0x2B}, /* LCD Power Sequence Control 1 */
  176. {VIACR, CR8D, 0xFF, 0x6F}, /* LCD Power Sequence Control 2 */
  177. {VIACR, CR8E, 0xFF, 0x2B}, /* LCD Power Sequence Control 3 */
  178. {VIACR, CR8F, 0xFF, 0x01}, /* LCD Power Sequence Control 4 */
  179. {VIACR, CR90, 0xFF, 0x01}, /* LCD Power Sequence Control 5 */
  180. {VIACR, CR91, 0xFF, 0x80}, /* 24/12 bit LVDS Data off */
  181. {VIACR, CR96, 0xFF, 0x00},
  182. {VIACR, CR97, 0xFF, 0x00},
  183. {VIACR, CR99, 0xFF, 0x00},
  184. {VIACR, CR9B, 0xFF, 0x00}
  185. };
  186. struct io_reg VX855_ModeXregs[] = {
  187. {VIASR, SR10, 0xFF, 0x01},
  188. {VIASR, SR15, 0x02, 0x02},
  189. {VIASR, SR16, 0xBF, 0x08},
  190. {VIASR, SR17, 0xFF, 0x1F},
  191. {VIASR, SR18, 0xFF, 0x4E},
  192. {VIASR, SR1A, 0xFB, 0x08},
  193. {VIASR, SR1B, 0xFF, 0xF0},
  194. {VIASR, SR1E, 0x07, 0x01},
  195. {VIASR, SR2A, 0xF0, 0x00},
  196. {VIASR, SR58, 0xFF, 0x00},
  197. {VIASR, SR59, 0xFF, 0x00},
  198. {VIASR, SR2D, 0xFF, 0xFF}, /* VCK and LCK PLL power on. */
  199. {VIACR, CR09, 0xFF, 0x00}, /* Initial CR09=0*/
  200. {VIACR, CR11, 0x8F, 0x00}, /* IGA1 initial Vertical end */
  201. {VIACR, CR17, 0x7F, 0x00}, /* IGA1 CRT Mode control init */
  202. {VIACR, CR0A, 0xFF, 0x1E}, /* Cursor Start */
  203. {VIACR, CR0B, 0xFF, 0x00}, /* Cursor End */
  204. {VIACR, CR0E, 0xFF, 0x00}, /* Cursor Location High */
  205. {VIACR, CR0F, 0xFF, 0x00}, /* Cursor Localtion Low */
  206. {VIACR, CR32, 0xFF, 0x00},
  207. {VIACR, CR33, 0x7F, 0x00},
  208. {VIACR, CR35, 0xFF, 0x00},
  209. {VIACR, CR36, 0x08, 0x00},
  210. {VIACR, CR69, 0xFF, 0x00},
  211. {VIACR, CR6A, 0xFD, 0x60},
  212. {VIACR, CR6B, 0xFF, 0x00},
  213. {VIACR, CR6C, 0xFF, 0x00},
  214. {VIACR, CR88, 0xFF, 0x40}, /* LCD Panel Type */
  215. {VIACR, CR89, 0xFF, 0x00}, /* LCD Timing Control 0 */
  216. {VIACR, CR8A, 0xFF, 0x88}, /* LCD Timing Control 1 */
  217. {VIACR, CRD4, 0xFF, 0x81}, /* Second power sequence control */
  218. {VIACR, CR91, 0xFF, 0x80}, /* 24/12 bit LVDS Data off */
  219. {VIACR, CR96, 0xFF, 0x00},
  220. {VIACR, CR97, 0xFF, 0x00},
  221. {VIACR, CR99, 0xFF, 0x00},
  222. {VIACR, CR9B, 0xFF, 0x00},
  223. {VIACR, CRD2, 0xFF, 0xFF} /* TMDS/LVDS control register. */
  224. };
  225. /* Video Mode Table */
  226. /* Common Setting for Video Mode */
  227. struct io_reg CLE266_ModeXregs[] = { {VIASR, SR1E, 0xF0, 0x00},
  228. {VIASR, SR2A, 0x0F, 0x00},
  229. {VIASR, SR15, 0x02, 0x02},
  230. {VIASR, SR16, 0xBF, 0x08},
  231. {VIASR, SR17, 0xFF, 0x1F},
  232. {VIASR, SR18, 0xFF, 0x4E},
  233. {VIASR, SR1A, 0xFB, 0x08},
  234. {VIACR, CR32, 0xFF, 0x00},
  235. {VIACR, CR35, 0xFF, 0x00},
  236. {VIACR, CR36, 0x08, 0x00},
  237. {VIACR, CR6A, 0xFF, 0x80},
  238. {VIACR, CR6A, 0xFF, 0xC0},
  239. {VIACR, CR55, 0x80, 0x00},
  240. {VIACR, CR5D, 0x80, 0x00},
  241. {VIAGR, GR20, 0xFF, 0x00},
  242. {VIAGR, GR21, 0xFF, 0x00},
  243. {VIAGR, GR22, 0xFF, 0x00},
  244. };
  245. /* Mode:1024X768 */
  246. struct io_reg PM1024x768[] = { {VIASR, 0x16, 0xBF, 0x0C},
  247. {VIASR, 0x18, 0xFF, 0x4C}
  248. };
  249. struct patch_table res_patch_table[] = {
  250. {ARRAY_SIZE(PM1024x768), PM1024x768}
  251. };
  252. /* struct VPITTable {
  253. unsigned char Misc;
  254. unsigned char SR[StdSR];
  255. unsigned char CR[StdCR];
  256. unsigned char GR[StdGR];
  257. unsigned char AR[StdAR];
  258. };*/
  259. struct VPITTable VPIT = {
  260. /* Msic */
  261. 0xC7,
  262. /* Sequencer */
  263. {0x01, 0x0F, 0x00, 0x0E},
  264. /* Graphic Controller */
  265. {0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x05, 0x0F, 0xFF},
  266. /* Attribute Controller */
  267. {0x00, 0x01, 0x02, 0x03, 0x04, 0x05, 0x06, 0x07,
  268. 0x08, 0x09, 0x0A, 0x0B, 0x0C, 0x0D, 0x0E, 0x0F,
  269. 0x01, 0x00, 0x0F, 0x00}
  270. };
  271. /********************/
  272. /* Mode Table */
  273. /********************/
  274. /* 480x640 */
  275. static struct crt_mode_table CRTM480x640[] = {
  276. /* r_rate, hsp, vsp */
  277. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  278. {REFRESH_60, M480X640_R60_HSP, M480X640_R60_VSP,
  279. {624, 480, 480, 144, 504, 48, 663, 640, 640, 23, 641, 3} } /* GTF*/
  280. };
  281. /* 640x480*/
  282. static struct crt_mode_table CRTM640x480[] = {
  283. /*r_rate,hsp,vsp */
  284. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  285. {REFRESH_60, M640X480_R60_HSP, M640X480_R60_VSP,
  286. {800, 640, 648, 144, 656, 96, 525, 480, 480, 45, 490, 2} },
  287. {REFRESH_75, M640X480_R75_HSP, M640X480_R75_VSP,
  288. {840, 640, 640, 200, 656, 64, 500, 480, 480, 20, 481, 3} },
  289. {REFRESH_85, M640X480_R85_HSP, M640X480_R85_VSP,
  290. {832, 640, 640, 192, 696, 56, 509, 480, 480, 29, 481, 3} },
  291. {REFRESH_100, M640X480_R100_HSP, M640X480_R100_VSP,
  292. {848, 640, 640, 208, 680, 64, 509, 480, 480, 29, 481, 3} }, /*GTF*/
  293. {REFRESH_120, M640X480_R120_HSP, M640X480_R120_VSP,
  294. {848, 640, 640, 208, 680, 64, 515, 480, 480, 35, 481, 3} } /*GTF*/
  295. };
  296. /*720x480 (GTF)*/
  297. static struct crt_mode_table CRTM720x480[] = {
  298. /*r_rate,hsp,vsp */
  299. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  300. {REFRESH_60, M720X480_R60_HSP, M720X480_R60_VSP,
  301. {896, 720, 720, 176, 736, 72, 497, 480, 480, 17, 481, 3} }
  302. };
  303. /*720x576 (GTF)*/
  304. static struct crt_mode_table CRTM720x576[] = {
  305. /*r_rate,hsp,vsp */
  306. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  307. {REFRESH_60, M720X576_R60_HSP, M720X576_R60_VSP,
  308. {912, 720, 720, 192, 744, 72, 597, 576, 576, 21, 577, 3} }
  309. };
  310. /* 800x480 (CVT) */
  311. static struct crt_mode_table CRTM800x480[] = {
  312. /* r_rate, hsp, vsp */
  313. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  314. {REFRESH_60, M800X480_R60_HSP, M800X480_R60_VSP,
  315. {992, 800, 800, 192, 824, 72, 500, 480, 480, 20, 483, 7} }
  316. };
  317. /* 800x600*/
  318. static struct crt_mode_table CRTM800x600[] = {
  319. /*r_rate,hsp,vsp */
  320. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  321. {REFRESH_60, M800X600_R60_HSP, M800X600_R60_VSP,
  322. {1056, 800, 800, 256, 840, 128, 628, 600, 600, 28, 601, 4} },
  323. {REFRESH_75, M800X600_R75_HSP, M800X600_R75_VSP,
  324. {1056, 800, 800, 256, 816, 80, 625, 600, 600, 25, 601, 3} },
  325. {REFRESH_85, M800X600_R85_HSP, M800X600_R85_VSP,
  326. {1048, 800, 800, 248, 832, 64, 631, 600, 600, 31, 601, 3} },
  327. {REFRESH_100, M800X600_R100_HSP, M800X600_R100_VSP,
  328. {1072, 800, 800, 272, 848, 88, 636, 600, 600, 36, 601, 3} },
  329. {REFRESH_120, M800X600_R120_HSP, M800X600_R120_VSP,
  330. {1088, 800, 800, 288, 856, 88, 643, 600, 600, 43, 601, 3} }
  331. };
  332. /* 848x480 (CVT) */
  333. static struct crt_mode_table CRTM848x480[] = {
  334. /* r_rate, hsp, vsp */
  335. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  336. {REFRESH_60, M848X480_R60_HSP, M848X480_R60_VSP,
  337. {1056, 848, 848, 208, 872, 80, 500, 480, 480, 20, 483, 5} }
  338. };
  339. /*856x480 (GTF) convert to 852x480*/
  340. static struct crt_mode_table CRTM852x480[] = {
  341. /*r_rate,hsp,vsp */
  342. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  343. {REFRESH_60, M852X480_R60_HSP, M852X480_R60_VSP,
  344. {1064, 856, 856, 208, 872, 88, 497, 480, 480, 17, 481, 3} }
  345. };
  346. /*1024x512 (GTF)*/
  347. static struct crt_mode_table CRTM1024x512[] = {
  348. /*r_rate,hsp,vsp */
  349. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  350. {REFRESH_60, M1024X512_R60_HSP, M1024X512_R60_VSP,
  351. {1296, 1024, 1024, 272, 1056, 104, 531, 512, 512, 19, 513, 3} }
  352. };
  353. /* 1024x600*/
  354. static struct crt_mode_table CRTM1024x600[] = {
  355. /*r_rate,hsp,vsp */
  356. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  357. {REFRESH_60, M1024X600_R60_HSP, M1024X600_R60_VSP,
  358. {1312, 1024, 1024, 288, 1064, 104, 622, 600, 600, 22, 601, 3} },
  359. };
  360. /* 1024x768*/
  361. static struct crt_mode_table CRTM1024x768[] = {
  362. /*r_rate,hsp,vsp */
  363. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  364. {REFRESH_60, M1024X768_R60_HSP, M1024X768_R60_VSP,
  365. {1344, 1024, 1024, 320, 1048, 136, 806, 768, 768, 38, 771, 6} },
  366. {REFRESH_75, M1024X768_R75_HSP, M1024X768_R75_VSP,
  367. {1312, 1024, 1024, 288, 1040, 96, 800, 768, 768, 32, 769, 3} },
  368. {REFRESH_85, M1024X768_R85_HSP, M1024X768_R85_VSP,
  369. {1376, 1024, 1024, 352, 1072, 96, 808, 768, 768, 40, 769, 3} },
  370. {REFRESH_100, M1024X768_R100_HSP, M1024X768_R100_VSP,
  371. {1392, 1024, 1024, 368, 1096, 112, 814, 768, 768, 46, 769, 3} }
  372. };
  373. /* 1152x864*/
  374. static struct crt_mode_table CRTM1152x864[] = {
  375. /*r_rate,hsp,vsp */
  376. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  377. {REFRESH_75, M1152X864_R75_HSP, M1152X864_R75_VSP,
  378. {1600, 1152, 1152, 448, 1216, 128, 900, 864, 864, 36, 865, 3} }
  379. };
  380. /* 1280x720 (HDMI 720P)*/
  381. static struct crt_mode_table CRTM1280x720[] = {
  382. /*r_rate,hsp,vsp */
  383. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  384. {REFRESH_60, M1280X720_R60_HSP, M1280X720_R60_VSP,
  385. {1648, 1280, 1280, 368, 1392, 40, 750, 720, 720, 30, 725, 5} },
  386. {REFRESH_50, M1280X720_R50_HSP, M1280X720_R50_VSP,
  387. {1632, 1280, 1280, 352, 1328, 128, 741, 720, 720, 21, 721, 3} }
  388. };
  389. /*1280x768 (GTF)*/
  390. static struct crt_mode_table CRTM1280x768[] = {
  391. /*r_rate,hsp,vsp */
  392. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  393. {REFRESH_60, M1280X768_R60_HSP, M1280X768_R60_VSP,
  394. {1680, 1280, 1280, 400, 1344, 136, 795, 768, 768, 27, 769, 3} },
  395. {REFRESH_50, M1280X768_R50_HSP, M1280X768_R50_VSP,
  396. {1648, 1280, 1280, 368, 1336, 128, 791, 768, 768, 23, 769, 3} }
  397. };
  398. /* 1280x800 (CVT) */
  399. static struct crt_mode_table CRTM1280x800[] = {
  400. /* r_rate, hsp, vsp */
  401. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  402. {REFRESH_60, M1280X800_R60_HSP, M1280X800_R60_VSP,
  403. {1680, 1280, 1280, 400, 1352, 128, 831, 800, 800, 31, 803, 6} }
  404. };
  405. /*1280x960*/
  406. static struct crt_mode_table CRTM1280x960[] = {
  407. /*r_rate,hsp,vsp */
  408. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  409. {REFRESH_60, M1280X960_R60_HSP, M1280X960_R60_VSP,
  410. {1800, 1280, 1280, 520, 1376, 112, 1000, 960, 960, 40, 961, 3} }
  411. };
  412. /* 1280x1024*/
  413. static struct crt_mode_table CRTM1280x1024[] = {
  414. /*r_rate,hsp,vsp */
  415. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  416. {REFRESH_60, M1280X1024_R60_HSP, M1280X1024_R60_VSP,
  417. {1688, 1280, 1280, 408, 1328, 112, 1066, 1024, 1024, 42, 1025,
  418. 3} },
  419. {REFRESH_75, M1280X1024_R75_HSP, M1280X1024_R75_VSP,
  420. {1688, 1280, 1280, 408, 1296, 144, 1066, 1024, 1024, 42, 1025,
  421. 3} },
  422. {REFRESH_85, M1280X1024_R85_HSP, M1280X1024_R85_VSP,
  423. {1728, 1280, 1280, 448, 1344, 160, 1072, 1024, 1024, 48, 1025, 3} }
  424. };
  425. /* 1368x768 (GTF) */
  426. static struct crt_mode_table CRTM1368x768[] = {
  427. /* r_rate, hsp, vsp */
  428. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  429. {REFRESH_60, M1368X768_R60_HSP, M1368X768_R60_VSP,
  430. {1800, 1368, 1368, 432, 1440, 144, 795, 768, 768, 27, 769, 3} }
  431. };
  432. /*1440x1050 (GTF)*/
  433. static struct crt_mode_table CRTM1440x1050[] = {
  434. /*r_rate,hsp,vsp */
  435. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  436. {REFRESH_60, M1440X1050_R60_HSP, M1440X1050_R60_VSP,
  437. {1936, 1440, 1440, 496, 1536, 152, 1077, 1040, 1040, 37, 1041, 3} }
  438. };
  439. /* 1600x1200*/
  440. static struct crt_mode_table CRTM1600x1200[] = {
  441. /*r_rate,hsp,vsp */
  442. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  443. {REFRESH_60, M1600X1200_R60_HSP, M1600X1200_R60_VSP,
  444. {2160, 1600, 1600, 560, 1664, 192, 1250, 1200, 1200, 50, 1201,
  445. 3} },
  446. {REFRESH_75, M1600X1200_R75_HSP, M1600X1200_R75_VSP,
  447. {2160, 1600, 1600, 560, 1664, 192, 1250, 1200, 1200, 50, 1201, 3} }
  448. };
  449. /* 1680x1050 (CVT) */
  450. static struct crt_mode_table CRTM1680x1050[] = {
  451. /* r_rate, hsp, vsp */
  452. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  453. {REFRESH_60, M1680x1050_R60_HSP, M1680x1050_R60_VSP,
  454. {2240, 1680, 1680, 560, 1784, 176, 1089, 1050, 1050, 39, 1053,
  455. 6} },
  456. {REFRESH_75, M1680x1050_R75_HSP, M1680x1050_R75_VSP,
  457. {2272, 1680, 1680, 592, 1800, 176, 1099, 1050, 1050, 49, 1053, 6} }
  458. };
  459. /* 1680x1050 (CVT Reduce Blanking) */
  460. static struct crt_mode_table CRTM1680x1050_RB[] = {
  461. /* r_rate, hsp, vsp */
  462. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  463. {REFRESH_60, M1680x1050_RB_R60_HSP, M1680x1050_RB_R60_VSP,
  464. {1840, 1680, 1680, 160, 1728, 32, 1080, 1050, 1050, 30, 1053, 6} }
  465. };
  466. /* 1920x1080 (CVT)*/
  467. static struct crt_mode_table CRTM1920x1080[] = {
  468. /*r_rate,hsp,vsp */
  469. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  470. {REFRESH_60, M1920X1080_R60_HSP, M1920X1080_R60_VSP,
  471. {2576, 1920, 1920, 656, 2048, 200, 1120, 1080, 1080, 40, 1083, 5} }
  472. };
  473. /* 1920x1080 (CVT with Reduce Blanking) */
  474. static struct crt_mode_table CRTM1920x1080_RB[] = {
  475. /* r_rate, hsp, vsp */
  476. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  477. {REFRESH_60, M1920X1080_RB_R60_HSP, M1920X1080_RB_R60_VSP,
  478. {2080, 1920, 1920, 160, 1968, 32, 1111, 1080, 1080, 31, 1083, 5} }
  479. };
  480. /* 1920x1440*/
  481. static struct crt_mode_table CRTM1920x1440[] = {
  482. /*r_rate,hsp,vsp */
  483. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  484. {REFRESH_60, M1920X1440_R60_HSP, M1920X1440_R60_VSP,
  485. {2600, 1920, 1920, 680, 2048, 208, 1500, 1440, 1440, 60, 1441,
  486. 3} },
  487. {REFRESH_75, M1920X1440_R75_HSP, M1920X1440_R75_VSP,
  488. {2640, 1920, 1920, 720, 2064, 224, 1500, 1440, 1440, 60, 1441, 3} }
  489. };
  490. /* 1400x1050 (CVT) */
  491. static struct crt_mode_table CRTM1400x1050[] = {
  492. /* r_rate, hsp, vsp */
  493. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  494. {REFRESH_60, M1400X1050_R60_HSP, M1400X1050_R60_VSP,
  495. {1864, 1400, 1400, 464, 1488, 144, 1089, 1050, 1050, 39, 1053,
  496. 4} },
  497. {REFRESH_75, M1400X1050_R75_HSP, M1400X1050_R75_VSP,
  498. {1896, 1400, 1400, 496, 1504, 144, 1099, 1050, 1050, 49, 1053, 4} }
  499. };
  500. /* 1400x1050 (CVT Reduce Blanking) */
  501. static struct crt_mode_table CRTM1400x1050_RB[] = {
  502. /* r_rate, hsp, vsp */
  503. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  504. {REFRESH_60, M1400X1050_RB_R60_HSP, M1400X1050_RB_R60_VSP,
  505. {1560, 1400, 1400, 160, 1448, 32, 1080, 1050, 1050, 30, 1053, 4} }
  506. };
  507. /* 960x600 (CVT) */
  508. static struct crt_mode_table CRTM960x600[] = {
  509. /* r_rate, hsp, vsp */
  510. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  511. {REFRESH_60, M960X600_R60_HSP, M960X600_R60_VSP,
  512. {1216, 960, 960, 256, 992, 96, 624, 600, 600, 24, 603, 6} }
  513. };
  514. /* 1000x600 (GTF) */
  515. static struct crt_mode_table CRTM1000x600[] = {
  516. /* r_rate, hsp, vsp */
  517. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  518. {REFRESH_60, M1000X600_R60_HSP, M1000X600_R60_VSP,
  519. {1288, 1000, 1000, 288, 1040, 104, 622, 600, 600, 22, 601, 3} }
  520. };
  521. /* 1024x576 (GTF) */
  522. static struct crt_mode_table CRTM1024x576[] = {
  523. /* r_rate, hsp, vsp */
  524. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  525. {REFRESH_60, M1024X576_R60_HSP, M1024X576_R60_VSP,
  526. {1312, 1024, 1024, 288, 1064, 104, 597, 576, 576, 21, 577, 3} }
  527. };
  528. /* 1088x612 (CVT) */
  529. static struct crt_mode_table CRTM1088x612[] = {
  530. /* r_rate, hsp, vsp */
  531. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  532. {REFRESH_60, M1088X612_R60_HSP, M1088X612_R60_VSP,
  533. {1392, 1088, 1088, 304, 1136, 104, 636, 612, 612, 24, 615, 5} }
  534. };
  535. /* 1152x720 (CVT) */
  536. static struct crt_mode_table CRTM1152x720[] = {
  537. /* r_rate, hsp, vsp */
  538. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  539. {REFRESH_60, M1152X720_R60_HSP, M1152X720_R60_VSP,
  540. {1488, 1152, 1152, 336, 1208, 112, 748, 720, 720, 28, 723, 6} }
  541. };
  542. /* 1200x720 (GTF) */
  543. static struct crt_mode_table CRTM1200x720[] = {
  544. /* r_rate, hsp, vsp */
  545. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  546. {REFRESH_60, M1200X720_R60_HSP, M1200X720_R60_VSP,
  547. {1568, 1200, 1200, 368, 1256, 128, 746, 720, 720, 26, 721, 3} }
  548. };
  549. /* 1200x900 (DCON) */
  550. static struct crt_mode_table DCON1200x900[] = {
  551. /* r_rate, hsp, vsp */
  552. {REFRESH_60, M1200X900_R60_HSP, M1200X900_R60_VSP,
  553. /* The correct htotal is 1240, but this doesn't raster on VX855. */
  554. /* Via suggested changing to a multiple of 16, hence 1264. */
  555. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  556. {1264, 1200, 1200, 64, 1211, 32, 912, 900, 900, 12, 901, 10} }
  557. };
  558. /* 1280x600 (GTF) */
  559. static struct crt_mode_table CRTM1280x600[] = {
  560. /* r_rate, hsp, vsp */
  561. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  562. {REFRESH_60, M1280x600_R60_HSP, M1280x600_R60_VSP,
  563. {1648, 1280, 1280, 368, 1336, 128, 622, 600, 600, 22, 601, 3} }
  564. };
  565. /* 1360x768 (CVT) */
  566. static struct crt_mode_table CRTM1360x768[] = {
  567. /* r_rate, hsp, vsp */
  568. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  569. {REFRESH_60, M1360X768_R60_HSP, M1360X768_R60_VSP,
  570. {1776, 1360, 1360, 416, 1432, 136, 798, 768, 768, 30, 771, 5} }
  571. };
  572. /* 1360x768 (CVT Reduce Blanking) */
  573. static struct crt_mode_table CRTM1360x768_RB[] = {
  574. /* r_rate, hsp, vsp */
  575. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  576. {REFRESH_60, M1360X768_RB_R60_HSP, M1360X768_RB_R60_VSP,
  577. {1520, 1360, 1360, 160, 1408, 32, 790, 768, 768, 22, 771, 5} }
  578. };
  579. /* 1366x768 (GTF) */
  580. static struct crt_mode_table CRTM1366x768[] = {
  581. /* r_rate, hsp, vsp */
  582. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  583. {REFRESH_60, M1368X768_R60_HSP, M1368X768_R60_VSP,
  584. {1800, 1368, 1368, 432, 1440, 144, 795, 768, 768, 27, 769, 3} },
  585. {REFRESH_50, M1368X768_R50_HSP, M1368X768_R50_VSP,
  586. {1768, 1368, 1368, 400, 1424, 144, 791, 768, 768, 23, 769, 3} }
  587. };
  588. /* 1440x900 (CVT) */
  589. static struct crt_mode_table CRTM1440x900[] = {
  590. /* r_rate, hsp, vsp */
  591. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  592. {REFRESH_60, M1440X900_R60_HSP, M1440X900_R60_VSP,
  593. {1904, 1440, 1440, 464, 1520, 152, 934, 900, 900, 34, 903, 6} },
  594. {REFRESH_75, M1440X900_R75_HSP, M1440X900_R75_VSP,
  595. {1936, 1440, 1440, 496, 1536, 152, 942, 900, 900, 42, 903, 6} }
  596. };
  597. /* 1440x900 (CVT Reduce Blanking) */
  598. static struct crt_mode_table CRTM1440x900_RB[] = {
  599. /* r_rate, hsp, vsp */
  600. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  601. {REFRESH_60, M1440X900_RB_R60_HSP, M1440X900_RB_R60_VSP,
  602. {1600, 1440, 1440, 160, 1488, 32, 926, 900, 900, 26, 903, 6} }
  603. };
  604. /* 1600x900 (CVT) */
  605. static struct crt_mode_table CRTM1600x900[] = {
  606. /* r_rate, hsp, vsp */
  607. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  608. {REFRESH_60, M1600X900_R60_HSP, M1600X900_R60_VSP,
  609. {2112, 1600, 1600, 512, 1688, 168, 934, 900, 900, 34, 903, 5} }
  610. };
  611. /* 1600x900 (CVT Reduce Blanking) */
  612. static struct crt_mode_table CRTM1600x900_RB[] = {
  613. /* r_rate, hsp, vsp */
  614. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  615. {REFRESH_60, M1600X900_RB_R60_HSP, M1600X900_RB_R60_VSP,
  616. {1760, 1600, 1600, 160, 1648, 32, 926, 900, 900, 26, 903, 5} }
  617. };
  618. /* 1600x1024 (GTF) */
  619. static struct crt_mode_table CRTM1600x1024[] = {
  620. /* r_rate, hsp, vsp */
  621. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  622. {REFRESH_60, M1600X1024_R60_HSP, M1600X1024_R60_VSP,
  623. {2144, 1600, 1600, 544, 1704, 168, 1060, 1024, 1024, 36, 1025, 3} }
  624. };
  625. /* 1792x1344 (DMT) */
  626. static struct crt_mode_table CRTM1792x1344[] = {
  627. /* r_rate, hsp, vsp */
  628. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  629. {REFRESH_60, M1792x1344_R60_HSP, M1792x1344_R60_VSP,
  630. {2448, 1792, 1792, 656, 1920, 200, 1394, 1344, 1344, 50, 1345, 3} }
  631. };
  632. /* 1856x1392 (DMT) */
  633. static struct crt_mode_table CRTM1856x1392[] = {
  634. /* r_rate, hsp, vsp */
  635. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  636. {REFRESH_60, M1856x1392_R60_HSP, M1856x1392_R60_VSP,
  637. {2528, 1856, 1856, 672, 1952, 224, 1439, 1392, 1392, 47, 1393, 3} }
  638. };
  639. /* 1920x1200 (CVT) */
  640. static struct crt_mode_table CRTM1920x1200[] = {
  641. /* r_rate, hsp, vsp */
  642. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  643. {REFRESH_60, M1920X1200_R60_HSP, M1920X1200_R60_VSP,
  644. {2592, 1920, 1920, 672, 2056, 200, 1245, 1200, 1200, 45, 1203, 6} }
  645. };
  646. /* 1920x1200 (CVT with Reduce Blanking) */
  647. static struct crt_mode_table CRTM1920x1200_RB[] = {
  648. /* r_rate, hsp, vsp */
  649. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  650. {REFRESH_60, M1920X1200_RB_R60_HSP, M1920X1200_RB_R60_VSP,
  651. {2080, 1920, 1920, 160, 1968, 32, 1235, 1200, 1200, 35, 1203, 6} }
  652. };
  653. /* 2048x1536 (CVT) */
  654. static struct crt_mode_table CRTM2048x1536[] = {
  655. /* r_rate, hsp, vsp */
  656. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  657. {REFRESH_60, M2048x1536_R60_HSP, M2048x1536_R60_VSP,
  658. {2800, 2048, 2048, 752, 2200, 224, 1592, 1536, 1536, 56, 1539, 4} }
  659. };
  660. static struct VideoModeTable viafb_modes[] = {
  661. /* Display : 480x640 (GTF) */
  662. {CRTM480x640, ARRAY_SIZE(CRTM480x640)},
  663. /* Display : 640x480 */
  664. {CRTM640x480, ARRAY_SIZE(CRTM640x480)},
  665. /* Display : 720x480 (GTF) */
  666. {CRTM720x480, ARRAY_SIZE(CRTM720x480)},
  667. /* Display : 720x576 (GTF) */
  668. {CRTM720x576, ARRAY_SIZE(CRTM720x576)},
  669. /* Display : 800x600 */
  670. {CRTM800x600, ARRAY_SIZE(CRTM800x600)},
  671. /* Display : 800x480 (CVT) */
  672. {CRTM800x480, ARRAY_SIZE(CRTM800x480)},
  673. /* Display : 848x480 (CVT) */
  674. {CRTM848x480, ARRAY_SIZE(CRTM848x480)},
  675. /* Display : 852x480 (GTF) */
  676. {CRTM852x480, ARRAY_SIZE(CRTM852x480)},
  677. /* Display : 1024x512 (GTF) */
  678. {CRTM1024x512, ARRAY_SIZE(CRTM1024x512)},
  679. /* Display : 1024x600 */
  680. {CRTM1024x600, ARRAY_SIZE(CRTM1024x600)},
  681. /* Display : 1024x768 */
  682. {CRTM1024x768, ARRAY_SIZE(CRTM1024x768)},
  683. /* Display : 1152x864 */
  684. {CRTM1152x864, ARRAY_SIZE(CRTM1152x864)},
  685. /* Display : 1280x768 (GTF) */
  686. {CRTM1280x768, ARRAY_SIZE(CRTM1280x768)},
  687. /* Display : 960x600 (CVT) */
  688. {CRTM960x600, ARRAY_SIZE(CRTM960x600)},
  689. /* Display : 1000x600 (GTF) */
  690. {CRTM1000x600, ARRAY_SIZE(CRTM1000x600)},
  691. /* Display : 1024x576 (GTF) */
  692. {CRTM1024x576, ARRAY_SIZE(CRTM1024x576)},
  693. /* Display : 1088x612 (GTF) */
  694. {CRTM1088x612, ARRAY_SIZE(CRTM1088x612)},
  695. /* Display : 1152x720 (CVT) */
  696. {CRTM1152x720, ARRAY_SIZE(CRTM1152x720)},
  697. /* Display : 1200x720 (GTF) */
  698. {CRTM1200x720, ARRAY_SIZE(CRTM1200x720)},
  699. /* Display : 1200x900 (DCON) */
  700. {DCON1200x900, ARRAY_SIZE(DCON1200x900)},
  701. /* Display : 1280x600 (GTF) */
  702. {CRTM1280x600, ARRAY_SIZE(CRTM1280x600)},
  703. /* Display : 1280x800 (CVT) */
  704. {CRTM1280x800, ARRAY_SIZE(CRTM1280x800)},
  705. /* Display : 1280x960 */
  706. {CRTM1280x960, ARRAY_SIZE(CRTM1280x960)},
  707. /* Display : 1280x1024 */
  708. {CRTM1280x1024, ARRAY_SIZE(CRTM1280x1024)},
  709. /* Display : 1360x768 (CVT) */
  710. {CRTM1360x768, ARRAY_SIZE(CRTM1360x768)},
  711. /* Display : 1366x768 */
  712. {CRTM1366x768, ARRAY_SIZE(CRTM1366x768)},
  713. /* Display : 1368x768 (GTF) */
  714. {CRTM1368x768, ARRAY_SIZE(CRTM1368x768)},
  715. /* Display : 1440x900 (CVT) */
  716. {CRTM1440x900, ARRAY_SIZE(CRTM1440x900)},
  717. /* Display : 1440x1050 (GTF) */
  718. {CRTM1440x1050, ARRAY_SIZE(CRTM1440x1050)},
  719. /* Display : 1600x900 (CVT) */
  720. {CRTM1600x900, ARRAY_SIZE(CRTM1600x900)},
  721. /* Display : 1600x1024 (GTF) */
  722. {CRTM1600x1024, ARRAY_SIZE(CRTM1600x1024)},
  723. /* Display : 1600x1200 */
  724. {CRTM1600x1200, ARRAY_SIZE(CRTM1600x1200)},
  725. /* Display : 1680x1050 (CVT) */
  726. {CRTM1680x1050, ARRAY_SIZE(CRTM1680x1050)},
  727. /* Display : 1792x1344 (DMT) */
  728. {CRTM1792x1344, ARRAY_SIZE(CRTM1792x1344)},
  729. /* Display : 1856x1392 (DMT) */
  730. {CRTM1856x1392, ARRAY_SIZE(CRTM1856x1392)},
  731. /* Display : 1920x1440 */
  732. {CRTM1920x1440, ARRAY_SIZE(CRTM1920x1440)},
  733. /* Display : 2048x1536 */
  734. {CRTM2048x1536, ARRAY_SIZE(CRTM2048x1536)},
  735. /* Display : 1280x720 */
  736. {CRTM1280x720, ARRAY_SIZE(CRTM1280x720)},
  737. /* Display : 1920x1080 (CVT) */
  738. {CRTM1920x1080, ARRAY_SIZE(CRTM1920x1080)},
  739. /* Display : 1920x1200 (CVT) */
  740. {CRTM1920x1200, ARRAY_SIZE(CRTM1920x1200)},
  741. /* Display : 1400x1050 (CVT) */
  742. {CRTM1400x1050, ARRAY_SIZE(CRTM1400x1050)}
  743. };
  744. static struct VideoModeTable viafb_rb_modes[] = {
  745. /* Display : 1360x768 (CVT Reduce Blanking) */
  746. {CRTM1360x768_RB, ARRAY_SIZE(CRTM1360x768_RB)},
  747. /* Display : 1440x900 (CVT Reduce Blanking) */
  748. {CRTM1440x900_RB, ARRAY_SIZE(CRTM1440x900_RB)},
  749. /* Display : 1400x1050 (CVT Reduce Blanking) */
  750. {CRTM1400x1050_RB, ARRAY_SIZE(CRTM1400x1050_RB)},
  751. /* Display : 1600x900 (CVT Reduce Blanking) */
  752. {CRTM1600x900_RB, ARRAY_SIZE(CRTM1600x900_RB)},
  753. /* Display : 1680x1050 (CVT Reduce Blanking) */
  754. {CRTM1680x1050_RB, ARRAY_SIZE(CRTM1680x1050_RB)},
  755. /* Display : 1920x1080 (CVT Reduce Blanking) */
  756. {CRTM1920x1080_RB, ARRAY_SIZE(CRTM1920x1080_RB)},
  757. /* Display : 1920x1200 (CVT Reduce Blanking) */
  758. {CRTM1920x1200_RB, ARRAY_SIZE(CRTM1920x1200_RB)}
  759. };
  760. struct crt_mode_table CEAM1280x720[] = {
  761. {REFRESH_60, M1280X720_CEA_R60_HSP, M1280X720_CEA_R60_VSP,
  762. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  763. {1650, 1280, 1280, 370, 1390, 40, 750, 720, 720, 30, 725, 5} }
  764. };
  765. struct crt_mode_table CEAM1920x1080[] = {
  766. {REFRESH_60, M1920X1080_CEA_R60_HSP, M1920X1080_CEA_R60_VSP,
  767. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  768. {2200, 1920, 1920, 300, 2008, 44, 1125, 1080, 1080, 45, 1084, 5} }
  769. };
  770. struct VideoModeTable CEA_HDMI_Modes[] = {
  771. /* Display : 1280x720 */
  772. {CEAM1280x720, ARRAY_SIZE(CEAM1280x720)},
  773. {CEAM1920x1080, ARRAY_SIZE(CEAM1920x1080)}
  774. };
  775. int NUM_TOTAL_CEA_MODES = ARRAY_SIZE(CEA_HDMI_Modes);
  776. int NUM_TOTAL_CN400_ModeXregs = ARRAY_SIZE(CN400_ModeXregs);
  777. int NUM_TOTAL_CN700_ModeXregs = ARRAY_SIZE(CN700_ModeXregs);
  778. int NUM_TOTAL_KM400_ModeXregs = ARRAY_SIZE(KM400_ModeXregs);
  779. int NUM_TOTAL_CX700_ModeXregs = ARRAY_SIZE(CX700_ModeXregs);
  780. int NUM_TOTAL_VX855_ModeXregs = ARRAY_SIZE(VX855_ModeXregs);
  781. int NUM_TOTAL_CLE266_ModeXregs = ARRAY_SIZE(CLE266_ModeXregs);
  782. int NUM_TOTAL_PATCH_MODE = ARRAY_SIZE(res_patch_table);
  783. struct VideoModeTable *viafb_get_mode(int hres, int vres)
  784. {
  785. u32 i;
  786. for (i = 0; i < ARRAY_SIZE(viafb_modes); i++)
  787. if (viafb_modes[i].mode_array &&
  788. viafb_modes[i].crtc[0].crtc.hor_addr == hres &&
  789. viafb_modes[i].crtc[0].crtc.ver_addr == vres)
  790. return &viafb_modes[i];
  791. return NULL;
  792. }
  793. struct VideoModeTable *viafb_get_rb_mode(int hres, int vres)
  794. {
  795. u32 i;
  796. for (i = 0; i < ARRAY_SIZE(viafb_rb_modes); i++)
  797. if (viafb_rb_modes[i].mode_array &&
  798. viafb_rb_modes[i].crtc[0].crtc.hor_addr == hres &&
  799. viafb_rb_modes[i].crtc[0].crtc.ver_addr == vres)
  800. return &viafb_rb_modes[i];
  801. return NULL;
  802. }