hw.c 72 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729
  1. /*
  2. * Copyright 1998-2008 VIA Technologies, Inc. All Rights Reserved.
  3. * Copyright 2001-2008 S3 Graphics, Inc. All Rights Reserved.
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public
  6. * License as published by the Free Software Foundation;
  7. * either version 2, or (at your option) any later version.
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTIES OR REPRESENTATIONS; without even
  10. * the implied warranty of MERCHANTABILITY or FITNESS FOR
  11. * A PARTICULAR PURPOSE.See the GNU General Public License
  12. * for more details.
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program; if not, write to the Free Software
  15. * Foundation, Inc.,
  16. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. */
  18. #include <linux/via-core.h>
  19. #include "global.h"
  20. static struct pll_config cle266_pll_config[] = {
  21. {19, 4, 0},
  22. {26, 5, 0},
  23. {28, 5, 0},
  24. {31, 5, 0},
  25. {33, 5, 0},
  26. {55, 5, 0},
  27. {102, 5, 0},
  28. {53, 6, 0},
  29. {92, 6, 0},
  30. {98, 6, 0},
  31. {112, 6, 0},
  32. {41, 7, 0},
  33. {60, 7, 0},
  34. {99, 7, 0},
  35. {100, 7, 0},
  36. {83, 8, 0},
  37. {86, 8, 0},
  38. {108, 8, 0},
  39. {87, 9, 0},
  40. {118, 9, 0},
  41. {95, 12, 0},
  42. {115, 12, 0},
  43. {108, 13, 0},
  44. {83, 17, 0},
  45. {67, 20, 0},
  46. {86, 20, 0},
  47. {98, 20, 0},
  48. {121, 24, 0},
  49. {99, 29, 0},
  50. {33, 3, 1},
  51. {15, 4, 1},
  52. {23, 4, 1},
  53. {37, 5, 1},
  54. {83, 5, 1},
  55. {85, 5, 1},
  56. {94, 5, 1},
  57. {103, 5, 1},
  58. {109, 5, 1},
  59. {113, 5, 1},
  60. {121, 5, 1},
  61. {82, 6, 1},
  62. {31, 7, 1},
  63. {55, 7, 1},
  64. {84, 7, 1},
  65. {83, 8, 1},
  66. {76, 9, 1},
  67. {127, 9, 1},
  68. {33, 4, 2},
  69. {75, 4, 2},
  70. {119, 4, 2},
  71. {121, 4, 2},
  72. {91, 5, 2},
  73. {118, 5, 2},
  74. {83, 6, 2},
  75. {109, 6, 2},
  76. {90, 7, 2},
  77. {93, 2, 3},
  78. {53, 3, 3},
  79. {73, 4, 3},
  80. {89, 4, 3},
  81. {105, 4, 3},
  82. {117, 4, 3},
  83. {101, 5, 3},
  84. {121, 5, 3},
  85. {127, 5, 3},
  86. {99, 7, 3}
  87. };
  88. static struct pll_config k800_pll_config[] = {
  89. {22, 2, 0},
  90. {28, 3, 0},
  91. {81, 3, 1},
  92. {85, 3, 1},
  93. {98, 3, 1},
  94. {112, 3, 1},
  95. {86, 4, 1},
  96. {166, 4, 1},
  97. {109, 5, 1},
  98. {113, 5, 1},
  99. {121, 5, 1},
  100. {131, 5, 1},
  101. {143, 5, 1},
  102. {153, 5, 1},
  103. {66, 3, 2},
  104. {68, 3, 2},
  105. {95, 3, 2},
  106. {106, 3, 2},
  107. {116, 3, 2},
  108. {93, 4, 2},
  109. {119, 4, 2},
  110. {121, 4, 2},
  111. {133, 4, 2},
  112. {137, 4, 2},
  113. {117, 5, 2},
  114. {118, 5, 2},
  115. {120, 5, 2},
  116. {124, 5, 2},
  117. {132, 5, 2},
  118. {137, 5, 2},
  119. {141, 5, 2},
  120. {166, 5, 2},
  121. {170, 5, 2},
  122. {191, 5, 2},
  123. {206, 5, 2},
  124. {208, 5, 2},
  125. {30, 2, 3},
  126. {69, 3, 3},
  127. {82, 3, 3},
  128. {83, 3, 3},
  129. {109, 3, 3},
  130. {114, 3, 3},
  131. {125, 3, 3},
  132. {89, 4, 3},
  133. {103, 4, 3},
  134. {117, 4, 3},
  135. {126, 4, 3},
  136. {150, 4, 3},
  137. {161, 4, 3},
  138. {121, 5, 3},
  139. {127, 5, 3},
  140. {131, 5, 3},
  141. {134, 5, 3},
  142. {148, 5, 3},
  143. {169, 5, 3},
  144. {172, 5, 3},
  145. {182, 5, 3},
  146. {195, 5, 3},
  147. {196, 5, 3},
  148. {208, 5, 3},
  149. {66, 2, 4},
  150. {85, 3, 4},
  151. {141, 4, 4},
  152. {146, 4, 4},
  153. {161, 4, 4},
  154. {177, 5, 4}
  155. };
  156. static struct pll_config cx700_pll_config[] = {
  157. {98, 3, 1},
  158. {86, 4, 1},
  159. {109, 5, 1},
  160. {110, 5, 1},
  161. {113, 5, 1},
  162. {121, 5, 1},
  163. {131, 5, 1},
  164. {135, 5, 1},
  165. {142, 5, 1},
  166. {143, 5, 1},
  167. {153, 5, 1},
  168. {187, 5, 1},
  169. {208, 5, 1},
  170. {68, 2, 2},
  171. {95, 3, 2},
  172. {116, 3, 2},
  173. {93, 4, 2},
  174. {119, 4, 2},
  175. {133, 4, 2},
  176. {137, 4, 2},
  177. {151, 4, 2},
  178. {166, 4, 2},
  179. {110, 5, 2},
  180. {112, 5, 2},
  181. {117, 5, 2},
  182. {118, 5, 2},
  183. {120, 5, 2},
  184. {132, 5, 2},
  185. {137, 5, 2},
  186. {141, 5, 2},
  187. {151, 5, 2},
  188. {166, 5, 2},
  189. {175, 5, 2},
  190. {191, 5, 2},
  191. {206, 5, 2},
  192. {174, 7, 2},
  193. {82, 3, 3},
  194. {109, 3, 3},
  195. {117, 4, 3},
  196. {150, 4, 3},
  197. {161, 4, 3},
  198. {112, 5, 3},
  199. {115, 5, 3},
  200. {121, 5, 3},
  201. {127, 5, 3},
  202. {129, 5, 3},
  203. {131, 5, 3},
  204. {134, 5, 3},
  205. {138, 5, 3},
  206. {148, 5, 3},
  207. {157, 5, 3},
  208. {169, 5, 3},
  209. {172, 5, 3},
  210. {190, 5, 3},
  211. {195, 5, 3},
  212. {196, 5, 3},
  213. {208, 5, 3},
  214. {141, 5, 4},
  215. {150, 5, 4},
  216. {166, 5, 4},
  217. {176, 5, 4},
  218. {177, 5, 4},
  219. {183, 5, 4},
  220. {202, 5, 4}
  221. };
  222. static struct pll_config vx855_pll_config[] = {
  223. {86, 4, 1},
  224. {108, 5, 1},
  225. {110, 5, 1},
  226. {113, 5, 1},
  227. {121, 5, 1},
  228. {131, 5, 1},
  229. {135, 5, 1},
  230. {142, 5, 1},
  231. {143, 5, 1},
  232. {153, 5, 1},
  233. {164, 5, 1},
  234. {187, 5, 1},
  235. {208, 5, 1},
  236. {110, 5, 2},
  237. {112, 5, 2},
  238. {117, 5, 2},
  239. {118, 5, 2},
  240. {124, 5, 2},
  241. {132, 5, 2},
  242. {137, 5, 2},
  243. {141, 5, 2},
  244. {149, 5, 2},
  245. {151, 5, 2},
  246. {159, 5, 2},
  247. {166, 5, 2},
  248. {167, 5, 2},
  249. {172, 5, 2},
  250. {189, 5, 2},
  251. {191, 5, 2},
  252. {194, 5, 2},
  253. {206, 5, 2},
  254. {208, 5, 2},
  255. {83, 3, 3},
  256. {88, 3, 3},
  257. {109, 3, 3},
  258. {112, 3, 3},
  259. {103, 4, 3},
  260. {105, 4, 3},
  261. {161, 4, 3},
  262. {112, 5, 3},
  263. {115, 5, 3},
  264. {121, 5, 3},
  265. {127, 5, 3},
  266. {134, 5, 3},
  267. {137, 5, 3},
  268. {148, 5, 3},
  269. {157, 5, 3},
  270. {169, 5, 3},
  271. {172, 5, 3},
  272. {182, 5, 3},
  273. {191, 5, 3},
  274. {195, 5, 3},
  275. {209, 5, 3},
  276. {142, 4, 4},
  277. {146, 4, 4},
  278. {161, 4, 4},
  279. {141, 5, 4},
  280. {150, 5, 4},
  281. {165, 5, 4},
  282. {176, 5, 4}
  283. };
  284. /* according to VIA Technologies these values are based on experiment */
  285. static struct io_reg scaling_parameters[] = {
  286. {VIACR, CR7A, 0xFF, 0x01}, /* LCD Scaling Parameter 1 */
  287. {VIACR, CR7B, 0xFF, 0x02}, /* LCD Scaling Parameter 2 */
  288. {VIACR, CR7C, 0xFF, 0x03}, /* LCD Scaling Parameter 3 */
  289. {VIACR, CR7D, 0xFF, 0x04}, /* LCD Scaling Parameter 4 */
  290. {VIACR, CR7E, 0xFF, 0x07}, /* LCD Scaling Parameter 5 */
  291. {VIACR, CR7F, 0xFF, 0x0A}, /* LCD Scaling Parameter 6 */
  292. {VIACR, CR80, 0xFF, 0x0D}, /* LCD Scaling Parameter 7 */
  293. {VIACR, CR81, 0xFF, 0x13}, /* LCD Scaling Parameter 8 */
  294. {VIACR, CR82, 0xFF, 0x16}, /* LCD Scaling Parameter 9 */
  295. {VIACR, CR83, 0xFF, 0x19}, /* LCD Scaling Parameter 10 */
  296. {VIACR, CR84, 0xFF, 0x1C}, /* LCD Scaling Parameter 11 */
  297. {VIACR, CR85, 0xFF, 0x1D}, /* LCD Scaling Parameter 12 */
  298. {VIACR, CR86, 0xFF, 0x1E}, /* LCD Scaling Parameter 13 */
  299. {VIACR, CR87, 0xFF, 0x1F}, /* LCD Scaling Parameter 14 */
  300. };
  301. static struct fifo_depth_select display_fifo_depth_reg = {
  302. /* IGA1 FIFO Depth_Select */
  303. {IGA1_FIFO_DEPTH_SELECT_REG_NUM, {{SR17, 0, 7} } },
  304. /* IGA2 FIFO Depth_Select */
  305. {IGA2_FIFO_DEPTH_SELECT_REG_NUM,
  306. {{CR68, 4, 7}, {CR94, 7, 7}, {CR95, 7, 7} } }
  307. };
  308. static struct fifo_threshold_select fifo_threshold_select_reg = {
  309. /* IGA1 FIFO Threshold Select */
  310. {IGA1_FIFO_THRESHOLD_REG_NUM, {{SR16, 0, 5}, {SR16, 7, 7} } },
  311. /* IGA2 FIFO Threshold Select */
  312. {IGA2_FIFO_THRESHOLD_REG_NUM, {{CR68, 0, 3}, {CR95, 4, 6} } }
  313. };
  314. static struct fifo_high_threshold_select fifo_high_threshold_select_reg = {
  315. /* IGA1 FIFO High Threshold Select */
  316. {IGA1_FIFO_HIGH_THRESHOLD_REG_NUM, {{SR18, 0, 5}, {SR18, 7, 7} } },
  317. /* IGA2 FIFO High Threshold Select */
  318. {IGA2_FIFO_HIGH_THRESHOLD_REG_NUM, {{CR92, 0, 3}, {CR95, 0, 2} } }
  319. };
  320. static struct display_queue_expire_num display_queue_expire_num_reg = {
  321. /* IGA1 Display Queue Expire Num */
  322. {IGA1_DISPLAY_QUEUE_EXPIRE_NUM_REG_NUM, {{SR22, 0, 4} } },
  323. /* IGA2 Display Queue Expire Num */
  324. {IGA2_DISPLAY_QUEUE_EXPIRE_NUM_REG_NUM, {{CR94, 0, 6} } }
  325. };
  326. /* Definition Fetch Count Registers*/
  327. static struct fetch_count fetch_count_reg = {
  328. /* IGA1 Fetch Count Register */
  329. {IGA1_FETCH_COUNT_REG_NUM, {{SR1C, 0, 7}, {SR1D, 0, 1} } },
  330. /* IGA2 Fetch Count Register */
  331. {IGA2_FETCH_COUNT_REG_NUM, {{CR65, 0, 7}, {CR67, 2, 3} } }
  332. };
  333. static struct iga1_crtc_timing iga1_crtc_reg = {
  334. /* IGA1 Horizontal Total */
  335. {IGA1_HOR_TOTAL_REG_NUM, {{CR00, 0, 7}, {CR36, 3, 3} } },
  336. /* IGA1 Horizontal Addressable Video */
  337. {IGA1_HOR_ADDR_REG_NUM, {{CR01, 0, 7} } },
  338. /* IGA1 Horizontal Blank Start */
  339. {IGA1_HOR_BLANK_START_REG_NUM, {{CR02, 0, 7} } },
  340. /* IGA1 Horizontal Blank End */
  341. {IGA1_HOR_BLANK_END_REG_NUM,
  342. {{CR03, 0, 4}, {CR05, 7, 7}, {CR33, 5, 5} } },
  343. /* IGA1 Horizontal Sync Start */
  344. {IGA1_HOR_SYNC_START_REG_NUM, {{CR04, 0, 7}, {CR33, 4, 4} } },
  345. /* IGA1 Horizontal Sync End */
  346. {IGA1_HOR_SYNC_END_REG_NUM, {{CR05, 0, 4} } },
  347. /* IGA1 Vertical Total */
  348. {IGA1_VER_TOTAL_REG_NUM,
  349. {{CR06, 0, 7}, {CR07, 0, 0}, {CR07, 5, 5}, {CR35, 0, 0} } },
  350. /* IGA1 Vertical Addressable Video */
  351. {IGA1_VER_ADDR_REG_NUM,
  352. {{CR12, 0, 7}, {CR07, 1, 1}, {CR07, 6, 6}, {CR35, 2, 2} } },
  353. /* IGA1 Vertical Blank Start */
  354. {IGA1_VER_BLANK_START_REG_NUM,
  355. {{CR15, 0, 7}, {CR07, 3, 3}, {CR09, 5, 5}, {CR35, 3, 3} } },
  356. /* IGA1 Vertical Blank End */
  357. {IGA1_VER_BLANK_END_REG_NUM, {{CR16, 0, 7} } },
  358. /* IGA1 Vertical Sync Start */
  359. {IGA1_VER_SYNC_START_REG_NUM,
  360. {{CR10, 0, 7}, {CR07, 2, 2}, {CR07, 7, 7}, {CR35, 1, 1} } },
  361. /* IGA1 Vertical Sync End */
  362. {IGA1_VER_SYNC_END_REG_NUM, {{CR11, 0, 3} } }
  363. };
  364. static struct iga2_crtc_timing iga2_crtc_reg = {
  365. /* IGA2 Horizontal Total */
  366. {IGA2_HOR_TOTAL_REG_NUM, {{CR50, 0, 7}, {CR55, 0, 3} } },
  367. /* IGA2 Horizontal Addressable Video */
  368. {IGA2_HOR_ADDR_REG_NUM, {{CR51, 0, 7}, {CR55, 4, 6} } },
  369. /* IGA2 Horizontal Blank Start */
  370. {IGA2_HOR_BLANK_START_REG_NUM, {{CR52, 0, 7}, {CR54, 0, 2} } },
  371. /* IGA2 Horizontal Blank End */
  372. {IGA2_HOR_BLANK_END_REG_NUM,
  373. {{CR53, 0, 7}, {CR54, 3, 5}, {CR5D, 6, 6} } },
  374. /* IGA2 Horizontal Sync Start */
  375. {IGA2_HOR_SYNC_START_REG_NUM,
  376. {{CR56, 0, 7}, {CR54, 6, 7}, {CR5C, 7, 7}, {CR5D, 7, 7} } },
  377. /* IGA2 Horizontal Sync End */
  378. {IGA2_HOR_SYNC_END_REG_NUM, {{CR57, 0, 7}, {CR5C, 6, 6} } },
  379. /* IGA2 Vertical Total */
  380. {IGA2_VER_TOTAL_REG_NUM, {{CR58, 0, 7}, {CR5D, 0, 2} } },
  381. /* IGA2 Vertical Addressable Video */
  382. {IGA2_VER_ADDR_REG_NUM, {{CR59, 0, 7}, {CR5D, 3, 5} } },
  383. /* IGA2 Vertical Blank Start */
  384. {IGA2_VER_BLANK_START_REG_NUM, {{CR5A, 0, 7}, {CR5C, 0, 2} } },
  385. /* IGA2 Vertical Blank End */
  386. {IGA2_VER_BLANK_END_REG_NUM, {{CR5B, 0, 7}, {CR5C, 3, 5} } },
  387. /* IGA2 Vertical Sync Start */
  388. {IGA2_VER_SYNC_START_REG_NUM, {{CR5E, 0, 7}, {CR5F, 5, 7} } },
  389. /* IGA2 Vertical Sync End */
  390. {IGA2_VER_SYNC_END_REG_NUM, {{CR5F, 0, 4} } }
  391. };
  392. static struct rgbLUT palLUT_table[] = {
  393. /* {R,G,B} */
  394. /* Index 0x00~0x03 */
  395. {0x00, 0x00, 0x00}, {0x00, 0x00, 0x2A}, {0x00, 0x2A, 0x00}, {0x00,
  396. 0x2A,
  397. 0x2A},
  398. /* Index 0x04~0x07 */
  399. {0x2A, 0x00, 0x00}, {0x2A, 0x00, 0x2A}, {0x2A, 0x15, 0x00}, {0x2A,
  400. 0x2A,
  401. 0x2A},
  402. /* Index 0x08~0x0B */
  403. {0x15, 0x15, 0x15}, {0x15, 0x15, 0x3F}, {0x15, 0x3F, 0x15}, {0x15,
  404. 0x3F,
  405. 0x3F},
  406. /* Index 0x0C~0x0F */
  407. {0x3F, 0x15, 0x15}, {0x3F, 0x15, 0x3F}, {0x3F, 0x3F, 0x15}, {0x3F,
  408. 0x3F,
  409. 0x3F},
  410. /* Index 0x10~0x13 */
  411. {0x00, 0x00, 0x00}, {0x05, 0x05, 0x05}, {0x08, 0x08, 0x08}, {0x0B,
  412. 0x0B,
  413. 0x0B},
  414. /* Index 0x14~0x17 */
  415. {0x0E, 0x0E, 0x0E}, {0x11, 0x11, 0x11}, {0x14, 0x14, 0x14}, {0x18,
  416. 0x18,
  417. 0x18},
  418. /* Index 0x18~0x1B */
  419. {0x1C, 0x1C, 0x1C}, {0x20, 0x20, 0x20}, {0x24, 0x24, 0x24}, {0x28,
  420. 0x28,
  421. 0x28},
  422. /* Index 0x1C~0x1F */
  423. {0x2D, 0x2D, 0x2D}, {0x32, 0x32, 0x32}, {0x38, 0x38, 0x38}, {0x3F,
  424. 0x3F,
  425. 0x3F},
  426. /* Index 0x20~0x23 */
  427. {0x00, 0x00, 0x3F}, {0x10, 0x00, 0x3F}, {0x1F, 0x00, 0x3F}, {0x2F,
  428. 0x00,
  429. 0x3F},
  430. /* Index 0x24~0x27 */
  431. {0x3F, 0x00, 0x3F}, {0x3F, 0x00, 0x2F}, {0x3F, 0x00, 0x1F}, {0x3F,
  432. 0x00,
  433. 0x10},
  434. /* Index 0x28~0x2B */
  435. {0x3F, 0x00, 0x00}, {0x3F, 0x10, 0x00}, {0x3F, 0x1F, 0x00}, {0x3F,
  436. 0x2F,
  437. 0x00},
  438. /* Index 0x2C~0x2F */
  439. {0x3F, 0x3F, 0x00}, {0x2F, 0x3F, 0x00}, {0x1F, 0x3F, 0x00}, {0x10,
  440. 0x3F,
  441. 0x00},
  442. /* Index 0x30~0x33 */
  443. {0x00, 0x3F, 0x00}, {0x00, 0x3F, 0x10}, {0x00, 0x3F, 0x1F}, {0x00,
  444. 0x3F,
  445. 0x2F},
  446. /* Index 0x34~0x37 */
  447. {0x00, 0x3F, 0x3F}, {0x00, 0x2F, 0x3F}, {0x00, 0x1F, 0x3F}, {0x00,
  448. 0x10,
  449. 0x3F},
  450. /* Index 0x38~0x3B */
  451. {0x1F, 0x1F, 0x3F}, {0x27, 0x1F, 0x3F}, {0x2F, 0x1F, 0x3F}, {0x37,
  452. 0x1F,
  453. 0x3F},
  454. /* Index 0x3C~0x3F */
  455. {0x3F, 0x1F, 0x3F}, {0x3F, 0x1F, 0x37}, {0x3F, 0x1F, 0x2F}, {0x3F,
  456. 0x1F,
  457. 0x27},
  458. /* Index 0x40~0x43 */
  459. {0x3F, 0x1F, 0x1F}, {0x3F, 0x27, 0x1F}, {0x3F, 0x2F, 0x1F}, {0x3F,
  460. 0x3F,
  461. 0x1F},
  462. /* Index 0x44~0x47 */
  463. {0x3F, 0x3F, 0x1F}, {0x37, 0x3F, 0x1F}, {0x2F, 0x3F, 0x1F}, {0x27,
  464. 0x3F,
  465. 0x1F},
  466. /* Index 0x48~0x4B */
  467. {0x1F, 0x3F, 0x1F}, {0x1F, 0x3F, 0x27}, {0x1F, 0x3F, 0x2F}, {0x1F,
  468. 0x3F,
  469. 0x37},
  470. /* Index 0x4C~0x4F */
  471. {0x1F, 0x3F, 0x3F}, {0x1F, 0x37, 0x3F}, {0x1F, 0x2F, 0x3F}, {0x1F,
  472. 0x27,
  473. 0x3F},
  474. /* Index 0x50~0x53 */
  475. {0x2D, 0x2D, 0x3F}, {0x31, 0x2D, 0x3F}, {0x36, 0x2D, 0x3F}, {0x3A,
  476. 0x2D,
  477. 0x3F},
  478. /* Index 0x54~0x57 */
  479. {0x3F, 0x2D, 0x3F}, {0x3F, 0x2D, 0x3A}, {0x3F, 0x2D, 0x36}, {0x3F,
  480. 0x2D,
  481. 0x31},
  482. /* Index 0x58~0x5B */
  483. {0x3F, 0x2D, 0x2D}, {0x3F, 0x31, 0x2D}, {0x3F, 0x36, 0x2D}, {0x3F,
  484. 0x3A,
  485. 0x2D},
  486. /* Index 0x5C~0x5F */
  487. {0x3F, 0x3F, 0x2D}, {0x3A, 0x3F, 0x2D}, {0x36, 0x3F, 0x2D}, {0x31,
  488. 0x3F,
  489. 0x2D},
  490. /* Index 0x60~0x63 */
  491. {0x2D, 0x3F, 0x2D}, {0x2D, 0x3F, 0x31}, {0x2D, 0x3F, 0x36}, {0x2D,
  492. 0x3F,
  493. 0x3A},
  494. /* Index 0x64~0x67 */
  495. {0x2D, 0x3F, 0x3F}, {0x2D, 0x3A, 0x3F}, {0x2D, 0x36, 0x3F}, {0x2D,
  496. 0x31,
  497. 0x3F},
  498. /* Index 0x68~0x6B */
  499. {0x00, 0x00, 0x1C}, {0x07, 0x00, 0x1C}, {0x0E, 0x00, 0x1C}, {0x15,
  500. 0x00,
  501. 0x1C},
  502. /* Index 0x6C~0x6F */
  503. {0x1C, 0x00, 0x1C}, {0x1C, 0x00, 0x15}, {0x1C, 0x00, 0x0E}, {0x1C,
  504. 0x00,
  505. 0x07},
  506. /* Index 0x70~0x73 */
  507. {0x1C, 0x00, 0x00}, {0x1C, 0x07, 0x00}, {0x1C, 0x0E, 0x00}, {0x1C,
  508. 0x15,
  509. 0x00},
  510. /* Index 0x74~0x77 */
  511. {0x1C, 0x1C, 0x00}, {0x15, 0x1C, 0x00}, {0x0E, 0x1C, 0x00}, {0x07,
  512. 0x1C,
  513. 0x00},
  514. /* Index 0x78~0x7B */
  515. {0x00, 0x1C, 0x00}, {0x00, 0x1C, 0x07}, {0x00, 0x1C, 0x0E}, {0x00,
  516. 0x1C,
  517. 0x15},
  518. /* Index 0x7C~0x7F */
  519. {0x00, 0x1C, 0x1C}, {0x00, 0x15, 0x1C}, {0x00, 0x0E, 0x1C}, {0x00,
  520. 0x07,
  521. 0x1C},
  522. /* Index 0x80~0x83 */
  523. {0x0E, 0x0E, 0x1C}, {0x11, 0x0E, 0x1C}, {0x15, 0x0E, 0x1C}, {0x18,
  524. 0x0E,
  525. 0x1C},
  526. /* Index 0x84~0x87 */
  527. {0x1C, 0x0E, 0x1C}, {0x1C, 0x0E, 0x18}, {0x1C, 0x0E, 0x15}, {0x1C,
  528. 0x0E,
  529. 0x11},
  530. /* Index 0x88~0x8B */
  531. {0x1C, 0x0E, 0x0E}, {0x1C, 0x11, 0x0E}, {0x1C, 0x15, 0x0E}, {0x1C,
  532. 0x18,
  533. 0x0E},
  534. /* Index 0x8C~0x8F */
  535. {0x1C, 0x1C, 0x0E}, {0x18, 0x1C, 0x0E}, {0x15, 0x1C, 0x0E}, {0x11,
  536. 0x1C,
  537. 0x0E},
  538. /* Index 0x90~0x93 */
  539. {0x0E, 0x1C, 0x0E}, {0x0E, 0x1C, 0x11}, {0x0E, 0x1C, 0x15}, {0x0E,
  540. 0x1C,
  541. 0x18},
  542. /* Index 0x94~0x97 */
  543. {0x0E, 0x1C, 0x1C}, {0x0E, 0x18, 0x1C}, {0x0E, 0x15, 0x1C}, {0x0E,
  544. 0x11,
  545. 0x1C},
  546. /* Index 0x98~0x9B */
  547. {0x14, 0x14, 0x1C}, {0x16, 0x14, 0x1C}, {0x18, 0x14, 0x1C}, {0x1A,
  548. 0x14,
  549. 0x1C},
  550. /* Index 0x9C~0x9F */
  551. {0x1C, 0x14, 0x1C}, {0x1C, 0x14, 0x1A}, {0x1C, 0x14, 0x18}, {0x1C,
  552. 0x14,
  553. 0x16},
  554. /* Index 0xA0~0xA3 */
  555. {0x1C, 0x14, 0x14}, {0x1C, 0x16, 0x14}, {0x1C, 0x18, 0x14}, {0x1C,
  556. 0x1A,
  557. 0x14},
  558. /* Index 0xA4~0xA7 */
  559. {0x1C, 0x1C, 0x14}, {0x1A, 0x1C, 0x14}, {0x18, 0x1C, 0x14}, {0x16,
  560. 0x1C,
  561. 0x14},
  562. /* Index 0xA8~0xAB */
  563. {0x14, 0x1C, 0x14}, {0x14, 0x1C, 0x16}, {0x14, 0x1C, 0x18}, {0x14,
  564. 0x1C,
  565. 0x1A},
  566. /* Index 0xAC~0xAF */
  567. {0x14, 0x1C, 0x1C}, {0x14, 0x1A, 0x1C}, {0x14, 0x18, 0x1C}, {0x14,
  568. 0x16,
  569. 0x1C},
  570. /* Index 0xB0~0xB3 */
  571. {0x00, 0x00, 0x10}, {0x04, 0x00, 0x10}, {0x08, 0x00, 0x10}, {0x0C,
  572. 0x00,
  573. 0x10},
  574. /* Index 0xB4~0xB7 */
  575. {0x10, 0x00, 0x10}, {0x10, 0x00, 0x0C}, {0x10, 0x00, 0x08}, {0x10,
  576. 0x00,
  577. 0x04},
  578. /* Index 0xB8~0xBB */
  579. {0x10, 0x00, 0x00}, {0x10, 0x04, 0x00}, {0x10, 0x08, 0x00}, {0x10,
  580. 0x0C,
  581. 0x00},
  582. /* Index 0xBC~0xBF */
  583. {0x10, 0x10, 0x00}, {0x0C, 0x10, 0x00}, {0x08, 0x10, 0x00}, {0x04,
  584. 0x10,
  585. 0x00},
  586. /* Index 0xC0~0xC3 */
  587. {0x00, 0x10, 0x00}, {0x00, 0x10, 0x04}, {0x00, 0x10, 0x08}, {0x00,
  588. 0x10,
  589. 0x0C},
  590. /* Index 0xC4~0xC7 */
  591. {0x00, 0x10, 0x10}, {0x00, 0x0C, 0x10}, {0x00, 0x08, 0x10}, {0x00,
  592. 0x04,
  593. 0x10},
  594. /* Index 0xC8~0xCB */
  595. {0x08, 0x08, 0x10}, {0x0A, 0x08, 0x10}, {0x0C, 0x08, 0x10}, {0x0E,
  596. 0x08,
  597. 0x10},
  598. /* Index 0xCC~0xCF */
  599. {0x10, 0x08, 0x10}, {0x10, 0x08, 0x0E}, {0x10, 0x08, 0x0C}, {0x10,
  600. 0x08,
  601. 0x0A},
  602. /* Index 0xD0~0xD3 */
  603. {0x10, 0x08, 0x08}, {0x10, 0x0A, 0x08}, {0x10, 0x0C, 0x08}, {0x10,
  604. 0x0E,
  605. 0x08},
  606. /* Index 0xD4~0xD7 */
  607. {0x10, 0x10, 0x08}, {0x0E, 0x10, 0x08}, {0x0C, 0x10, 0x08}, {0x0A,
  608. 0x10,
  609. 0x08},
  610. /* Index 0xD8~0xDB */
  611. {0x08, 0x10, 0x08}, {0x08, 0x10, 0x0A}, {0x08, 0x10, 0x0C}, {0x08,
  612. 0x10,
  613. 0x0E},
  614. /* Index 0xDC~0xDF */
  615. {0x08, 0x10, 0x10}, {0x08, 0x0E, 0x10}, {0x08, 0x0C, 0x10}, {0x08,
  616. 0x0A,
  617. 0x10},
  618. /* Index 0xE0~0xE3 */
  619. {0x0B, 0x0B, 0x10}, {0x0C, 0x0B, 0x10}, {0x0D, 0x0B, 0x10}, {0x0F,
  620. 0x0B,
  621. 0x10},
  622. /* Index 0xE4~0xE7 */
  623. {0x10, 0x0B, 0x10}, {0x10, 0x0B, 0x0F}, {0x10, 0x0B, 0x0D}, {0x10,
  624. 0x0B,
  625. 0x0C},
  626. /* Index 0xE8~0xEB */
  627. {0x10, 0x0B, 0x0B}, {0x10, 0x0C, 0x0B}, {0x10, 0x0D, 0x0B}, {0x10,
  628. 0x0F,
  629. 0x0B},
  630. /* Index 0xEC~0xEF */
  631. {0x10, 0x10, 0x0B}, {0x0F, 0x10, 0x0B}, {0x0D, 0x10, 0x0B}, {0x0C,
  632. 0x10,
  633. 0x0B},
  634. /* Index 0xF0~0xF3 */
  635. {0x0B, 0x10, 0x0B}, {0x0B, 0x10, 0x0C}, {0x0B, 0x10, 0x0D}, {0x0B,
  636. 0x10,
  637. 0x0F},
  638. /* Index 0xF4~0xF7 */
  639. {0x0B, 0x10, 0x10}, {0x0B, 0x0F, 0x10}, {0x0B, 0x0D, 0x10}, {0x0B,
  640. 0x0C,
  641. 0x10},
  642. /* Index 0xF8~0xFB */
  643. {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00,
  644. 0x00,
  645. 0x00},
  646. /* Index 0xFC~0xFF */
  647. {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00,
  648. 0x00,
  649. 0x00}
  650. };
  651. static struct via_device_mapping device_mapping[] = {
  652. {VIA_LDVP0, "LDVP0"},
  653. {VIA_LDVP1, "LDVP1"},
  654. {VIA_DVP0, "DVP0"},
  655. {VIA_CRT, "CRT"},
  656. {VIA_DVP1, "DVP1"},
  657. {VIA_LVDS1, "LVDS1"},
  658. {VIA_LVDS2, "LVDS2"}
  659. };
  660. static void load_fix_bit_crtc_reg(void);
  661. static void __devinit init_gfx_chip_info(int chip_type);
  662. static void __devinit init_tmds_chip_info(void);
  663. static void __devinit init_lvds_chip_info(void);
  664. static void device_screen_off(void);
  665. static void device_screen_on(void);
  666. static void set_display_channel(void);
  667. static void device_off(void);
  668. static void device_on(void);
  669. static void enable_second_display_channel(void);
  670. static void disable_second_display_channel(void);
  671. void viafb_lock_crt(void)
  672. {
  673. viafb_write_reg_mask(CR11, VIACR, BIT7, BIT7);
  674. }
  675. void viafb_unlock_crt(void)
  676. {
  677. viafb_write_reg_mask(CR11, VIACR, 0, BIT7);
  678. viafb_write_reg_mask(CR47, VIACR, 0, BIT0);
  679. }
  680. static void write_dac_reg(u8 index, u8 r, u8 g, u8 b)
  681. {
  682. outb(index, LUT_INDEX_WRITE);
  683. outb(r, LUT_DATA);
  684. outb(g, LUT_DATA);
  685. outb(b, LUT_DATA);
  686. }
  687. static u32 get_dvi_devices(int output_interface)
  688. {
  689. switch (output_interface) {
  690. case INTERFACE_DVP0:
  691. return VIA_DVP0 | VIA_LDVP0;
  692. case INTERFACE_DVP1:
  693. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
  694. return VIA_LDVP1;
  695. else
  696. return VIA_DVP1;
  697. case INTERFACE_DFP_HIGH:
  698. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
  699. return 0;
  700. else
  701. return VIA_LVDS2 | VIA_DVP0;
  702. case INTERFACE_DFP_LOW:
  703. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
  704. return 0;
  705. else
  706. return VIA_DVP1 | VIA_LVDS1;
  707. case INTERFACE_TMDS:
  708. return VIA_LVDS1;
  709. }
  710. return 0;
  711. }
  712. static u32 get_lcd_devices(int output_interface)
  713. {
  714. switch (output_interface) {
  715. case INTERFACE_DVP0:
  716. return VIA_DVP0;
  717. case INTERFACE_DVP1:
  718. return VIA_DVP1;
  719. case INTERFACE_DFP_HIGH:
  720. return VIA_LVDS2 | VIA_DVP0;
  721. case INTERFACE_DFP_LOW:
  722. return VIA_LVDS1 | VIA_DVP1;
  723. case INTERFACE_DFP:
  724. return VIA_LVDS1 | VIA_LVDS2;
  725. case INTERFACE_LVDS0:
  726. case INTERFACE_LVDS0LVDS1:
  727. return VIA_LVDS1;
  728. case INTERFACE_LVDS1:
  729. return VIA_LVDS2;
  730. }
  731. return 0;
  732. }
  733. /*Set IGA path for each device*/
  734. void viafb_set_iga_path(void)
  735. {
  736. if (viafb_SAMM_ON == 1) {
  737. if (viafb_CRT_ON) {
  738. if (viafb_primary_dev == CRT_Device)
  739. viaparinfo->crt_setting_info->iga_path = IGA1;
  740. else
  741. viaparinfo->crt_setting_info->iga_path = IGA2;
  742. }
  743. if (viafb_DVI_ON) {
  744. if (viafb_primary_dev == DVI_Device)
  745. viaparinfo->tmds_setting_info->iga_path = IGA1;
  746. else
  747. viaparinfo->tmds_setting_info->iga_path = IGA2;
  748. }
  749. if (viafb_LCD_ON) {
  750. if (viafb_primary_dev == LCD_Device) {
  751. if (viafb_dual_fb &&
  752. (viaparinfo->chip_info->gfx_chip_name ==
  753. UNICHROME_CLE266)) {
  754. viaparinfo->
  755. lvds_setting_info->iga_path = IGA2;
  756. viaparinfo->
  757. crt_setting_info->iga_path = IGA1;
  758. viaparinfo->
  759. tmds_setting_info->iga_path = IGA1;
  760. } else
  761. viaparinfo->
  762. lvds_setting_info->iga_path = IGA1;
  763. } else {
  764. viaparinfo->lvds_setting_info->iga_path = IGA2;
  765. }
  766. }
  767. if (viafb_LCD2_ON) {
  768. if (LCD2_Device == viafb_primary_dev)
  769. viaparinfo->lvds_setting_info2->iga_path = IGA1;
  770. else
  771. viaparinfo->lvds_setting_info2->iga_path = IGA2;
  772. }
  773. } else {
  774. viafb_SAMM_ON = 0;
  775. if (viafb_CRT_ON && viafb_LCD_ON) {
  776. viaparinfo->crt_setting_info->iga_path = IGA1;
  777. viaparinfo->lvds_setting_info->iga_path = IGA2;
  778. } else if (viafb_CRT_ON && viafb_DVI_ON) {
  779. viaparinfo->crt_setting_info->iga_path = IGA1;
  780. viaparinfo->tmds_setting_info->iga_path = IGA2;
  781. } else if (viafb_LCD_ON && viafb_DVI_ON) {
  782. viaparinfo->tmds_setting_info->iga_path = IGA1;
  783. viaparinfo->lvds_setting_info->iga_path = IGA2;
  784. } else if (viafb_LCD_ON && viafb_LCD2_ON) {
  785. viaparinfo->lvds_setting_info->iga_path = IGA2;
  786. viaparinfo->lvds_setting_info2->iga_path = IGA2;
  787. } else if (viafb_CRT_ON) {
  788. viaparinfo->crt_setting_info->iga_path = IGA1;
  789. } else if (viafb_LCD_ON) {
  790. viaparinfo->lvds_setting_info->iga_path = IGA2;
  791. } else if (viafb_DVI_ON) {
  792. viaparinfo->tmds_setting_info->iga_path = IGA1;
  793. }
  794. }
  795. viaparinfo->shared->iga1_devices = 0;
  796. viaparinfo->shared->iga2_devices = 0;
  797. if (viafb_CRT_ON) {
  798. if (viaparinfo->crt_setting_info->iga_path == IGA1)
  799. viaparinfo->shared->iga1_devices |= VIA_CRT;
  800. else
  801. viaparinfo->shared->iga2_devices |= VIA_CRT;
  802. }
  803. if (viafb_DVI_ON) {
  804. if (viaparinfo->tmds_setting_info->iga_path == IGA1)
  805. viaparinfo->shared->iga1_devices |= get_dvi_devices(
  806. viaparinfo->chip_info->
  807. tmds_chip_info.output_interface);
  808. else
  809. viaparinfo->shared->iga2_devices |= get_dvi_devices(
  810. viaparinfo->chip_info->
  811. tmds_chip_info.output_interface);
  812. }
  813. if (viafb_LCD_ON) {
  814. if (viaparinfo->lvds_setting_info->iga_path == IGA1)
  815. viaparinfo->shared->iga1_devices |= get_lcd_devices(
  816. viaparinfo->chip_info->
  817. lvds_chip_info.output_interface);
  818. else
  819. viaparinfo->shared->iga2_devices |= get_lcd_devices(
  820. viaparinfo->chip_info->
  821. lvds_chip_info.output_interface);
  822. }
  823. if (viafb_LCD2_ON) {
  824. if (viaparinfo->lvds_setting_info2->iga_path == IGA1)
  825. viaparinfo->shared->iga1_devices |= get_lcd_devices(
  826. viaparinfo->chip_info->
  827. lvds_chip_info2.output_interface);
  828. else
  829. viaparinfo->shared->iga2_devices |= get_lcd_devices(
  830. viaparinfo->chip_info->
  831. lvds_chip_info2.output_interface);
  832. }
  833. }
  834. static void set_color_register(u8 index, u8 red, u8 green, u8 blue)
  835. {
  836. outb(0xFF, 0x3C6); /* bit mask of palette */
  837. outb(index, 0x3C8);
  838. outb(red, 0x3C9);
  839. outb(green, 0x3C9);
  840. outb(blue, 0x3C9);
  841. }
  842. void viafb_set_primary_color_register(u8 index, u8 red, u8 green, u8 blue)
  843. {
  844. viafb_write_reg_mask(0x1A, VIASR, 0x00, 0x01);
  845. set_color_register(index, red, green, blue);
  846. }
  847. void viafb_set_secondary_color_register(u8 index, u8 red, u8 green, u8 blue)
  848. {
  849. viafb_write_reg_mask(0x1A, VIASR, 0x01, 0x01);
  850. set_color_register(index, red, green, blue);
  851. }
  852. static void set_source_common(u8 index, u8 offset, u8 iga)
  853. {
  854. u8 value, mask = 1 << offset;
  855. switch (iga) {
  856. case IGA1:
  857. value = 0x00;
  858. break;
  859. case IGA2:
  860. value = mask;
  861. break;
  862. default:
  863. printk(KERN_WARNING "viafb: Unsupported source: %d\n", iga);
  864. return;
  865. }
  866. via_write_reg_mask(VIACR, index, value, mask);
  867. }
  868. static void set_crt_source(u8 iga)
  869. {
  870. u8 value;
  871. switch (iga) {
  872. case IGA1:
  873. value = 0x00;
  874. break;
  875. case IGA2:
  876. value = 0x40;
  877. break;
  878. default:
  879. printk(KERN_WARNING "viafb: Unsupported source: %d\n", iga);
  880. return;
  881. }
  882. via_write_reg_mask(VIASR, 0x16, value, 0x40);
  883. }
  884. static inline void set_ldvp0_source(u8 iga)
  885. {
  886. set_source_common(0x6C, 7, iga);
  887. }
  888. static inline void set_ldvp1_source(u8 iga)
  889. {
  890. set_source_common(0x93, 7, iga);
  891. }
  892. static inline void set_dvp0_source(u8 iga)
  893. {
  894. set_source_common(0x96, 4, iga);
  895. }
  896. static inline void set_dvp1_source(u8 iga)
  897. {
  898. set_source_common(0x9B, 4, iga);
  899. }
  900. static inline void set_lvds1_source(u8 iga)
  901. {
  902. set_source_common(0x99, 4, iga);
  903. }
  904. static inline void set_lvds2_source(u8 iga)
  905. {
  906. set_source_common(0x97, 4, iga);
  907. }
  908. void via_set_source(u32 devices, u8 iga)
  909. {
  910. if (devices & VIA_LDVP0)
  911. set_ldvp0_source(iga);
  912. if (devices & VIA_LDVP1)
  913. set_ldvp1_source(iga);
  914. if (devices & VIA_DVP0)
  915. set_dvp0_source(iga);
  916. if (devices & VIA_CRT)
  917. set_crt_source(iga);
  918. if (devices & VIA_DVP1)
  919. set_dvp1_source(iga);
  920. if (devices & VIA_LVDS1)
  921. set_lvds1_source(iga);
  922. if (devices & VIA_LVDS2)
  923. set_lvds2_source(iga);
  924. }
  925. static void set_crt_state(u8 state)
  926. {
  927. u8 value;
  928. switch (state) {
  929. case VIA_STATE_ON:
  930. value = 0x00;
  931. break;
  932. case VIA_STATE_STANDBY:
  933. value = 0x10;
  934. break;
  935. case VIA_STATE_SUSPEND:
  936. value = 0x20;
  937. break;
  938. case VIA_STATE_OFF:
  939. value = 0x30;
  940. break;
  941. default:
  942. return;
  943. }
  944. via_write_reg_mask(VIACR, 0x36, value, 0x30);
  945. }
  946. static void set_dvp0_state(u8 state)
  947. {
  948. u8 value;
  949. switch (state) {
  950. case VIA_STATE_ON:
  951. value = 0xC0;
  952. break;
  953. case VIA_STATE_OFF:
  954. value = 0x00;
  955. break;
  956. default:
  957. return;
  958. }
  959. via_write_reg_mask(VIASR, 0x1E, value, 0xC0);
  960. }
  961. static void set_dvp1_state(u8 state)
  962. {
  963. u8 value;
  964. switch (state) {
  965. case VIA_STATE_ON:
  966. value = 0x30;
  967. break;
  968. case VIA_STATE_OFF:
  969. value = 0x00;
  970. break;
  971. default:
  972. return;
  973. }
  974. via_write_reg_mask(VIASR, 0x1E, value, 0x30);
  975. }
  976. static void set_lvds1_state(u8 state)
  977. {
  978. u8 value;
  979. switch (state) {
  980. case VIA_STATE_ON:
  981. value = 0x03;
  982. break;
  983. case VIA_STATE_OFF:
  984. value = 0x00;
  985. break;
  986. default:
  987. return;
  988. }
  989. via_write_reg_mask(VIASR, 0x2A, value, 0x03);
  990. }
  991. static void set_lvds2_state(u8 state)
  992. {
  993. u8 value;
  994. switch (state) {
  995. case VIA_STATE_ON:
  996. value = 0x0C;
  997. break;
  998. case VIA_STATE_OFF:
  999. value = 0x00;
  1000. break;
  1001. default:
  1002. return;
  1003. }
  1004. via_write_reg_mask(VIASR, 0x2A, value, 0x0C);
  1005. }
  1006. void via_set_state(u32 devices, u8 state)
  1007. {
  1008. /*
  1009. TODO: Can we enable/disable these devices? How?
  1010. if (devices & VIA_LDVP0)
  1011. if (devices & VIA_LDVP1)
  1012. */
  1013. if (devices & VIA_DVP0)
  1014. set_dvp0_state(state);
  1015. if (devices & VIA_CRT)
  1016. set_crt_state(state);
  1017. if (devices & VIA_DVP1)
  1018. set_dvp1_state(state);
  1019. if (devices & VIA_LVDS1)
  1020. set_lvds1_state(state);
  1021. if (devices & VIA_LVDS2)
  1022. set_lvds2_state(state);
  1023. }
  1024. void via_set_sync_polarity(u32 devices, u8 polarity)
  1025. {
  1026. if (polarity & ~(VIA_HSYNC_NEGATIVE | VIA_VSYNC_NEGATIVE)) {
  1027. printk(KERN_WARNING "viafb: Unsupported polarity: %d\n",
  1028. polarity);
  1029. return;
  1030. }
  1031. if (devices & VIA_CRT)
  1032. via_write_misc_reg_mask(polarity << 6, 0xC0);
  1033. if (devices & VIA_DVP1)
  1034. via_write_reg_mask(VIACR, 0x9B, polarity << 5, 0x60);
  1035. if (devices & VIA_LVDS1)
  1036. via_write_reg_mask(VIACR, 0x99, polarity << 5, 0x60);
  1037. if (devices & VIA_LVDS2)
  1038. via_write_reg_mask(VIACR, 0x97, polarity << 5, 0x60);
  1039. }
  1040. u32 via_parse_odev(char *input, char **end)
  1041. {
  1042. char *ptr = input;
  1043. u32 odev = 0;
  1044. bool next = true;
  1045. int i, len;
  1046. while (next) {
  1047. next = false;
  1048. for (i = 0; i < ARRAY_SIZE(device_mapping); i++) {
  1049. len = strlen(device_mapping[i].name);
  1050. if (!strncmp(ptr, device_mapping[i].name, len)) {
  1051. odev |= device_mapping[i].device;
  1052. ptr += len;
  1053. if (*ptr == ',') {
  1054. ptr++;
  1055. next = true;
  1056. }
  1057. }
  1058. }
  1059. }
  1060. *end = ptr;
  1061. return odev;
  1062. }
  1063. void via_odev_to_seq(struct seq_file *m, u32 odev)
  1064. {
  1065. int i, count = 0;
  1066. for (i = 0; i < ARRAY_SIZE(device_mapping); i++) {
  1067. if (odev & device_mapping[i].device) {
  1068. if (count > 0)
  1069. seq_putc(m, ',');
  1070. seq_puts(m, device_mapping[i].name);
  1071. count++;
  1072. }
  1073. }
  1074. seq_putc(m, '\n');
  1075. }
  1076. static void load_fix_bit_crtc_reg(void)
  1077. {
  1078. /* always set to 1 */
  1079. viafb_write_reg_mask(CR03, VIACR, 0x80, BIT7);
  1080. /* line compare should set all bits = 1 (extend modes) */
  1081. viafb_write_reg(CR18, VIACR, 0xff);
  1082. /* line compare should set all bits = 1 (extend modes) */
  1083. viafb_write_reg_mask(CR07, VIACR, 0x10, BIT4);
  1084. /* line compare should set all bits = 1 (extend modes) */
  1085. viafb_write_reg_mask(CR09, VIACR, 0x40, BIT6);
  1086. /* line compare should set all bits = 1 (extend modes) */
  1087. viafb_write_reg_mask(CR35, VIACR, 0x10, BIT4);
  1088. /* line compare should set all bits = 1 (extend modes) */
  1089. viafb_write_reg_mask(CR33, VIACR, 0x06, BIT0 + BIT1 + BIT2);
  1090. /*viafb_write_reg_mask(CR32, VIACR, 0x01, BIT0); */
  1091. /* extend mode always set to e3h */
  1092. viafb_write_reg(CR17, VIACR, 0xe3);
  1093. /* extend mode always set to 0h */
  1094. viafb_write_reg(CR08, VIACR, 0x00);
  1095. /* extend mode always set to 0h */
  1096. viafb_write_reg(CR14, VIACR, 0x00);
  1097. /* If K8M800, enable Prefetch Mode. */
  1098. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800)
  1099. || (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K8M890))
  1100. viafb_write_reg_mask(CR33, VIACR, 0x08, BIT3);
  1101. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
  1102. && (viaparinfo->chip_info->gfx_chip_revision == CLE266_REVISION_AX))
  1103. viafb_write_reg_mask(SR1A, VIASR, 0x02, BIT1);
  1104. }
  1105. void viafb_load_reg(int timing_value, int viafb_load_reg_num,
  1106. struct io_register *reg,
  1107. int io_type)
  1108. {
  1109. int reg_mask;
  1110. int bit_num = 0;
  1111. int data;
  1112. int i, j;
  1113. int shift_next_reg;
  1114. int start_index, end_index, cr_index;
  1115. u16 get_bit;
  1116. for (i = 0; i < viafb_load_reg_num; i++) {
  1117. reg_mask = 0;
  1118. data = 0;
  1119. start_index = reg[i].start_bit;
  1120. end_index = reg[i].end_bit;
  1121. cr_index = reg[i].io_addr;
  1122. shift_next_reg = bit_num;
  1123. for (j = start_index; j <= end_index; j++) {
  1124. /*if (bit_num==8) timing_value = timing_value >>8; */
  1125. reg_mask = reg_mask | (BIT0 << j);
  1126. get_bit = (timing_value & (BIT0 << bit_num));
  1127. data =
  1128. data | ((get_bit >> shift_next_reg) << start_index);
  1129. bit_num++;
  1130. }
  1131. if (io_type == VIACR)
  1132. viafb_write_reg_mask(cr_index, VIACR, data, reg_mask);
  1133. else
  1134. viafb_write_reg_mask(cr_index, VIASR, data, reg_mask);
  1135. }
  1136. }
  1137. /* Write Registers */
  1138. void viafb_write_regx(struct io_reg RegTable[], int ItemNum)
  1139. {
  1140. int i;
  1141. /*DEBUG_MSG(KERN_INFO "Table Size : %x!!\n",ItemNum ); */
  1142. for (i = 0; i < ItemNum; i++)
  1143. via_write_reg_mask(RegTable[i].port, RegTable[i].index,
  1144. RegTable[i].value, RegTable[i].mask);
  1145. }
  1146. void viafb_load_fetch_count_reg(int h_addr, int bpp_byte, int set_iga)
  1147. {
  1148. int reg_value;
  1149. int viafb_load_reg_num;
  1150. struct io_register *reg = NULL;
  1151. switch (set_iga) {
  1152. case IGA1:
  1153. reg_value = IGA1_FETCH_COUNT_FORMULA(h_addr, bpp_byte);
  1154. viafb_load_reg_num = fetch_count_reg.
  1155. iga1_fetch_count_reg.reg_num;
  1156. reg = fetch_count_reg.iga1_fetch_count_reg.reg;
  1157. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1158. break;
  1159. case IGA2:
  1160. reg_value = IGA2_FETCH_COUNT_FORMULA(h_addr, bpp_byte);
  1161. viafb_load_reg_num = fetch_count_reg.
  1162. iga2_fetch_count_reg.reg_num;
  1163. reg = fetch_count_reg.iga2_fetch_count_reg.reg;
  1164. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1165. break;
  1166. }
  1167. }
  1168. void viafb_load_FIFO_reg(int set_iga, int hor_active, int ver_active)
  1169. {
  1170. int reg_value;
  1171. int viafb_load_reg_num;
  1172. struct io_register *reg = NULL;
  1173. int iga1_fifo_max_depth = 0, iga1_fifo_threshold =
  1174. 0, iga1_fifo_high_threshold = 0, iga1_display_queue_expire_num = 0;
  1175. int iga2_fifo_max_depth = 0, iga2_fifo_threshold =
  1176. 0, iga2_fifo_high_threshold = 0, iga2_display_queue_expire_num = 0;
  1177. if (set_iga == IGA1) {
  1178. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800) {
  1179. iga1_fifo_max_depth = K800_IGA1_FIFO_MAX_DEPTH;
  1180. iga1_fifo_threshold = K800_IGA1_FIFO_THRESHOLD;
  1181. iga1_fifo_high_threshold =
  1182. K800_IGA1_FIFO_HIGH_THRESHOLD;
  1183. /* If resolution > 1280x1024, expire length = 64, else
  1184. expire length = 128 */
  1185. if ((hor_active > 1280) && (ver_active > 1024))
  1186. iga1_display_queue_expire_num = 16;
  1187. else
  1188. iga1_display_queue_expire_num =
  1189. K800_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1190. }
  1191. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_PM800) {
  1192. iga1_fifo_max_depth = P880_IGA1_FIFO_MAX_DEPTH;
  1193. iga1_fifo_threshold = P880_IGA1_FIFO_THRESHOLD;
  1194. iga1_fifo_high_threshold =
  1195. P880_IGA1_FIFO_HIGH_THRESHOLD;
  1196. iga1_display_queue_expire_num =
  1197. P880_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1198. /* If resolution > 1280x1024, expire length = 64, else
  1199. expire length = 128 */
  1200. if ((hor_active > 1280) && (ver_active > 1024))
  1201. iga1_display_queue_expire_num = 16;
  1202. else
  1203. iga1_display_queue_expire_num =
  1204. P880_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1205. }
  1206. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CN700) {
  1207. iga1_fifo_max_depth = CN700_IGA1_FIFO_MAX_DEPTH;
  1208. iga1_fifo_threshold = CN700_IGA1_FIFO_THRESHOLD;
  1209. iga1_fifo_high_threshold =
  1210. CN700_IGA1_FIFO_HIGH_THRESHOLD;
  1211. /* If resolution > 1280x1024, expire length = 64,
  1212. else expire length = 128 */
  1213. if ((hor_active > 1280) && (ver_active > 1024))
  1214. iga1_display_queue_expire_num = 16;
  1215. else
  1216. iga1_display_queue_expire_num =
  1217. CN700_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1218. }
  1219. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  1220. iga1_fifo_max_depth = CX700_IGA1_FIFO_MAX_DEPTH;
  1221. iga1_fifo_threshold = CX700_IGA1_FIFO_THRESHOLD;
  1222. iga1_fifo_high_threshold =
  1223. CX700_IGA1_FIFO_HIGH_THRESHOLD;
  1224. iga1_display_queue_expire_num =
  1225. CX700_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1226. }
  1227. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K8M890) {
  1228. iga1_fifo_max_depth = K8M890_IGA1_FIFO_MAX_DEPTH;
  1229. iga1_fifo_threshold = K8M890_IGA1_FIFO_THRESHOLD;
  1230. iga1_fifo_high_threshold =
  1231. K8M890_IGA1_FIFO_HIGH_THRESHOLD;
  1232. iga1_display_queue_expire_num =
  1233. K8M890_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1234. }
  1235. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M890) {
  1236. iga1_fifo_max_depth = P4M890_IGA1_FIFO_MAX_DEPTH;
  1237. iga1_fifo_threshold = P4M890_IGA1_FIFO_THRESHOLD;
  1238. iga1_fifo_high_threshold =
  1239. P4M890_IGA1_FIFO_HIGH_THRESHOLD;
  1240. iga1_display_queue_expire_num =
  1241. P4M890_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1242. }
  1243. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M900) {
  1244. iga1_fifo_max_depth = P4M900_IGA1_FIFO_MAX_DEPTH;
  1245. iga1_fifo_threshold = P4M900_IGA1_FIFO_THRESHOLD;
  1246. iga1_fifo_high_threshold =
  1247. P4M900_IGA1_FIFO_HIGH_THRESHOLD;
  1248. iga1_display_queue_expire_num =
  1249. P4M900_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1250. }
  1251. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX800) {
  1252. iga1_fifo_max_depth = VX800_IGA1_FIFO_MAX_DEPTH;
  1253. iga1_fifo_threshold = VX800_IGA1_FIFO_THRESHOLD;
  1254. iga1_fifo_high_threshold =
  1255. VX800_IGA1_FIFO_HIGH_THRESHOLD;
  1256. iga1_display_queue_expire_num =
  1257. VX800_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1258. }
  1259. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX855) {
  1260. iga1_fifo_max_depth = VX855_IGA1_FIFO_MAX_DEPTH;
  1261. iga1_fifo_threshold = VX855_IGA1_FIFO_THRESHOLD;
  1262. iga1_fifo_high_threshold =
  1263. VX855_IGA1_FIFO_HIGH_THRESHOLD;
  1264. iga1_display_queue_expire_num =
  1265. VX855_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1266. }
  1267. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX900) {
  1268. iga1_fifo_max_depth = VX900_IGA1_FIFO_MAX_DEPTH;
  1269. iga1_fifo_threshold = VX900_IGA1_FIFO_THRESHOLD;
  1270. iga1_fifo_high_threshold =
  1271. VX900_IGA1_FIFO_HIGH_THRESHOLD;
  1272. iga1_display_queue_expire_num =
  1273. VX900_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1274. }
  1275. /* Set Display FIFO Depath Select */
  1276. reg_value = IGA1_FIFO_DEPTH_SELECT_FORMULA(iga1_fifo_max_depth);
  1277. viafb_load_reg_num =
  1278. display_fifo_depth_reg.iga1_fifo_depth_select_reg.reg_num;
  1279. reg = display_fifo_depth_reg.iga1_fifo_depth_select_reg.reg;
  1280. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1281. /* Set Display FIFO Threshold Select */
  1282. reg_value = IGA1_FIFO_THRESHOLD_FORMULA(iga1_fifo_threshold);
  1283. viafb_load_reg_num =
  1284. fifo_threshold_select_reg.
  1285. iga1_fifo_threshold_select_reg.reg_num;
  1286. reg =
  1287. fifo_threshold_select_reg.
  1288. iga1_fifo_threshold_select_reg.reg;
  1289. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1290. /* Set FIFO High Threshold Select */
  1291. reg_value =
  1292. IGA1_FIFO_HIGH_THRESHOLD_FORMULA(iga1_fifo_high_threshold);
  1293. viafb_load_reg_num =
  1294. fifo_high_threshold_select_reg.
  1295. iga1_fifo_high_threshold_select_reg.reg_num;
  1296. reg =
  1297. fifo_high_threshold_select_reg.
  1298. iga1_fifo_high_threshold_select_reg.reg;
  1299. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1300. /* Set Display Queue Expire Num */
  1301. reg_value =
  1302. IGA1_DISPLAY_QUEUE_EXPIRE_NUM_FORMULA
  1303. (iga1_display_queue_expire_num);
  1304. viafb_load_reg_num =
  1305. display_queue_expire_num_reg.
  1306. iga1_display_queue_expire_num_reg.reg_num;
  1307. reg =
  1308. display_queue_expire_num_reg.
  1309. iga1_display_queue_expire_num_reg.reg;
  1310. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1311. } else {
  1312. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800) {
  1313. iga2_fifo_max_depth = K800_IGA2_FIFO_MAX_DEPTH;
  1314. iga2_fifo_threshold = K800_IGA2_FIFO_THRESHOLD;
  1315. iga2_fifo_high_threshold =
  1316. K800_IGA2_FIFO_HIGH_THRESHOLD;
  1317. /* If resolution > 1280x1024, expire length = 64,
  1318. else expire length = 128 */
  1319. if ((hor_active > 1280) && (ver_active > 1024))
  1320. iga2_display_queue_expire_num = 16;
  1321. else
  1322. iga2_display_queue_expire_num =
  1323. K800_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1324. }
  1325. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_PM800) {
  1326. iga2_fifo_max_depth = P880_IGA2_FIFO_MAX_DEPTH;
  1327. iga2_fifo_threshold = P880_IGA2_FIFO_THRESHOLD;
  1328. iga2_fifo_high_threshold =
  1329. P880_IGA2_FIFO_HIGH_THRESHOLD;
  1330. /* If resolution > 1280x1024, expire length = 64,
  1331. else expire length = 128 */
  1332. if ((hor_active > 1280) && (ver_active > 1024))
  1333. iga2_display_queue_expire_num = 16;
  1334. else
  1335. iga2_display_queue_expire_num =
  1336. P880_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1337. }
  1338. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CN700) {
  1339. iga2_fifo_max_depth = CN700_IGA2_FIFO_MAX_DEPTH;
  1340. iga2_fifo_threshold = CN700_IGA2_FIFO_THRESHOLD;
  1341. iga2_fifo_high_threshold =
  1342. CN700_IGA2_FIFO_HIGH_THRESHOLD;
  1343. /* If resolution > 1280x1024, expire length = 64,
  1344. else expire length = 128 */
  1345. if ((hor_active > 1280) && (ver_active > 1024))
  1346. iga2_display_queue_expire_num = 16;
  1347. else
  1348. iga2_display_queue_expire_num =
  1349. CN700_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1350. }
  1351. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  1352. iga2_fifo_max_depth = CX700_IGA2_FIFO_MAX_DEPTH;
  1353. iga2_fifo_threshold = CX700_IGA2_FIFO_THRESHOLD;
  1354. iga2_fifo_high_threshold =
  1355. CX700_IGA2_FIFO_HIGH_THRESHOLD;
  1356. iga2_display_queue_expire_num =
  1357. CX700_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1358. }
  1359. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K8M890) {
  1360. iga2_fifo_max_depth = K8M890_IGA2_FIFO_MAX_DEPTH;
  1361. iga2_fifo_threshold = K8M890_IGA2_FIFO_THRESHOLD;
  1362. iga2_fifo_high_threshold =
  1363. K8M890_IGA2_FIFO_HIGH_THRESHOLD;
  1364. iga2_display_queue_expire_num =
  1365. K8M890_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1366. }
  1367. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M890) {
  1368. iga2_fifo_max_depth = P4M890_IGA2_FIFO_MAX_DEPTH;
  1369. iga2_fifo_threshold = P4M890_IGA2_FIFO_THRESHOLD;
  1370. iga2_fifo_high_threshold =
  1371. P4M890_IGA2_FIFO_HIGH_THRESHOLD;
  1372. iga2_display_queue_expire_num =
  1373. P4M890_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1374. }
  1375. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M900) {
  1376. iga2_fifo_max_depth = P4M900_IGA2_FIFO_MAX_DEPTH;
  1377. iga2_fifo_threshold = P4M900_IGA2_FIFO_THRESHOLD;
  1378. iga2_fifo_high_threshold =
  1379. P4M900_IGA2_FIFO_HIGH_THRESHOLD;
  1380. iga2_display_queue_expire_num =
  1381. P4M900_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1382. }
  1383. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX800) {
  1384. iga2_fifo_max_depth = VX800_IGA2_FIFO_MAX_DEPTH;
  1385. iga2_fifo_threshold = VX800_IGA2_FIFO_THRESHOLD;
  1386. iga2_fifo_high_threshold =
  1387. VX800_IGA2_FIFO_HIGH_THRESHOLD;
  1388. iga2_display_queue_expire_num =
  1389. VX800_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1390. }
  1391. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX855) {
  1392. iga2_fifo_max_depth = VX855_IGA2_FIFO_MAX_DEPTH;
  1393. iga2_fifo_threshold = VX855_IGA2_FIFO_THRESHOLD;
  1394. iga2_fifo_high_threshold =
  1395. VX855_IGA2_FIFO_HIGH_THRESHOLD;
  1396. iga2_display_queue_expire_num =
  1397. VX855_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1398. }
  1399. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX900) {
  1400. iga2_fifo_max_depth = VX900_IGA2_FIFO_MAX_DEPTH;
  1401. iga2_fifo_threshold = VX900_IGA2_FIFO_THRESHOLD;
  1402. iga2_fifo_high_threshold =
  1403. VX900_IGA2_FIFO_HIGH_THRESHOLD;
  1404. iga2_display_queue_expire_num =
  1405. VX900_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1406. }
  1407. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800) {
  1408. /* Set Display FIFO Depath Select */
  1409. reg_value =
  1410. IGA2_FIFO_DEPTH_SELECT_FORMULA(iga2_fifo_max_depth)
  1411. - 1;
  1412. /* Patch LCD in IGA2 case */
  1413. viafb_load_reg_num =
  1414. display_fifo_depth_reg.
  1415. iga2_fifo_depth_select_reg.reg_num;
  1416. reg =
  1417. display_fifo_depth_reg.
  1418. iga2_fifo_depth_select_reg.reg;
  1419. viafb_load_reg(reg_value,
  1420. viafb_load_reg_num, reg, VIACR);
  1421. } else {
  1422. /* Set Display FIFO Depath Select */
  1423. reg_value =
  1424. IGA2_FIFO_DEPTH_SELECT_FORMULA(iga2_fifo_max_depth);
  1425. viafb_load_reg_num =
  1426. display_fifo_depth_reg.
  1427. iga2_fifo_depth_select_reg.reg_num;
  1428. reg =
  1429. display_fifo_depth_reg.
  1430. iga2_fifo_depth_select_reg.reg;
  1431. viafb_load_reg(reg_value,
  1432. viafb_load_reg_num, reg, VIACR);
  1433. }
  1434. /* Set Display FIFO Threshold Select */
  1435. reg_value = IGA2_FIFO_THRESHOLD_FORMULA(iga2_fifo_threshold);
  1436. viafb_load_reg_num =
  1437. fifo_threshold_select_reg.
  1438. iga2_fifo_threshold_select_reg.reg_num;
  1439. reg =
  1440. fifo_threshold_select_reg.
  1441. iga2_fifo_threshold_select_reg.reg;
  1442. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1443. /* Set FIFO High Threshold Select */
  1444. reg_value =
  1445. IGA2_FIFO_HIGH_THRESHOLD_FORMULA(iga2_fifo_high_threshold);
  1446. viafb_load_reg_num =
  1447. fifo_high_threshold_select_reg.
  1448. iga2_fifo_high_threshold_select_reg.reg_num;
  1449. reg =
  1450. fifo_high_threshold_select_reg.
  1451. iga2_fifo_high_threshold_select_reg.reg;
  1452. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1453. /* Set Display Queue Expire Num */
  1454. reg_value =
  1455. IGA2_DISPLAY_QUEUE_EXPIRE_NUM_FORMULA
  1456. (iga2_display_queue_expire_num);
  1457. viafb_load_reg_num =
  1458. display_queue_expire_num_reg.
  1459. iga2_display_queue_expire_num_reg.reg_num;
  1460. reg =
  1461. display_queue_expire_num_reg.
  1462. iga2_display_queue_expire_num_reg.reg;
  1463. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1464. }
  1465. }
  1466. static u32 cle266_encode_pll(struct pll_config pll)
  1467. {
  1468. return (pll.multiplier << 8)
  1469. | (pll.rshift << 6)
  1470. | pll.divisor;
  1471. }
  1472. static u32 k800_encode_pll(struct pll_config pll)
  1473. {
  1474. return ((pll.divisor - 2) << 16)
  1475. | (pll.rshift << 10)
  1476. | (pll.multiplier - 2);
  1477. }
  1478. static u32 vx855_encode_pll(struct pll_config pll)
  1479. {
  1480. return (pll.divisor << 16)
  1481. | (pll.rshift << 10)
  1482. | pll.multiplier;
  1483. }
  1484. static inline u32 get_pll_internal_frequency(u32 ref_freq,
  1485. struct pll_config pll)
  1486. {
  1487. return ref_freq / pll.divisor * pll.multiplier;
  1488. }
  1489. static inline u32 get_pll_output_frequency(u32 ref_freq, struct pll_config pll)
  1490. {
  1491. return get_pll_internal_frequency(ref_freq, pll)>>pll.rshift;
  1492. }
  1493. static struct pll_config get_pll_config(struct pll_config *config, int size,
  1494. int clk)
  1495. {
  1496. struct pll_config best = config[0];
  1497. const u32 f0 = 14318180; /* X1 frequency */
  1498. int i;
  1499. for (i = 1; i < size; i++) {
  1500. if (abs(get_pll_output_frequency(f0, config[i]) - clk)
  1501. < abs(get_pll_output_frequency(f0, best) - clk))
  1502. best = config[i];
  1503. }
  1504. return best;
  1505. }
  1506. u32 viafb_get_clk_value(int clk)
  1507. {
  1508. u32 value = 0;
  1509. switch (viaparinfo->chip_info->gfx_chip_name) {
  1510. case UNICHROME_CLE266:
  1511. case UNICHROME_K400:
  1512. value = cle266_encode_pll(get_pll_config(cle266_pll_config,
  1513. ARRAY_SIZE(cle266_pll_config), clk));
  1514. break;
  1515. case UNICHROME_K800:
  1516. case UNICHROME_PM800:
  1517. case UNICHROME_CN700:
  1518. value = k800_encode_pll(get_pll_config(k800_pll_config,
  1519. ARRAY_SIZE(k800_pll_config), clk));
  1520. break;
  1521. case UNICHROME_CX700:
  1522. case UNICHROME_CN750:
  1523. case UNICHROME_K8M890:
  1524. case UNICHROME_P4M890:
  1525. case UNICHROME_P4M900:
  1526. case UNICHROME_VX800:
  1527. value = k800_encode_pll(get_pll_config(cx700_pll_config,
  1528. ARRAY_SIZE(cx700_pll_config), clk));
  1529. break;
  1530. case UNICHROME_VX855:
  1531. case UNICHROME_VX900:
  1532. value = vx855_encode_pll(get_pll_config(vx855_pll_config,
  1533. ARRAY_SIZE(vx855_pll_config), clk));
  1534. break;
  1535. }
  1536. return value;
  1537. }
  1538. /* Set VCLK*/
  1539. void viafb_set_vclock(u32 clk, int set_iga)
  1540. {
  1541. /* H.W. Reset : ON */
  1542. viafb_write_reg_mask(CR17, VIACR, 0x00, BIT7);
  1543. if (set_iga == IGA1) {
  1544. /* Change D,N FOR VCLK */
  1545. switch (viaparinfo->chip_info->gfx_chip_name) {
  1546. case UNICHROME_CLE266:
  1547. case UNICHROME_K400:
  1548. via_write_reg(VIASR, SR46, (clk & 0x00FF));
  1549. via_write_reg(VIASR, SR47, (clk & 0xFF00) >> 8);
  1550. break;
  1551. case UNICHROME_K800:
  1552. case UNICHROME_PM800:
  1553. case UNICHROME_CN700:
  1554. case UNICHROME_CX700:
  1555. case UNICHROME_CN750:
  1556. case UNICHROME_K8M890:
  1557. case UNICHROME_P4M890:
  1558. case UNICHROME_P4M900:
  1559. case UNICHROME_VX800:
  1560. case UNICHROME_VX855:
  1561. case UNICHROME_VX900:
  1562. via_write_reg(VIASR, SR44, (clk & 0x0000FF));
  1563. via_write_reg(VIASR, SR45, (clk & 0x00FF00) >> 8);
  1564. via_write_reg(VIASR, SR46, (clk & 0xFF0000) >> 16);
  1565. break;
  1566. }
  1567. }
  1568. if (set_iga == IGA2) {
  1569. /* Change D,N FOR LCK */
  1570. switch (viaparinfo->chip_info->gfx_chip_name) {
  1571. case UNICHROME_CLE266:
  1572. case UNICHROME_K400:
  1573. via_write_reg(VIASR, SR44, (clk & 0x00FF));
  1574. via_write_reg(VIASR, SR45, (clk & 0xFF00) >> 8);
  1575. break;
  1576. case UNICHROME_K800:
  1577. case UNICHROME_PM800:
  1578. case UNICHROME_CN700:
  1579. case UNICHROME_CX700:
  1580. case UNICHROME_CN750:
  1581. case UNICHROME_K8M890:
  1582. case UNICHROME_P4M890:
  1583. case UNICHROME_P4M900:
  1584. case UNICHROME_VX800:
  1585. case UNICHROME_VX855:
  1586. case UNICHROME_VX900:
  1587. via_write_reg(VIASR, SR4A, (clk & 0x0000FF));
  1588. via_write_reg(VIASR, SR4B, (clk & 0x00FF00) >> 8);
  1589. via_write_reg(VIASR, SR4C, (clk & 0xFF0000) >> 16);
  1590. break;
  1591. }
  1592. }
  1593. /* H.W. Reset : OFF */
  1594. viafb_write_reg_mask(CR17, VIACR, 0x80, BIT7);
  1595. /* Reset PLL */
  1596. if (set_iga == IGA1) {
  1597. viafb_write_reg_mask(SR40, VIASR, 0x02, BIT1);
  1598. viafb_write_reg_mask(SR40, VIASR, 0x00, BIT1);
  1599. }
  1600. if (set_iga == IGA2) {
  1601. viafb_write_reg_mask(SR40, VIASR, 0x04, BIT2);
  1602. viafb_write_reg_mask(SR40, VIASR, 0x00, BIT2);
  1603. }
  1604. /* Fire! */
  1605. via_write_misc_reg_mask(0x0C, 0x0C); /* select external clock */
  1606. }
  1607. void viafb_load_crtc_timing(struct display_timing device_timing,
  1608. int set_iga)
  1609. {
  1610. int i;
  1611. int viafb_load_reg_num = 0;
  1612. int reg_value = 0;
  1613. struct io_register *reg = NULL;
  1614. viafb_unlock_crt();
  1615. for (i = 0; i < 12; i++) {
  1616. if (set_iga == IGA1) {
  1617. switch (i) {
  1618. case H_TOTAL_INDEX:
  1619. reg_value =
  1620. IGA1_HOR_TOTAL_FORMULA(device_timing.
  1621. hor_total);
  1622. viafb_load_reg_num =
  1623. iga1_crtc_reg.hor_total.reg_num;
  1624. reg = iga1_crtc_reg.hor_total.reg;
  1625. break;
  1626. case H_ADDR_INDEX:
  1627. reg_value =
  1628. IGA1_HOR_ADDR_FORMULA(device_timing.
  1629. hor_addr);
  1630. viafb_load_reg_num =
  1631. iga1_crtc_reg.hor_addr.reg_num;
  1632. reg = iga1_crtc_reg.hor_addr.reg;
  1633. break;
  1634. case H_BLANK_START_INDEX:
  1635. reg_value =
  1636. IGA1_HOR_BLANK_START_FORMULA
  1637. (device_timing.hor_blank_start);
  1638. viafb_load_reg_num =
  1639. iga1_crtc_reg.hor_blank_start.reg_num;
  1640. reg = iga1_crtc_reg.hor_blank_start.reg;
  1641. break;
  1642. case H_BLANK_END_INDEX:
  1643. reg_value =
  1644. IGA1_HOR_BLANK_END_FORMULA
  1645. (device_timing.hor_blank_start,
  1646. device_timing.hor_blank_end);
  1647. viafb_load_reg_num =
  1648. iga1_crtc_reg.hor_blank_end.reg_num;
  1649. reg = iga1_crtc_reg.hor_blank_end.reg;
  1650. break;
  1651. case H_SYNC_START_INDEX:
  1652. reg_value =
  1653. IGA1_HOR_SYNC_START_FORMULA
  1654. (device_timing.hor_sync_start);
  1655. viafb_load_reg_num =
  1656. iga1_crtc_reg.hor_sync_start.reg_num;
  1657. reg = iga1_crtc_reg.hor_sync_start.reg;
  1658. break;
  1659. case H_SYNC_END_INDEX:
  1660. reg_value =
  1661. IGA1_HOR_SYNC_END_FORMULA
  1662. (device_timing.hor_sync_start,
  1663. device_timing.hor_sync_end);
  1664. viafb_load_reg_num =
  1665. iga1_crtc_reg.hor_sync_end.reg_num;
  1666. reg = iga1_crtc_reg.hor_sync_end.reg;
  1667. break;
  1668. case V_TOTAL_INDEX:
  1669. reg_value =
  1670. IGA1_VER_TOTAL_FORMULA(device_timing.
  1671. ver_total);
  1672. viafb_load_reg_num =
  1673. iga1_crtc_reg.ver_total.reg_num;
  1674. reg = iga1_crtc_reg.ver_total.reg;
  1675. break;
  1676. case V_ADDR_INDEX:
  1677. reg_value =
  1678. IGA1_VER_ADDR_FORMULA(device_timing.
  1679. ver_addr);
  1680. viafb_load_reg_num =
  1681. iga1_crtc_reg.ver_addr.reg_num;
  1682. reg = iga1_crtc_reg.ver_addr.reg;
  1683. break;
  1684. case V_BLANK_START_INDEX:
  1685. reg_value =
  1686. IGA1_VER_BLANK_START_FORMULA
  1687. (device_timing.ver_blank_start);
  1688. viafb_load_reg_num =
  1689. iga1_crtc_reg.ver_blank_start.reg_num;
  1690. reg = iga1_crtc_reg.ver_blank_start.reg;
  1691. break;
  1692. case V_BLANK_END_INDEX:
  1693. reg_value =
  1694. IGA1_VER_BLANK_END_FORMULA
  1695. (device_timing.ver_blank_start,
  1696. device_timing.ver_blank_end);
  1697. viafb_load_reg_num =
  1698. iga1_crtc_reg.ver_blank_end.reg_num;
  1699. reg = iga1_crtc_reg.ver_blank_end.reg;
  1700. break;
  1701. case V_SYNC_START_INDEX:
  1702. reg_value =
  1703. IGA1_VER_SYNC_START_FORMULA
  1704. (device_timing.ver_sync_start);
  1705. viafb_load_reg_num =
  1706. iga1_crtc_reg.ver_sync_start.reg_num;
  1707. reg = iga1_crtc_reg.ver_sync_start.reg;
  1708. break;
  1709. case V_SYNC_END_INDEX:
  1710. reg_value =
  1711. IGA1_VER_SYNC_END_FORMULA
  1712. (device_timing.ver_sync_start,
  1713. device_timing.ver_sync_end);
  1714. viafb_load_reg_num =
  1715. iga1_crtc_reg.ver_sync_end.reg_num;
  1716. reg = iga1_crtc_reg.ver_sync_end.reg;
  1717. break;
  1718. }
  1719. }
  1720. if (set_iga == IGA2) {
  1721. switch (i) {
  1722. case H_TOTAL_INDEX:
  1723. reg_value =
  1724. IGA2_HOR_TOTAL_FORMULA(device_timing.
  1725. hor_total);
  1726. viafb_load_reg_num =
  1727. iga2_crtc_reg.hor_total.reg_num;
  1728. reg = iga2_crtc_reg.hor_total.reg;
  1729. break;
  1730. case H_ADDR_INDEX:
  1731. reg_value =
  1732. IGA2_HOR_ADDR_FORMULA(device_timing.
  1733. hor_addr);
  1734. viafb_load_reg_num =
  1735. iga2_crtc_reg.hor_addr.reg_num;
  1736. reg = iga2_crtc_reg.hor_addr.reg;
  1737. break;
  1738. case H_BLANK_START_INDEX:
  1739. reg_value =
  1740. IGA2_HOR_BLANK_START_FORMULA
  1741. (device_timing.hor_blank_start);
  1742. viafb_load_reg_num =
  1743. iga2_crtc_reg.hor_blank_start.reg_num;
  1744. reg = iga2_crtc_reg.hor_blank_start.reg;
  1745. break;
  1746. case H_BLANK_END_INDEX:
  1747. reg_value =
  1748. IGA2_HOR_BLANK_END_FORMULA
  1749. (device_timing.hor_blank_start,
  1750. device_timing.hor_blank_end);
  1751. viafb_load_reg_num =
  1752. iga2_crtc_reg.hor_blank_end.reg_num;
  1753. reg = iga2_crtc_reg.hor_blank_end.reg;
  1754. break;
  1755. case H_SYNC_START_INDEX:
  1756. reg_value =
  1757. IGA2_HOR_SYNC_START_FORMULA
  1758. (device_timing.hor_sync_start);
  1759. if (UNICHROME_CN700 <=
  1760. viaparinfo->chip_info->gfx_chip_name)
  1761. viafb_load_reg_num =
  1762. iga2_crtc_reg.hor_sync_start.
  1763. reg_num;
  1764. else
  1765. viafb_load_reg_num = 3;
  1766. reg = iga2_crtc_reg.hor_sync_start.reg;
  1767. break;
  1768. case H_SYNC_END_INDEX:
  1769. reg_value =
  1770. IGA2_HOR_SYNC_END_FORMULA
  1771. (device_timing.hor_sync_start,
  1772. device_timing.hor_sync_end);
  1773. viafb_load_reg_num =
  1774. iga2_crtc_reg.hor_sync_end.reg_num;
  1775. reg = iga2_crtc_reg.hor_sync_end.reg;
  1776. break;
  1777. case V_TOTAL_INDEX:
  1778. reg_value =
  1779. IGA2_VER_TOTAL_FORMULA(device_timing.
  1780. ver_total);
  1781. viafb_load_reg_num =
  1782. iga2_crtc_reg.ver_total.reg_num;
  1783. reg = iga2_crtc_reg.ver_total.reg;
  1784. break;
  1785. case V_ADDR_INDEX:
  1786. reg_value =
  1787. IGA2_VER_ADDR_FORMULA(device_timing.
  1788. ver_addr);
  1789. viafb_load_reg_num =
  1790. iga2_crtc_reg.ver_addr.reg_num;
  1791. reg = iga2_crtc_reg.ver_addr.reg;
  1792. break;
  1793. case V_BLANK_START_INDEX:
  1794. reg_value =
  1795. IGA2_VER_BLANK_START_FORMULA
  1796. (device_timing.ver_blank_start);
  1797. viafb_load_reg_num =
  1798. iga2_crtc_reg.ver_blank_start.reg_num;
  1799. reg = iga2_crtc_reg.ver_blank_start.reg;
  1800. break;
  1801. case V_BLANK_END_INDEX:
  1802. reg_value =
  1803. IGA2_VER_BLANK_END_FORMULA
  1804. (device_timing.ver_blank_start,
  1805. device_timing.ver_blank_end);
  1806. viafb_load_reg_num =
  1807. iga2_crtc_reg.ver_blank_end.reg_num;
  1808. reg = iga2_crtc_reg.ver_blank_end.reg;
  1809. break;
  1810. case V_SYNC_START_INDEX:
  1811. reg_value =
  1812. IGA2_VER_SYNC_START_FORMULA
  1813. (device_timing.ver_sync_start);
  1814. viafb_load_reg_num =
  1815. iga2_crtc_reg.ver_sync_start.reg_num;
  1816. reg = iga2_crtc_reg.ver_sync_start.reg;
  1817. break;
  1818. case V_SYNC_END_INDEX:
  1819. reg_value =
  1820. IGA2_VER_SYNC_END_FORMULA
  1821. (device_timing.ver_sync_start,
  1822. device_timing.ver_sync_end);
  1823. viafb_load_reg_num =
  1824. iga2_crtc_reg.ver_sync_end.reg_num;
  1825. reg = iga2_crtc_reg.ver_sync_end.reg;
  1826. break;
  1827. }
  1828. }
  1829. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1830. }
  1831. viafb_lock_crt();
  1832. }
  1833. void viafb_fill_crtc_timing(struct crt_mode_table *crt_table,
  1834. struct VideoModeTable *video_mode, int bpp_byte, int set_iga)
  1835. {
  1836. struct display_timing crt_reg;
  1837. int i;
  1838. int index = 0;
  1839. int h_addr, v_addr;
  1840. u32 pll_D_N, clock;
  1841. for (i = 0; i < video_mode->mode_array; i++) {
  1842. index = i;
  1843. if (crt_table[i].refresh_rate == viaparinfo->
  1844. crt_setting_info->refresh_rate)
  1845. break;
  1846. }
  1847. crt_reg = crt_table[index].crtc;
  1848. /* Mode 640x480 has border, but LCD/DFP didn't have border. */
  1849. /* So we would delete border. */
  1850. if ((viafb_LCD_ON | viafb_DVI_ON)
  1851. && video_mode->crtc[0].crtc.hor_addr == 640
  1852. && video_mode->crtc[0].crtc.ver_addr == 480
  1853. && viaparinfo->crt_setting_info->refresh_rate == 60) {
  1854. /* The border is 8 pixels. */
  1855. crt_reg.hor_blank_start = crt_reg.hor_blank_start - 8;
  1856. /* Blanking time should add left and right borders. */
  1857. crt_reg.hor_blank_end = crt_reg.hor_blank_end + 16;
  1858. }
  1859. h_addr = crt_reg.hor_addr;
  1860. v_addr = crt_reg.ver_addr;
  1861. if (set_iga == IGA1) {
  1862. viafb_unlock_crt();
  1863. viafb_write_reg(CR09, VIACR, 0x00); /*initial CR09=0 */
  1864. viafb_write_reg_mask(CR11, VIACR, 0x00, BIT4 + BIT5 + BIT6);
  1865. viafb_write_reg_mask(CR17, VIACR, 0x00, BIT7);
  1866. }
  1867. switch (set_iga) {
  1868. case IGA1:
  1869. viafb_load_crtc_timing(crt_reg, IGA1);
  1870. break;
  1871. case IGA2:
  1872. viafb_load_crtc_timing(crt_reg, IGA2);
  1873. break;
  1874. }
  1875. load_fix_bit_crtc_reg();
  1876. viafb_lock_crt();
  1877. viafb_write_reg_mask(CR17, VIACR, 0x80, BIT7);
  1878. viafb_load_fetch_count_reg(h_addr, bpp_byte, set_iga);
  1879. /* load FIFO */
  1880. if ((viaparinfo->chip_info->gfx_chip_name != UNICHROME_CLE266)
  1881. && (viaparinfo->chip_info->gfx_chip_name != UNICHROME_K400))
  1882. viafb_load_FIFO_reg(set_iga, h_addr, v_addr);
  1883. clock = crt_reg.hor_total * crt_reg.ver_total
  1884. * crt_table[index].refresh_rate;
  1885. pll_D_N = viafb_get_clk_value(clock);
  1886. DEBUG_MSG(KERN_INFO "PLL=%x", pll_D_N);
  1887. viafb_set_vclock(pll_D_N, set_iga);
  1888. }
  1889. void __devinit viafb_init_chip_info(int chip_type)
  1890. {
  1891. init_gfx_chip_info(chip_type);
  1892. init_tmds_chip_info();
  1893. init_lvds_chip_info();
  1894. viaparinfo->crt_setting_info->iga_path = IGA1;
  1895. viaparinfo->crt_setting_info->refresh_rate = viafb_refresh;
  1896. /*Set IGA path for each device */
  1897. viafb_set_iga_path();
  1898. viaparinfo->lvds_setting_info->display_method = viafb_lcd_dsp_method;
  1899. viaparinfo->lvds_setting_info->lcd_mode = viafb_lcd_mode;
  1900. viaparinfo->lvds_setting_info2->display_method =
  1901. viaparinfo->lvds_setting_info->display_method;
  1902. viaparinfo->lvds_setting_info2->lcd_mode =
  1903. viaparinfo->lvds_setting_info->lcd_mode;
  1904. }
  1905. void viafb_update_device_setting(int hres, int vres,
  1906. int bpp, int vmode_refresh, int flag)
  1907. {
  1908. if (flag == 0) {
  1909. viaparinfo->crt_setting_info->refresh_rate =
  1910. vmode_refresh;
  1911. viaparinfo->tmds_setting_info->h_active = hres;
  1912. viaparinfo->tmds_setting_info->v_active = vres;
  1913. viaparinfo->lvds_setting_info->h_active = hres;
  1914. viaparinfo->lvds_setting_info->v_active = vres;
  1915. viaparinfo->lvds_setting_info->bpp = bpp;
  1916. viaparinfo->lvds_setting_info2->h_active = hres;
  1917. viaparinfo->lvds_setting_info2->v_active = vres;
  1918. viaparinfo->lvds_setting_info2->bpp = bpp;
  1919. } else {
  1920. if (viaparinfo->tmds_setting_info->iga_path == IGA2) {
  1921. viaparinfo->tmds_setting_info->h_active = hres;
  1922. viaparinfo->tmds_setting_info->v_active = vres;
  1923. }
  1924. if (viaparinfo->lvds_setting_info->iga_path == IGA2) {
  1925. viaparinfo->lvds_setting_info->h_active = hres;
  1926. viaparinfo->lvds_setting_info->v_active = vres;
  1927. viaparinfo->lvds_setting_info->bpp = bpp;
  1928. }
  1929. if (IGA2 == viaparinfo->lvds_setting_info2->iga_path) {
  1930. viaparinfo->lvds_setting_info2->h_active = hres;
  1931. viaparinfo->lvds_setting_info2->v_active = vres;
  1932. viaparinfo->lvds_setting_info2->bpp = bpp;
  1933. }
  1934. }
  1935. }
  1936. static void __devinit init_gfx_chip_info(int chip_type)
  1937. {
  1938. u8 tmp;
  1939. viaparinfo->chip_info->gfx_chip_name = chip_type;
  1940. /* Check revision of CLE266 Chip */
  1941. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) {
  1942. /* CR4F only define in CLE266.CX chip */
  1943. tmp = viafb_read_reg(VIACR, CR4F);
  1944. viafb_write_reg(CR4F, VIACR, 0x55);
  1945. if (viafb_read_reg(VIACR, CR4F) != 0x55)
  1946. viaparinfo->chip_info->gfx_chip_revision =
  1947. CLE266_REVISION_AX;
  1948. else
  1949. viaparinfo->chip_info->gfx_chip_revision =
  1950. CLE266_REVISION_CX;
  1951. /* restore orignal CR4F value */
  1952. viafb_write_reg(CR4F, VIACR, tmp);
  1953. }
  1954. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  1955. tmp = viafb_read_reg(VIASR, SR43);
  1956. DEBUG_MSG(KERN_INFO "SR43:%X\n", tmp);
  1957. if (tmp & 0x02) {
  1958. viaparinfo->chip_info->gfx_chip_revision =
  1959. CX700_REVISION_700M2;
  1960. } else if (tmp & 0x40) {
  1961. viaparinfo->chip_info->gfx_chip_revision =
  1962. CX700_REVISION_700M;
  1963. } else {
  1964. viaparinfo->chip_info->gfx_chip_revision =
  1965. CX700_REVISION_700;
  1966. }
  1967. }
  1968. /* Determine which 2D engine we have */
  1969. switch (viaparinfo->chip_info->gfx_chip_name) {
  1970. case UNICHROME_VX800:
  1971. case UNICHROME_VX855:
  1972. case UNICHROME_VX900:
  1973. viaparinfo->chip_info->twod_engine = VIA_2D_ENG_M1;
  1974. break;
  1975. case UNICHROME_K8M890:
  1976. case UNICHROME_P4M900:
  1977. viaparinfo->chip_info->twod_engine = VIA_2D_ENG_H5;
  1978. break;
  1979. default:
  1980. viaparinfo->chip_info->twod_engine = VIA_2D_ENG_H2;
  1981. break;
  1982. }
  1983. }
  1984. static void __devinit init_tmds_chip_info(void)
  1985. {
  1986. viafb_tmds_trasmitter_identify();
  1987. if (INTERFACE_NONE == viaparinfo->chip_info->tmds_chip_info.
  1988. output_interface) {
  1989. switch (viaparinfo->chip_info->gfx_chip_name) {
  1990. case UNICHROME_CX700:
  1991. {
  1992. /* we should check support by hardware layout.*/
  1993. if ((viafb_display_hardware_layout ==
  1994. HW_LAYOUT_DVI_ONLY)
  1995. || (viafb_display_hardware_layout ==
  1996. HW_LAYOUT_LCD_DVI)) {
  1997. viaparinfo->chip_info->tmds_chip_info.
  1998. output_interface = INTERFACE_TMDS;
  1999. } else {
  2000. viaparinfo->chip_info->tmds_chip_info.
  2001. output_interface =
  2002. INTERFACE_NONE;
  2003. }
  2004. break;
  2005. }
  2006. case UNICHROME_K8M890:
  2007. case UNICHROME_P4M900:
  2008. case UNICHROME_P4M890:
  2009. /* TMDS on PCIE, we set DFPLOW as default. */
  2010. viaparinfo->chip_info->tmds_chip_info.output_interface =
  2011. INTERFACE_DFP_LOW;
  2012. break;
  2013. default:
  2014. {
  2015. /* set DVP1 default for DVI */
  2016. viaparinfo->chip_info->tmds_chip_info
  2017. .output_interface = INTERFACE_DVP1;
  2018. }
  2019. }
  2020. }
  2021. DEBUG_MSG(KERN_INFO "TMDS Chip = %d\n",
  2022. viaparinfo->chip_info->tmds_chip_info.tmds_chip_name);
  2023. viafb_init_dvi_size(&viaparinfo->shared->chip_info.tmds_chip_info,
  2024. &viaparinfo->shared->tmds_setting_info);
  2025. }
  2026. static void __devinit init_lvds_chip_info(void)
  2027. {
  2028. viafb_lvds_trasmitter_identify();
  2029. viafb_init_lcd_size();
  2030. viafb_init_lvds_output_interface(&viaparinfo->chip_info->lvds_chip_info,
  2031. viaparinfo->lvds_setting_info);
  2032. if (viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name) {
  2033. viafb_init_lvds_output_interface(&viaparinfo->chip_info->
  2034. lvds_chip_info2, viaparinfo->lvds_setting_info2);
  2035. }
  2036. /*If CX700,two singel LCD, we need to reassign
  2037. LCD interface to different LVDS port */
  2038. if ((UNICHROME_CX700 == viaparinfo->chip_info->gfx_chip_name)
  2039. && (HW_LAYOUT_LCD1_LCD2 == viafb_display_hardware_layout)) {
  2040. if ((INTEGRATED_LVDS == viaparinfo->chip_info->lvds_chip_info.
  2041. lvds_chip_name) && (INTEGRATED_LVDS ==
  2042. viaparinfo->chip_info->
  2043. lvds_chip_info2.lvds_chip_name)) {
  2044. viaparinfo->chip_info->lvds_chip_info.output_interface =
  2045. INTERFACE_LVDS0;
  2046. viaparinfo->chip_info->lvds_chip_info2.
  2047. output_interface =
  2048. INTERFACE_LVDS1;
  2049. }
  2050. }
  2051. DEBUG_MSG(KERN_INFO "LVDS Chip = %d\n",
  2052. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name);
  2053. DEBUG_MSG(KERN_INFO "LVDS1 output_interface = %d\n",
  2054. viaparinfo->chip_info->lvds_chip_info.output_interface);
  2055. DEBUG_MSG(KERN_INFO "LVDS2 output_interface = %d\n",
  2056. viaparinfo->chip_info->lvds_chip_info.output_interface);
  2057. }
  2058. void __devinit viafb_init_dac(int set_iga)
  2059. {
  2060. int i;
  2061. u8 tmp;
  2062. if (set_iga == IGA1) {
  2063. /* access Primary Display's LUT */
  2064. viafb_write_reg_mask(SR1A, VIASR, 0x00, BIT0);
  2065. /* turn off LCK */
  2066. viafb_write_reg_mask(SR1B, VIASR, 0x00, BIT7 + BIT6);
  2067. for (i = 0; i < 256; i++) {
  2068. write_dac_reg(i, palLUT_table[i].red,
  2069. palLUT_table[i].green,
  2070. palLUT_table[i].blue);
  2071. }
  2072. /* turn on LCK */
  2073. viafb_write_reg_mask(SR1B, VIASR, 0xC0, BIT7 + BIT6);
  2074. } else {
  2075. tmp = viafb_read_reg(VIACR, CR6A);
  2076. /* access Secondary Display's LUT */
  2077. viafb_write_reg_mask(CR6A, VIACR, 0x40, BIT6);
  2078. viafb_write_reg_mask(SR1A, VIASR, 0x01, BIT0);
  2079. for (i = 0; i < 256; i++) {
  2080. write_dac_reg(i, palLUT_table[i].red,
  2081. palLUT_table[i].green,
  2082. palLUT_table[i].blue);
  2083. }
  2084. /* set IGA1 DAC for default */
  2085. viafb_write_reg_mask(SR1A, VIASR, 0x00, BIT0);
  2086. viafb_write_reg(CR6A, VIACR, tmp);
  2087. }
  2088. }
  2089. static void device_screen_off(void)
  2090. {
  2091. /* turn off CRT screen (IGA1) */
  2092. viafb_write_reg_mask(SR01, VIASR, 0x20, BIT5);
  2093. }
  2094. static void device_screen_on(void)
  2095. {
  2096. /* turn on CRT screen (IGA1) */
  2097. viafb_write_reg_mask(SR01, VIASR, 0x00, BIT5);
  2098. }
  2099. static void set_display_channel(void)
  2100. {
  2101. /*If viafb_LCD2_ON, on cx700, internal lvds's information
  2102. is keeped on lvds_setting_info2 */
  2103. if (viafb_LCD2_ON &&
  2104. viaparinfo->lvds_setting_info2->device_lcd_dualedge) {
  2105. /* For dual channel LCD: */
  2106. /* Set to Dual LVDS channel. */
  2107. viafb_write_reg_mask(CRD2, VIACR, 0x20, BIT4 + BIT5);
  2108. } else if (viafb_LCD_ON && viafb_DVI_ON) {
  2109. /* For LCD+DFP: */
  2110. /* Set to LVDS1 + TMDS channel. */
  2111. viafb_write_reg_mask(CRD2, VIACR, 0x10, BIT4 + BIT5);
  2112. } else if (viafb_DVI_ON) {
  2113. /* Set to single TMDS channel. */
  2114. viafb_write_reg_mask(CRD2, VIACR, 0x30, BIT4 + BIT5);
  2115. } else if (viafb_LCD_ON) {
  2116. if (viaparinfo->lvds_setting_info->device_lcd_dualedge) {
  2117. /* For dual channel LCD: */
  2118. /* Set to Dual LVDS channel. */
  2119. viafb_write_reg_mask(CRD2, VIACR, 0x20, BIT4 + BIT5);
  2120. } else {
  2121. /* Set to LVDS0 + LVDS1 channel. */
  2122. viafb_write_reg_mask(CRD2, VIACR, 0x00, BIT4 + BIT5);
  2123. }
  2124. }
  2125. }
  2126. static u8 get_sync(struct fb_info *info)
  2127. {
  2128. u8 polarity = 0;
  2129. if (!(info->var.sync & FB_SYNC_HOR_HIGH_ACT))
  2130. polarity |= VIA_HSYNC_NEGATIVE;
  2131. if (!(info->var.sync & FB_SYNC_VERT_HIGH_ACT))
  2132. polarity |= VIA_VSYNC_NEGATIVE;
  2133. return polarity;
  2134. }
  2135. int viafb_setmode(struct VideoModeTable *vmode_tbl, int video_bpp,
  2136. struct VideoModeTable *vmode_tbl1, int video_bpp1)
  2137. {
  2138. int i, j;
  2139. int port;
  2140. u32 devices = viaparinfo->shared->iga1_devices
  2141. | viaparinfo->shared->iga2_devices;
  2142. u8 value, index, mask;
  2143. struct crt_mode_table *crt_timing;
  2144. struct crt_mode_table *crt_timing1 = NULL;
  2145. device_screen_off();
  2146. crt_timing = vmode_tbl->crtc;
  2147. if (viafb_SAMM_ON == 1) {
  2148. crt_timing1 = vmode_tbl1->crtc;
  2149. }
  2150. inb(VIAStatus);
  2151. outb(0x00, VIAAR);
  2152. /* Write Common Setting for Video Mode */
  2153. switch (viaparinfo->chip_info->gfx_chip_name) {
  2154. case UNICHROME_CLE266:
  2155. viafb_write_regx(CLE266_ModeXregs, NUM_TOTAL_CLE266_ModeXregs);
  2156. break;
  2157. case UNICHROME_K400:
  2158. viafb_write_regx(KM400_ModeXregs, NUM_TOTAL_KM400_ModeXregs);
  2159. break;
  2160. case UNICHROME_K800:
  2161. case UNICHROME_PM800:
  2162. viafb_write_regx(CN400_ModeXregs, NUM_TOTAL_CN400_ModeXregs);
  2163. break;
  2164. case UNICHROME_CN700:
  2165. case UNICHROME_K8M890:
  2166. case UNICHROME_P4M890:
  2167. case UNICHROME_P4M900:
  2168. viafb_write_regx(CN700_ModeXregs, NUM_TOTAL_CN700_ModeXregs);
  2169. break;
  2170. case UNICHROME_CX700:
  2171. case UNICHROME_VX800:
  2172. viafb_write_regx(CX700_ModeXregs, NUM_TOTAL_CX700_ModeXregs);
  2173. break;
  2174. case UNICHROME_VX855:
  2175. case UNICHROME_VX900:
  2176. viafb_write_regx(VX855_ModeXregs, NUM_TOTAL_VX855_ModeXregs);
  2177. break;
  2178. }
  2179. viafb_write_regx(scaling_parameters, ARRAY_SIZE(scaling_parameters));
  2180. device_off();
  2181. via_set_state(devices, VIA_STATE_OFF);
  2182. /* Fill VPIT Parameters */
  2183. /* Write Misc Register */
  2184. outb(VPIT.Misc, VIA_MISC_REG_WRITE);
  2185. /* Write Sequencer */
  2186. for (i = 1; i <= StdSR; i++)
  2187. via_write_reg(VIASR, i, VPIT.SR[i - 1]);
  2188. viafb_write_reg_mask(0x15, VIASR, 0xA2, 0xA2);
  2189. /* Write CRTC */
  2190. viafb_fill_crtc_timing(crt_timing, vmode_tbl, video_bpp / 8, IGA1);
  2191. /* Write Graphic Controller */
  2192. for (i = 0; i < StdGR; i++)
  2193. via_write_reg(VIAGR, i, VPIT.GR[i]);
  2194. /* Write Attribute Controller */
  2195. for (i = 0; i < StdAR; i++) {
  2196. inb(VIAStatus);
  2197. outb(i, VIAAR);
  2198. outb(VPIT.AR[i], VIAAR);
  2199. }
  2200. inb(VIAStatus);
  2201. outb(0x20, VIAAR);
  2202. /* Update Patch Register */
  2203. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266
  2204. || viaparinfo->chip_info->gfx_chip_name == UNICHROME_K400)
  2205. && vmode_tbl->crtc[0].crtc.hor_addr == 1024
  2206. && vmode_tbl->crtc[0].crtc.ver_addr == 768) {
  2207. for (j = 0; j < res_patch_table[0].table_length; j++) {
  2208. index = res_patch_table[0].io_reg_table[j].index;
  2209. port = res_patch_table[0].io_reg_table[j].port;
  2210. value = res_patch_table[0].io_reg_table[j].value;
  2211. mask = res_patch_table[0].io_reg_table[j].mask;
  2212. viafb_write_reg_mask(index, port, value, mask);
  2213. }
  2214. }
  2215. via_set_primary_pitch(viafbinfo->fix.line_length);
  2216. via_set_secondary_pitch(viafb_dual_fb ? viafbinfo1->fix.line_length
  2217. : viafbinfo->fix.line_length);
  2218. via_set_primary_color_depth(viaparinfo->depth);
  2219. via_set_secondary_color_depth(viafb_dual_fb ? viaparinfo1->depth
  2220. : viaparinfo->depth);
  2221. via_set_source(viaparinfo->shared->iga1_devices, IGA1);
  2222. via_set_source(viaparinfo->shared->iga2_devices, IGA2);
  2223. if (viaparinfo->shared->iga2_devices)
  2224. enable_second_display_channel();
  2225. else
  2226. disable_second_display_channel();
  2227. /* Update Refresh Rate Setting */
  2228. /* Clear On Screen */
  2229. /* CRT set mode */
  2230. if (viafb_CRT_ON) {
  2231. if (viafb_SAMM_ON && (viaparinfo->crt_setting_info->iga_path ==
  2232. IGA2)) {
  2233. viafb_fill_crtc_timing(crt_timing1, vmode_tbl1,
  2234. video_bpp1 / 8,
  2235. viaparinfo->crt_setting_info->iga_path);
  2236. } else {
  2237. viafb_fill_crtc_timing(crt_timing, vmode_tbl,
  2238. video_bpp / 8,
  2239. viaparinfo->crt_setting_info->iga_path);
  2240. }
  2241. /* Patch if set_hres is not 8 alignment (1366) to viafb_setmode
  2242. to 8 alignment (1368),there is several pixels (2 pixels)
  2243. on right side of screen. */
  2244. if (vmode_tbl->crtc[0].crtc.hor_addr % 8) {
  2245. viafb_unlock_crt();
  2246. viafb_write_reg(CR02, VIACR,
  2247. viafb_read_reg(VIACR, CR02) - 1);
  2248. viafb_lock_crt();
  2249. }
  2250. }
  2251. if (viafb_DVI_ON) {
  2252. if (viafb_SAMM_ON &&
  2253. (viaparinfo->tmds_setting_info->iga_path == IGA2)) {
  2254. viafb_dvi_set_mode(viafb_get_mode
  2255. (viaparinfo->tmds_setting_info->h_active,
  2256. viaparinfo->tmds_setting_info->
  2257. v_active),
  2258. video_bpp1, viaparinfo->
  2259. tmds_setting_info->iga_path);
  2260. } else {
  2261. viafb_dvi_set_mode(viafb_get_mode
  2262. (viaparinfo->tmds_setting_info->h_active,
  2263. viaparinfo->
  2264. tmds_setting_info->v_active),
  2265. video_bpp, viaparinfo->
  2266. tmds_setting_info->iga_path);
  2267. }
  2268. }
  2269. if (viafb_LCD_ON) {
  2270. if (viafb_SAMM_ON &&
  2271. (viaparinfo->lvds_setting_info->iga_path == IGA2)) {
  2272. viaparinfo->lvds_setting_info->bpp = video_bpp1;
  2273. viafb_lcd_set_mode(crt_timing1, viaparinfo->
  2274. lvds_setting_info,
  2275. &viaparinfo->chip_info->lvds_chip_info);
  2276. } else {
  2277. /* IGA1 doesn't have LCD scaling, so set it center. */
  2278. if (viaparinfo->lvds_setting_info->iga_path == IGA1) {
  2279. viaparinfo->lvds_setting_info->display_method =
  2280. LCD_CENTERING;
  2281. }
  2282. viaparinfo->lvds_setting_info->bpp = video_bpp;
  2283. viafb_lcd_set_mode(crt_timing, viaparinfo->
  2284. lvds_setting_info,
  2285. &viaparinfo->chip_info->lvds_chip_info);
  2286. }
  2287. }
  2288. if (viafb_LCD2_ON) {
  2289. if (viafb_SAMM_ON &&
  2290. (viaparinfo->lvds_setting_info2->iga_path == IGA2)) {
  2291. viaparinfo->lvds_setting_info2->bpp = video_bpp1;
  2292. viafb_lcd_set_mode(crt_timing1, viaparinfo->
  2293. lvds_setting_info2,
  2294. &viaparinfo->chip_info->lvds_chip_info2);
  2295. } else {
  2296. /* IGA1 doesn't have LCD scaling, so set it center. */
  2297. if (viaparinfo->lvds_setting_info2->iga_path == IGA1) {
  2298. viaparinfo->lvds_setting_info2->display_method =
  2299. LCD_CENTERING;
  2300. }
  2301. viaparinfo->lvds_setting_info2->bpp = video_bpp;
  2302. viafb_lcd_set_mode(crt_timing, viaparinfo->
  2303. lvds_setting_info2,
  2304. &viaparinfo->chip_info->lvds_chip_info2);
  2305. }
  2306. }
  2307. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700)
  2308. && (viafb_LCD_ON || viafb_DVI_ON))
  2309. set_display_channel();
  2310. /* If set mode normally, save resolution information for hot-plug . */
  2311. if (!viafb_hotplug) {
  2312. viafb_hotplug_Xres = vmode_tbl->crtc[0].crtc.hor_addr;
  2313. viafb_hotplug_Yres = vmode_tbl->crtc[0].crtc.ver_addr;
  2314. viafb_hotplug_bpp = video_bpp;
  2315. viafb_hotplug_refresh = viafb_refresh;
  2316. if (viafb_DVI_ON)
  2317. viafb_DeviceStatus = DVI_Device;
  2318. else
  2319. viafb_DeviceStatus = CRT_Device;
  2320. }
  2321. device_on();
  2322. if (!viafb_dual_fb)
  2323. via_set_sync_polarity(devices, get_sync(viafbinfo));
  2324. else {
  2325. via_set_sync_polarity(viaparinfo->shared->iga1_devices,
  2326. get_sync(viafbinfo));
  2327. via_set_sync_polarity(viaparinfo->shared->iga2_devices,
  2328. get_sync(viafbinfo1));
  2329. }
  2330. via_set_state(devices, VIA_STATE_ON);
  2331. device_screen_on();
  2332. return 1;
  2333. }
  2334. int viafb_get_pixclock(int hres, int vres, int vmode_refresh)
  2335. {
  2336. int i;
  2337. struct crt_mode_table *best;
  2338. struct VideoModeTable *vmode = viafb_get_mode(hres, vres);
  2339. if (!vmode)
  2340. return RES_640X480_60HZ_PIXCLOCK;
  2341. best = &vmode->crtc[0];
  2342. for (i = 1; i < vmode->mode_array; i++) {
  2343. if (abs(vmode->crtc[i].refresh_rate - vmode_refresh)
  2344. < abs(best->refresh_rate - vmode_refresh))
  2345. best = &vmode->crtc[i];
  2346. }
  2347. return 1000000000 / (best->crtc.hor_total * best->crtc.ver_total)
  2348. * 1000 / best->refresh_rate;
  2349. }
  2350. int viafb_get_refresh(int hres, int vres, u32 long_refresh)
  2351. {
  2352. int i;
  2353. struct crt_mode_table *best;
  2354. struct VideoModeTable *vmode = viafb_get_mode(hres, vres);
  2355. if (!vmode)
  2356. return 60;
  2357. best = &vmode->crtc[0];
  2358. for (i = 1; i < vmode->mode_array; i++) {
  2359. if (abs(vmode->crtc[i].refresh_rate - long_refresh)
  2360. < abs(best->refresh_rate - long_refresh))
  2361. best = &vmode->crtc[i];
  2362. }
  2363. if (abs(best->refresh_rate - long_refresh) > 3)
  2364. return 60;
  2365. return best->refresh_rate;
  2366. }
  2367. static void device_off(void)
  2368. {
  2369. viafb_dvi_disable();
  2370. viafb_lcd_disable();
  2371. }
  2372. static void device_on(void)
  2373. {
  2374. if (viafb_DVI_ON == 1)
  2375. viafb_dvi_enable();
  2376. if (viafb_LCD_ON == 1)
  2377. viafb_lcd_enable();
  2378. }
  2379. static void enable_second_display_channel(void)
  2380. {
  2381. /* to enable second display channel. */
  2382. viafb_write_reg_mask(CR6A, VIACR, 0x00, BIT6);
  2383. viafb_write_reg_mask(CR6A, VIACR, BIT7, BIT7);
  2384. viafb_write_reg_mask(CR6A, VIACR, BIT6, BIT6);
  2385. }
  2386. static void disable_second_display_channel(void)
  2387. {
  2388. /* to disable second display channel. */
  2389. viafb_write_reg_mask(CR6A, VIACR, 0x00, BIT6);
  2390. viafb_write_reg_mask(CR6A, VIACR, 0x00, BIT7);
  2391. viafb_write_reg_mask(CR6A, VIACR, BIT6, BIT6);
  2392. }
  2393. void viafb_set_dpa_gfx(int output_interface, struct GFX_DPA_SETTING\
  2394. *p_gfx_dpa_setting)
  2395. {
  2396. switch (output_interface) {
  2397. case INTERFACE_DVP0:
  2398. {
  2399. /* DVP0 Clock Polarity and Adjust: */
  2400. viafb_write_reg_mask(CR96, VIACR,
  2401. p_gfx_dpa_setting->DVP0, 0x0F);
  2402. /* DVP0 Clock and Data Pads Driving: */
  2403. viafb_write_reg_mask(SR1E, VIASR,
  2404. p_gfx_dpa_setting->DVP0ClockDri_S, BIT2);
  2405. viafb_write_reg_mask(SR2A, VIASR,
  2406. p_gfx_dpa_setting->DVP0ClockDri_S1,
  2407. BIT4);
  2408. viafb_write_reg_mask(SR1B, VIASR,
  2409. p_gfx_dpa_setting->DVP0DataDri_S, BIT1);
  2410. viafb_write_reg_mask(SR2A, VIASR,
  2411. p_gfx_dpa_setting->DVP0DataDri_S1, BIT5);
  2412. break;
  2413. }
  2414. case INTERFACE_DVP1:
  2415. {
  2416. /* DVP1 Clock Polarity and Adjust: */
  2417. viafb_write_reg_mask(CR9B, VIACR,
  2418. p_gfx_dpa_setting->DVP1, 0x0F);
  2419. /* DVP1 Clock and Data Pads Driving: */
  2420. viafb_write_reg_mask(SR65, VIASR,
  2421. p_gfx_dpa_setting->DVP1Driving, 0x0F);
  2422. break;
  2423. }
  2424. case INTERFACE_DFP_HIGH:
  2425. {
  2426. viafb_write_reg_mask(CR97, VIACR,
  2427. p_gfx_dpa_setting->DFPHigh, 0x0F);
  2428. break;
  2429. }
  2430. case INTERFACE_DFP_LOW:
  2431. {
  2432. viafb_write_reg_mask(CR99, VIACR,
  2433. p_gfx_dpa_setting->DFPLow, 0x0F);
  2434. break;
  2435. }
  2436. case INTERFACE_DFP:
  2437. {
  2438. viafb_write_reg_mask(CR97, VIACR,
  2439. p_gfx_dpa_setting->DFPHigh, 0x0F);
  2440. viafb_write_reg_mask(CR99, VIACR,
  2441. p_gfx_dpa_setting->DFPLow, 0x0F);
  2442. break;
  2443. }
  2444. }
  2445. }
  2446. /*According var's xres, yres fill var's other timing information*/
  2447. void viafb_fill_var_timing_info(struct fb_var_screeninfo *var, int refresh,
  2448. struct VideoModeTable *vmode_tbl)
  2449. {
  2450. struct crt_mode_table *crt_timing = NULL;
  2451. struct display_timing crt_reg;
  2452. int i = 0, index = 0;
  2453. crt_timing = vmode_tbl->crtc;
  2454. for (i = 0; i < vmode_tbl->mode_array; i++) {
  2455. index = i;
  2456. if (crt_timing[i].refresh_rate == refresh)
  2457. break;
  2458. }
  2459. crt_reg = crt_timing[index].crtc;
  2460. var->pixclock = viafb_get_pixclock(var->xres, var->yres, refresh);
  2461. var->left_margin =
  2462. crt_reg.hor_total - (crt_reg.hor_sync_start + crt_reg.hor_sync_end);
  2463. var->right_margin = crt_reg.hor_sync_start - crt_reg.hor_addr;
  2464. var->hsync_len = crt_reg.hor_sync_end;
  2465. var->upper_margin =
  2466. crt_reg.ver_total - (crt_reg.ver_sync_start + crt_reg.ver_sync_end);
  2467. var->lower_margin = crt_reg.ver_sync_start - crt_reg.ver_addr;
  2468. var->vsync_len = crt_reg.ver_sync_end;
  2469. var->sync = 0;
  2470. if (crt_timing[index].h_sync_polarity == POSITIVE)
  2471. var->sync |= FB_SYNC_HOR_HIGH_ACT;
  2472. if (crt_timing[index].v_sync_polarity == POSITIVE)
  2473. var->sync |= FB_SYNC_VERT_HIGH_ACT;
  2474. }