hdmi.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415
  1. /*
  2. * hdmi.h
  3. *
  4. * HDMI driver definition for TI OMAP4 processors.
  5. *
  6. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com/
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License version 2 as published by
  10. * the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program. If not, see <http://www.gnu.org/licenses/>.
  19. */
  20. #ifndef _OMAP4_DSS_HDMI_H_
  21. #define _OMAP4_DSS_HDMI_H_
  22. #include <linux/string.h>
  23. #include <plat/display.h>
  24. #define HDMI_WP 0x0
  25. #define HDMI_CORE_SYS 0x400
  26. #define HDMI_CORE_AV 0x900
  27. #define HDMI_PLLCTRL 0x200
  28. #define HDMI_PHY 0x300
  29. struct hdmi_reg { u16 idx; };
  30. #define HDMI_REG(idx) ((const struct hdmi_reg) { idx })
  31. /* HDMI Wrapper */
  32. #define HDMI_WP_REG(idx) HDMI_REG(HDMI_WP + idx)
  33. #define HDMI_WP_REVISION HDMI_WP_REG(0x0)
  34. #define HDMI_WP_SYSCONFIG HDMI_WP_REG(0x10)
  35. #define HDMI_WP_IRQSTATUS_RAW HDMI_WP_REG(0x24)
  36. #define HDMI_WP_IRQSTATUS HDMI_WP_REG(0x28)
  37. #define HDMI_WP_PWR_CTRL HDMI_WP_REG(0x40)
  38. #define HDMI_WP_IRQENABLE_SET HDMI_WP_REG(0x2C)
  39. #define HDMI_WP_VIDEO_CFG HDMI_WP_REG(0x50)
  40. #define HDMI_WP_VIDEO_SIZE HDMI_WP_REG(0x60)
  41. #define HDMI_WP_VIDEO_TIMING_H HDMI_WP_REG(0x68)
  42. #define HDMI_WP_VIDEO_TIMING_V HDMI_WP_REG(0x6C)
  43. #define HDMI_WP_WP_CLK HDMI_WP_REG(0x70)
  44. /* HDMI IP Core System */
  45. #define HDMI_CORE_SYS_REG(idx) HDMI_REG(HDMI_CORE_SYS + idx)
  46. #define HDMI_CORE_SYS_VND_IDL HDMI_CORE_SYS_REG(0x0)
  47. #define HDMI_CORE_SYS_DEV_IDL HDMI_CORE_SYS_REG(0x8)
  48. #define HDMI_CORE_SYS_DEV_IDH HDMI_CORE_SYS_REG(0xC)
  49. #define HDMI_CORE_SYS_DEV_REV HDMI_CORE_SYS_REG(0x10)
  50. #define HDMI_CORE_SYS_SRST HDMI_CORE_SYS_REG(0x14)
  51. #define HDMI_CORE_CTRL1 HDMI_CORE_SYS_REG(0x20)
  52. #define HDMI_CORE_SYS_SYS_STAT HDMI_CORE_SYS_REG(0x24)
  53. #define HDMI_CORE_SYS_VID_ACEN HDMI_CORE_SYS_REG(0x124)
  54. #define HDMI_CORE_SYS_VID_MODE HDMI_CORE_SYS_REG(0x128)
  55. #define HDMI_CORE_SYS_INTR_STATE HDMI_CORE_SYS_REG(0x1C0)
  56. #define HDMI_CORE_SYS_INTR1 HDMI_CORE_SYS_REG(0x1C4)
  57. #define HDMI_CORE_SYS_INTR2 HDMI_CORE_SYS_REG(0x1C8)
  58. #define HDMI_CORE_SYS_INTR3 HDMI_CORE_SYS_REG(0x1CC)
  59. #define HDMI_CORE_SYS_INTR4 HDMI_CORE_SYS_REG(0x1D0)
  60. #define HDMI_CORE_SYS_UMASK1 HDMI_CORE_SYS_REG(0x1D4)
  61. #define HDMI_CORE_SYS_TMDS_CTRL HDMI_CORE_SYS_REG(0x208)
  62. #define HDMI_CORE_SYS_DE_DLY HDMI_CORE_SYS_REG(0xC8)
  63. #define HDMI_CORE_SYS_DE_CTRL HDMI_CORE_SYS_REG(0xCC)
  64. #define HDMI_CORE_SYS_DE_TOP HDMI_CORE_SYS_REG(0xD0)
  65. #define HDMI_CORE_SYS_DE_CNTL HDMI_CORE_SYS_REG(0xD8)
  66. #define HDMI_CORE_SYS_DE_CNTH HDMI_CORE_SYS_REG(0xDC)
  67. #define HDMI_CORE_SYS_DE_LINL HDMI_CORE_SYS_REG(0xE0)
  68. #define HDMI_CORE_SYS_DE_LINH_1 HDMI_CORE_SYS_REG(0xE4)
  69. #define HDMI_CORE_CTRL1_VEN_FOLLOWVSYNC 0x1
  70. #define HDMI_CORE_CTRL1_HEN_FOLLOWHSYNC 0x1
  71. #define HDMI_CORE_CTRL1_BSEL_24BITBUS 0x1
  72. #define HDMI_CORE_CTRL1_EDGE_RISINGEDGE 0x1
  73. /* HDMI DDC E-DID */
  74. #define HDMI_CORE_DDC_CMD HDMI_CORE_SYS_REG(0x3CC)
  75. #define HDMI_CORE_DDC_STATUS HDMI_CORE_SYS_REG(0x3C8)
  76. #define HDMI_CORE_DDC_ADDR HDMI_CORE_SYS_REG(0x3B4)
  77. #define HDMI_CORE_DDC_OFFSET HDMI_CORE_SYS_REG(0x3BC)
  78. #define HDMI_CORE_DDC_COUNT1 HDMI_CORE_SYS_REG(0x3C0)
  79. #define HDMI_CORE_DDC_COUNT2 HDMI_CORE_SYS_REG(0x3C4)
  80. #define HDMI_CORE_DDC_DATA HDMI_CORE_SYS_REG(0x3D0)
  81. #define HDMI_CORE_DDC_SEGM HDMI_CORE_SYS_REG(0x3B8)
  82. /* HDMI IP Core Audio Video */
  83. #define HDMI_CORE_AV_REG(idx) HDMI_REG(HDMI_CORE_AV + idx)
  84. #define HDMI_CORE_AV_HDMI_CTRL HDMI_CORE_AV_REG(0xBC)
  85. #define HDMI_CORE_AV_DPD HDMI_CORE_AV_REG(0xF4)
  86. #define HDMI_CORE_AV_PB_CTRL1 HDMI_CORE_AV_REG(0xF8)
  87. #define HDMI_CORE_AV_PB_CTRL2 HDMI_CORE_AV_REG(0xFC)
  88. #define HDMI_CORE_AV_AVI_TYPE HDMI_CORE_AV_REG(0x100)
  89. #define HDMI_CORE_AV_AVI_VERS HDMI_CORE_AV_REG(0x104)
  90. #define HDMI_CORE_AV_AVI_LEN HDMI_CORE_AV_REG(0x108)
  91. #define HDMI_CORE_AV_AVI_CHSUM HDMI_CORE_AV_REG(0x10C)
  92. #define HDMI_CORE_AV_AVI_DBYTE(n) HDMI_CORE_AV_REG(n * 4 + 0x110)
  93. #define HDMI_CORE_AV_AVI_DBYTE_NELEMS HDMI_CORE_AV_REG(15)
  94. #define HDMI_CORE_AV_SPD_DBYTE HDMI_CORE_AV_REG(0x190)
  95. #define HDMI_CORE_AV_SPD_DBYTE_NELEMS HDMI_CORE_AV_REG(27)
  96. #define HDMI_CORE_AV_MPEG_DBYTE HDMI_CORE_AV_REG(0x290)
  97. #define HDMI_CORE_AV_MPEG_DBYTE_NELEMS HDMI_CORE_AV_REG(27)
  98. #define HDMI_CORE_AV_GEN_DBYTE HDMI_CORE_AV_REG(0x300)
  99. #define HDMI_CORE_AV_GEN_DBYTE_NELEMS HDMI_CORE_AV_REG(31)
  100. #define HDMI_CORE_AV_GEN2_DBYTE HDMI_CORE_AV_REG(0x380)
  101. #define HDMI_CORE_AV_GEN2_DBYTE_NELEMS HDMI_CORE_AV_REG(31)
  102. #define HDMI_CORE_AV_ACR_CTRL HDMI_CORE_AV_REG(0x4)
  103. #define HDMI_CORE_AV_FREQ_SVAL HDMI_CORE_AV_REG(0x8)
  104. #define HDMI_CORE_AV_N_SVAL1 HDMI_CORE_AV_REG(0xC)
  105. #define HDMI_CORE_AV_N_SVAL2 HDMI_CORE_AV_REG(0x10)
  106. #define HDMI_CORE_AV_N_SVAL3 HDMI_CORE_AV_REG(0x14)
  107. #define HDMI_CORE_AV_CTS_SVAL1 HDMI_CORE_AV_REG(0x18)
  108. #define HDMI_CORE_AV_CTS_SVAL2 HDMI_CORE_AV_REG(0x1C)
  109. #define HDMI_CORE_AV_CTS_SVAL3 HDMI_CORE_AV_REG(0x20)
  110. #define HDMI_CORE_AV_CTS_HVAL1 HDMI_CORE_AV_REG(0x24)
  111. #define HDMI_CORE_AV_CTS_HVAL2 HDMI_CORE_AV_REG(0x28)
  112. #define HDMI_CORE_AV_CTS_HVAL3 HDMI_CORE_AV_REG(0x2C)
  113. #define HDMI_CORE_AV_AUD_MODE HDMI_CORE_AV_REG(0x50)
  114. #define HDMI_CORE_AV_SPDIF_CTRL HDMI_CORE_AV_REG(0x54)
  115. #define HDMI_CORE_AV_HW_SPDIF_FS HDMI_CORE_AV_REG(0x60)
  116. #define HDMI_CORE_AV_SWAP_I2S HDMI_CORE_AV_REG(0x64)
  117. #define HDMI_CORE_AV_SPDIF_ERTH HDMI_CORE_AV_REG(0x6C)
  118. #define HDMI_CORE_AV_I2S_IN_MAP HDMI_CORE_AV_REG(0x70)
  119. #define HDMI_CORE_AV_I2S_IN_CTRL HDMI_CORE_AV_REG(0x74)
  120. #define HDMI_CORE_AV_I2S_CHST0 HDMI_CORE_AV_REG(0x78)
  121. #define HDMI_CORE_AV_I2S_CHST1 HDMI_CORE_AV_REG(0x7C)
  122. #define HDMI_CORE_AV_I2S_CHST2 HDMI_CORE_AV_REG(0x80)
  123. #define HDMI_CORE_AV_I2S_CHST4 HDMI_CORE_AV_REG(0x84)
  124. #define HDMI_CORE_AV_I2S_CHST5 HDMI_CORE_AV_REG(0x88)
  125. #define HDMI_CORE_AV_ASRC HDMI_CORE_AV_REG(0x8C)
  126. #define HDMI_CORE_AV_I2S_IN_LEN HDMI_CORE_AV_REG(0x90)
  127. #define HDMI_CORE_AV_HDMI_CTRL HDMI_CORE_AV_REG(0xBC)
  128. #define HDMI_CORE_AV_AUDO_TXSTAT HDMI_CORE_AV_REG(0xC0)
  129. #define HDMI_CORE_AV_AUD_PAR_BUSCLK_1 HDMI_CORE_AV_REG(0xCC)
  130. #define HDMI_CORE_AV_AUD_PAR_BUSCLK_2 HDMI_CORE_AV_REG(0xD0)
  131. #define HDMI_CORE_AV_AUD_PAR_BUSCLK_3 HDMI_CORE_AV_REG(0xD4)
  132. #define HDMI_CORE_AV_TEST_TXCTRL HDMI_CORE_AV_REG(0xF0)
  133. #define HDMI_CORE_AV_DPD HDMI_CORE_AV_REG(0xF4)
  134. #define HDMI_CORE_AV_PB_CTRL1 HDMI_CORE_AV_REG(0xF8)
  135. #define HDMI_CORE_AV_PB_CTRL2 HDMI_CORE_AV_REG(0xFC)
  136. #define HDMI_CORE_AV_AVI_TYPE HDMI_CORE_AV_REG(0x100)
  137. #define HDMI_CORE_AV_AVI_VERS HDMI_CORE_AV_REG(0x104)
  138. #define HDMI_CORE_AV_AVI_LEN HDMI_CORE_AV_REG(0x108)
  139. #define HDMI_CORE_AV_AVI_CHSUM HDMI_CORE_AV_REG(0x10C)
  140. #define HDMI_CORE_AV_SPD_TYPE HDMI_CORE_AV_REG(0x180)
  141. #define HDMI_CORE_AV_SPD_VERS HDMI_CORE_AV_REG(0x184)
  142. #define HDMI_CORE_AV_SPD_LEN HDMI_CORE_AV_REG(0x188)
  143. #define HDMI_CORE_AV_SPD_CHSUM HDMI_CORE_AV_REG(0x18C)
  144. #define HDMI_CORE_AV_MPEG_TYPE HDMI_CORE_AV_REG(0x280)
  145. #define HDMI_CORE_AV_MPEG_VERS HDMI_CORE_AV_REG(0x284)
  146. #define HDMI_CORE_AV_MPEG_LEN HDMI_CORE_AV_REG(0x288)
  147. #define HDMI_CORE_AV_MPEG_CHSUM HDMI_CORE_AV_REG(0x28C)
  148. #define HDMI_CORE_AV_CP_BYTE1 HDMI_CORE_AV_REG(0x37C)
  149. #define HDMI_CORE_AV_CEC_ADDR_ID HDMI_CORE_AV_REG(0x3FC)
  150. #define HDMI_CORE_AV_SPD_DBYTE_ELSIZE 0x4
  151. #define HDMI_CORE_AV_GEN2_DBYTE_ELSIZE 0x4
  152. #define HDMI_CORE_AV_MPEG_DBYTE_ELSIZE 0x4
  153. #define HDMI_CORE_AV_GEN_DBYTE_ELSIZE 0x4
  154. /* PLL */
  155. #define HDMI_PLL_REG(idx) HDMI_REG(HDMI_PLLCTRL + idx)
  156. #define PLLCTRL_PLL_CONTROL HDMI_PLL_REG(0x0)
  157. #define PLLCTRL_PLL_STATUS HDMI_PLL_REG(0x4)
  158. #define PLLCTRL_PLL_GO HDMI_PLL_REG(0x8)
  159. #define PLLCTRL_CFG1 HDMI_PLL_REG(0xC)
  160. #define PLLCTRL_CFG2 HDMI_PLL_REG(0x10)
  161. #define PLLCTRL_CFG3 HDMI_PLL_REG(0x14)
  162. #define PLLCTRL_CFG4 HDMI_PLL_REG(0x20)
  163. /* HDMI PHY */
  164. #define HDMI_PHY_REG(idx) HDMI_REG(HDMI_PHY + idx)
  165. #define HDMI_TXPHY_TX_CTRL HDMI_PHY_REG(0x0)
  166. #define HDMI_TXPHY_DIGITAL_CTRL HDMI_PHY_REG(0x4)
  167. #define HDMI_TXPHY_POWER_CTRL HDMI_PHY_REG(0x8)
  168. #define HDMI_TXPHY_PAD_CFG_CTRL HDMI_PHY_REG(0xC)
  169. /* HDMI EDID Length */
  170. #define HDMI_EDID_MAX_LENGTH 256
  171. #define EDID_TIMING_DESCRIPTOR_SIZE 0x12
  172. #define EDID_DESCRIPTOR_BLOCK0_ADDRESS 0x36
  173. #define EDID_DESCRIPTOR_BLOCK1_ADDRESS 0x80
  174. #define EDID_SIZE_BLOCK0_TIMING_DESCRIPTOR 4
  175. #define EDID_SIZE_BLOCK1_TIMING_DESCRIPTOR 4
  176. #define OMAP_HDMI_TIMINGS_NB 34
  177. #define REG_FLD_MOD(idx, val, start, end) \
  178. hdmi_write_reg(idx, FLD_MOD(hdmi_read_reg(idx), val, start, end))
  179. #define REG_GET(idx, start, end) \
  180. FLD_GET(hdmi_read_reg(idx), start, end)
  181. /* HDMI timing structure */
  182. struct hdmi_timings {
  183. struct omap_video_timings timings;
  184. int vsync_pol;
  185. int hsync_pol;
  186. };
  187. enum hdmi_phy_pwr {
  188. HDMI_PHYPWRCMD_OFF = 0,
  189. HDMI_PHYPWRCMD_LDOON = 1,
  190. HDMI_PHYPWRCMD_TXON = 2
  191. };
  192. enum hdmi_pll_pwr {
  193. HDMI_PLLPWRCMD_ALLOFF = 0,
  194. HDMI_PLLPWRCMD_PLLONLY = 1,
  195. HDMI_PLLPWRCMD_BOTHON_ALLCLKS = 2,
  196. HDMI_PLLPWRCMD_BOTHON_NOPHYCLK = 3
  197. };
  198. enum hdmi_clk_refsel {
  199. HDMI_REFSEL_PCLK = 0,
  200. HDMI_REFSEL_REF1 = 1,
  201. HDMI_REFSEL_REF2 = 2,
  202. HDMI_REFSEL_SYSCLK = 3
  203. };
  204. enum hdmi_core_inputbus_width {
  205. HDMI_INPUT_8BIT = 0,
  206. HDMI_INPUT_10BIT = 1,
  207. HDMI_INPUT_12BIT = 2
  208. };
  209. enum hdmi_core_dither_trunc {
  210. HDMI_OUTPUTTRUNCATION_8BIT = 0,
  211. HDMI_OUTPUTTRUNCATION_10BIT = 1,
  212. HDMI_OUTPUTTRUNCATION_12BIT = 2,
  213. HDMI_OUTPUTDITHER_8BIT = 3,
  214. HDMI_OUTPUTDITHER_10BIT = 4,
  215. HDMI_OUTPUTDITHER_12BIT = 5
  216. };
  217. enum hdmi_core_deepcolor_ed {
  218. HDMI_DEEPCOLORPACKECTDISABLE = 0,
  219. HDMI_DEEPCOLORPACKECTENABLE = 1
  220. };
  221. enum hdmi_core_packet_mode {
  222. HDMI_PACKETMODERESERVEDVALUE = 0,
  223. HDMI_PACKETMODE24BITPERPIXEL = 4,
  224. HDMI_PACKETMODE30BITPERPIXEL = 5,
  225. HDMI_PACKETMODE36BITPERPIXEL = 6,
  226. HDMI_PACKETMODE48BITPERPIXEL = 7
  227. };
  228. enum hdmi_core_hdmi_dvi {
  229. HDMI_DVI = 0,
  230. HDMI_HDMI = 1
  231. };
  232. enum hdmi_core_tclkselclkmult {
  233. HDMI_FPLL05IDCK = 0,
  234. HDMI_FPLL10IDCK = 1,
  235. HDMI_FPLL20IDCK = 2,
  236. HDMI_FPLL40IDCK = 3
  237. };
  238. enum hdmi_core_packet_ctrl {
  239. HDMI_PACKETENABLE = 1,
  240. HDMI_PACKETDISABLE = 0,
  241. HDMI_PACKETREPEATON = 1,
  242. HDMI_PACKETREPEATOFF = 0
  243. };
  244. /* INFOFRAME_AVI_ definitions */
  245. enum hdmi_core_infoframe {
  246. HDMI_INFOFRAME_AVI_DB1Y_RGB = 0,
  247. HDMI_INFOFRAME_AVI_DB1Y_YUV422 = 1,
  248. HDMI_INFOFRAME_AVI_DB1Y_YUV444 = 2,
  249. HDMI_INFOFRAME_AVI_DB1A_ACTIVE_FORMAT_OFF = 0,
  250. HDMI_INFOFRAME_AVI_DB1A_ACTIVE_FORMAT_ON = 1,
  251. HDMI_INFOFRAME_AVI_DB1B_NO = 0,
  252. HDMI_INFOFRAME_AVI_DB1B_VERT = 1,
  253. HDMI_INFOFRAME_AVI_DB1B_HORI = 2,
  254. HDMI_INFOFRAME_AVI_DB1B_VERTHORI = 3,
  255. HDMI_INFOFRAME_AVI_DB1S_0 = 0,
  256. HDMI_INFOFRAME_AVI_DB1S_1 = 1,
  257. HDMI_INFOFRAME_AVI_DB1S_2 = 2,
  258. HDMI_INFOFRAME_AVI_DB2C_NO = 0,
  259. HDMI_INFOFRAME_AVI_DB2C_ITU601 = 1,
  260. HDMI_INFOFRAME_AVI_DB2C_ITU709 = 2,
  261. HDMI_INFOFRAME_AVI_DB2C_EC_EXTENDED = 3,
  262. HDMI_INFOFRAME_AVI_DB2M_NO = 0,
  263. HDMI_INFOFRAME_AVI_DB2M_43 = 1,
  264. HDMI_INFOFRAME_AVI_DB2M_169 = 2,
  265. HDMI_INFOFRAME_AVI_DB2R_SAME = 8,
  266. HDMI_INFOFRAME_AVI_DB2R_43 = 9,
  267. HDMI_INFOFRAME_AVI_DB2R_169 = 10,
  268. HDMI_INFOFRAME_AVI_DB2R_149 = 11,
  269. HDMI_INFOFRAME_AVI_DB3ITC_NO = 0,
  270. HDMI_INFOFRAME_AVI_DB3ITC_YES = 1,
  271. HDMI_INFOFRAME_AVI_DB3EC_XVYUV601 = 0,
  272. HDMI_INFOFRAME_AVI_DB3EC_XVYUV709 = 1,
  273. HDMI_INFOFRAME_AVI_DB3Q_DEFAULT = 0,
  274. HDMI_INFOFRAME_AVI_DB3Q_LR = 1,
  275. HDMI_INFOFRAME_AVI_DB3Q_FR = 2,
  276. HDMI_INFOFRAME_AVI_DB3SC_NO = 0,
  277. HDMI_INFOFRAME_AVI_DB3SC_HORI = 1,
  278. HDMI_INFOFRAME_AVI_DB3SC_VERT = 2,
  279. HDMI_INFOFRAME_AVI_DB3SC_HORIVERT = 3,
  280. HDMI_INFOFRAME_AVI_DB5PR_NO = 0,
  281. HDMI_INFOFRAME_AVI_DB5PR_2 = 1,
  282. HDMI_INFOFRAME_AVI_DB5PR_3 = 2,
  283. HDMI_INFOFRAME_AVI_DB5PR_4 = 3,
  284. HDMI_INFOFRAME_AVI_DB5PR_5 = 4,
  285. HDMI_INFOFRAME_AVI_DB5PR_6 = 5,
  286. HDMI_INFOFRAME_AVI_DB5PR_7 = 6,
  287. HDMI_INFOFRAME_AVI_DB5PR_8 = 7,
  288. HDMI_INFOFRAME_AVI_DB5PR_9 = 8,
  289. HDMI_INFOFRAME_AVI_DB5PR_10 = 9
  290. };
  291. enum hdmi_packing_mode {
  292. HDMI_PACK_10b_RGB_YUV444 = 0,
  293. HDMI_PACK_24b_RGB_YUV444_YUV422 = 1,
  294. HDMI_PACK_20b_YUV422 = 2,
  295. HDMI_PACK_ALREADYPACKED = 7
  296. };
  297. struct hdmi_core_video_config {
  298. enum hdmi_core_inputbus_width ip_bus_width;
  299. enum hdmi_core_dither_trunc op_dither_truc;
  300. enum hdmi_core_deepcolor_ed deep_color_pkt;
  301. enum hdmi_core_packet_mode pkt_mode;
  302. enum hdmi_core_hdmi_dvi hdmi_dvi;
  303. enum hdmi_core_tclkselclkmult tclk_sel_clkmult;
  304. };
  305. /*
  306. * Refer to section 8.2 in HDMI 1.3 specification for
  307. * details about infoframe databytes
  308. */
  309. struct hdmi_core_infoframe_avi {
  310. u8 db1_format;
  311. /* Y0, Y1 rgb,yCbCr */
  312. u8 db1_active_info;
  313. /* A0 Active information Present */
  314. u8 db1_bar_info_dv;
  315. /* B0, B1 Bar info data valid */
  316. u8 db1_scan_info;
  317. /* S0, S1 scan information */
  318. u8 db2_colorimetry;
  319. /* C0, C1 colorimetry */
  320. u8 db2_aspect_ratio;
  321. /* M0, M1 Aspect ratio (4:3, 16:9) */
  322. u8 db2_active_fmt_ar;
  323. /* R0...R3 Active format aspect ratio */
  324. u8 db3_itc;
  325. /* ITC IT content. */
  326. u8 db3_ec;
  327. /* EC0, EC1, EC2 Extended colorimetry */
  328. u8 db3_q_range;
  329. /* Q1, Q0 Quantization range */
  330. u8 db3_nup_scaling;
  331. /* SC1, SC0 Non-uniform picture scaling */
  332. u8 db4_videocode;
  333. /* VIC0..6 Video format identification */
  334. u8 db5_pixel_repeat;
  335. /* PR0..PR3 Pixel repetition factor */
  336. u16 db6_7_line_eoftop;
  337. /* Line number end of top bar */
  338. u16 db8_9_line_sofbottom;
  339. /* Line number start of bottom bar */
  340. u16 db10_11_pixel_eofleft;
  341. /* Pixel number end of left bar */
  342. u16 db12_13_pixel_sofright;
  343. /* Pixel number start of right bar */
  344. };
  345. struct hdmi_core_packet_enable_repeat {
  346. u32 audio_pkt;
  347. u32 audio_pkt_repeat;
  348. u32 avi_infoframe;
  349. u32 avi_infoframe_repeat;
  350. u32 gen_cntrl_pkt;
  351. u32 gen_cntrl_pkt_repeat;
  352. u32 generic_pkt;
  353. u32 generic_pkt_repeat;
  354. };
  355. struct hdmi_video_format {
  356. enum hdmi_packing_mode packing_mode;
  357. u32 y_res; /* Line per panel */
  358. u32 x_res; /* pixel per line */
  359. };
  360. struct hdmi_video_interface {
  361. int vsp; /* Vsync polarity */
  362. int hsp; /* Hsync polarity */
  363. int interlacing;
  364. int tm; /* Timing mode */
  365. };
  366. struct hdmi_cm {
  367. int code;
  368. int mode;
  369. };
  370. struct hdmi_config {
  371. struct hdmi_timings timings;
  372. u16 interlace;
  373. struct hdmi_cm cm;
  374. };
  375. #endif