dss.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518
  1. /*
  2. * linux/drivers/video/omap2/dss/dss.h
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #ifndef __OMAP2_DSS_H
  23. #define __OMAP2_DSS_H
  24. #ifdef CONFIG_OMAP2_DSS_DEBUG_SUPPORT
  25. #define DEBUG
  26. #endif
  27. #ifdef DEBUG
  28. extern unsigned int dss_debug;
  29. #ifdef DSS_SUBSYS_NAME
  30. #define DSSDBG(format, ...) \
  31. if (dss_debug) \
  32. printk(KERN_DEBUG "omapdss " DSS_SUBSYS_NAME ": " format, \
  33. ## __VA_ARGS__)
  34. #else
  35. #define DSSDBG(format, ...) \
  36. if (dss_debug) \
  37. printk(KERN_DEBUG "omapdss: " format, ## __VA_ARGS__)
  38. #endif
  39. #ifdef DSS_SUBSYS_NAME
  40. #define DSSDBGF(format, ...) \
  41. if (dss_debug) \
  42. printk(KERN_DEBUG "omapdss " DSS_SUBSYS_NAME \
  43. ": %s(" format ")\n", \
  44. __func__, \
  45. ## __VA_ARGS__)
  46. #else
  47. #define DSSDBGF(format, ...) \
  48. if (dss_debug) \
  49. printk(KERN_DEBUG "omapdss: " \
  50. ": %s(" format ")\n", \
  51. __func__, \
  52. ## __VA_ARGS__)
  53. #endif
  54. #else /* DEBUG */
  55. #define DSSDBG(format, ...)
  56. #define DSSDBGF(format, ...)
  57. #endif
  58. #ifdef DSS_SUBSYS_NAME
  59. #define DSSERR(format, ...) \
  60. printk(KERN_ERR "omapdss " DSS_SUBSYS_NAME " error: " format, \
  61. ## __VA_ARGS__)
  62. #else
  63. #define DSSERR(format, ...) \
  64. printk(KERN_ERR "omapdss error: " format, ## __VA_ARGS__)
  65. #endif
  66. #ifdef DSS_SUBSYS_NAME
  67. #define DSSINFO(format, ...) \
  68. printk(KERN_INFO "omapdss " DSS_SUBSYS_NAME ": " format, \
  69. ## __VA_ARGS__)
  70. #else
  71. #define DSSINFO(format, ...) \
  72. printk(KERN_INFO "omapdss: " format, ## __VA_ARGS__)
  73. #endif
  74. #ifdef DSS_SUBSYS_NAME
  75. #define DSSWARN(format, ...) \
  76. printk(KERN_WARNING "omapdss " DSS_SUBSYS_NAME ": " format, \
  77. ## __VA_ARGS__)
  78. #else
  79. #define DSSWARN(format, ...) \
  80. printk(KERN_WARNING "omapdss: " format, ## __VA_ARGS__)
  81. #endif
  82. /* OMAP TRM gives bitfields as start:end, where start is the higher bit
  83. number. For example 7:0 */
  84. #define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
  85. #define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
  86. #define FLD_GET(val, start, end) (((val) & FLD_MASK(start, end)) >> (end))
  87. #define FLD_MOD(orig, val, start, end) \
  88. (((orig) & ~FLD_MASK(start, end)) | FLD_VAL(val, start, end))
  89. enum omap_burst_size {
  90. OMAP_DSS_BURST_4x32 = 0,
  91. OMAP_DSS_BURST_8x32 = 1,
  92. OMAP_DSS_BURST_16x32 = 2,
  93. };
  94. enum omap_parallel_interface_mode {
  95. OMAP_DSS_PARALLELMODE_BYPASS, /* MIPI DPI */
  96. OMAP_DSS_PARALLELMODE_RFBI, /* MIPI DBI */
  97. OMAP_DSS_PARALLELMODE_DSI,
  98. };
  99. enum dss_clock {
  100. DSS_CLK_ICK = 1 << 0, /* DSS_L3_ICLK and DSS_L4_ICLK */
  101. DSS_CLK_FCK = 1 << 1, /* DSS1_ALWON_FCLK */
  102. DSS_CLK_SYSCK = 1 << 2, /* DSS2_ALWON_FCLK */
  103. DSS_CLK_TVFCK = 1 << 3, /* DSS_TV_FCLK */
  104. DSS_CLK_VIDFCK = 1 << 4, /* DSS_96M_FCLK*/
  105. };
  106. enum dss_clk_source {
  107. DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC, /* OMAP3: DSI1_PLL_FCLK
  108. * OMAP4: PLL1_CLK1 */
  109. DSS_CLK_SRC_DSI_PLL_HSDIV_DSI, /* OMAP3: DSI2_PLL_FCLK
  110. * OMAP4: PLL1_CLK2 */
  111. DSS_CLK_SRC_FCK, /* OMAP2/3: DSS1_ALWON_FCLK
  112. * OMAP4: DSS_FCLK */
  113. };
  114. enum dss_hdmi_venc_clk_source_select {
  115. DSS_VENC_TV_CLK = 0,
  116. DSS_HDMI_M_PCLK = 1,
  117. };
  118. struct dss_clock_info {
  119. /* rates that we get with dividers below */
  120. unsigned long fck;
  121. /* dividers */
  122. u16 fck_div;
  123. };
  124. struct dispc_clock_info {
  125. /* rates that we get with dividers below */
  126. unsigned long lck;
  127. unsigned long pck;
  128. /* dividers */
  129. u16 lck_div;
  130. u16 pck_div;
  131. };
  132. struct dsi_clock_info {
  133. /* rates that we get with dividers below */
  134. unsigned long fint;
  135. unsigned long clkin4ddr;
  136. unsigned long clkin;
  137. unsigned long dsi_pll_hsdiv_dispc_clk; /* OMAP3: DSI1_PLL_CLK
  138. * OMAP4: PLLx_CLK1 */
  139. unsigned long dsi_pll_hsdiv_dsi_clk; /* OMAP3: DSI2_PLL_CLK
  140. * OMAP4: PLLx_CLK2 */
  141. unsigned long lp_clk;
  142. /* dividers */
  143. u16 regn;
  144. u16 regm;
  145. u16 regm_dispc; /* OMAP3: REGM3
  146. * OMAP4: REGM4 */
  147. u16 regm_dsi; /* OMAP3: REGM4
  148. * OMAP4: REGM5 */
  149. u16 lp_clk_div;
  150. u8 highfreq;
  151. bool use_sys_clk;
  152. };
  153. /* HDMI PLL structure */
  154. struct hdmi_pll_info {
  155. u16 regn;
  156. u16 regm;
  157. u32 regmf;
  158. u16 regm2;
  159. u16 regsd;
  160. u16 dcofreq;
  161. };
  162. struct seq_file;
  163. struct platform_device;
  164. /* core */
  165. struct bus_type *dss_get_bus(void);
  166. struct regulator *dss_get_vdds_dsi(void);
  167. struct regulator *dss_get_vdds_sdi(void);
  168. /* display */
  169. int dss_suspend_all_devices(void);
  170. int dss_resume_all_devices(void);
  171. void dss_disable_all_devices(void);
  172. void dss_init_device(struct platform_device *pdev,
  173. struct omap_dss_device *dssdev);
  174. void dss_uninit_device(struct platform_device *pdev,
  175. struct omap_dss_device *dssdev);
  176. bool dss_use_replication(struct omap_dss_device *dssdev,
  177. enum omap_color_mode mode);
  178. void default_get_overlay_fifo_thresholds(enum omap_plane plane,
  179. u32 fifo_size, enum omap_burst_size *burst_size,
  180. u32 *fifo_low, u32 *fifo_high);
  181. /* manager */
  182. int dss_init_overlay_managers(struct platform_device *pdev);
  183. void dss_uninit_overlay_managers(struct platform_device *pdev);
  184. int dss_mgr_wait_for_go_ovl(struct omap_overlay *ovl);
  185. void dss_setup_partial_planes(struct omap_dss_device *dssdev,
  186. u16 *x, u16 *y, u16 *w, u16 *h,
  187. bool enlarge_update_area);
  188. void dss_start_update(struct omap_dss_device *dssdev);
  189. /* overlay */
  190. void dss_init_overlays(struct platform_device *pdev);
  191. void dss_uninit_overlays(struct platform_device *pdev);
  192. int dss_check_overlay(struct omap_overlay *ovl, struct omap_dss_device *dssdev);
  193. void dss_overlay_setup_dispc_manager(struct omap_overlay_manager *mgr);
  194. #ifdef L4_EXAMPLE
  195. void dss_overlay_setup_l4_manager(struct omap_overlay_manager *mgr);
  196. #endif
  197. void dss_recheck_connections(struct omap_dss_device *dssdev, bool force);
  198. /* DSS */
  199. int dss_init_platform_driver(void);
  200. void dss_uninit_platform_driver(void);
  201. void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select);
  202. void dss_save_context(void);
  203. void dss_restore_context(void);
  204. void dss_clk_enable(enum dss_clock clks);
  205. void dss_clk_disable(enum dss_clock clks);
  206. unsigned long dss_clk_get_rate(enum dss_clock clk);
  207. int dss_need_ctx_restore(void);
  208. const char *dss_get_generic_clk_source_name(enum dss_clk_source clk_src);
  209. void dss_dump_clocks(struct seq_file *s);
  210. void dss_dump_regs(struct seq_file *s);
  211. #if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
  212. void dss_debug_dump_clocks(struct seq_file *s);
  213. #endif
  214. void dss_sdi_init(u8 datapairs);
  215. int dss_sdi_enable(void);
  216. void dss_sdi_disable(void);
  217. void dss_select_dispc_clk_source(enum dss_clk_source clk_src);
  218. void dss_select_dsi_clk_source(enum dss_clk_source clk_src);
  219. void dss_select_lcd_clk_source(enum omap_channel channel,
  220. enum dss_clk_source clk_src);
  221. enum dss_clk_source dss_get_dispc_clk_source(void);
  222. enum dss_clk_source dss_get_dsi_clk_source(void);
  223. enum dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel);
  224. void dss_set_venc_output(enum omap_dss_venc_type type);
  225. void dss_set_dac_pwrdn_bgz(bool enable);
  226. unsigned long dss_get_dpll4_rate(void);
  227. int dss_calc_clock_rates(struct dss_clock_info *cinfo);
  228. int dss_set_clock_div(struct dss_clock_info *cinfo);
  229. int dss_get_clock_div(struct dss_clock_info *cinfo);
  230. int dss_calc_clock_div(bool is_tft, unsigned long req_pck,
  231. struct dss_clock_info *dss_cinfo,
  232. struct dispc_clock_info *dispc_cinfo);
  233. /* SDI */
  234. #ifdef CONFIG_OMAP2_DSS_SDI
  235. int sdi_init(void);
  236. void sdi_exit(void);
  237. int sdi_init_display(struct omap_dss_device *display);
  238. #else
  239. static inline int sdi_init(void)
  240. {
  241. return 0;
  242. }
  243. static inline void sdi_exit(void)
  244. {
  245. }
  246. #endif
  247. /* DSI */
  248. #ifdef CONFIG_OMAP2_DSS_DSI
  249. int dsi_init_platform_driver(void);
  250. void dsi_uninit_platform_driver(void);
  251. void dsi_dump_clocks(struct seq_file *s);
  252. void dsi_dump_irqs(struct seq_file *s);
  253. void dsi_dump_regs(struct seq_file *s);
  254. void dsi_save_context(void);
  255. void dsi_restore_context(void);
  256. int dsi_init_display(struct omap_dss_device *display);
  257. void dsi_irq_handler(void);
  258. unsigned long dsi_get_pll_hsdiv_dispc_rate(void);
  259. int dsi_pll_set_clock_div(struct dsi_clock_info *cinfo);
  260. int dsi_pll_calc_clock_div_pck(bool is_tft, unsigned long req_pck,
  261. struct dsi_clock_info *cinfo,
  262. struct dispc_clock_info *dispc_cinfo);
  263. int dsi_pll_init(struct omap_dss_device *dssdev, bool enable_hsclk,
  264. bool enable_hsdiv);
  265. void dsi_pll_uninit(void);
  266. void dsi_get_overlay_fifo_thresholds(enum omap_plane plane,
  267. u32 fifo_size, enum omap_burst_size *burst_size,
  268. u32 *fifo_low, u32 *fifo_high);
  269. void dsi_wait_pll_hsdiv_dispc_active(void);
  270. void dsi_wait_pll_hsdiv_dsi_active(void);
  271. #else
  272. static inline int dsi_init_platform_driver(void)
  273. {
  274. return 0;
  275. }
  276. static inline void dsi_uninit_platform_driver(void)
  277. {
  278. }
  279. static inline unsigned long dsi_get_pll_hsdiv_dispc_rate(void)
  280. {
  281. WARN("%s: DSI not compiled in, returning rate as 0\n", __func__);
  282. return 0;
  283. }
  284. static inline void dsi_wait_pll_hsdiv_dispc_active(void)
  285. {
  286. }
  287. static inline void dsi_wait_pll_hsdiv_dsi_active(void)
  288. {
  289. }
  290. #endif
  291. /* DPI */
  292. #ifdef CONFIG_OMAP2_DSS_DPI
  293. int dpi_init(void);
  294. void dpi_exit(void);
  295. int dpi_init_display(struct omap_dss_device *dssdev);
  296. #else
  297. static inline int dpi_init(void)
  298. {
  299. return 0;
  300. }
  301. static inline void dpi_exit(void)
  302. {
  303. }
  304. #endif
  305. /* DISPC */
  306. int dispc_init_platform_driver(void);
  307. void dispc_uninit_platform_driver(void);
  308. void dispc_dump_clocks(struct seq_file *s);
  309. void dispc_dump_irqs(struct seq_file *s);
  310. void dispc_dump_regs(struct seq_file *s);
  311. void dispc_irq_handler(void);
  312. void dispc_fake_vsync_irq(void);
  313. void dispc_save_context(void);
  314. void dispc_restore_context(void);
  315. void dispc_enable_sidle(void);
  316. void dispc_disable_sidle(void);
  317. void dispc_lcd_enable_signal_polarity(bool act_high);
  318. void dispc_lcd_enable_signal(bool enable);
  319. void dispc_pck_free_enable(bool enable);
  320. void dispc_enable_fifohandcheck(enum omap_channel channel, bool enable);
  321. void dispc_set_lcd_size(enum omap_channel channel, u16 width, u16 height);
  322. void dispc_set_digit_size(u16 width, u16 height);
  323. u32 dispc_get_plane_fifo_size(enum omap_plane plane);
  324. void dispc_setup_plane_fifo(enum omap_plane plane, u32 low, u32 high);
  325. void dispc_enable_fifomerge(bool enable);
  326. void dispc_set_burst_size(enum omap_plane plane,
  327. enum omap_burst_size burst_size);
  328. void dispc_set_plane_ba0(enum omap_plane plane, u32 paddr);
  329. void dispc_set_plane_ba1(enum omap_plane plane, u32 paddr);
  330. void dispc_set_plane_pos(enum omap_plane plane, u16 x, u16 y);
  331. void dispc_set_plane_size(enum omap_plane plane, u16 width, u16 height);
  332. void dispc_set_channel_out(enum omap_plane plane,
  333. enum omap_channel channel_out);
  334. void dispc_enable_gamma_table(bool enable);
  335. int dispc_setup_plane(enum omap_plane plane,
  336. u32 paddr, u16 screen_width,
  337. u16 pos_x, u16 pos_y,
  338. u16 width, u16 height,
  339. u16 out_width, u16 out_height,
  340. enum omap_color_mode color_mode,
  341. bool ilace,
  342. enum omap_dss_rotation_type rotation_type,
  343. u8 rotation, bool mirror,
  344. u8 global_alpha, u8 pre_mult_alpha,
  345. enum omap_channel channel);
  346. bool dispc_go_busy(enum omap_channel channel);
  347. void dispc_go(enum omap_channel channel);
  348. void dispc_enable_channel(enum omap_channel channel, bool enable);
  349. bool dispc_is_channel_enabled(enum omap_channel channel);
  350. int dispc_enable_plane(enum omap_plane plane, bool enable);
  351. void dispc_enable_replication(enum omap_plane plane, bool enable);
  352. void dispc_set_parallel_interface_mode(enum omap_channel channel,
  353. enum omap_parallel_interface_mode mode);
  354. void dispc_set_tft_data_lines(enum omap_channel channel, u8 data_lines);
  355. void dispc_set_lcd_display_type(enum omap_channel channel,
  356. enum omap_lcd_display_type type);
  357. void dispc_set_loadmode(enum omap_dss_load_mode mode);
  358. void dispc_set_default_color(enum omap_channel channel, u32 color);
  359. u32 dispc_get_default_color(enum omap_channel channel);
  360. void dispc_set_trans_key(enum omap_channel ch,
  361. enum omap_dss_trans_key_type type,
  362. u32 trans_key);
  363. void dispc_get_trans_key(enum omap_channel ch,
  364. enum omap_dss_trans_key_type *type,
  365. u32 *trans_key);
  366. void dispc_enable_trans_key(enum omap_channel ch, bool enable);
  367. void dispc_enable_alpha_blending(enum omap_channel ch, bool enable);
  368. bool dispc_trans_key_enabled(enum omap_channel ch);
  369. bool dispc_alpha_blending_enabled(enum omap_channel ch);
  370. bool dispc_lcd_timings_ok(struct omap_video_timings *timings);
  371. void dispc_set_lcd_timings(enum omap_channel channel,
  372. struct omap_video_timings *timings);
  373. unsigned long dispc_fclk_rate(void);
  374. unsigned long dispc_lclk_rate(enum omap_channel channel);
  375. unsigned long dispc_pclk_rate(enum omap_channel channel);
  376. void dispc_set_pol_freq(enum omap_channel channel,
  377. enum omap_panel_config config, u8 acbi, u8 acb);
  378. void dispc_find_clk_divs(bool is_tft, unsigned long req_pck, unsigned long fck,
  379. struct dispc_clock_info *cinfo);
  380. int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
  381. struct dispc_clock_info *cinfo);
  382. int dispc_set_clock_div(enum omap_channel channel,
  383. struct dispc_clock_info *cinfo);
  384. int dispc_get_clock_div(enum omap_channel channel,
  385. struct dispc_clock_info *cinfo);
  386. /* VENC */
  387. #ifdef CONFIG_OMAP2_DSS_VENC
  388. int venc_init_platform_driver(void);
  389. void venc_uninit_platform_driver(void);
  390. void venc_dump_regs(struct seq_file *s);
  391. int venc_init_display(struct omap_dss_device *display);
  392. #else
  393. static inline int venc_init_platform_driver(void)
  394. {
  395. return 0;
  396. }
  397. static inline void venc_uninit_platform_driver(void)
  398. {
  399. }
  400. #endif
  401. /* HDMI */
  402. #ifdef CONFIG_OMAP4_DSS_HDMI
  403. int hdmi_init_platform_driver(void);
  404. void hdmi_uninit_platform_driver(void);
  405. int hdmi_init_display(struct omap_dss_device *dssdev);
  406. #else
  407. static inline int hdmi_init_display(struct omap_dss_device *dssdev)
  408. {
  409. return 0;
  410. }
  411. static inline int hdmi_init_platform_driver(void)
  412. {
  413. return 0;
  414. }
  415. static inline void hdmi_uninit_platform_driver(void)
  416. {
  417. }
  418. #endif
  419. int omapdss_hdmi_display_enable(struct omap_dss_device *dssdev);
  420. void omapdss_hdmi_display_disable(struct omap_dss_device *dssdev);
  421. void omapdss_hdmi_display_set_timing(struct omap_dss_device *dssdev);
  422. int omapdss_hdmi_display_check_timing(struct omap_dss_device *dssdev,
  423. struct omap_video_timings *timings);
  424. int hdmi_panel_init(void);
  425. void hdmi_panel_exit(void);
  426. /* RFBI */
  427. #ifdef CONFIG_OMAP2_DSS_RFBI
  428. int rfbi_init_platform_driver(void);
  429. void rfbi_uninit_platform_driver(void);
  430. void rfbi_dump_regs(struct seq_file *s);
  431. int rfbi_configure(int rfbi_module, int bpp, int lines);
  432. void rfbi_enable_rfbi(bool enable);
  433. void rfbi_transfer_area(struct omap_dss_device *dssdev, u16 width,
  434. u16 height, void (callback)(void *data), void *data);
  435. void rfbi_set_timings(int rfbi_module, struct rfbi_timings *t);
  436. unsigned long rfbi_get_max_tx_rate(void);
  437. int rfbi_init_display(struct omap_dss_device *display);
  438. #else
  439. static inline int rfbi_init_platform_driver(void)
  440. {
  441. return 0;
  442. }
  443. static inline void rfbi_uninit_platform_driver(void)
  444. {
  445. }
  446. #endif
  447. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  448. static inline void dss_collect_irq_stats(u32 irqstatus, unsigned *irq_arr)
  449. {
  450. int b;
  451. for (b = 0; b < 32; ++b) {
  452. if (irqstatus & (1 << b))
  453. irq_arr[b]++;
  454. }
  455. }
  456. #endif
  457. #endif