dss.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128
  1. /*
  2. * linux/drivers/video/omap2/dss/dss.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #define DSS_SUBSYS_NAME "DSS"
  23. #include <linux/kernel.h>
  24. #include <linux/io.h>
  25. #include <linux/err.h>
  26. #include <linux/delay.h>
  27. #include <linux/seq_file.h>
  28. #include <linux/clk.h>
  29. #include <plat/display.h>
  30. #include <plat/clock.h>
  31. #include "dss.h"
  32. #include "dss_features.h"
  33. #define DSS_SZ_REGS SZ_512
  34. struct dss_reg {
  35. u16 idx;
  36. };
  37. #define DSS_REG(idx) ((const struct dss_reg) { idx })
  38. #define DSS_REVISION DSS_REG(0x0000)
  39. #define DSS_SYSCONFIG DSS_REG(0x0010)
  40. #define DSS_SYSSTATUS DSS_REG(0x0014)
  41. #define DSS_IRQSTATUS DSS_REG(0x0018)
  42. #define DSS_CONTROL DSS_REG(0x0040)
  43. #define DSS_SDI_CONTROL DSS_REG(0x0044)
  44. #define DSS_PLL_CONTROL DSS_REG(0x0048)
  45. #define DSS_SDI_STATUS DSS_REG(0x005C)
  46. #define REG_GET(idx, start, end) \
  47. FLD_GET(dss_read_reg(idx), start, end)
  48. #define REG_FLD_MOD(idx, val, start, end) \
  49. dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))
  50. static struct {
  51. struct platform_device *pdev;
  52. void __iomem *base;
  53. int ctx_id;
  54. struct clk *dpll4_m4_ck;
  55. struct clk *dss_ick;
  56. struct clk *dss_fck;
  57. struct clk *dss_sys_clk;
  58. struct clk *dss_tv_fck;
  59. struct clk *dss_video_fck;
  60. unsigned num_clks_enabled;
  61. unsigned long cache_req_pck;
  62. unsigned long cache_prate;
  63. struct dss_clock_info cache_dss_cinfo;
  64. struct dispc_clock_info cache_dispc_cinfo;
  65. enum dss_clk_source dsi_clk_source;
  66. enum dss_clk_source dispc_clk_source;
  67. enum dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];
  68. u32 ctx[DSS_SZ_REGS / sizeof(u32)];
  69. } dss;
  70. static const char * const dss_generic_clk_source_names[] = {
  71. [DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC] = "DSI_PLL_HSDIV_DISPC",
  72. [DSS_CLK_SRC_DSI_PLL_HSDIV_DSI] = "DSI_PLL_HSDIV_DSI",
  73. [DSS_CLK_SRC_FCK] = "DSS_FCK",
  74. };
  75. static void dss_clk_enable_all_no_ctx(void);
  76. static void dss_clk_disable_all_no_ctx(void);
  77. static void dss_clk_enable_no_ctx(enum dss_clock clks);
  78. static void dss_clk_disable_no_ctx(enum dss_clock clks);
  79. static int _omap_dss_wait_reset(void);
  80. static inline void dss_write_reg(const struct dss_reg idx, u32 val)
  81. {
  82. __raw_writel(val, dss.base + idx.idx);
  83. }
  84. static inline u32 dss_read_reg(const struct dss_reg idx)
  85. {
  86. return __raw_readl(dss.base + idx.idx);
  87. }
  88. #define SR(reg) \
  89. dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
  90. #define RR(reg) \
  91. dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])
  92. void dss_save_context(void)
  93. {
  94. if (cpu_is_omap24xx())
  95. return;
  96. SR(SYSCONFIG);
  97. SR(CONTROL);
  98. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  99. OMAP_DISPLAY_TYPE_SDI) {
  100. SR(SDI_CONTROL);
  101. SR(PLL_CONTROL);
  102. }
  103. }
  104. void dss_restore_context(void)
  105. {
  106. if (_omap_dss_wait_reset())
  107. DSSERR("DSS not coming out of reset after sleep\n");
  108. RR(SYSCONFIG);
  109. RR(CONTROL);
  110. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  111. OMAP_DISPLAY_TYPE_SDI) {
  112. RR(SDI_CONTROL);
  113. RR(PLL_CONTROL);
  114. }
  115. }
  116. #undef SR
  117. #undef RR
  118. void dss_sdi_init(u8 datapairs)
  119. {
  120. u32 l;
  121. BUG_ON(datapairs > 3 || datapairs < 1);
  122. l = dss_read_reg(DSS_SDI_CONTROL);
  123. l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */
  124. l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */
  125. l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */
  126. dss_write_reg(DSS_SDI_CONTROL, l);
  127. l = dss_read_reg(DSS_PLL_CONTROL);
  128. l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */
  129. l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */
  130. l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */
  131. dss_write_reg(DSS_PLL_CONTROL, l);
  132. }
  133. int dss_sdi_enable(void)
  134. {
  135. unsigned long timeout;
  136. dispc_pck_free_enable(1);
  137. /* Reset SDI PLL */
  138. REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
  139. udelay(1); /* wait 2x PCLK */
  140. /* Lock SDI PLL */
  141. REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
  142. /* Waiting for PLL lock request to complete */
  143. timeout = jiffies + msecs_to_jiffies(500);
  144. while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
  145. if (time_after_eq(jiffies, timeout)) {
  146. DSSERR("PLL lock request timed out\n");
  147. goto err1;
  148. }
  149. }
  150. /* Clearing PLL_GO bit */
  151. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);
  152. /* Waiting for PLL to lock */
  153. timeout = jiffies + msecs_to_jiffies(500);
  154. while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
  155. if (time_after_eq(jiffies, timeout)) {
  156. DSSERR("PLL lock timed out\n");
  157. goto err1;
  158. }
  159. }
  160. dispc_lcd_enable_signal(1);
  161. /* Waiting for SDI reset to complete */
  162. timeout = jiffies + msecs_to_jiffies(500);
  163. while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
  164. if (time_after_eq(jiffies, timeout)) {
  165. DSSERR("SDI reset timed out\n");
  166. goto err2;
  167. }
  168. }
  169. return 0;
  170. err2:
  171. dispc_lcd_enable_signal(0);
  172. err1:
  173. /* Reset SDI PLL */
  174. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  175. dispc_pck_free_enable(0);
  176. return -ETIMEDOUT;
  177. }
  178. void dss_sdi_disable(void)
  179. {
  180. dispc_lcd_enable_signal(0);
  181. dispc_pck_free_enable(0);
  182. /* Reset SDI PLL */
  183. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  184. }
  185. const char *dss_get_generic_clk_source_name(enum dss_clk_source clk_src)
  186. {
  187. return dss_generic_clk_source_names[clk_src];
  188. }
  189. void dss_dump_clocks(struct seq_file *s)
  190. {
  191. unsigned long dpll4_ck_rate;
  192. unsigned long dpll4_m4_ck_rate;
  193. const char *fclk_name, *fclk_real_name;
  194. unsigned long fclk_rate;
  195. dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
  196. seq_printf(s, "- DSS -\n");
  197. fclk_name = dss_get_generic_clk_source_name(DSS_CLK_SRC_FCK);
  198. fclk_real_name = dss_feat_get_clk_source_name(DSS_CLK_SRC_FCK);
  199. fclk_rate = dss_clk_get_rate(DSS_CLK_FCK);
  200. if (dss.dpll4_m4_ck) {
  201. dpll4_ck_rate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  202. dpll4_m4_ck_rate = clk_get_rate(dss.dpll4_m4_ck);
  203. seq_printf(s, "dpll4_ck %lu\n", dpll4_ck_rate);
  204. if (cpu_is_omap3630() || cpu_is_omap44xx())
  205. seq_printf(s, "%s (%s) = %lu / %lu = %lu\n",
  206. fclk_name, fclk_real_name,
  207. dpll4_ck_rate,
  208. dpll4_ck_rate / dpll4_m4_ck_rate,
  209. fclk_rate);
  210. else
  211. seq_printf(s, "%s (%s) = %lu / %lu * 2 = %lu\n",
  212. fclk_name, fclk_real_name,
  213. dpll4_ck_rate,
  214. dpll4_ck_rate / dpll4_m4_ck_rate,
  215. fclk_rate);
  216. } else {
  217. seq_printf(s, "%s (%s) = %lu\n",
  218. fclk_name, fclk_real_name,
  219. fclk_rate);
  220. }
  221. dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
  222. }
  223. void dss_dump_regs(struct seq_file *s)
  224. {
  225. #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))
  226. dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
  227. DUMPREG(DSS_REVISION);
  228. DUMPREG(DSS_SYSCONFIG);
  229. DUMPREG(DSS_SYSSTATUS);
  230. DUMPREG(DSS_IRQSTATUS);
  231. DUMPREG(DSS_CONTROL);
  232. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  233. OMAP_DISPLAY_TYPE_SDI) {
  234. DUMPREG(DSS_SDI_CONTROL);
  235. DUMPREG(DSS_PLL_CONTROL);
  236. DUMPREG(DSS_SDI_STATUS);
  237. }
  238. dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
  239. #undef DUMPREG
  240. }
  241. void dss_select_dispc_clk_source(enum dss_clk_source clk_src)
  242. {
  243. int b;
  244. u8 start, end;
  245. switch (clk_src) {
  246. case DSS_CLK_SRC_FCK:
  247. b = 0;
  248. break;
  249. case DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  250. b = 1;
  251. dsi_wait_pll_hsdiv_dispc_active();
  252. break;
  253. default:
  254. BUG();
  255. }
  256. dss_feat_get_reg_field(FEAT_REG_DISPC_CLK_SWITCH, &start, &end);
  257. REG_FLD_MOD(DSS_CONTROL, b, start, end); /* DISPC_CLK_SWITCH */
  258. dss.dispc_clk_source = clk_src;
  259. }
  260. void dss_select_dsi_clk_source(enum dss_clk_source clk_src)
  261. {
  262. int b;
  263. switch (clk_src) {
  264. case DSS_CLK_SRC_FCK:
  265. b = 0;
  266. break;
  267. case DSS_CLK_SRC_DSI_PLL_HSDIV_DSI:
  268. b = 1;
  269. dsi_wait_pll_hsdiv_dsi_active();
  270. break;
  271. default:
  272. BUG();
  273. }
  274. REG_FLD_MOD(DSS_CONTROL, b, 1, 1); /* DSI_CLK_SWITCH */
  275. dss.dsi_clk_source = clk_src;
  276. }
  277. void dss_select_lcd_clk_source(enum omap_channel channel,
  278. enum dss_clk_source clk_src)
  279. {
  280. int b, ix, pos;
  281. if (!dss_has_feature(FEAT_LCD_CLK_SRC))
  282. return;
  283. switch (clk_src) {
  284. case DSS_CLK_SRC_FCK:
  285. b = 0;
  286. break;
  287. case DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  288. BUG_ON(channel != OMAP_DSS_CHANNEL_LCD);
  289. b = 1;
  290. dsi_wait_pll_hsdiv_dispc_active();
  291. break;
  292. default:
  293. BUG();
  294. }
  295. pos = channel == OMAP_DSS_CHANNEL_LCD ? 0 : 12;
  296. REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* LCDx_CLK_SWITCH */
  297. ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 : 1;
  298. dss.lcd_clk_source[ix] = clk_src;
  299. }
  300. enum dss_clk_source dss_get_dispc_clk_source(void)
  301. {
  302. return dss.dispc_clk_source;
  303. }
  304. enum dss_clk_source dss_get_dsi_clk_source(void)
  305. {
  306. return dss.dsi_clk_source;
  307. }
  308. enum dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel)
  309. {
  310. int ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 : 1;
  311. return dss.lcd_clk_source[ix];
  312. }
  313. /* calculate clock rates using dividers in cinfo */
  314. int dss_calc_clock_rates(struct dss_clock_info *cinfo)
  315. {
  316. if (dss.dpll4_m4_ck) {
  317. unsigned long prate;
  318. u16 fck_div_max = 16;
  319. if (cpu_is_omap3630() || cpu_is_omap44xx())
  320. fck_div_max = 32;
  321. if (cinfo->fck_div > fck_div_max || cinfo->fck_div == 0)
  322. return -EINVAL;
  323. prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  324. cinfo->fck = prate / cinfo->fck_div;
  325. } else {
  326. if (cinfo->fck_div != 0)
  327. return -EINVAL;
  328. cinfo->fck = dss_clk_get_rate(DSS_CLK_FCK);
  329. }
  330. return 0;
  331. }
  332. int dss_set_clock_div(struct dss_clock_info *cinfo)
  333. {
  334. if (dss.dpll4_m4_ck) {
  335. unsigned long prate;
  336. int r;
  337. prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  338. DSSDBG("dpll4_m4 = %ld\n", prate);
  339. r = clk_set_rate(dss.dpll4_m4_ck, prate / cinfo->fck_div);
  340. if (r)
  341. return r;
  342. } else {
  343. if (cinfo->fck_div != 0)
  344. return -EINVAL;
  345. }
  346. DSSDBG("fck = %ld (%d)\n", cinfo->fck, cinfo->fck_div);
  347. return 0;
  348. }
  349. int dss_get_clock_div(struct dss_clock_info *cinfo)
  350. {
  351. cinfo->fck = dss_clk_get_rate(DSS_CLK_FCK);
  352. if (dss.dpll4_m4_ck) {
  353. unsigned long prate;
  354. prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  355. if (cpu_is_omap3630() || cpu_is_omap44xx())
  356. cinfo->fck_div = prate / (cinfo->fck);
  357. else
  358. cinfo->fck_div = prate / (cinfo->fck / 2);
  359. } else {
  360. cinfo->fck_div = 0;
  361. }
  362. return 0;
  363. }
  364. unsigned long dss_get_dpll4_rate(void)
  365. {
  366. if (dss.dpll4_m4_ck)
  367. return clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  368. else
  369. return 0;
  370. }
  371. int dss_calc_clock_div(bool is_tft, unsigned long req_pck,
  372. struct dss_clock_info *dss_cinfo,
  373. struct dispc_clock_info *dispc_cinfo)
  374. {
  375. unsigned long prate;
  376. struct dss_clock_info best_dss;
  377. struct dispc_clock_info best_dispc;
  378. unsigned long fck, max_dss_fck;
  379. u16 fck_div, fck_div_max = 16;
  380. int match = 0;
  381. int min_fck_per_pck;
  382. prate = dss_get_dpll4_rate();
  383. max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
  384. fck = dss_clk_get_rate(DSS_CLK_FCK);
  385. if (req_pck == dss.cache_req_pck &&
  386. ((cpu_is_omap34xx() && prate == dss.cache_prate) ||
  387. dss.cache_dss_cinfo.fck == fck)) {
  388. DSSDBG("dispc clock info found from cache.\n");
  389. *dss_cinfo = dss.cache_dss_cinfo;
  390. *dispc_cinfo = dss.cache_dispc_cinfo;
  391. return 0;
  392. }
  393. min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
  394. if (min_fck_per_pck &&
  395. req_pck * min_fck_per_pck > max_dss_fck) {
  396. DSSERR("Requested pixel clock not possible with the current "
  397. "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
  398. "the constraint off.\n");
  399. min_fck_per_pck = 0;
  400. }
  401. retry:
  402. memset(&best_dss, 0, sizeof(best_dss));
  403. memset(&best_dispc, 0, sizeof(best_dispc));
  404. if (dss.dpll4_m4_ck == NULL) {
  405. struct dispc_clock_info cur_dispc;
  406. /* XXX can we change the clock on omap2? */
  407. fck = dss_clk_get_rate(DSS_CLK_FCK);
  408. fck_div = 1;
  409. dispc_find_clk_divs(is_tft, req_pck, fck, &cur_dispc);
  410. match = 1;
  411. best_dss.fck = fck;
  412. best_dss.fck_div = fck_div;
  413. best_dispc = cur_dispc;
  414. goto found;
  415. } else {
  416. if (cpu_is_omap3630() || cpu_is_omap44xx())
  417. fck_div_max = 32;
  418. for (fck_div = fck_div_max; fck_div > 0; --fck_div) {
  419. struct dispc_clock_info cur_dispc;
  420. if (fck_div_max == 32)
  421. fck = prate / fck_div;
  422. else
  423. fck = prate / fck_div * 2;
  424. if (fck > max_dss_fck)
  425. continue;
  426. if (min_fck_per_pck &&
  427. fck < req_pck * min_fck_per_pck)
  428. continue;
  429. match = 1;
  430. dispc_find_clk_divs(is_tft, req_pck, fck, &cur_dispc);
  431. if (abs(cur_dispc.pck - req_pck) <
  432. abs(best_dispc.pck - req_pck)) {
  433. best_dss.fck = fck;
  434. best_dss.fck_div = fck_div;
  435. best_dispc = cur_dispc;
  436. if (cur_dispc.pck == req_pck)
  437. goto found;
  438. }
  439. }
  440. }
  441. found:
  442. if (!match) {
  443. if (min_fck_per_pck) {
  444. DSSERR("Could not find suitable clock settings.\n"
  445. "Turning FCK/PCK constraint off and"
  446. "trying again.\n");
  447. min_fck_per_pck = 0;
  448. goto retry;
  449. }
  450. DSSERR("Could not find suitable clock settings.\n");
  451. return -EINVAL;
  452. }
  453. if (dss_cinfo)
  454. *dss_cinfo = best_dss;
  455. if (dispc_cinfo)
  456. *dispc_cinfo = best_dispc;
  457. dss.cache_req_pck = req_pck;
  458. dss.cache_prate = prate;
  459. dss.cache_dss_cinfo = best_dss;
  460. dss.cache_dispc_cinfo = best_dispc;
  461. return 0;
  462. }
  463. static int _omap_dss_wait_reset(void)
  464. {
  465. int t = 0;
  466. while (REG_GET(DSS_SYSSTATUS, 0, 0) == 0) {
  467. if (++t > 1000) {
  468. DSSERR("soft reset failed\n");
  469. return -ENODEV;
  470. }
  471. udelay(1);
  472. }
  473. return 0;
  474. }
  475. static int _omap_dss_reset(void)
  476. {
  477. /* Soft reset */
  478. REG_FLD_MOD(DSS_SYSCONFIG, 1, 1, 1);
  479. return _omap_dss_wait_reset();
  480. }
  481. void dss_set_venc_output(enum omap_dss_venc_type type)
  482. {
  483. int l = 0;
  484. if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
  485. l = 0;
  486. else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
  487. l = 1;
  488. else
  489. BUG();
  490. /* venc out selection. 0 = comp, 1 = svideo */
  491. REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
  492. }
  493. void dss_set_dac_pwrdn_bgz(bool enable)
  494. {
  495. REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */
  496. }
  497. void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select hdmi)
  498. {
  499. REG_FLD_MOD(DSS_CONTROL, hdmi, 15, 15); /* VENC_HDMI_SWITCH */
  500. }
  501. static int dss_init(void)
  502. {
  503. int r;
  504. u32 rev;
  505. struct resource *dss_mem;
  506. struct clk *dpll4_m4_ck;
  507. dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
  508. if (!dss_mem) {
  509. DSSERR("can't get IORESOURCE_MEM DSS\n");
  510. r = -EINVAL;
  511. goto fail0;
  512. }
  513. dss.base = ioremap(dss_mem->start, resource_size(dss_mem));
  514. if (!dss.base) {
  515. DSSERR("can't ioremap DSS\n");
  516. r = -ENOMEM;
  517. goto fail0;
  518. }
  519. /* disable LCD and DIGIT output. This seems to fix the synclost
  520. * problem that we get, if the bootloader starts the DSS and
  521. * the kernel resets it */
  522. omap_writel(omap_readl(0x48050440) & ~0x3, 0x48050440);
  523. /* We need to wait here a bit, otherwise we sometimes start to
  524. * get synclost errors, and after that only power cycle will
  525. * restore DSS functionality. I have no idea why this happens.
  526. * And we have to wait _before_ resetting the DSS, but after
  527. * enabling clocks.
  528. */
  529. msleep(50);
  530. _omap_dss_reset();
  531. /* autoidle */
  532. REG_FLD_MOD(DSS_SYSCONFIG, 1, 0, 0);
  533. /* Select DPLL */
  534. REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);
  535. #ifdef CONFIG_OMAP2_DSS_VENC
  536. REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */
  537. REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */
  538. REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */
  539. #endif
  540. if (cpu_is_omap34xx()) {
  541. dpll4_m4_ck = clk_get(NULL, "dpll4_m4_ck");
  542. if (IS_ERR(dpll4_m4_ck)) {
  543. DSSERR("Failed to get dpll4_m4_ck\n");
  544. r = PTR_ERR(dpll4_m4_ck);
  545. goto fail1;
  546. }
  547. } else if (cpu_is_omap44xx()) {
  548. dpll4_m4_ck = clk_get(NULL, "dpll_per_m5x2_ck");
  549. if (IS_ERR(dpll4_m4_ck)) {
  550. DSSERR("Failed to get dpll4_m4_ck\n");
  551. r = PTR_ERR(dpll4_m4_ck);
  552. goto fail1;
  553. }
  554. } else { /* omap24xx */
  555. dpll4_m4_ck = NULL;
  556. }
  557. dss.dpll4_m4_ck = dpll4_m4_ck;
  558. dss.dsi_clk_source = DSS_CLK_SRC_FCK;
  559. dss.dispc_clk_source = DSS_CLK_SRC_FCK;
  560. dss.lcd_clk_source[0] = DSS_CLK_SRC_FCK;
  561. dss.lcd_clk_source[1] = DSS_CLK_SRC_FCK;
  562. dss_save_context();
  563. rev = dss_read_reg(DSS_REVISION);
  564. printk(KERN_INFO "OMAP DSS rev %d.%d\n",
  565. FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  566. return 0;
  567. fail1:
  568. iounmap(dss.base);
  569. fail0:
  570. return r;
  571. }
  572. static void dss_exit(void)
  573. {
  574. if (dss.dpll4_m4_ck)
  575. clk_put(dss.dpll4_m4_ck);
  576. iounmap(dss.base);
  577. }
  578. /* CONTEXT */
  579. static int dss_get_ctx_id(void)
  580. {
  581. struct omap_display_platform_data *pdata = dss.pdev->dev.platform_data;
  582. int r;
  583. if (!pdata->board_data->get_last_off_on_transaction_id)
  584. return 0;
  585. r = pdata->board_data->get_last_off_on_transaction_id(&dss.pdev->dev);
  586. if (r < 0) {
  587. dev_err(&dss.pdev->dev, "getting transaction ID failed, "
  588. "will force context restore\n");
  589. r = -1;
  590. }
  591. return r;
  592. }
  593. int dss_need_ctx_restore(void)
  594. {
  595. int id = dss_get_ctx_id();
  596. if (id < 0 || id != dss.ctx_id) {
  597. DSSDBG("ctx id %d -> id %d\n",
  598. dss.ctx_id, id);
  599. dss.ctx_id = id;
  600. return 1;
  601. } else {
  602. return 0;
  603. }
  604. }
  605. static void save_all_ctx(void)
  606. {
  607. DSSDBG("save context\n");
  608. dss_clk_enable_no_ctx(DSS_CLK_ICK | DSS_CLK_FCK);
  609. dss_save_context();
  610. dispc_save_context();
  611. #ifdef CONFIG_OMAP2_DSS_DSI
  612. dsi_save_context();
  613. #endif
  614. dss_clk_disable_no_ctx(DSS_CLK_ICK | DSS_CLK_FCK);
  615. }
  616. static void restore_all_ctx(void)
  617. {
  618. DSSDBG("restore context\n");
  619. dss_clk_enable_all_no_ctx();
  620. dss_restore_context();
  621. dispc_restore_context();
  622. #ifdef CONFIG_OMAP2_DSS_DSI
  623. dsi_restore_context();
  624. #endif
  625. dss_clk_disable_all_no_ctx();
  626. }
  627. static int dss_get_clock(struct clk **clock, const char *clk_name)
  628. {
  629. struct clk *clk;
  630. clk = clk_get(&dss.pdev->dev, clk_name);
  631. if (IS_ERR(clk)) {
  632. DSSERR("can't get clock %s", clk_name);
  633. return PTR_ERR(clk);
  634. }
  635. *clock = clk;
  636. DSSDBG("clk %s, rate %ld\n", clk_name, clk_get_rate(clk));
  637. return 0;
  638. }
  639. static int dss_get_clocks(void)
  640. {
  641. int r;
  642. struct omap_display_platform_data *pdata = dss.pdev->dev.platform_data;
  643. dss.dss_ick = NULL;
  644. dss.dss_fck = NULL;
  645. dss.dss_sys_clk = NULL;
  646. dss.dss_tv_fck = NULL;
  647. dss.dss_video_fck = NULL;
  648. r = dss_get_clock(&dss.dss_ick, "ick");
  649. if (r)
  650. goto err;
  651. r = dss_get_clock(&dss.dss_fck, "fck");
  652. if (r)
  653. goto err;
  654. if (!pdata->opt_clock_available) {
  655. r = -ENODEV;
  656. goto err;
  657. }
  658. if (pdata->opt_clock_available("sys_clk")) {
  659. r = dss_get_clock(&dss.dss_sys_clk, "sys_clk");
  660. if (r)
  661. goto err;
  662. }
  663. if (pdata->opt_clock_available("tv_clk")) {
  664. r = dss_get_clock(&dss.dss_tv_fck, "tv_clk");
  665. if (r)
  666. goto err;
  667. }
  668. if (pdata->opt_clock_available("video_clk")) {
  669. r = dss_get_clock(&dss.dss_video_fck, "video_clk");
  670. if (r)
  671. goto err;
  672. }
  673. return 0;
  674. err:
  675. if (dss.dss_ick)
  676. clk_put(dss.dss_ick);
  677. if (dss.dss_fck)
  678. clk_put(dss.dss_fck);
  679. if (dss.dss_sys_clk)
  680. clk_put(dss.dss_sys_clk);
  681. if (dss.dss_tv_fck)
  682. clk_put(dss.dss_tv_fck);
  683. if (dss.dss_video_fck)
  684. clk_put(dss.dss_video_fck);
  685. return r;
  686. }
  687. static void dss_put_clocks(void)
  688. {
  689. if (dss.dss_video_fck)
  690. clk_put(dss.dss_video_fck);
  691. if (dss.dss_tv_fck)
  692. clk_put(dss.dss_tv_fck);
  693. if (dss.dss_sys_clk)
  694. clk_put(dss.dss_sys_clk);
  695. clk_put(dss.dss_fck);
  696. clk_put(dss.dss_ick);
  697. }
  698. unsigned long dss_clk_get_rate(enum dss_clock clk)
  699. {
  700. switch (clk) {
  701. case DSS_CLK_ICK:
  702. return clk_get_rate(dss.dss_ick);
  703. case DSS_CLK_FCK:
  704. return clk_get_rate(dss.dss_fck);
  705. case DSS_CLK_SYSCK:
  706. return clk_get_rate(dss.dss_sys_clk);
  707. case DSS_CLK_TVFCK:
  708. return clk_get_rate(dss.dss_tv_fck);
  709. case DSS_CLK_VIDFCK:
  710. return clk_get_rate(dss.dss_video_fck);
  711. }
  712. BUG();
  713. return 0;
  714. }
  715. static unsigned count_clk_bits(enum dss_clock clks)
  716. {
  717. unsigned num_clks = 0;
  718. if (clks & DSS_CLK_ICK)
  719. ++num_clks;
  720. if (clks & DSS_CLK_FCK)
  721. ++num_clks;
  722. if (clks & DSS_CLK_SYSCK)
  723. ++num_clks;
  724. if (clks & DSS_CLK_TVFCK)
  725. ++num_clks;
  726. if (clks & DSS_CLK_VIDFCK)
  727. ++num_clks;
  728. return num_clks;
  729. }
  730. static void dss_clk_enable_no_ctx(enum dss_clock clks)
  731. {
  732. unsigned num_clks = count_clk_bits(clks);
  733. if (clks & DSS_CLK_ICK)
  734. clk_enable(dss.dss_ick);
  735. if (clks & DSS_CLK_FCK)
  736. clk_enable(dss.dss_fck);
  737. if ((clks & DSS_CLK_SYSCK) && dss.dss_sys_clk)
  738. clk_enable(dss.dss_sys_clk);
  739. if ((clks & DSS_CLK_TVFCK) && dss.dss_tv_fck)
  740. clk_enable(dss.dss_tv_fck);
  741. if ((clks & DSS_CLK_VIDFCK) && dss.dss_video_fck)
  742. clk_enable(dss.dss_video_fck);
  743. dss.num_clks_enabled += num_clks;
  744. }
  745. void dss_clk_enable(enum dss_clock clks)
  746. {
  747. bool check_ctx = dss.num_clks_enabled == 0;
  748. dss_clk_enable_no_ctx(clks);
  749. /*
  750. * HACK: On omap4 the registers may not be accessible right after
  751. * enabling the clocks. At some point this will be handled by
  752. * pm_runtime, but for the time begin this should make things work.
  753. */
  754. if (cpu_is_omap44xx() && check_ctx)
  755. udelay(10);
  756. if (check_ctx && cpu_is_omap34xx() && dss_need_ctx_restore())
  757. restore_all_ctx();
  758. }
  759. static void dss_clk_disable_no_ctx(enum dss_clock clks)
  760. {
  761. unsigned num_clks = count_clk_bits(clks);
  762. if (clks & DSS_CLK_ICK)
  763. clk_disable(dss.dss_ick);
  764. if (clks & DSS_CLK_FCK)
  765. clk_disable(dss.dss_fck);
  766. if ((clks & DSS_CLK_SYSCK) && dss.dss_sys_clk)
  767. clk_disable(dss.dss_sys_clk);
  768. if ((clks & DSS_CLK_TVFCK) && dss.dss_tv_fck)
  769. clk_disable(dss.dss_tv_fck);
  770. if ((clks & DSS_CLK_VIDFCK) && dss.dss_video_fck)
  771. clk_disable(dss.dss_video_fck);
  772. dss.num_clks_enabled -= num_clks;
  773. }
  774. void dss_clk_disable(enum dss_clock clks)
  775. {
  776. if (cpu_is_omap34xx()) {
  777. unsigned num_clks = count_clk_bits(clks);
  778. BUG_ON(dss.num_clks_enabled < num_clks);
  779. if (dss.num_clks_enabled == num_clks)
  780. save_all_ctx();
  781. }
  782. dss_clk_disable_no_ctx(clks);
  783. }
  784. static void dss_clk_enable_all_no_ctx(void)
  785. {
  786. enum dss_clock clks;
  787. clks = DSS_CLK_ICK | DSS_CLK_FCK | DSS_CLK_SYSCK | DSS_CLK_TVFCK;
  788. if (cpu_is_omap34xx())
  789. clks |= DSS_CLK_VIDFCK;
  790. dss_clk_enable_no_ctx(clks);
  791. }
  792. static void dss_clk_disable_all_no_ctx(void)
  793. {
  794. enum dss_clock clks;
  795. clks = DSS_CLK_ICK | DSS_CLK_FCK | DSS_CLK_SYSCK | DSS_CLK_TVFCK;
  796. if (cpu_is_omap34xx())
  797. clks |= DSS_CLK_VIDFCK;
  798. dss_clk_disable_no_ctx(clks);
  799. }
  800. #if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
  801. /* CLOCKS */
  802. static void core_dump_clocks(struct seq_file *s)
  803. {
  804. int i;
  805. struct clk *clocks[5] = {
  806. dss.dss_ick,
  807. dss.dss_fck,
  808. dss.dss_sys_clk,
  809. dss.dss_tv_fck,
  810. dss.dss_video_fck
  811. };
  812. seq_printf(s, "- CORE -\n");
  813. seq_printf(s, "internal clk count\t\t%u\n", dss.num_clks_enabled);
  814. for (i = 0; i < 5; i++) {
  815. if (!clocks[i])
  816. continue;
  817. seq_printf(s, "%-15s\t%lu\t%d\n",
  818. clocks[i]->name,
  819. clk_get_rate(clocks[i]),
  820. clocks[i]->usecount);
  821. }
  822. }
  823. #endif /* defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT) */
  824. /* DEBUGFS */
  825. #if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
  826. void dss_debug_dump_clocks(struct seq_file *s)
  827. {
  828. core_dump_clocks(s);
  829. dss_dump_clocks(s);
  830. dispc_dump_clocks(s);
  831. #ifdef CONFIG_OMAP2_DSS_DSI
  832. dsi_dump_clocks(s);
  833. #endif
  834. }
  835. #endif
  836. /* DSS HW IP initialisation */
  837. static int omap_dsshw_probe(struct platform_device *pdev)
  838. {
  839. int r;
  840. dss.pdev = pdev;
  841. r = dss_get_clocks();
  842. if (r)
  843. goto err_clocks;
  844. dss_clk_enable_all_no_ctx();
  845. dss.ctx_id = dss_get_ctx_id();
  846. DSSDBG("initial ctx id %u\n", dss.ctx_id);
  847. r = dss_init();
  848. if (r) {
  849. DSSERR("Failed to initialize DSS\n");
  850. goto err_dss;
  851. }
  852. r = dpi_init();
  853. if (r) {
  854. DSSERR("Failed to initialize DPI\n");
  855. goto err_dpi;
  856. }
  857. r = sdi_init();
  858. if (r) {
  859. DSSERR("Failed to initialize SDI\n");
  860. goto err_sdi;
  861. }
  862. dss_clk_disable_all_no_ctx();
  863. return 0;
  864. err_sdi:
  865. dpi_exit();
  866. err_dpi:
  867. dss_exit();
  868. err_dss:
  869. dss_clk_disable_all_no_ctx();
  870. dss_put_clocks();
  871. err_clocks:
  872. return r;
  873. }
  874. static int omap_dsshw_remove(struct platform_device *pdev)
  875. {
  876. dss_exit();
  877. /*
  878. * As part of hwmod changes, DSS is not the only controller of dss
  879. * clocks; hwmod framework itself will also enable clocks during hwmod
  880. * init for dss, and autoidle is set in h/w for DSS. Hence, there's no
  881. * need to disable clocks if their usecounts > 1.
  882. */
  883. WARN_ON(dss.num_clks_enabled > 0);
  884. dss_put_clocks();
  885. return 0;
  886. }
  887. static struct platform_driver omap_dsshw_driver = {
  888. .probe = omap_dsshw_probe,
  889. .remove = omap_dsshw_remove,
  890. .driver = {
  891. .name = "omapdss_dss",
  892. .owner = THIS_MODULE,
  893. },
  894. };
  895. int dss_init_platform_driver(void)
  896. {
  897. return platform_driver_register(&omap_dsshw_driver);
  898. }
  899. void dss_uninit_platform_driver(void)
  900. {
  901. return platform_driver_unregister(&omap_dsshw_driver);
  902. }