dpi.c 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330
  1. /*
  2. * linux/drivers/video/omap2/dss/dpi.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #define DSS_SUBSYS_NAME "DPI"
  23. #include <linux/kernel.h>
  24. #include <linux/clk.h>
  25. #include <linux/delay.h>
  26. #include <linux/err.h>
  27. #include <linux/errno.h>
  28. #include <linux/platform_device.h>
  29. #include <linux/regulator/consumer.h>
  30. #include <plat/display.h>
  31. #include <plat/cpu.h>
  32. #include "dss.h"
  33. static struct {
  34. struct regulator *vdds_dsi_reg;
  35. } dpi;
  36. #ifdef CONFIG_OMAP2_DSS_USE_DSI_PLL
  37. static int dpi_set_dsi_clk(struct omap_dss_device *dssdev, bool is_tft,
  38. unsigned long pck_req, unsigned long *fck, int *lck_div,
  39. int *pck_div)
  40. {
  41. struct dsi_clock_info dsi_cinfo;
  42. struct dispc_clock_info dispc_cinfo;
  43. int r;
  44. r = dsi_pll_calc_clock_div_pck(is_tft, pck_req, &dsi_cinfo,
  45. &dispc_cinfo);
  46. if (r)
  47. return r;
  48. r = dsi_pll_set_clock_div(&dsi_cinfo);
  49. if (r)
  50. return r;
  51. dss_select_dispc_clk_source(DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC);
  52. r = dispc_set_clock_div(dssdev->manager->id, &dispc_cinfo);
  53. if (r)
  54. return r;
  55. *fck = dsi_cinfo.dsi_pll_hsdiv_dispc_clk;
  56. *lck_div = dispc_cinfo.lck_div;
  57. *pck_div = dispc_cinfo.pck_div;
  58. return 0;
  59. }
  60. #else
  61. static int dpi_set_dispc_clk(struct omap_dss_device *dssdev, bool is_tft,
  62. unsigned long pck_req, unsigned long *fck, int *lck_div,
  63. int *pck_div)
  64. {
  65. struct dss_clock_info dss_cinfo;
  66. struct dispc_clock_info dispc_cinfo;
  67. int r;
  68. r = dss_calc_clock_div(is_tft, pck_req, &dss_cinfo, &dispc_cinfo);
  69. if (r)
  70. return r;
  71. r = dss_set_clock_div(&dss_cinfo);
  72. if (r)
  73. return r;
  74. r = dispc_set_clock_div(dssdev->manager->id, &dispc_cinfo);
  75. if (r)
  76. return r;
  77. *fck = dss_cinfo.fck;
  78. *lck_div = dispc_cinfo.lck_div;
  79. *pck_div = dispc_cinfo.pck_div;
  80. return 0;
  81. }
  82. #endif
  83. static int dpi_set_mode(struct omap_dss_device *dssdev)
  84. {
  85. struct omap_video_timings *t = &dssdev->panel.timings;
  86. int lck_div, pck_div;
  87. unsigned long fck;
  88. unsigned long pck;
  89. bool is_tft;
  90. int r = 0;
  91. dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
  92. dispc_set_pol_freq(dssdev->manager->id, dssdev->panel.config,
  93. dssdev->panel.acbi, dssdev->panel.acb);
  94. is_tft = (dssdev->panel.config & OMAP_DSS_LCD_TFT) != 0;
  95. #ifdef CONFIG_OMAP2_DSS_USE_DSI_PLL
  96. r = dpi_set_dsi_clk(dssdev, is_tft, t->pixel_clock * 1000, &fck,
  97. &lck_div, &pck_div);
  98. #else
  99. r = dpi_set_dispc_clk(dssdev, is_tft, t->pixel_clock * 1000, &fck,
  100. &lck_div, &pck_div);
  101. #endif
  102. if (r)
  103. goto err0;
  104. pck = fck / lck_div / pck_div / 1000;
  105. if (pck != t->pixel_clock) {
  106. DSSWARN("Could not find exact pixel clock. "
  107. "Requested %d kHz, got %lu kHz\n",
  108. t->pixel_clock, pck);
  109. t->pixel_clock = pck;
  110. }
  111. dispc_set_lcd_timings(dssdev->manager->id, t);
  112. err0:
  113. dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
  114. return r;
  115. }
  116. static int dpi_basic_init(struct omap_dss_device *dssdev)
  117. {
  118. bool is_tft;
  119. is_tft = (dssdev->panel.config & OMAP_DSS_LCD_TFT) != 0;
  120. dispc_set_parallel_interface_mode(dssdev->manager->id,
  121. OMAP_DSS_PARALLELMODE_BYPASS);
  122. dispc_set_lcd_display_type(dssdev->manager->id, is_tft ?
  123. OMAP_DSS_LCD_DISPLAY_TFT : OMAP_DSS_LCD_DISPLAY_STN);
  124. dispc_set_tft_data_lines(dssdev->manager->id,
  125. dssdev->phy.dpi.data_lines);
  126. return 0;
  127. }
  128. int omapdss_dpi_display_enable(struct omap_dss_device *dssdev)
  129. {
  130. int r;
  131. r = omap_dss_start_device(dssdev);
  132. if (r) {
  133. DSSERR("failed to start device\n");
  134. goto err0;
  135. }
  136. if (cpu_is_omap34xx()) {
  137. r = regulator_enable(dpi.vdds_dsi_reg);
  138. if (r)
  139. goto err1;
  140. }
  141. dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
  142. r = dpi_basic_init(dssdev);
  143. if (r)
  144. goto err2;
  145. #ifdef CONFIG_OMAP2_DSS_USE_DSI_PLL
  146. dss_clk_enable(DSS_CLK_SYSCK);
  147. r = dsi_pll_init(dssdev, 0, 1);
  148. if (r)
  149. goto err3;
  150. #endif
  151. r = dpi_set_mode(dssdev);
  152. if (r)
  153. goto err4;
  154. mdelay(2);
  155. dssdev->manager->enable(dssdev->manager);
  156. return 0;
  157. err4:
  158. #ifdef CONFIG_OMAP2_DSS_USE_DSI_PLL
  159. dsi_pll_uninit();
  160. err3:
  161. dss_clk_disable(DSS_CLK_SYSCK);
  162. #endif
  163. err2:
  164. dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
  165. if (cpu_is_omap34xx())
  166. regulator_disable(dpi.vdds_dsi_reg);
  167. err1:
  168. omap_dss_stop_device(dssdev);
  169. err0:
  170. return r;
  171. }
  172. EXPORT_SYMBOL(omapdss_dpi_display_enable);
  173. void omapdss_dpi_display_disable(struct omap_dss_device *dssdev)
  174. {
  175. dssdev->manager->disable(dssdev->manager);
  176. #ifdef CONFIG_OMAP2_DSS_USE_DSI_PLL
  177. dss_select_dispc_clk_source(DSS_CLK_SRC_FCK);
  178. dsi_pll_uninit();
  179. dss_clk_disable(DSS_CLK_SYSCK);
  180. #endif
  181. dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
  182. if (cpu_is_omap34xx())
  183. regulator_disable(dpi.vdds_dsi_reg);
  184. omap_dss_stop_device(dssdev);
  185. }
  186. EXPORT_SYMBOL(omapdss_dpi_display_disable);
  187. void dpi_set_timings(struct omap_dss_device *dssdev,
  188. struct omap_video_timings *timings)
  189. {
  190. DSSDBG("dpi_set_timings\n");
  191. dssdev->panel.timings = *timings;
  192. if (dssdev->state == OMAP_DSS_DISPLAY_ACTIVE) {
  193. dpi_set_mode(dssdev);
  194. dispc_go(dssdev->manager->id);
  195. }
  196. }
  197. EXPORT_SYMBOL(dpi_set_timings);
  198. int dpi_check_timings(struct omap_dss_device *dssdev,
  199. struct omap_video_timings *timings)
  200. {
  201. bool is_tft;
  202. int r;
  203. int lck_div, pck_div;
  204. unsigned long fck;
  205. unsigned long pck;
  206. if (!dispc_lcd_timings_ok(timings))
  207. return -EINVAL;
  208. if (timings->pixel_clock == 0)
  209. return -EINVAL;
  210. is_tft = (dssdev->panel.config & OMAP_DSS_LCD_TFT) != 0;
  211. #ifdef CONFIG_OMAP2_DSS_USE_DSI_PLL
  212. {
  213. struct dsi_clock_info dsi_cinfo;
  214. struct dispc_clock_info dispc_cinfo;
  215. r = dsi_pll_calc_clock_div_pck(is_tft,
  216. timings->pixel_clock * 1000,
  217. &dsi_cinfo, &dispc_cinfo);
  218. if (r)
  219. return r;
  220. fck = dsi_cinfo.dsi_pll_hsdiv_dispc_clk;
  221. lck_div = dispc_cinfo.lck_div;
  222. pck_div = dispc_cinfo.pck_div;
  223. }
  224. #else
  225. {
  226. struct dss_clock_info dss_cinfo;
  227. struct dispc_clock_info dispc_cinfo;
  228. r = dss_calc_clock_div(is_tft, timings->pixel_clock * 1000,
  229. &dss_cinfo, &dispc_cinfo);
  230. if (r)
  231. return r;
  232. fck = dss_cinfo.fck;
  233. lck_div = dispc_cinfo.lck_div;
  234. pck_div = dispc_cinfo.pck_div;
  235. }
  236. #endif
  237. pck = fck / lck_div / pck_div / 1000;
  238. timings->pixel_clock = pck;
  239. return 0;
  240. }
  241. EXPORT_SYMBOL(dpi_check_timings);
  242. int dpi_init_display(struct omap_dss_device *dssdev)
  243. {
  244. DSSDBG("init_display\n");
  245. if (cpu_is_omap34xx() && dpi.vdds_dsi_reg == NULL) {
  246. struct regulator *vdds_dsi;
  247. vdds_dsi = dss_get_vdds_dsi();
  248. if (IS_ERR(vdds_dsi)) {
  249. DSSERR("can't get VDDS_DSI regulator\n");
  250. return PTR_ERR(vdds_dsi);
  251. }
  252. dpi.vdds_dsi_reg = vdds_dsi;
  253. }
  254. return 0;
  255. }
  256. int dpi_init(void)
  257. {
  258. return 0;
  259. }
  260. void dpi_exit(void)
  261. {
  262. }