dispc.c 82 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510
  1. /*
  2. * linux/drivers/video/omap2/dss/dispc.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #define DSS_SUBSYS_NAME "DISPC"
  23. #include <linux/kernel.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/vmalloc.h>
  26. #include <linux/clk.h>
  27. #include <linux/io.h>
  28. #include <linux/jiffies.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/delay.h>
  31. #include <linux/workqueue.h>
  32. #include <linux/hardirq.h>
  33. #include <linux/interrupt.h>
  34. #include <plat/sram.h>
  35. #include <plat/clock.h>
  36. #include <plat/display.h>
  37. #include "dss.h"
  38. #include "dss_features.h"
  39. /* DISPC */
  40. #define DISPC_SZ_REGS SZ_4K
  41. struct dispc_reg { u16 idx; };
  42. #define DISPC_REG(idx) ((const struct dispc_reg) { idx })
  43. /*
  44. * DISPC common registers and
  45. * DISPC channel registers , ch = 0 for LCD, ch = 1 for
  46. * DIGIT, and ch = 2 for LCD2
  47. */
  48. #define DISPC_REVISION DISPC_REG(0x0000)
  49. #define DISPC_SYSCONFIG DISPC_REG(0x0010)
  50. #define DISPC_SYSSTATUS DISPC_REG(0x0014)
  51. #define DISPC_IRQSTATUS DISPC_REG(0x0018)
  52. #define DISPC_IRQENABLE DISPC_REG(0x001C)
  53. #define DISPC_CONTROL DISPC_REG(0x0040)
  54. #define DISPC_CONTROL2 DISPC_REG(0x0238)
  55. #define DISPC_CONFIG DISPC_REG(0x0044)
  56. #define DISPC_CONFIG2 DISPC_REG(0x0620)
  57. #define DISPC_CAPABLE DISPC_REG(0x0048)
  58. #define DISPC_DEFAULT_COLOR(ch) DISPC_REG(ch == 0 ? 0x004C : \
  59. (ch == 1 ? 0x0050 : 0x03AC))
  60. #define DISPC_TRANS_COLOR(ch) DISPC_REG(ch == 0 ? 0x0054 : \
  61. (ch == 1 ? 0x0058 : 0x03B0))
  62. #define DISPC_LINE_STATUS DISPC_REG(0x005C)
  63. #define DISPC_LINE_NUMBER DISPC_REG(0x0060)
  64. #define DISPC_TIMING_H(ch) DISPC_REG(ch != 2 ? 0x0064 : 0x0400)
  65. #define DISPC_TIMING_V(ch) DISPC_REG(ch != 2 ? 0x0068 : 0x0404)
  66. #define DISPC_POL_FREQ(ch) DISPC_REG(ch != 2 ? 0x006C : 0x0408)
  67. #define DISPC_DIVISORo(ch) DISPC_REG(ch != 2 ? 0x0070 : 0x040C)
  68. #define DISPC_GLOBAL_ALPHA DISPC_REG(0x0074)
  69. #define DISPC_SIZE_DIG DISPC_REG(0x0078)
  70. #define DISPC_SIZE_LCD(ch) DISPC_REG(ch != 2 ? 0x007C : 0x03CC)
  71. /* DISPC GFX plane */
  72. #define DISPC_GFX_BA0 DISPC_REG(0x0080)
  73. #define DISPC_GFX_BA1 DISPC_REG(0x0084)
  74. #define DISPC_GFX_POSITION DISPC_REG(0x0088)
  75. #define DISPC_GFX_SIZE DISPC_REG(0x008C)
  76. #define DISPC_GFX_ATTRIBUTES DISPC_REG(0x00A0)
  77. #define DISPC_GFX_FIFO_THRESHOLD DISPC_REG(0x00A4)
  78. #define DISPC_GFX_FIFO_SIZE_STATUS DISPC_REG(0x00A8)
  79. #define DISPC_GFX_ROW_INC DISPC_REG(0x00AC)
  80. #define DISPC_GFX_PIXEL_INC DISPC_REG(0x00B0)
  81. #define DISPC_GFX_WINDOW_SKIP DISPC_REG(0x00B4)
  82. #define DISPC_GFX_TABLE_BA DISPC_REG(0x00B8)
  83. #define DISPC_DATA_CYCLE1(ch) DISPC_REG(ch != 2 ? 0x01D4 : 0x03C0)
  84. #define DISPC_DATA_CYCLE2(ch) DISPC_REG(ch != 2 ? 0x01D8 : 0x03C4)
  85. #define DISPC_DATA_CYCLE3(ch) DISPC_REG(ch != 2 ? 0x01DC : 0x03C8)
  86. #define DISPC_CPR_COEF_R(ch) DISPC_REG(ch != 2 ? 0x0220 : 0x03BC)
  87. #define DISPC_CPR_COEF_G(ch) DISPC_REG(ch != 2 ? 0x0224 : 0x03B8)
  88. #define DISPC_CPR_COEF_B(ch) DISPC_REG(ch != 2 ? 0x0228 : 0x03B4)
  89. #define DISPC_GFX_PRELOAD DISPC_REG(0x022C)
  90. /* DISPC Video plane, n = 0 for VID1 and n = 1 for VID2 */
  91. #define DISPC_VID_REG(n, idx) DISPC_REG(0x00BC + (n)*0x90 + idx)
  92. #define DISPC_VID_BA0(n) DISPC_VID_REG(n, 0x0000)
  93. #define DISPC_VID_BA1(n) DISPC_VID_REG(n, 0x0004)
  94. #define DISPC_VID_POSITION(n) DISPC_VID_REG(n, 0x0008)
  95. #define DISPC_VID_SIZE(n) DISPC_VID_REG(n, 0x000C)
  96. #define DISPC_VID_ATTRIBUTES(n) DISPC_VID_REG(n, 0x0010)
  97. #define DISPC_VID_FIFO_THRESHOLD(n) DISPC_VID_REG(n, 0x0014)
  98. #define DISPC_VID_FIFO_SIZE_STATUS(n) DISPC_VID_REG(n, 0x0018)
  99. #define DISPC_VID_ROW_INC(n) DISPC_VID_REG(n, 0x001C)
  100. #define DISPC_VID_PIXEL_INC(n) DISPC_VID_REG(n, 0x0020)
  101. #define DISPC_VID_FIR(n) DISPC_VID_REG(n, 0x0024)
  102. #define DISPC_VID_PICTURE_SIZE(n) DISPC_VID_REG(n, 0x0028)
  103. #define DISPC_VID_ACCU0(n) DISPC_VID_REG(n, 0x002C)
  104. #define DISPC_VID_ACCU1(n) DISPC_VID_REG(n, 0x0030)
  105. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  106. #define DISPC_VID_FIR_COEF_H(n, i) DISPC_REG(0x00F0 + (n)*0x90 + (i)*0x8)
  107. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  108. #define DISPC_VID_FIR_COEF_HV(n, i) DISPC_REG(0x00F4 + (n)*0x90 + (i)*0x8)
  109. /* coef index i = {0, 1, 2, 3, 4} */
  110. #define DISPC_VID_CONV_COEF(n, i) DISPC_REG(0x0130 + (n)*0x90 + (i)*0x4)
  111. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  112. #define DISPC_VID_FIR_COEF_V(n, i) DISPC_REG(0x01E0 + (n)*0x20 + (i)*0x4)
  113. #define DISPC_VID_PRELOAD(n) DISPC_REG(0x230 + (n)*0x04)
  114. #define DISPC_DIVISOR DISPC_REG(0x0804)
  115. #define DISPC_IRQ_MASK_ERROR (DISPC_IRQ_GFX_FIFO_UNDERFLOW | \
  116. DISPC_IRQ_OCP_ERR | \
  117. DISPC_IRQ_VID1_FIFO_UNDERFLOW | \
  118. DISPC_IRQ_VID2_FIFO_UNDERFLOW | \
  119. DISPC_IRQ_SYNC_LOST | \
  120. DISPC_IRQ_SYNC_LOST_DIGIT)
  121. #define DISPC_MAX_NR_ISRS 8
  122. struct omap_dispc_isr_data {
  123. omap_dispc_isr_t isr;
  124. void *arg;
  125. u32 mask;
  126. };
  127. struct dispc_h_coef {
  128. s8 hc4;
  129. s8 hc3;
  130. u8 hc2;
  131. s8 hc1;
  132. s8 hc0;
  133. };
  134. struct dispc_v_coef {
  135. s8 vc22;
  136. s8 vc2;
  137. u8 vc1;
  138. s8 vc0;
  139. s8 vc00;
  140. };
  141. #define REG_GET(idx, start, end) \
  142. FLD_GET(dispc_read_reg(idx), start, end)
  143. #define REG_FLD_MOD(idx, val, start, end) \
  144. dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
  145. static const struct dispc_reg dispc_reg_att[] = { DISPC_GFX_ATTRIBUTES,
  146. DISPC_VID_ATTRIBUTES(0),
  147. DISPC_VID_ATTRIBUTES(1) };
  148. struct dispc_irq_stats {
  149. unsigned long last_reset;
  150. unsigned irq_count;
  151. unsigned irqs[32];
  152. };
  153. static struct {
  154. struct platform_device *pdev;
  155. void __iomem *base;
  156. int irq;
  157. u32 fifo_size[3];
  158. spinlock_t irq_lock;
  159. u32 irq_error_mask;
  160. struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
  161. u32 error_irqs;
  162. struct work_struct error_work;
  163. u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
  164. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  165. spinlock_t irq_stats_lock;
  166. struct dispc_irq_stats irq_stats;
  167. #endif
  168. } dispc;
  169. static void _omap_dispc_set_irqs(void);
  170. static inline void dispc_write_reg(const struct dispc_reg idx, u32 val)
  171. {
  172. __raw_writel(val, dispc.base + idx.idx);
  173. }
  174. static inline u32 dispc_read_reg(const struct dispc_reg idx)
  175. {
  176. return __raw_readl(dispc.base + idx.idx);
  177. }
  178. #define SR(reg) \
  179. dispc.ctx[(DISPC_##reg).idx / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
  180. #define RR(reg) \
  181. dispc_write_reg(DISPC_##reg, dispc.ctx[(DISPC_##reg).idx / sizeof(u32)])
  182. void dispc_save_context(void)
  183. {
  184. if (cpu_is_omap24xx())
  185. return;
  186. SR(SYSCONFIG);
  187. SR(IRQENABLE);
  188. SR(CONTROL);
  189. SR(CONFIG);
  190. SR(DEFAULT_COLOR(0));
  191. SR(DEFAULT_COLOR(1));
  192. SR(TRANS_COLOR(0));
  193. SR(TRANS_COLOR(1));
  194. SR(LINE_NUMBER);
  195. SR(TIMING_H(0));
  196. SR(TIMING_V(0));
  197. SR(POL_FREQ(0));
  198. SR(DIVISORo(0));
  199. SR(GLOBAL_ALPHA);
  200. SR(SIZE_DIG);
  201. SR(SIZE_LCD(0));
  202. if (dss_has_feature(FEAT_MGR_LCD2)) {
  203. SR(CONTROL2);
  204. SR(DEFAULT_COLOR(2));
  205. SR(TRANS_COLOR(2));
  206. SR(SIZE_LCD(2));
  207. SR(TIMING_H(2));
  208. SR(TIMING_V(2));
  209. SR(POL_FREQ(2));
  210. SR(DIVISORo(2));
  211. SR(CONFIG2);
  212. }
  213. SR(GFX_BA0);
  214. SR(GFX_BA1);
  215. SR(GFX_POSITION);
  216. SR(GFX_SIZE);
  217. SR(GFX_ATTRIBUTES);
  218. SR(GFX_FIFO_THRESHOLD);
  219. SR(GFX_ROW_INC);
  220. SR(GFX_PIXEL_INC);
  221. SR(GFX_WINDOW_SKIP);
  222. SR(GFX_TABLE_BA);
  223. SR(DATA_CYCLE1(0));
  224. SR(DATA_CYCLE2(0));
  225. SR(DATA_CYCLE3(0));
  226. SR(CPR_COEF_R(0));
  227. SR(CPR_COEF_G(0));
  228. SR(CPR_COEF_B(0));
  229. if (dss_has_feature(FEAT_MGR_LCD2)) {
  230. SR(CPR_COEF_B(2));
  231. SR(CPR_COEF_G(2));
  232. SR(CPR_COEF_R(2));
  233. SR(DATA_CYCLE1(2));
  234. SR(DATA_CYCLE2(2));
  235. SR(DATA_CYCLE3(2));
  236. }
  237. SR(GFX_PRELOAD);
  238. /* VID1 */
  239. SR(VID_BA0(0));
  240. SR(VID_BA1(0));
  241. SR(VID_POSITION(0));
  242. SR(VID_SIZE(0));
  243. SR(VID_ATTRIBUTES(0));
  244. SR(VID_FIFO_THRESHOLD(0));
  245. SR(VID_ROW_INC(0));
  246. SR(VID_PIXEL_INC(0));
  247. SR(VID_FIR(0));
  248. SR(VID_PICTURE_SIZE(0));
  249. SR(VID_ACCU0(0));
  250. SR(VID_ACCU1(0));
  251. SR(VID_FIR_COEF_H(0, 0));
  252. SR(VID_FIR_COEF_H(0, 1));
  253. SR(VID_FIR_COEF_H(0, 2));
  254. SR(VID_FIR_COEF_H(0, 3));
  255. SR(VID_FIR_COEF_H(0, 4));
  256. SR(VID_FIR_COEF_H(0, 5));
  257. SR(VID_FIR_COEF_H(0, 6));
  258. SR(VID_FIR_COEF_H(0, 7));
  259. SR(VID_FIR_COEF_HV(0, 0));
  260. SR(VID_FIR_COEF_HV(0, 1));
  261. SR(VID_FIR_COEF_HV(0, 2));
  262. SR(VID_FIR_COEF_HV(0, 3));
  263. SR(VID_FIR_COEF_HV(0, 4));
  264. SR(VID_FIR_COEF_HV(0, 5));
  265. SR(VID_FIR_COEF_HV(0, 6));
  266. SR(VID_FIR_COEF_HV(0, 7));
  267. SR(VID_CONV_COEF(0, 0));
  268. SR(VID_CONV_COEF(0, 1));
  269. SR(VID_CONV_COEF(0, 2));
  270. SR(VID_CONV_COEF(0, 3));
  271. SR(VID_CONV_COEF(0, 4));
  272. SR(VID_FIR_COEF_V(0, 0));
  273. SR(VID_FIR_COEF_V(0, 1));
  274. SR(VID_FIR_COEF_V(0, 2));
  275. SR(VID_FIR_COEF_V(0, 3));
  276. SR(VID_FIR_COEF_V(0, 4));
  277. SR(VID_FIR_COEF_V(0, 5));
  278. SR(VID_FIR_COEF_V(0, 6));
  279. SR(VID_FIR_COEF_V(0, 7));
  280. SR(VID_PRELOAD(0));
  281. /* VID2 */
  282. SR(VID_BA0(1));
  283. SR(VID_BA1(1));
  284. SR(VID_POSITION(1));
  285. SR(VID_SIZE(1));
  286. SR(VID_ATTRIBUTES(1));
  287. SR(VID_FIFO_THRESHOLD(1));
  288. SR(VID_ROW_INC(1));
  289. SR(VID_PIXEL_INC(1));
  290. SR(VID_FIR(1));
  291. SR(VID_PICTURE_SIZE(1));
  292. SR(VID_ACCU0(1));
  293. SR(VID_ACCU1(1));
  294. SR(VID_FIR_COEF_H(1, 0));
  295. SR(VID_FIR_COEF_H(1, 1));
  296. SR(VID_FIR_COEF_H(1, 2));
  297. SR(VID_FIR_COEF_H(1, 3));
  298. SR(VID_FIR_COEF_H(1, 4));
  299. SR(VID_FIR_COEF_H(1, 5));
  300. SR(VID_FIR_COEF_H(1, 6));
  301. SR(VID_FIR_COEF_H(1, 7));
  302. SR(VID_FIR_COEF_HV(1, 0));
  303. SR(VID_FIR_COEF_HV(1, 1));
  304. SR(VID_FIR_COEF_HV(1, 2));
  305. SR(VID_FIR_COEF_HV(1, 3));
  306. SR(VID_FIR_COEF_HV(1, 4));
  307. SR(VID_FIR_COEF_HV(1, 5));
  308. SR(VID_FIR_COEF_HV(1, 6));
  309. SR(VID_FIR_COEF_HV(1, 7));
  310. SR(VID_CONV_COEF(1, 0));
  311. SR(VID_CONV_COEF(1, 1));
  312. SR(VID_CONV_COEF(1, 2));
  313. SR(VID_CONV_COEF(1, 3));
  314. SR(VID_CONV_COEF(1, 4));
  315. SR(VID_FIR_COEF_V(1, 0));
  316. SR(VID_FIR_COEF_V(1, 1));
  317. SR(VID_FIR_COEF_V(1, 2));
  318. SR(VID_FIR_COEF_V(1, 3));
  319. SR(VID_FIR_COEF_V(1, 4));
  320. SR(VID_FIR_COEF_V(1, 5));
  321. SR(VID_FIR_COEF_V(1, 6));
  322. SR(VID_FIR_COEF_V(1, 7));
  323. SR(VID_PRELOAD(1));
  324. if (dss_has_feature(FEAT_CORE_CLK_DIV))
  325. SR(DIVISOR);
  326. }
  327. void dispc_restore_context(void)
  328. {
  329. RR(SYSCONFIG);
  330. /*RR(IRQENABLE);*/
  331. /*RR(CONTROL);*/
  332. RR(CONFIG);
  333. RR(DEFAULT_COLOR(0));
  334. RR(DEFAULT_COLOR(1));
  335. RR(TRANS_COLOR(0));
  336. RR(TRANS_COLOR(1));
  337. RR(LINE_NUMBER);
  338. RR(TIMING_H(0));
  339. RR(TIMING_V(0));
  340. RR(POL_FREQ(0));
  341. RR(DIVISORo(0));
  342. RR(GLOBAL_ALPHA);
  343. RR(SIZE_DIG);
  344. RR(SIZE_LCD(0));
  345. if (dss_has_feature(FEAT_MGR_LCD2)) {
  346. RR(DEFAULT_COLOR(2));
  347. RR(TRANS_COLOR(2));
  348. RR(SIZE_LCD(2));
  349. RR(TIMING_H(2));
  350. RR(TIMING_V(2));
  351. RR(POL_FREQ(2));
  352. RR(DIVISORo(2));
  353. RR(CONFIG2);
  354. }
  355. RR(GFX_BA0);
  356. RR(GFX_BA1);
  357. RR(GFX_POSITION);
  358. RR(GFX_SIZE);
  359. RR(GFX_ATTRIBUTES);
  360. RR(GFX_FIFO_THRESHOLD);
  361. RR(GFX_ROW_INC);
  362. RR(GFX_PIXEL_INC);
  363. RR(GFX_WINDOW_SKIP);
  364. RR(GFX_TABLE_BA);
  365. RR(DATA_CYCLE1(0));
  366. RR(DATA_CYCLE2(0));
  367. RR(DATA_CYCLE3(0));
  368. RR(CPR_COEF_R(0));
  369. RR(CPR_COEF_G(0));
  370. RR(CPR_COEF_B(0));
  371. if (dss_has_feature(FEAT_MGR_LCD2)) {
  372. RR(DATA_CYCLE1(2));
  373. RR(DATA_CYCLE2(2));
  374. RR(DATA_CYCLE3(2));
  375. RR(CPR_COEF_B(2));
  376. RR(CPR_COEF_G(2));
  377. RR(CPR_COEF_R(2));
  378. }
  379. RR(GFX_PRELOAD);
  380. /* VID1 */
  381. RR(VID_BA0(0));
  382. RR(VID_BA1(0));
  383. RR(VID_POSITION(0));
  384. RR(VID_SIZE(0));
  385. RR(VID_ATTRIBUTES(0));
  386. RR(VID_FIFO_THRESHOLD(0));
  387. RR(VID_ROW_INC(0));
  388. RR(VID_PIXEL_INC(0));
  389. RR(VID_FIR(0));
  390. RR(VID_PICTURE_SIZE(0));
  391. RR(VID_ACCU0(0));
  392. RR(VID_ACCU1(0));
  393. RR(VID_FIR_COEF_H(0, 0));
  394. RR(VID_FIR_COEF_H(0, 1));
  395. RR(VID_FIR_COEF_H(0, 2));
  396. RR(VID_FIR_COEF_H(0, 3));
  397. RR(VID_FIR_COEF_H(0, 4));
  398. RR(VID_FIR_COEF_H(0, 5));
  399. RR(VID_FIR_COEF_H(0, 6));
  400. RR(VID_FIR_COEF_H(0, 7));
  401. RR(VID_FIR_COEF_HV(0, 0));
  402. RR(VID_FIR_COEF_HV(0, 1));
  403. RR(VID_FIR_COEF_HV(0, 2));
  404. RR(VID_FIR_COEF_HV(0, 3));
  405. RR(VID_FIR_COEF_HV(0, 4));
  406. RR(VID_FIR_COEF_HV(0, 5));
  407. RR(VID_FIR_COEF_HV(0, 6));
  408. RR(VID_FIR_COEF_HV(0, 7));
  409. RR(VID_CONV_COEF(0, 0));
  410. RR(VID_CONV_COEF(0, 1));
  411. RR(VID_CONV_COEF(0, 2));
  412. RR(VID_CONV_COEF(0, 3));
  413. RR(VID_CONV_COEF(0, 4));
  414. RR(VID_FIR_COEF_V(0, 0));
  415. RR(VID_FIR_COEF_V(0, 1));
  416. RR(VID_FIR_COEF_V(0, 2));
  417. RR(VID_FIR_COEF_V(0, 3));
  418. RR(VID_FIR_COEF_V(0, 4));
  419. RR(VID_FIR_COEF_V(0, 5));
  420. RR(VID_FIR_COEF_V(0, 6));
  421. RR(VID_FIR_COEF_V(0, 7));
  422. RR(VID_PRELOAD(0));
  423. /* VID2 */
  424. RR(VID_BA0(1));
  425. RR(VID_BA1(1));
  426. RR(VID_POSITION(1));
  427. RR(VID_SIZE(1));
  428. RR(VID_ATTRIBUTES(1));
  429. RR(VID_FIFO_THRESHOLD(1));
  430. RR(VID_ROW_INC(1));
  431. RR(VID_PIXEL_INC(1));
  432. RR(VID_FIR(1));
  433. RR(VID_PICTURE_SIZE(1));
  434. RR(VID_ACCU0(1));
  435. RR(VID_ACCU1(1));
  436. RR(VID_FIR_COEF_H(1, 0));
  437. RR(VID_FIR_COEF_H(1, 1));
  438. RR(VID_FIR_COEF_H(1, 2));
  439. RR(VID_FIR_COEF_H(1, 3));
  440. RR(VID_FIR_COEF_H(1, 4));
  441. RR(VID_FIR_COEF_H(1, 5));
  442. RR(VID_FIR_COEF_H(1, 6));
  443. RR(VID_FIR_COEF_H(1, 7));
  444. RR(VID_FIR_COEF_HV(1, 0));
  445. RR(VID_FIR_COEF_HV(1, 1));
  446. RR(VID_FIR_COEF_HV(1, 2));
  447. RR(VID_FIR_COEF_HV(1, 3));
  448. RR(VID_FIR_COEF_HV(1, 4));
  449. RR(VID_FIR_COEF_HV(1, 5));
  450. RR(VID_FIR_COEF_HV(1, 6));
  451. RR(VID_FIR_COEF_HV(1, 7));
  452. RR(VID_CONV_COEF(1, 0));
  453. RR(VID_CONV_COEF(1, 1));
  454. RR(VID_CONV_COEF(1, 2));
  455. RR(VID_CONV_COEF(1, 3));
  456. RR(VID_CONV_COEF(1, 4));
  457. RR(VID_FIR_COEF_V(1, 0));
  458. RR(VID_FIR_COEF_V(1, 1));
  459. RR(VID_FIR_COEF_V(1, 2));
  460. RR(VID_FIR_COEF_V(1, 3));
  461. RR(VID_FIR_COEF_V(1, 4));
  462. RR(VID_FIR_COEF_V(1, 5));
  463. RR(VID_FIR_COEF_V(1, 6));
  464. RR(VID_FIR_COEF_V(1, 7));
  465. RR(VID_PRELOAD(1));
  466. if (dss_has_feature(FEAT_CORE_CLK_DIV))
  467. RR(DIVISOR);
  468. /* enable last, because LCD & DIGIT enable are here */
  469. RR(CONTROL);
  470. if (dss_has_feature(FEAT_MGR_LCD2))
  471. RR(CONTROL2);
  472. /* clear spurious SYNC_LOST_DIGIT interrupts */
  473. dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
  474. /*
  475. * enable last so IRQs won't trigger before
  476. * the context is fully restored
  477. */
  478. RR(IRQENABLE);
  479. }
  480. #undef SR
  481. #undef RR
  482. static inline void enable_clocks(bool enable)
  483. {
  484. if (enable)
  485. dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
  486. else
  487. dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
  488. }
  489. bool dispc_go_busy(enum omap_channel channel)
  490. {
  491. int bit;
  492. if (channel == OMAP_DSS_CHANNEL_LCD ||
  493. channel == OMAP_DSS_CHANNEL_LCD2)
  494. bit = 5; /* GOLCD */
  495. else
  496. bit = 6; /* GODIGIT */
  497. if (channel == OMAP_DSS_CHANNEL_LCD2)
  498. return REG_GET(DISPC_CONTROL2, bit, bit) == 1;
  499. else
  500. return REG_GET(DISPC_CONTROL, bit, bit) == 1;
  501. }
  502. void dispc_go(enum omap_channel channel)
  503. {
  504. int bit;
  505. bool enable_bit, go_bit;
  506. enable_clocks(1);
  507. if (channel == OMAP_DSS_CHANNEL_LCD ||
  508. channel == OMAP_DSS_CHANNEL_LCD2)
  509. bit = 0; /* LCDENABLE */
  510. else
  511. bit = 1; /* DIGITALENABLE */
  512. /* if the channel is not enabled, we don't need GO */
  513. if (channel == OMAP_DSS_CHANNEL_LCD2)
  514. enable_bit = REG_GET(DISPC_CONTROL2, bit, bit) == 1;
  515. else
  516. enable_bit = REG_GET(DISPC_CONTROL, bit, bit) == 1;
  517. if (!enable_bit)
  518. goto end;
  519. if (channel == OMAP_DSS_CHANNEL_LCD ||
  520. channel == OMAP_DSS_CHANNEL_LCD2)
  521. bit = 5; /* GOLCD */
  522. else
  523. bit = 6; /* GODIGIT */
  524. if (channel == OMAP_DSS_CHANNEL_LCD2)
  525. go_bit = REG_GET(DISPC_CONTROL2, bit, bit) == 1;
  526. else
  527. go_bit = REG_GET(DISPC_CONTROL, bit, bit) == 1;
  528. if (go_bit) {
  529. DSSERR("GO bit not down for channel %d\n", channel);
  530. goto end;
  531. }
  532. DSSDBG("GO %s\n", channel == OMAP_DSS_CHANNEL_LCD ? "LCD" :
  533. (channel == OMAP_DSS_CHANNEL_LCD2 ? "LCD2" : "DIGIT"));
  534. if (channel == OMAP_DSS_CHANNEL_LCD2)
  535. REG_FLD_MOD(DISPC_CONTROL2, 1, bit, bit);
  536. else
  537. REG_FLD_MOD(DISPC_CONTROL, 1, bit, bit);
  538. end:
  539. enable_clocks(0);
  540. }
  541. static void _dispc_write_firh_reg(enum omap_plane plane, int reg, u32 value)
  542. {
  543. BUG_ON(plane == OMAP_DSS_GFX);
  544. dispc_write_reg(DISPC_VID_FIR_COEF_H(plane-1, reg), value);
  545. }
  546. static void _dispc_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
  547. {
  548. BUG_ON(plane == OMAP_DSS_GFX);
  549. dispc_write_reg(DISPC_VID_FIR_COEF_HV(plane-1, reg), value);
  550. }
  551. static void _dispc_write_firv_reg(enum omap_plane plane, int reg, u32 value)
  552. {
  553. BUG_ON(plane == OMAP_DSS_GFX);
  554. dispc_write_reg(DISPC_VID_FIR_COEF_V(plane-1, reg), value);
  555. }
  556. static void _dispc_set_scale_coef(enum omap_plane plane, int hscaleup,
  557. int vscaleup, int five_taps)
  558. {
  559. /* Coefficients for horizontal up-sampling */
  560. static const struct dispc_h_coef coef_hup[8] = {
  561. { 0, 0, 128, 0, 0 },
  562. { -1, 13, 124, -8, 0 },
  563. { -2, 30, 112, -11, -1 },
  564. { -5, 51, 95, -11, -2 },
  565. { 0, -9, 73, 73, -9 },
  566. { -2, -11, 95, 51, -5 },
  567. { -1, -11, 112, 30, -2 },
  568. { 0, -8, 124, 13, -1 },
  569. };
  570. /* Coefficients for vertical up-sampling */
  571. static const struct dispc_v_coef coef_vup_3tap[8] = {
  572. { 0, 0, 128, 0, 0 },
  573. { 0, 3, 123, 2, 0 },
  574. { 0, 12, 111, 5, 0 },
  575. { 0, 32, 89, 7, 0 },
  576. { 0, 0, 64, 64, 0 },
  577. { 0, 7, 89, 32, 0 },
  578. { 0, 5, 111, 12, 0 },
  579. { 0, 2, 123, 3, 0 },
  580. };
  581. static const struct dispc_v_coef coef_vup_5tap[8] = {
  582. { 0, 0, 128, 0, 0 },
  583. { -1, 13, 124, -8, 0 },
  584. { -2, 30, 112, -11, -1 },
  585. { -5, 51, 95, -11, -2 },
  586. { 0, -9, 73, 73, -9 },
  587. { -2, -11, 95, 51, -5 },
  588. { -1, -11, 112, 30, -2 },
  589. { 0, -8, 124, 13, -1 },
  590. };
  591. /* Coefficients for horizontal down-sampling */
  592. static const struct dispc_h_coef coef_hdown[8] = {
  593. { 0, 36, 56, 36, 0 },
  594. { 4, 40, 55, 31, -2 },
  595. { 8, 44, 54, 27, -5 },
  596. { 12, 48, 53, 22, -7 },
  597. { -9, 17, 52, 51, 17 },
  598. { -7, 22, 53, 48, 12 },
  599. { -5, 27, 54, 44, 8 },
  600. { -2, 31, 55, 40, 4 },
  601. };
  602. /* Coefficients for vertical down-sampling */
  603. static const struct dispc_v_coef coef_vdown_3tap[8] = {
  604. { 0, 36, 56, 36, 0 },
  605. { 0, 40, 57, 31, 0 },
  606. { 0, 45, 56, 27, 0 },
  607. { 0, 50, 55, 23, 0 },
  608. { 0, 18, 55, 55, 0 },
  609. { 0, 23, 55, 50, 0 },
  610. { 0, 27, 56, 45, 0 },
  611. { 0, 31, 57, 40, 0 },
  612. };
  613. static const struct dispc_v_coef coef_vdown_5tap[8] = {
  614. { 0, 36, 56, 36, 0 },
  615. { 4, 40, 55, 31, -2 },
  616. { 8, 44, 54, 27, -5 },
  617. { 12, 48, 53, 22, -7 },
  618. { -9, 17, 52, 51, 17 },
  619. { -7, 22, 53, 48, 12 },
  620. { -5, 27, 54, 44, 8 },
  621. { -2, 31, 55, 40, 4 },
  622. };
  623. const struct dispc_h_coef *h_coef;
  624. const struct dispc_v_coef *v_coef;
  625. int i;
  626. if (hscaleup)
  627. h_coef = coef_hup;
  628. else
  629. h_coef = coef_hdown;
  630. if (vscaleup)
  631. v_coef = five_taps ? coef_vup_5tap : coef_vup_3tap;
  632. else
  633. v_coef = five_taps ? coef_vdown_5tap : coef_vdown_3tap;
  634. for (i = 0; i < 8; i++) {
  635. u32 h, hv;
  636. h = FLD_VAL(h_coef[i].hc0, 7, 0)
  637. | FLD_VAL(h_coef[i].hc1, 15, 8)
  638. | FLD_VAL(h_coef[i].hc2, 23, 16)
  639. | FLD_VAL(h_coef[i].hc3, 31, 24);
  640. hv = FLD_VAL(h_coef[i].hc4, 7, 0)
  641. | FLD_VAL(v_coef[i].vc0, 15, 8)
  642. | FLD_VAL(v_coef[i].vc1, 23, 16)
  643. | FLD_VAL(v_coef[i].vc2, 31, 24);
  644. _dispc_write_firh_reg(plane, i, h);
  645. _dispc_write_firhv_reg(plane, i, hv);
  646. }
  647. if (five_taps) {
  648. for (i = 0; i < 8; i++) {
  649. u32 v;
  650. v = FLD_VAL(v_coef[i].vc00, 7, 0)
  651. | FLD_VAL(v_coef[i].vc22, 15, 8);
  652. _dispc_write_firv_reg(plane, i, v);
  653. }
  654. }
  655. }
  656. static void _dispc_setup_color_conv_coef(void)
  657. {
  658. const struct color_conv_coef {
  659. int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
  660. int full_range;
  661. } ctbl_bt601_5 = {
  662. 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
  663. };
  664. const struct color_conv_coef *ct;
  665. #define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
  666. ct = &ctbl_bt601_5;
  667. dispc_write_reg(DISPC_VID_CONV_COEF(0, 0), CVAL(ct->rcr, ct->ry));
  668. dispc_write_reg(DISPC_VID_CONV_COEF(0, 1), CVAL(ct->gy, ct->rcb));
  669. dispc_write_reg(DISPC_VID_CONV_COEF(0, 2), CVAL(ct->gcb, ct->gcr));
  670. dispc_write_reg(DISPC_VID_CONV_COEF(0, 3), CVAL(ct->bcr, ct->by));
  671. dispc_write_reg(DISPC_VID_CONV_COEF(0, 4), CVAL(0, ct->bcb));
  672. dispc_write_reg(DISPC_VID_CONV_COEF(1, 0), CVAL(ct->rcr, ct->ry));
  673. dispc_write_reg(DISPC_VID_CONV_COEF(1, 1), CVAL(ct->gy, ct->rcb));
  674. dispc_write_reg(DISPC_VID_CONV_COEF(1, 2), CVAL(ct->gcb, ct->gcr));
  675. dispc_write_reg(DISPC_VID_CONV_COEF(1, 3), CVAL(ct->bcr, ct->by));
  676. dispc_write_reg(DISPC_VID_CONV_COEF(1, 4), CVAL(0, ct->bcb));
  677. #undef CVAL
  678. REG_FLD_MOD(DISPC_VID_ATTRIBUTES(0), ct->full_range, 11, 11);
  679. REG_FLD_MOD(DISPC_VID_ATTRIBUTES(1), ct->full_range, 11, 11);
  680. }
  681. static void _dispc_set_plane_ba0(enum omap_plane plane, u32 paddr)
  682. {
  683. const struct dispc_reg ba0_reg[] = { DISPC_GFX_BA0,
  684. DISPC_VID_BA0(0),
  685. DISPC_VID_BA0(1) };
  686. dispc_write_reg(ba0_reg[plane], paddr);
  687. }
  688. static void _dispc_set_plane_ba1(enum omap_plane plane, u32 paddr)
  689. {
  690. const struct dispc_reg ba1_reg[] = { DISPC_GFX_BA1,
  691. DISPC_VID_BA1(0),
  692. DISPC_VID_BA1(1) };
  693. dispc_write_reg(ba1_reg[plane], paddr);
  694. }
  695. static void _dispc_set_plane_pos(enum omap_plane plane, int x, int y)
  696. {
  697. const struct dispc_reg pos_reg[] = { DISPC_GFX_POSITION,
  698. DISPC_VID_POSITION(0),
  699. DISPC_VID_POSITION(1) };
  700. u32 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
  701. dispc_write_reg(pos_reg[plane], val);
  702. }
  703. static void _dispc_set_pic_size(enum omap_plane plane, int width, int height)
  704. {
  705. const struct dispc_reg siz_reg[] = { DISPC_GFX_SIZE,
  706. DISPC_VID_PICTURE_SIZE(0),
  707. DISPC_VID_PICTURE_SIZE(1) };
  708. u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
  709. dispc_write_reg(siz_reg[plane], val);
  710. }
  711. static void _dispc_set_vid_size(enum omap_plane plane, int width, int height)
  712. {
  713. u32 val;
  714. const struct dispc_reg vsi_reg[] = { DISPC_VID_SIZE(0),
  715. DISPC_VID_SIZE(1) };
  716. BUG_ON(plane == OMAP_DSS_GFX);
  717. val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
  718. dispc_write_reg(vsi_reg[plane-1], val);
  719. }
  720. static void _dispc_set_pre_mult_alpha(enum omap_plane plane, bool enable)
  721. {
  722. if (!dss_has_feature(FEAT_PRE_MULT_ALPHA))
  723. return;
  724. if (!dss_has_feature(FEAT_GLOBAL_ALPHA_VID1) &&
  725. plane == OMAP_DSS_VIDEO1)
  726. return;
  727. REG_FLD_MOD(dispc_reg_att[plane], enable ? 1 : 0, 28, 28);
  728. }
  729. static void _dispc_setup_global_alpha(enum omap_plane plane, u8 global_alpha)
  730. {
  731. if (!dss_has_feature(FEAT_GLOBAL_ALPHA))
  732. return;
  733. if (!dss_has_feature(FEAT_GLOBAL_ALPHA_VID1) &&
  734. plane == OMAP_DSS_VIDEO1)
  735. return;
  736. if (plane == OMAP_DSS_GFX)
  737. REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, 7, 0);
  738. else if (plane == OMAP_DSS_VIDEO2)
  739. REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, 23, 16);
  740. }
  741. static void _dispc_set_pix_inc(enum omap_plane plane, s32 inc)
  742. {
  743. const struct dispc_reg ri_reg[] = { DISPC_GFX_PIXEL_INC,
  744. DISPC_VID_PIXEL_INC(0),
  745. DISPC_VID_PIXEL_INC(1) };
  746. dispc_write_reg(ri_reg[plane], inc);
  747. }
  748. static void _dispc_set_row_inc(enum omap_plane plane, s32 inc)
  749. {
  750. const struct dispc_reg ri_reg[] = { DISPC_GFX_ROW_INC,
  751. DISPC_VID_ROW_INC(0),
  752. DISPC_VID_ROW_INC(1) };
  753. dispc_write_reg(ri_reg[plane], inc);
  754. }
  755. static void _dispc_set_color_mode(enum omap_plane plane,
  756. enum omap_color_mode color_mode)
  757. {
  758. u32 m = 0;
  759. switch (color_mode) {
  760. case OMAP_DSS_COLOR_CLUT1:
  761. m = 0x0; break;
  762. case OMAP_DSS_COLOR_CLUT2:
  763. m = 0x1; break;
  764. case OMAP_DSS_COLOR_CLUT4:
  765. m = 0x2; break;
  766. case OMAP_DSS_COLOR_CLUT8:
  767. m = 0x3; break;
  768. case OMAP_DSS_COLOR_RGB12U:
  769. m = 0x4; break;
  770. case OMAP_DSS_COLOR_ARGB16:
  771. m = 0x5; break;
  772. case OMAP_DSS_COLOR_RGB16:
  773. m = 0x6; break;
  774. case OMAP_DSS_COLOR_RGB24U:
  775. m = 0x8; break;
  776. case OMAP_DSS_COLOR_RGB24P:
  777. m = 0x9; break;
  778. case OMAP_DSS_COLOR_YUV2:
  779. m = 0xa; break;
  780. case OMAP_DSS_COLOR_UYVY:
  781. m = 0xb; break;
  782. case OMAP_DSS_COLOR_ARGB32:
  783. m = 0xc; break;
  784. case OMAP_DSS_COLOR_RGBA32:
  785. m = 0xd; break;
  786. case OMAP_DSS_COLOR_RGBX32:
  787. m = 0xe; break;
  788. default:
  789. BUG(); break;
  790. }
  791. REG_FLD_MOD(dispc_reg_att[plane], m, 4, 1);
  792. }
  793. static void _dispc_set_channel_out(enum omap_plane plane,
  794. enum omap_channel channel)
  795. {
  796. int shift;
  797. u32 val;
  798. int chan = 0, chan2 = 0;
  799. switch (plane) {
  800. case OMAP_DSS_GFX:
  801. shift = 8;
  802. break;
  803. case OMAP_DSS_VIDEO1:
  804. case OMAP_DSS_VIDEO2:
  805. shift = 16;
  806. break;
  807. default:
  808. BUG();
  809. return;
  810. }
  811. val = dispc_read_reg(dispc_reg_att[plane]);
  812. if (dss_has_feature(FEAT_MGR_LCD2)) {
  813. switch (channel) {
  814. case OMAP_DSS_CHANNEL_LCD:
  815. chan = 0;
  816. chan2 = 0;
  817. break;
  818. case OMAP_DSS_CHANNEL_DIGIT:
  819. chan = 1;
  820. chan2 = 0;
  821. break;
  822. case OMAP_DSS_CHANNEL_LCD2:
  823. chan = 0;
  824. chan2 = 1;
  825. break;
  826. default:
  827. BUG();
  828. }
  829. val = FLD_MOD(val, chan, shift, shift);
  830. val = FLD_MOD(val, chan2, 31, 30);
  831. } else {
  832. val = FLD_MOD(val, channel, shift, shift);
  833. }
  834. dispc_write_reg(dispc_reg_att[plane], val);
  835. }
  836. void dispc_set_burst_size(enum omap_plane plane,
  837. enum omap_burst_size burst_size)
  838. {
  839. int shift;
  840. u32 val;
  841. enable_clocks(1);
  842. switch (plane) {
  843. case OMAP_DSS_GFX:
  844. shift = 6;
  845. break;
  846. case OMAP_DSS_VIDEO1:
  847. case OMAP_DSS_VIDEO2:
  848. shift = 14;
  849. break;
  850. default:
  851. BUG();
  852. return;
  853. }
  854. val = dispc_read_reg(dispc_reg_att[plane]);
  855. val = FLD_MOD(val, burst_size, shift+1, shift);
  856. dispc_write_reg(dispc_reg_att[plane], val);
  857. enable_clocks(0);
  858. }
  859. void dispc_enable_gamma_table(bool enable)
  860. {
  861. /*
  862. * This is partially implemented to support only disabling of
  863. * the gamma table.
  864. */
  865. if (enable) {
  866. DSSWARN("Gamma table enabling for TV not yet supported");
  867. return;
  868. }
  869. REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
  870. }
  871. static void _dispc_set_vid_color_conv(enum omap_plane plane, bool enable)
  872. {
  873. u32 val;
  874. BUG_ON(plane == OMAP_DSS_GFX);
  875. val = dispc_read_reg(dispc_reg_att[plane]);
  876. val = FLD_MOD(val, enable, 9, 9);
  877. dispc_write_reg(dispc_reg_att[plane], val);
  878. }
  879. void dispc_enable_replication(enum omap_plane plane, bool enable)
  880. {
  881. int bit;
  882. if (plane == OMAP_DSS_GFX)
  883. bit = 5;
  884. else
  885. bit = 10;
  886. enable_clocks(1);
  887. REG_FLD_MOD(dispc_reg_att[plane], enable, bit, bit);
  888. enable_clocks(0);
  889. }
  890. void dispc_set_lcd_size(enum omap_channel channel, u16 width, u16 height)
  891. {
  892. u32 val;
  893. BUG_ON((width > (1 << 11)) || (height > (1 << 11)));
  894. val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
  895. enable_clocks(1);
  896. dispc_write_reg(DISPC_SIZE_LCD(channel), val);
  897. enable_clocks(0);
  898. }
  899. void dispc_set_digit_size(u16 width, u16 height)
  900. {
  901. u32 val;
  902. BUG_ON((width > (1 << 11)) || (height > (1 << 11)));
  903. val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
  904. enable_clocks(1);
  905. dispc_write_reg(DISPC_SIZE_DIG, val);
  906. enable_clocks(0);
  907. }
  908. static void dispc_read_plane_fifo_sizes(void)
  909. {
  910. const struct dispc_reg fsz_reg[] = { DISPC_GFX_FIFO_SIZE_STATUS,
  911. DISPC_VID_FIFO_SIZE_STATUS(0),
  912. DISPC_VID_FIFO_SIZE_STATUS(1) };
  913. u32 size;
  914. int plane;
  915. u8 start, end;
  916. enable_clocks(1);
  917. dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
  918. for (plane = 0; plane < ARRAY_SIZE(dispc.fifo_size); ++plane) {
  919. size = FLD_GET(dispc_read_reg(fsz_reg[plane]), start, end);
  920. dispc.fifo_size[plane] = size;
  921. }
  922. enable_clocks(0);
  923. }
  924. u32 dispc_get_plane_fifo_size(enum omap_plane plane)
  925. {
  926. return dispc.fifo_size[plane];
  927. }
  928. void dispc_setup_plane_fifo(enum omap_plane plane, u32 low, u32 high)
  929. {
  930. const struct dispc_reg ftrs_reg[] = { DISPC_GFX_FIFO_THRESHOLD,
  931. DISPC_VID_FIFO_THRESHOLD(0),
  932. DISPC_VID_FIFO_THRESHOLD(1) };
  933. u8 hi_start, hi_end, lo_start, lo_end;
  934. enable_clocks(1);
  935. DSSDBG("fifo(%d) low/high old %u/%u, new %u/%u\n",
  936. plane,
  937. REG_GET(ftrs_reg[plane], 11, 0),
  938. REG_GET(ftrs_reg[plane], 27, 16),
  939. low, high);
  940. dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
  941. dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
  942. dispc_write_reg(ftrs_reg[plane],
  943. FLD_VAL(high, hi_start, hi_end) |
  944. FLD_VAL(low, lo_start, lo_end));
  945. enable_clocks(0);
  946. }
  947. void dispc_enable_fifomerge(bool enable)
  948. {
  949. enable_clocks(1);
  950. DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
  951. REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
  952. enable_clocks(0);
  953. }
  954. static void _dispc_set_fir(enum omap_plane plane, int hinc, int vinc)
  955. {
  956. u32 val;
  957. const struct dispc_reg fir_reg[] = { DISPC_VID_FIR(0),
  958. DISPC_VID_FIR(1) };
  959. u8 hinc_start, hinc_end, vinc_start, vinc_end;
  960. BUG_ON(plane == OMAP_DSS_GFX);
  961. dss_feat_get_reg_field(FEAT_REG_FIRHINC, &hinc_start, &hinc_end);
  962. dss_feat_get_reg_field(FEAT_REG_FIRVINC, &vinc_start, &vinc_end);
  963. val = FLD_VAL(vinc, vinc_start, vinc_end) |
  964. FLD_VAL(hinc, hinc_start, hinc_end);
  965. dispc_write_reg(fir_reg[plane-1], val);
  966. }
  967. static void _dispc_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
  968. {
  969. u32 val;
  970. const struct dispc_reg ac0_reg[] = { DISPC_VID_ACCU0(0),
  971. DISPC_VID_ACCU0(1) };
  972. u8 hor_start, hor_end, vert_start, vert_end;
  973. BUG_ON(plane == OMAP_DSS_GFX);
  974. dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
  975. dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
  976. val = FLD_VAL(vaccu, vert_start, vert_end) |
  977. FLD_VAL(haccu, hor_start, hor_end);
  978. dispc_write_reg(ac0_reg[plane-1], val);
  979. }
  980. static void _dispc_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
  981. {
  982. u32 val;
  983. const struct dispc_reg ac1_reg[] = { DISPC_VID_ACCU1(0),
  984. DISPC_VID_ACCU1(1) };
  985. u8 hor_start, hor_end, vert_start, vert_end;
  986. BUG_ON(plane == OMAP_DSS_GFX);
  987. dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
  988. dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
  989. val = FLD_VAL(vaccu, vert_start, vert_end) |
  990. FLD_VAL(haccu, hor_start, hor_end);
  991. dispc_write_reg(ac1_reg[plane-1], val);
  992. }
  993. static void _dispc_set_scaling(enum omap_plane plane,
  994. u16 orig_width, u16 orig_height,
  995. u16 out_width, u16 out_height,
  996. bool ilace, bool five_taps,
  997. bool fieldmode)
  998. {
  999. int fir_hinc;
  1000. int fir_vinc;
  1001. int hscaleup, vscaleup;
  1002. int accu0 = 0;
  1003. int accu1 = 0;
  1004. u32 l;
  1005. BUG_ON(plane == OMAP_DSS_GFX);
  1006. hscaleup = orig_width <= out_width;
  1007. vscaleup = orig_height <= out_height;
  1008. _dispc_set_scale_coef(plane, hscaleup, vscaleup, five_taps);
  1009. if (!orig_width || orig_width == out_width)
  1010. fir_hinc = 0;
  1011. else
  1012. fir_hinc = 1024 * orig_width / out_width;
  1013. if (!orig_height || orig_height == out_height)
  1014. fir_vinc = 0;
  1015. else
  1016. fir_vinc = 1024 * orig_height / out_height;
  1017. _dispc_set_fir(plane, fir_hinc, fir_vinc);
  1018. l = dispc_read_reg(dispc_reg_att[plane]);
  1019. /* RESIZEENABLE and VERTICALTAPS */
  1020. l &= ~((0x3 << 5) | (0x1 << 21));
  1021. l |= fir_hinc ? (1 << 5) : 0;
  1022. l |= fir_vinc ? (1 << 6) : 0;
  1023. l |= five_taps ? (1 << 21) : 0;
  1024. /* VRESIZECONF and HRESIZECONF */
  1025. if (dss_has_feature(FEAT_RESIZECONF)) {
  1026. l &= ~(0x3 << 7);
  1027. l |= hscaleup ? 0 : (1 << 7);
  1028. l |= vscaleup ? 0 : (1 << 8);
  1029. }
  1030. /* LINEBUFFERSPLIT */
  1031. if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
  1032. l &= ~(0x1 << 22);
  1033. l |= five_taps ? (1 << 22) : 0;
  1034. }
  1035. dispc_write_reg(dispc_reg_att[plane], l);
  1036. /*
  1037. * field 0 = even field = bottom field
  1038. * field 1 = odd field = top field
  1039. */
  1040. if (ilace && !fieldmode) {
  1041. accu1 = 0;
  1042. accu0 = (fir_vinc / 2) & 0x3ff;
  1043. if (accu0 >= 1024/2) {
  1044. accu1 = 1024/2;
  1045. accu0 -= accu1;
  1046. }
  1047. }
  1048. _dispc_set_vid_accu0(plane, 0, accu0);
  1049. _dispc_set_vid_accu1(plane, 0, accu1);
  1050. }
  1051. static void _dispc_set_rotation_attrs(enum omap_plane plane, u8 rotation,
  1052. bool mirroring, enum omap_color_mode color_mode)
  1053. {
  1054. bool row_repeat = false;
  1055. int vidrot = 0;
  1056. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1057. color_mode == OMAP_DSS_COLOR_UYVY) {
  1058. if (mirroring) {
  1059. switch (rotation) {
  1060. case OMAP_DSS_ROT_0:
  1061. vidrot = 2;
  1062. break;
  1063. case OMAP_DSS_ROT_90:
  1064. vidrot = 1;
  1065. break;
  1066. case OMAP_DSS_ROT_180:
  1067. vidrot = 0;
  1068. break;
  1069. case OMAP_DSS_ROT_270:
  1070. vidrot = 3;
  1071. break;
  1072. }
  1073. } else {
  1074. switch (rotation) {
  1075. case OMAP_DSS_ROT_0:
  1076. vidrot = 0;
  1077. break;
  1078. case OMAP_DSS_ROT_90:
  1079. vidrot = 1;
  1080. break;
  1081. case OMAP_DSS_ROT_180:
  1082. vidrot = 2;
  1083. break;
  1084. case OMAP_DSS_ROT_270:
  1085. vidrot = 3;
  1086. break;
  1087. }
  1088. }
  1089. if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
  1090. row_repeat = true;
  1091. else
  1092. row_repeat = false;
  1093. }
  1094. REG_FLD_MOD(dispc_reg_att[plane], vidrot, 13, 12);
  1095. if (dss_has_feature(FEAT_ROWREPEATENABLE))
  1096. REG_FLD_MOD(dispc_reg_att[plane], row_repeat ? 1 : 0, 18, 18);
  1097. }
  1098. static int color_mode_to_bpp(enum omap_color_mode color_mode)
  1099. {
  1100. switch (color_mode) {
  1101. case OMAP_DSS_COLOR_CLUT1:
  1102. return 1;
  1103. case OMAP_DSS_COLOR_CLUT2:
  1104. return 2;
  1105. case OMAP_DSS_COLOR_CLUT4:
  1106. return 4;
  1107. case OMAP_DSS_COLOR_CLUT8:
  1108. return 8;
  1109. case OMAP_DSS_COLOR_RGB12U:
  1110. case OMAP_DSS_COLOR_RGB16:
  1111. case OMAP_DSS_COLOR_ARGB16:
  1112. case OMAP_DSS_COLOR_YUV2:
  1113. case OMAP_DSS_COLOR_UYVY:
  1114. return 16;
  1115. case OMAP_DSS_COLOR_RGB24P:
  1116. return 24;
  1117. case OMAP_DSS_COLOR_RGB24U:
  1118. case OMAP_DSS_COLOR_ARGB32:
  1119. case OMAP_DSS_COLOR_RGBA32:
  1120. case OMAP_DSS_COLOR_RGBX32:
  1121. return 32;
  1122. default:
  1123. BUG();
  1124. }
  1125. }
  1126. static s32 pixinc(int pixels, u8 ps)
  1127. {
  1128. if (pixels == 1)
  1129. return 1;
  1130. else if (pixels > 1)
  1131. return 1 + (pixels - 1) * ps;
  1132. else if (pixels < 0)
  1133. return 1 - (-pixels + 1) * ps;
  1134. else
  1135. BUG();
  1136. }
  1137. static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
  1138. u16 screen_width,
  1139. u16 width, u16 height,
  1140. enum omap_color_mode color_mode, bool fieldmode,
  1141. unsigned int field_offset,
  1142. unsigned *offset0, unsigned *offset1,
  1143. s32 *row_inc, s32 *pix_inc)
  1144. {
  1145. u8 ps;
  1146. /* FIXME CLUT formats */
  1147. switch (color_mode) {
  1148. case OMAP_DSS_COLOR_CLUT1:
  1149. case OMAP_DSS_COLOR_CLUT2:
  1150. case OMAP_DSS_COLOR_CLUT4:
  1151. case OMAP_DSS_COLOR_CLUT8:
  1152. BUG();
  1153. return;
  1154. case OMAP_DSS_COLOR_YUV2:
  1155. case OMAP_DSS_COLOR_UYVY:
  1156. ps = 4;
  1157. break;
  1158. default:
  1159. ps = color_mode_to_bpp(color_mode) / 8;
  1160. break;
  1161. }
  1162. DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
  1163. width, height);
  1164. /*
  1165. * field 0 = even field = bottom field
  1166. * field 1 = odd field = top field
  1167. */
  1168. switch (rotation + mirror * 4) {
  1169. case OMAP_DSS_ROT_0:
  1170. case OMAP_DSS_ROT_180:
  1171. /*
  1172. * If the pixel format is YUV or UYVY divide the width
  1173. * of the image by 2 for 0 and 180 degree rotation.
  1174. */
  1175. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1176. color_mode == OMAP_DSS_COLOR_UYVY)
  1177. width = width >> 1;
  1178. case OMAP_DSS_ROT_90:
  1179. case OMAP_DSS_ROT_270:
  1180. *offset1 = 0;
  1181. if (field_offset)
  1182. *offset0 = field_offset * screen_width * ps;
  1183. else
  1184. *offset0 = 0;
  1185. *row_inc = pixinc(1 + (screen_width - width) +
  1186. (fieldmode ? screen_width : 0),
  1187. ps);
  1188. *pix_inc = pixinc(1, ps);
  1189. break;
  1190. case OMAP_DSS_ROT_0 + 4:
  1191. case OMAP_DSS_ROT_180 + 4:
  1192. /* If the pixel format is YUV or UYVY divide the width
  1193. * of the image by 2 for 0 degree and 180 degree
  1194. */
  1195. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1196. color_mode == OMAP_DSS_COLOR_UYVY)
  1197. width = width >> 1;
  1198. case OMAP_DSS_ROT_90 + 4:
  1199. case OMAP_DSS_ROT_270 + 4:
  1200. *offset1 = 0;
  1201. if (field_offset)
  1202. *offset0 = field_offset * screen_width * ps;
  1203. else
  1204. *offset0 = 0;
  1205. *row_inc = pixinc(1 - (screen_width + width) -
  1206. (fieldmode ? screen_width : 0),
  1207. ps);
  1208. *pix_inc = pixinc(1, ps);
  1209. break;
  1210. default:
  1211. BUG();
  1212. }
  1213. }
  1214. static void calc_dma_rotation_offset(u8 rotation, bool mirror,
  1215. u16 screen_width,
  1216. u16 width, u16 height,
  1217. enum omap_color_mode color_mode, bool fieldmode,
  1218. unsigned int field_offset,
  1219. unsigned *offset0, unsigned *offset1,
  1220. s32 *row_inc, s32 *pix_inc)
  1221. {
  1222. u8 ps;
  1223. u16 fbw, fbh;
  1224. /* FIXME CLUT formats */
  1225. switch (color_mode) {
  1226. case OMAP_DSS_COLOR_CLUT1:
  1227. case OMAP_DSS_COLOR_CLUT2:
  1228. case OMAP_DSS_COLOR_CLUT4:
  1229. case OMAP_DSS_COLOR_CLUT8:
  1230. BUG();
  1231. return;
  1232. default:
  1233. ps = color_mode_to_bpp(color_mode) / 8;
  1234. break;
  1235. }
  1236. DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
  1237. width, height);
  1238. /* width & height are overlay sizes, convert to fb sizes */
  1239. if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
  1240. fbw = width;
  1241. fbh = height;
  1242. } else {
  1243. fbw = height;
  1244. fbh = width;
  1245. }
  1246. /*
  1247. * field 0 = even field = bottom field
  1248. * field 1 = odd field = top field
  1249. */
  1250. switch (rotation + mirror * 4) {
  1251. case OMAP_DSS_ROT_0:
  1252. *offset1 = 0;
  1253. if (field_offset)
  1254. *offset0 = *offset1 + field_offset * screen_width * ps;
  1255. else
  1256. *offset0 = *offset1;
  1257. *row_inc = pixinc(1 + (screen_width - fbw) +
  1258. (fieldmode ? screen_width : 0),
  1259. ps);
  1260. *pix_inc = pixinc(1, ps);
  1261. break;
  1262. case OMAP_DSS_ROT_90:
  1263. *offset1 = screen_width * (fbh - 1) * ps;
  1264. if (field_offset)
  1265. *offset0 = *offset1 + field_offset * ps;
  1266. else
  1267. *offset0 = *offset1;
  1268. *row_inc = pixinc(screen_width * (fbh - 1) + 1 +
  1269. (fieldmode ? 1 : 0), ps);
  1270. *pix_inc = pixinc(-screen_width, ps);
  1271. break;
  1272. case OMAP_DSS_ROT_180:
  1273. *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
  1274. if (field_offset)
  1275. *offset0 = *offset1 - field_offset * screen_width * ps;
  1276. else
  1277. *offset0 = *offset1;
  1278. *row_inc = pixinc(-1 -
  1279. (screen_width - fbw) -
  1280. (fieldmode ? screen_width : 0),
  1281. ps);
  1282. *pix_inc = pixinc(-1, ps);
  1283. break;
  1284. case OMAP_DSS_ROT_270:
  1285. *offset1 = (fbw - 1) * ps;
  1286. if (field_offset)
  1287. *offset0 = *offset1 - field_offset * ps;
  1288. else
  1289. *offset0 = *offset1;
  1290. *row_inc = pixinc(-screen_width * (fbh - 1) - 1 -
  1291. (fieldmode ? 1 : 0), ps);
  1292. *pix_inc = pixinc(screen_width, ps);
  1293. break;
  1294. /* mirroring */
  1295. case OMAP_DSS_ROT_0 + 4:
  1296. *offset1 = (fbw - 1) * ps;
  1297. if (field_offset)
  1298. *offset0 = *offset1 + field_offset * screen_width * ps;
  1299. else
  1300. *offset0 = *offset1;
  1301. *row_inc = pixinc(screen_width * 2 - 1 +
  1302. (fieldmode ? screen_width : 0),
  1303. ps);
  1304. *pix_inc = pixinc(-1, ps);
  1305. break;
  1306. case OMAP_DSS_ROT_90 + 4:
  1307. *offset1 = 0;
  1308. if (field_offset)
  1309. *offset0 = *offset1 + field_offset * ps;
  1310. else
  1311. *offset0 = *offset1;
  1312. *row_inc = pixinc(-screen_width * (fbh - 1) + 1 +
  1313. (fieldmode ? 1 : 0),
  1314. ps);
  1315. *pix_inc = pixinc(screen_width, ps);
  1316. break;
  1317. case OMAP_DSS_ROT_180 + 4:
  1318. *offset1 = screen_width * (fbh - 1) * ps;
  1319. if (field_offset)
  1320. *offset0 = *offset1 - field_offset * screen_width * ps;
  1321. else
  1322. *offset0 = *offset1;
  1323. *row_inc = pixinc(1 - screen_width * 2 -
  1324. (fieldmode ? screen_width : 0),
  1325. ps);
  1326. *pix_inc = pixinc(1, ps);
  1327. break;
  1328. case OMAP_DSS_ROT_270 + 4:
  1329. *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
  1330. if (field_offset)
  1331. *offset0 = *offset1 - field_offset * ps;
  1332. else
  1333. *offset0 = *offset1;
  1334. *row_inc = pixinc(screen_width * (fbh - 1) - 1 -
  1335. (fieldmode ? 1 : 0),
  1336. ps);
  1337. *pix_inc = pixinc(-screen_width, ps);
  1338. break;
  1339. default:
  1340. BUG();
  1341. }
  1342. }
  1343. static unsigned long calc_fclk_five_taps(enum omap_channel channel, u16 width,
  1344. u16 height, u16 out_width, u16 out_height,
  1345. enum omap_color_mode color_mode)
  1346. {
  1347. u32 fclk = 0;
  1348. /* FIXME venc pclk? */
  1349. u64 tmp, pclk = dispc_pclk_rate(channel);
  1350. if (height > out_height) {
  1351. /* FIXME get real display PPL */
  1352. unsigned int ppl = 800;
  1353. tmp = pclk * height * out_width;
  1354. do_div(tmp, 2 * out_height * ppl);
  1355. fclk = tmp;
  1356. if (height > 2 * out_height) {
  1357. if (ppl == out_width)
  1358. return 0;
  1359. tmp = pclk * (height - 2 * out_height) * out_width;
  1360. do_div(tmp, 2 * out_height * (ppl - out_width));
  1361. fclk = max(fclk, (u32) tmp);
  1362. }
  1363. }
  1364. if (width > out_width) {
  1365. tmp = pclk * width;
  1366. do_div(tmp, out_width);
  1367. fclk = max(fclk, (u32) tmp);
  1368. if (color_mode == OMAP_DSS_COLOR_RGB24U)
  1369. fclk <<= 1;
  1370. }
  1371. return fclk;
  1372. }
  1373. static unsigned long calc_fclk(enum omap_channel channel, u16 width,
  1374. u16 height, u16 out_width, u16 out_height)
  1375. {
  1376. unsigned int hf, vf;
  1377. /*
  1378. * FIXME how to determine the 'A' factor
  1379. * for the no downscaling case ?
  1380. */
  1381. if (width > 3 * out_width)
  1382. hf = 4;
  1383. else if (width > 2 * out_width)
  1384. hf = 3;
  1385. else if (width > out_width)
  1386. hf = 2;
  1387. else
  1388. hf = 1;
  1389. if (height > out_height)
  1390. vf = 2;
  1391. else
  1392. vf = 1;
  1393. /* FIXME venc pclk? */
  1394. return dispc_pclk_rate(channel) * vf * hf;
  1395. }
  1396. void dispc_set_channel_out(enum omap_plane plane, enum omap_channel channel_out)
  1397. {
  1398. enable_clocks(1);
  1399. _dispc_set_channel_out(plane, channel_out);
  1400. enable_clocks(0);
  1401. }
  1402. static int _dispc_setup_plane(enum omap_plane plane,
  1403. u32 paddr, u16 screen_width,
  1404. u16 pos_x, u16 pos_y,
  1405. u16 width, u16 height,
  1406. u16 out_width, u16 out_height,
  1407. enum omap_color_mode color_mode,
  1408. bool ilace,
  1409. enum omap_dss_rotation_type rotation_type,
  1410. u8 rotation, int mirror,
  1411. u8 global_alpha, u8 pre_mult_alpha,
  1412. enum omap_channel channel)
  1413. {
  1414. const int maxdownscale = cpu_is_omap34xx() ? 4 : 2;
  1415. bool five_taps = 0;
  1416. bool fieldmode = 0;
  1417. int cconv = 0;
  1418. unsigned offset0, offset1;
  1419. s32 row_inc;
  1420. s32 pix_inc;
  1421. u16 frame_height = height;
  1422. unsigned int field_offset = 0;
  1423. if (paddr == 0)
  1424. return -EINVAL;
  1425. if (ilace && height == out_height)
  1426. fieldmode = 1;
  1427. if (ilace) {
  1428. if (fieldmode)
  1429. height /= 2;
  1430. pos_y /= 2;
  1431. out_height /= 2;
  1432. DSSDBG("adjusting for ilace: height %d, pos_y %d, "
  1433. "out_height %d\n",
  1434. height, pos_y, out_height);
  1435. }
  1436. if (!dss_feat_color_mode_supported(plane, color_mode))
  1437. return -EINVAL;
  1438. if (plane == OMAP_DSS_GFX) {
  1439. if (width != out_width || height != out_height)
  1440. return -EINVAL;
  1441. } else {
  1442. /* video plane */
  1443. unsigned long fclk = 0;
  1444. if (out_width < width / maxdownscale ||
  1445. out_width > width * 8)
  1446. return -EINVAL;
  1447. if (out_height < height / maxdownscale ||
  1448. out_height > height * 8)
  1449. return -EINVAL;
  1450. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1451. color_mode == OMAP_DSS_COLOR_UYVY)
  1452. cconv = 1;
  1453. /* Must use 5-tap filter? */
  1454. five_taps = height > out_height * 2;
  1455. if (!five_taps) {
  1456. fclk = calc_fclk(channel, width, height, out_width,
  1457. out_height);
  1458. /* Try 5-tap filter if 3-tap fclk is too high */
  1459. if (cpu_is_omap34xx() && height > out_height &&
  1460. fclk > dispc_fclk_rate())
  1461. five_taps = true;
  1462. }
  1463. if (width > (2048 >> five_taps)) {
  1464. DSSERR("failed to set up scaling, fclk too low\n");
  1465. return -EINVAL;
  1466. }
  1467. if (five_taps)
  1468. fclk = calc_fclk_five_taps(channel, width, height,
  1469. out_width, out_height, color_mode);
  1470. DSSDBG("required fclk rate = %lu Hz\n", fclk);
  1471. DSSDBG("current fclk rate = %lu Hz\n", dispc_fclk_rate());
  1472. if (!fclk || fclk > dispc_fclk_rate()) {
  1473. DSSERR("failed to set up scaling, "
  1474. "required fclk rate = %lu Hz, "
  1475. "current fclk rate = %lu Hz\n",
  1476. fclk, dispc_fclk_rate());
  1477. return -EINVAL;
  1478. }
  1479. }
  1480. if (ilace && !fieldmode) {
  1481. /*
  1482. * when downscaling the bottom field may have to start several
  1483. * source lines below the top field. Unfortunately ACCUI
  1484. * registers will only hold the fractional part of the offset
  1485. * so the integer part must be added to the base address of the
  1486. * bottom field.
  1487. */
  1488. if (!height || height == out_height)
  1489. field_offset = 0;
  1490. else
  1491. field_offset = height / out_height / 2;
  1492. }
  1493. /* Fields are independent but interleaved in memory. */
  1494. if (fieldmode)
  1495. field_offset = 1;
  1496. if (rotation_type == OMAP_DSS_ROT_DMA)
  1497. calc_dma_rotation_offset(rotation, mirror,
  1498. screen_width, width, frame_height, color_mode,
  1499. fieldmode, field_offset,
  1500. &offset0, &offset1, &row_inc, &pix_inc);
  1501. else
  1502. calc_vrfb_rotation_offset(rotation, mirror,
  1503. screen_width, width, frame_height, color_mode,
  1504. fieldmode, field_offset,
  1505. &offset0, &offset1, &row_inc, &pix_inc);
  1506. DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
  1507. offset0, offset1, row_inc, pix_inc);
  1508. _dispc_set_color_mode(plane, color_mode);
  1509. _dispc_set_plane_ba0(plane, paddr + offset0);
  1510. _dispc_set_plane_ba1(plane, paddr + offset1);
  1511. _dispc_set_row_inc(plane, row_inc);
  1512. _dispc_set_pix_inc(plane, pix_inc);
  1513. DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, width, height,
  1514. out_width, out_height);
  1515. _dispc_set_plane_pos(plane, pos_x, pos_y);
  1516. _dispc_set_pic_size(plane, width, height);
  1517. if (plane != OMAP_DSS_GFX) {
  1518. _dispc_set_scaling(plane, width, height,
  1519. out_width, out_height,
  1520. ilace, five_taps, fieldmode);
  1521. _dispc_set_vid_size(plane, out_width, out_height);
  1522. _dispc_set_vid_color_conv(plane, cconv);
  1523. }
  1524. _dispc_set_rotation_attrs(plane, rotation, mirror, color_mode);
  1525. _dispc_set_pre_mult_alpha(plane, pre_mult_alpha);
  1526. _dispc_setup_global_alpha(plane, global_alpha);
  1527. return 0;
  1528. }
  1529. static void _dispc_enable_plane(enum omap_plane plane, bool enable)
  1530. {
  1531. REG_FLD_MOD(dispc_reg_att[plane], enable ? 1 : 0, 0, 0);
  1532. }
  1533. static void dispc_disable_isr(void *data, u32 mask)
  1534. {
  1535. struct completion *compl = data;
  1536. complete(compl);
  1537. }
  1538. static void _enable_lcd_out(enum omap_channel channel, bool enable)
  1539. {
  1540. if (channel == OMAP_DSS_CHANNEL_LCD2)
  1541. REG_FLD_MOD(DISPC_CONTROL2, enable ? 1 : 0, 0, 0);
  1542. else
  1543. REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 0, 0);
  1544. }
  1545. static void dispc_enable_lcd_out(enum omap_channel channel, bool enable)
  1546. {
  1547. struct completion frame_done_completion;
  1548. bool is_on;
  1549. int r;
  1550. u32 irq;
  1551. enable_clocks(1);
  1552. /* When we disable LCD output, we need to wait until frame is done.
  1553. * Otherwise the DSS is still working, and turning off the clocks
  1554. * prevents DSS from going to OFF mode */
  1555. is_on = channel == OMAP_DSS_CHANNEL_LCD2 ?
  1556. REG_GET(DISPC_CONTROL2, 0, 0) :
  1557. REG_GET(DISPC_CONTROL, 0, 0);
  1558. irq = channel == OMAP_DSS_CHANNEL_LCD2 ? DISPC_IRQ_FRAMEDONE2 :
  1559. DISPC_IRQ_FRAMEDONE;
  1560. if (!enable && is_on) {
  1561. init_completion(&frame_done_completion);
  1562. r = omap_dispc_register_isr(dispc_disable_isr,
  1563. &frame_done_completion, irq);
  1564. if (r)
  1565. DSSERR("failed to register FRAMEDONE isr\n");
  1566. }
  1567. _enable_lcd_out(channel, enable);
  1568. if (!enable && is_on) {
  1569. if (!wait_for_completion_timeout(&frame_done_completion,
  1570. msecs_to_jiffies(100)))
  1571. DSSERR("timeout waiting for FRAME DONE\n");
  1572. r = omap_dispc_unregister_isr(dispc_disable_isr,
  1573. &frame_done_completion, irq);
  1574. if (r)
  1575. DSSERR("failed to unregister FRAMEDONE isr\n");
  1576. }
  1577. enable_clocks(0);
  1578. }
  1579. static void _enable_digit_out(bool enable)
  1580. {
  1581. REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 1, 1);
  1582. }
  1583. static void dispc_enable_digit_out(bool enable)
  1584. {
  1585. struct completion frame_done_completion;
  1586. int r;
  1587. enable_clocks(1);
  1588. if (REG_GET(DISPC_CONTROL, 1, 1) == enable) {
  1589. enable_clocks(0);
  1590. return;
  1591. }
  1592. if (enable) {
  1593. unsigned long flags;
  1594. /* When we enable digit output, we'll get an extra digit
  1595. * sync lost interrupt, that we need to ignore */
  1596. spin_lock_irqsave(&dispc.irq_lock, flags);
  1597. dispc.irq_error_mask &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
  1598. _omap_dispc_set_irqs();
  1599. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  1600. }
  1601. /* When we disable digit output, we need to wait until fields are done.
  1602. * Otherwise the DSS is still working, and turning off the clocks
  1603. * prevents DSS from going to OFF mode. And when enabling, we need to
  1604. * wait for the extra sync losts */
  1605. init_completion(&frame_done_completion);
  1606. r = omap_dispc_register_isr(dispc_disable_isr, &frame_done_completion,
  1607. DISPC_IRQ_EVSYNC_EVEN | DISPC_IRQ_EVSYNC_ODD);
  1608. if (r)
  1609. DSSERR("failed to register EVSYNC isr\n");
  1610. _enable_digit_out(enable);
  1611. /* XXX I understand from TRM that we should only wait for the
  1612. * current field to complete. But it seems we have to wait
  1613. * for both fields */
  1614. if (!wait_for_completion_timeout(&frame_done_completion,
  1615. msecs_to_jiffies(100)))
  1616. DSSERR("timeout waiting for EVSYNC\n");
  1617. if (!wait_for_completion_timeout(&frame_done_completion,
  1618. msecs_to_jiffies(100)))
  1619. DSSERR("timeout waiting for EVSYNC\n");
  1620. r = omap_dispc_unregister_isr(dispc_disable_isr,
  1621. &frame_done_completion,
  1622. DISPC_IRQ_EVSYNC_EVEN | DISPC_IRQ_EVSYNC_ODD);
  1623. if (r)
  1624. DSSERR("failed to unregister EVSYNC isr\n");
  1625. if (enable) {
  1626. unsigned long flags;
  1627. spin_lock_irqsave(&dispc.irq_lock, flags);
  1628. dispc.irq_error_mask = DISPC_IRQ_MASK_ERROR;
  1629. if (dss_has_feature(FEAT_MGR_LCD2))
  1630. dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST2;
  1631. dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
  1632. _omap_dispc_set_irqs();
  1633. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  1634. }
  1635. enable_clocks(0);
  1636. }
  1637. bool dispc_is_channel_enabled(enum omap_channel channel)
  1638. {
  1639. if (channel == OMAP_DSS_CHANNEL_LCD)
  1640. return !!REG_GET(DISPC_CONTROL, 0, 0);
  1641. else if (channel == OMAP_DSS_CHANNEL_DIGIT)
  1642. return !!REG_GET(DISPC_CONTROL, 1, 1);
  1643. else if (channel == OMAP_DSS_CHANNEL_LCD2)
  1644. return !!REG_GET(DISPC_CONTROL2, 0, 0);
  1645. else
  1646. BUG();
  1647. }
  1648. void dispc_enable_channel(enum omap_channel channel, bool enable)
  1649. {
  1650. if (channel == OMAP_DSS_CHANNEL_LCD ||
  1651. channel == OMAP_DSS_CHANNEL_LCD2)
  1652. dispc_enable_lcd_out(channel, enable);
  1653. else if (channel == OMAP_DSS_CHANNEL_DIGIT)
  1654. dispc_enable_digit_out(enable);
  1655. else
  1656. BUG();
  1657. }
  1658. void dispc_lcd_enable_signal_polarity(bool act_high)
  1659. {
  1660. if (!dss_has_feature(FEAT_LCDENABLEPOL))
  1661. return;
  1662. enable_clocks(1);
  1663. REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
  1664. enable_clocks(0);
  1665. }
  1666. void dispc_lcd_enable_signal(bool enable)
  1667. {
  1668. if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
  1669. return;
  1670. enable_clocks(1);
  1671. REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
  1672. enable_clocks(0);
  1673. }
  1674. void dispc_pck_free_enable(bool enable)
  1675. {
  1676. if (!dss_has_feature(FEAT_PCKFREEENABLE))
  1677. return;
  1678. enable_clocks(1);
  1679. REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
  1680. enable_clocks(0);
  1681. }
  1682. void dispc_enable_fifohandcheck(enum omap_channel channel, bool enable)
  1683. {
  1684. enable_clocks(1);
  1685. if (channel == OMAP_DSS_CHANNEL_LCD2)
  1686. REG_FLD_MOD(DISPC_CONFIG2, enable ? 1 : 0, 16, 16);
  1687. else
  1688. REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 16, 16);
  1689. enable_clocks(0);
  1690. }
  1691. void dispc_set_lcd_display_type(enum omap_channel channel,
  1692. enum omap_lcd_display_type type)
  1693. {
  1694. int mode;
  1695. switch (type) {
  1696. case OMAP_DSS_LCD_DISPLAY_STN:
  1697. mode = 0;
  1698. break;
  1699. case OMAP_DSS_LCD_DISPLAY_TFT:
  1700. mode = 1;
  1701. break;
  1702. default:
  1703. BUG();
  1704. return;
  1705. }
  1706. enable_clocks(1);
  1707. if (channel == OMAP_DSS_CHANNEL_LCD2)
  1708. REG_FLD_MOD(DISPC_CONTROL2, mode, 3, 3);
  1709. else
  1710. REG_FLD_MOD(DISPC_CONTROL, mode, 3, 3);
  1711. enable_clocks(0);
  1712. }
  1713. void dispc_set_loadmode(enum omap_dss_load_mode mode)
  1714. {
  1715. enable_clocks(1);
  1716. REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
  1717. enable_clocks(0);
  1718. }
  1719. void dispc_set_default_color(enum omap_channel channel, u32 color)
  1720. {
  1721. enable_clocks(1);
  1722. dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
  1723. enable_clocks(0);
  1724. }
  1725. u32 dispc_get_default_color(enum omap_channel channel)
  1726. {
  1727. u32 l;
  1728. BUG_ON(channel != OMAP_DSS_CHANNEL_DIGIT &&
  1729. channel != OMAP_DSS_CHANNEL_LCD &&
  1730. channel != OMAP_DSS_CHANNEL_LCD2);
  1731. enable_clocks(1);
  1732. l = dispc_read_reg(DISPC_DEFAULT_COLOR(channel));
  1733. enable_clocks(0);
  1734. return l;
  1735. }
  1736. void dispc_set_trans_key(enum omap_channel ch,
  1737. enum omap_dss_trans_key_type type,
  1738. u32 trans_key)
  1739. {
  1740. enable_clocks(1);
  1741. if (ch == OMAP_DSS_CHANNEL_LCD)
  1742. REG_FLD_MOD(DISPC_CONFIG, type, 11, 11);
  1743. else if (ch == OMAP_DSS_CHANNEL_DIGIT)
  1744. REG_FLD_MOD(DISPC_CONFIG, type, 13, 13);
  1745. else /* OMAP_DSS_CHANNEL_LCD2 */
  1746. REG_FLD_MOD(DISPC_CONFIG2, type, 11, 11);
  1747. dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
  1748. enable_clocks(0);
  1749. }
  1750. void dispc_get_trans_key(enum omap_channel ch,
  1751. enum omap_dss_trans_key_type *type,
  1752. u32 *trans_key)
  1753. {
  1754. enable_clocks(1);
  1755. if (type) {
  1756. if (ch == OMAP_DSS_CHANNEL_LCD)
  1757. *type = REG_GET(DISPC_CONFIG, 11, 11);
  1758. else if (ch == OMAP_DSS_CHANNEL_DIGIT)
  1759. *type = REG_GET(DISPC_CONFIG, 13, 13);
  1760. else if (ch == OMAP_DSS_CHANNEL_LCD2)
  1761. *type = REG_GET(DISPC_CONFIG2, 11, 11);
  1762. else
  1763. BUG();
  1764. }
  1765. if (trans_key)
  1766. *trans_key = dispc_read_reg(DISPC_TRANS_COLOR(ch));
  1767. enable_clocks(0);
  1768. }
  1769. void dispc_enable_trans_key(enum omap_channel ch, bool enable)
  1770. {
  1771. enable_clocks(1);
  1772. if (ch == OMAP_DSS_CHANNEL_LCD)
  1773. REG_FLD_MOD(DISPC_CONFIG, enable, 10, 10);
  1774. else if (ch == OMAP_DSS_CHANNEL_DIGIT)
  1775. REG_FLD_MOD(DISPC_CONFIG, enable, 12, 12);
  1776. else /* OMAP_DSS_CHANNEL_LCD2 */
  1777. REG_FLD_MOD(DISPC_CONFIG2, enable, 10, 10);
  1778. enable_clocks(0);
  1779. }
  1780. void dispc_enable_alpha_blending(enum omap_channel ch, bool enable)
  1781. {
  1782. if (!dss_has_feature(FEAT_GLOBAL_ALPHA))
  1783. return;
  1784. enable_clocks(1);
  1785. if (ch == OMAP_DSS_CHANNEL_LCD)
  1786. REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
  1787. else if (ch == OMAP_DSS_CHANNEL_DIGIT)
  1788. REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
  1789. else /* OMAP_DSS_CHANNEL_LCD2 */
  1790. REG_FLD_MOD(DISPC_CONFIG2, enable, 18, 18);
  1791. enable_clocks(0);
  1792. }
  1793. bool dispc_alpha_blending_enabled(enum omap_channel ch)
  1794. {
  1795. bool enabled;
  1796. if (!dss_has_feature(FEAT_GLOBAL_ALPHA))
  1797. return false;
  1798. enable_clocks(1);
  1799. if (ch == OMAP_DSS_CHANNEL_LCD)
  1800. enabled = REG_GET(DISPC_CONFIG, 18, 18);
  1801. else if (ch == OMAP_DSS_CHANNEL_DIGIT)
  1802. enabled = REG_GET(DISPC_CONFIG, 19, 19);
  1803. else if (ch == OMAP_DSS_CHANNEL_LCD2)
  1804. enabled = REG_GET(DISPC_CONFIG2, 18, 18);
  1805. else
  1806. BUG();
  1807. enable_clocks(0);
  1808. return enabled;
  1809. }
  1810. bool dispc_trans_key_enabled(enum omap_channel ch)
  1811. {
  1812. bool enabled;
  1813. enable_clocks(1);
  1814. if (ch == OMAP_DSS_CHANNEL_LCD)
  1815. enabled = REG_GET(DISPC_CONFIG, 10, 10);
  1816. else if (ch == OMAP_DSS_CHANNEL_DIGIT)
  1817. enabled = REG_GET(DISPC_CONFIG, 12, 12);
  1818. else if (ch == OMAP_DSS_CHANNEL_LCD2)
  1819. enabled = REG_GET(DISPC_CONFIG2, 10, 10);
  1820. else
  1821. BUG();
  1822. enable_clocks(0);
  1823. return enabled;
  1824. }
  1825. void dispc_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
  1826. {
  1827. int code;
  1828. switch (data_lines) {
  1829. case 12:
  1830. code = 0;
  1831. break;
  1832. case 16:
  1833. code = 1;
  1834. break;
  1835. case 18:
  1836. code = 2;
  1837. break;
  1838. case 24:
  1839. code = 3;
  1840. break;
  1841. default:
  1842. BUG();
  1843. return;
  1844. }
  1845. enable_clocks(1);
  1846. if (channel == OMAP_DSS_CHANNEL_LCD2)
  1847. REG_FLD_MOD(DISPC_CONTROL2, code, 9, 8);
  1848. else
  1849. REG_FLD_MOD(DISPC_CONTROL, code, 9, 8);
  1850. enable_clocks(0);
  1851. }
  1852. void dispc_set_parallel_interface_mode(enum omap_channel channel,
  1853. enum omap_parallel_interface_mode mode)
  1854. {
  1855. u32 l;
  1856. int stallmode;
  1857. int gpout0 = 1;
  1858. int gpout1;
  1859. switch (mode) {
  1860. case OMAP_DSS_PARALLELMODE_BYPASS:
  1861. stallmode = 0;
  1862. gpout1 = 1;
  1863. break;
  1864. case OMAP_DSS_PARALLELMODE_RFBI:
  1865. stallmode = 1;
  1866. gpout1 = 0;
  1867. break;
  1868. case OMAP_DSS_PARALLELMODE_DSI:
  1869. stallmode = 1;
  1870. gpout1 = 1;
  1871. break;
  1872. default:
  1873. BUG();
  1874. return;
  1875. }
  1876. enable_clocks(1);
  1877. if (channel == OMAP_DSS_CHANNEL_LCD2) {
  1878. l = dispc_read_reg(DISPC_CONTROL2);
  1879. l = FLD_MOD(l, stallmode, 11, 11);
  1880. dispc_write_reg(DISPC_CONTROL2, l);
  1881. } else {
  1882. l = dispc_read_reg(DISPC_CONTROL);
  1883. l = FLD_MOD(l, stallmode, 11, 11);
  1884. l = FLD_MOD(l, gpout0, 15, 15);
  1885. l = FLD_MOD(l, gpout1, 16, 16);
  1886. dispc_write_reg(DISPC_CONTROL, l);
  1887. }
  1888. enable_clocks(0);
  1889. }
  1890. static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
  1891. int vsw, int vfp, int vbp)
  1892. {
  1893. if (cpu_is_omap24xx() || omap_rev() < OMAP3430_REV_ES3_0) {
  1894. if (hsw < 1 || hsw > 64 ||
  1895. hfp < 1 || hfp > 256 ||
  1896. hbp < 1 || hbp > 256 ||
  1897. vsw < 1 || vsw > 64 ||
  1898. vfp < 0 || vfp > 255 ||
  1899. vbp < 0 || vbp > 255)
  1900. return false;
  1901. } else {
  1902. if (hsw < 1 || hsw > 256 ||
  1903. hfp < 1 || hfp > 4096 ||
  1904. hbp < 1 || hbp > 4096 ||
  1905. vsw < 1 || vsw > 256 ||
  1906. vfp < 0 || vfp > 4095 ||
  1907. vbp < 0 || vbp > 4095)
  1908. return false;
  1909. }
  1910. return true;
  1911. }
  1912. bool dispc_lcd_timings_ok(struct omap_video_timings *timings)
  1913. {
  1914. return _dispc_lcd_timings_ok(timings->hsw, timings->hfp,
  1915. timings->hbp, timings->vsw,
  1916. timings->vfp, timings->vbp);
  1917. }
  1918. static void _dispc_set_lcd_timings(enum omap_channel channel, int hsw,
  1919. int hfp, int hbp, int vsw, int vfp, int vbp)
  1920. {
  1921. u32 timing_h, timing_v;
  1922. if (cpu_is_omap24xx() || omap_rev() < OMAP3430_REV_ES3_0) {
  1923. timing_h = FLD_VAL(hsw-1, 5, 0) | FLD_VAL(hfp-1, 15, 8) |
  1924. FLD_VAL(hbp-1, 27, 20);
  1925. timing_v = FLD_VAL(vsw-1, 5, 0) | FLD_VAL(vfp, 15, 8) |
  1926. FLD_VAL(vbp, 27, 20);
  1927. } else {
  1928. timing_h = FLD_VAL(hsw-1, 7, 0) | FLD_VAL(hfp-1, 19, 8) |
  1929. FLD_VAL(hbp-1, 31, 20);
  1930. timing_v = FLD_VAL(vsw-1, 7, 0) | FLD_VAL(vfp, 19, 8) |
  1931. FLD_VAL(vbp, 31, 20);
  1932. }
  1933. enable_clocks(1);
  1934. dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
  1935. dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
  1936. enable_clocks(0);
  1937. }
  1938. /* change name to mode? */
  1939. void dispc_set_lcd_timings(enum omap_channel channel,
  1940. struct omap_video_timings *timings)
  1941. {
  1942. unsigned xtot, ytot;
  1943. unsigned long ht, vt;
  1944. if (!_dispc_lcd_timings_ok(timings->hsw, timings->hfp,
  1945. timings->hbp, timings->vsw,
  1946. timings->vfp, timings->vbp))
  1947. BUG();
  1948. _dispc_set_lcd_timings(channel, timings->hsw, timings->hfp,
  1949. timings->hbp, timings->vsw, timings->vfp,
  1950. timings->vbp);
  1951. dispc_set_lcd_size(channel, timings->x_res, timings->y_res);
  1952. xtot = timings->x_res + timings->hfp + timings->hsw + timings->hbp;
  1953. ytot = timings->y_res + timings->vfp + timings->vsw + timings->vbp;
  1954. ht = (timings->pixel_clock * 1000) / xtot;
  1955. vt = (timings->pixel_clock * 1000) / xtot / ytot;
  1956. DSSDBG("channel %d xres %u yres %u\n", channel, timings->x_res,
  1957. timings->y_res);
  1958. DSSDBG("pck %u\n", timings->pixel_clock);
  1959. DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
  1960. timings->hsw, timings->hfp, timings->hbp,
  1961. timings->vsw, timings->vfp, timings->vbp);
  1962. DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
  1963. }
  1964. static void dispc_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
  1965. u16 pck_div)
  1966. {
  1967. BUG_ON(lck_div < 1);
  1968. BUG_ON(pck_div < 2);
  1969. enable_clocks(1);
  1970. dispc_write_reg(DISPC_DIVISORo(channel),
  1971. FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
  1972. enable_clocks(0);
  1973. }
  1974. static void dispc_get_lcd_divisor(enum omap_channel channel, int *lck_div,
  1975. int *pck_div)
  1976. {
  1977. u32 l;
  1978. l = dispc_read_reg(DISPC_DIVISORo(channel));
  1979. *lck_div = FLD_GET(l, 23, 16);
  1980. *pck_div = FLD_GET(l, 7, 0);
  1981. }
  1982. unsigned long dispc_fclk_rate(void)
  1983. {
  1984. unsigned long r = 0;
  1985. switch (dss_get_dispc_clk_source()) {
  1986. case DSS_CLK_SRC_FCK:
  1987. r = dss_clk_get_rate(DSS_CLK_FCK);
  1988. break;
  1989. case DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  1990. r = dsi_get_pll_hsdiv_dispc_rate();
  1991. break;
  1992. default:
  1993. BUG();
  1994. }
  1995. return r;
  1996. }
  1997. unsigned long dispc_lclk_rate(enum omap_channel channel)
  1998. {
  1999. int lcd;
  2000. unsigned long r;
  2001. u32 l;
  2002. l = dispc_read_reg(DISPC_DIVISORo(channel));
  2003. lcd = FLD_GET(l, 23, 16);
  2004. switch (dss_get_lcd_clk_source(channel)) {
  2005. case DSS_CLK_SRC_FCK:
  2006. r = dss_clk_get_rate(DSS_CLK_FCK);
  2007. break;
  2008. case DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  2009. r = dsi_get_pll_hsdiv_dispc_rate();
  2010. break;
  2011. default:
  2012. BUG();
  2013. }
  2014. return r / lcd;
  2015. }
  2016. unsigned long dispc_pclk_rate(enum omap_channel channel)
  2017. {
  2018. int pcd;
  2019. unsigned long r;
  2020. u32 l;
  2021. l = dispc_read_reg(DISPC_DIVISORo(channel));
  2022. pcd = FLD_GET(l, 7, 0);
  2023. r = dispc_lclk_rate(channel);
  2024. return r / pcd;
  2025. }
  2026. void dispc_dump_clocks(struct seq_file *s)
  2027. {
  2028. int lcd, pcd;
  2029. u32 l;
  2030. enum dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
  2031. enum dss_clk_source lcd_clk_src;
  2032. enable_clocks(1);
  2033. seq_printf(s, "- DISPC -\n");
  2034. seq_printf(s, "dispc fclk source = %s (%s)\n",
  2035. dss_get_generic_clk_source_name(dispc_clk_src),
  2036. dss_feat_get_clk_source_name(dispc_clk_src));
  2037. seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
  2038. if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
  2039. seq_printf(s, "- DISPC-CORE-CLK -\n");
  2040. l = dispc_read_reg(DISPC_DIVISOR);
  2041. lcd = FLD_GET(l, 23, 16);
  2042. seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
  2043. (dispc_fclk_rate()/lcd), lcd);
  2044. }
  2045. seq_printf(s, "- LCD1 -\n");
  2046. lcd_clk_src = dss_get_lcd_clk_source(OMAP_DSS_CHANNEL_LCD);
  2047. seq_printf(s, "lcd1_clk source = %s (%s)\n",
  2048. dss_get_generic_clk_source_name(lcd_clk_src),
  2049. dss_feat_get_clk_source_name(lcd_clk_src));
  2050. dispc_get_lcd_divisor(OMAP_DSS_CHANNEL_LCD, &lcd, &pcd);
  2051. seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
  2052. dispc_lclk_rate(OMAP_DSS_CHANNEL_LCD), lcd);
  2053. seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
  2054. dispc_pclk_rate(OMAP_DSS_CHANNEL_LCD), pcd);
  2055. if (dss_has_feature(FEAT_MGR_LCD2)) {
  2056. seq_printf(s, "- LCD2 -\n");
  2057. lcd_clk_src = dss_get_lcd_clk_source(OMAP_DSS_CHANNEL_LCD2);
  2058. seq_printf(s, "lcd2_clk source = %s (%s)\n",
  2059. dss_get_generic_clk_source_name(lcd_clk_src),
  2060. dss_feat_get_clk_source_name(lcd_clk_src));
  2061. dispc_get_lcd_divisor(OMAP_DSS_CHANNEL_LCD2, &lcd, &pcd);
  2062. seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
  2063. dispc_lclk_rate(OMAP_DSS_CHANNEL_LCD2), lcd);
  2064. seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
  2065. dispc_pclk_rate(OMAP_DSS_CHANNEL_LCD2), pcd);
  2066. }
  2067. enable_clocks(0);
  2068. }
  2069. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  2070. void dispc_dump_irqs(struct seq_file *s)
  2071. {
  2072. unsigned long flags;
  2073. struct dispc_irq_stats stats;
  2074. spin_lock_irqsave(&dispc.irq_stats_lock, flags);
  2075. stats = dispc.irq_stats;
  2076. memset(&dispc.irq_stats, 0, sizeof(dispc.irq_stats));
  2077. dispc.irq_stats.last_reset = jiffies;
  2078. spin_unlock_irqrestore(&dispc.irq_stats_lock, flags);
  2079. seq_printf(s, "period %u ms\n",
  2080. jiffies_to_msecs(jiffies - stats.last_reset));
  2081. seq_printf(s, "irqs %d\n", stats.irq_count);
  2082. #define PIS(x) \
  2083. seq_printf(s, "%-20s %10d\n", #x, stats.irqs[ffs(DISPC_IRQ_##x)-1]);
  2084. PIS(FRAMEDONE);
  2085. PIS(VSYNC);
  2086. PIS(EVSYNC_EVEN);
  2087. PIS(EVSYNC_ODD);
  2088. PIS(ACBIAS_COUNT_STAT);
  2089. PIS(PROG_LINE_NUM);
  2090. PIS(GFX_FIFO_UNDERFLOW);
  2091. PIS(GFX_END_WIN);
  2092. PIS(PAL_GAMMA_MASK);
  2093. PIS(OCP_ERR);
  2094. PIS(VID1_FIFO_UNDERFLOW);
  2095. PIS(VID1_END_WIN);
  2096. PIS(VID2_FIFO_UNDERFLOW);
  2097. PIS(VID2_END_WIN);
  2098. PIS(SYNC_LOST);
  2099. PIS(SYNC_LOST_DIGIT);
  2100. PIS(WAKEUP);
  2101. if (dss_has_feature(FEAT_MGR_LCD2)) {
  2102. PIS(FRAMEDONE2);
  2103. PIS(VSYNC2);
  2104. PIS(ACBIAS_COUNT_STAT2);
  2105. PIS(SYNC_LOST2);
  2106. }
  2107. #undef PIS
  2108. }
  2109. #endif
  2110. void dispc_dump_regs(struct seq_file *s)
  2111. {
  2112. #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dispc_read_reg(r))
  2113. dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
  2114. DUMPREG(DISPC_REVISION);
  2115. DUMPREG(DISPC_SYSCONFIG);
  2116. DUMPREG(DISPC_SYSSTATUS);
  2117. DUMPREG(DISPC_IRQSTATUS);
  2118. DUMPREG(DISPC_IRQENABLE);
  2119. DUMPREG(DISPC_CONTROL);
  2120. DUMPREG(DISPC_CONFIG);
  2121. DUMPREG(DISPC_CAPABLE);
  2122. DUMPREG(DISPC_DEFAULT_COLOR(0));
  2123. DUMPREG(DISPC_DEFAULT_COLOR(1));
  2124. DUMPREG(DISPC_TRANS_COLOR(0));
  2125. DUMPREG(DISPC_TRANS_COLOR(1));
  2126. DUMPREG(DISPC_LINE_STATUS);
  2127. DUMPREG(DISPC_LINE_NUMBER);
  2128. DUMPREG(DISPC_TIMING_H(0));
  2129. DUMPREG(DISPC_TIMING_V(0));
  2130. DUMPREG(DISPC_POL_FREQ(0));
  2131. DUMPREG(DISPC_DIVISORo(0));
  2132. DUMPREG(DISPC_GLOBAL_ALPHA);
  2133. DUMPREG(DISPC_SIZE_DIG);
  2134. DUMPREG(DISPC_SIZE_LCD(0));
  2135. if (dss_has_feature(FEAT_MGR_LCD2)) {
  2136. DUMPREG(DISPC_CONTROL2);
  2137. DUMPREG(DISPC_CONFIG2);
  2138. DUMPREG(DISPC_DEFAULT_COLOR(2));
  2139. DUMPREG(DISPC_TRANS_COLOR(2));
  2140. DUMPREG(DISPC_TIMING_H(2));
  2141. DUMPREG(DISPC_TIMING_V(2));
  2142. DUMPREG(DISPC_POL_FREQ(2));
  2143. DUMPREG(DISPC_DIVISORo(2));
  2144. DUMPREG(DISPC_SIZE_LCD(2));
  2145. }
  2146. DUMPREG(DISPC_GFX_BA0);
  2147. DUMPREG(DISPC_GFX_BA1);
  2148. DUMPREG(DISPC_GFX_POSITION);
  2149. DUMPREG(DISPC_GFX_SIZE);
  2150. DUMPREG(DISPC_GFX_ATTRIBUTES);
  2151. DUMPREG(DISPC_GFX_FIFO_THRESHOLD);
  2152. DUMPREG(DISPC_GFX_FIFO_SIZE_STATUS);
  2153. DUMPREG(DISPC_GFX_ROW_INC);
  2154. DUMPREG(DISPC_GFX_PIXEL_INC);
  2155. DUMPREG(DISPC_GFX_WINDOW_SKIP);
  2156. DUMPREG(DISPC_GFX_TABLE_BA);
  2157. DUMPREG(DISPC_DATA_CYCLE1(0));
  2158. DUMPREG(DISPC_DATA_CYCLE2(0));
  2159. DUMPREG(DISPC_DATA_CYCLE3(0));
  2160. DUMPREG(DISPC_CPR_COEF_R(0));
  2161. DUMPREG(DISPC_CPR_COEF_G(0));
  2162. DUMPREG(DISPC_CPR_COEF_B(0));
  2163. if (dss_has_feature(FEAT_MGR_LCD2)) {
  2164. DUMPREG(DISPC_DATA_CYCLE1(2));
  2165. DUMPREG(DISPC_DATA_CYCLE2(2));
  2166. DUMPREG(DISPC_DATA_CYCLE3(2));
  2167. DUMPREG(DISPC_CPR_COEF_R(2));
  2168. DUMPREG(DISPC_CPR_COEF_G(2));
  2169. DUMPREG(DISPC_CPR_COEF_B(2));
  2170. }
  2171. DUMPREG(DISPC_GFX_PRELOAD);
  2172. DUMPREG(DISPC_VID_BA0(0));
  2173. DUMPREG(DISPC_VID_BA1(0));
  2174. DUMPREG(DISPC_VID_POSITION(0));
  2175. DUMPREG(DISPC_VID_SIZE(0));
  2176. DUMPREG(DISPC_VID_ATTRIBUTES(0));
  2177. DUMPREG(DISPC_VID_FIFO_THRESHOLD(0));
  2178. DUMPREG(DISPC_VID_FIFO_SIZE_STATUS(0));
  2179. DUMPREG(DISPC_VID_ROW_INC(0));
  2180. DUMPREG(DISPC_VID_PIXEL_INC(0));
  2181. DUMPREG(DISPC_VID_FIR(0));
  2182. DUMPREG(DISPC_VID_PICTURE_SIZE(0));
  2183. DUMPREG(DISPC_VID_ACCU0(0));
  2184. DUMPREG(DISPC_VID_ACCU1(0));
  2185. DUMPREG(DISPC_VID_BA0(1));
  2186. DUMPREG(DISPC_VID_BA1(1));
  2187. DUMPREG(DISPC_VID_POSITION(1));
  2188. DUMPREG(DISPC_VID_SIZE(1));
  2189. DUMPREG(DISPC_VID_ATTRIBUTES(1));
  2190. DUMPREG(DISPC_VID_FIFO_THRESHOLD(1));
  2191. DUMPREG(DISPC_VID_FIFO_SIZE_STATUS(1));
  2192. DUMPREG(DISPC_VID_ROW_INC(1));
  2193. DUMPREG(DISPC_VID_PIXEL_INC(1));
  2194. DUMPREG(DISPC_VID_FIR(1));
  2195. DUMPREG(DISPC_VID_PICTURE_SIZE(1));
  2196. DUMPREG(DISPC_VID_ACCU0(1));
  2197. DUMPREG(DISPC_VID_ACCU1(1));
  2198. DUMPREG(DISPC_VID_FIR_COEF_H(0, 0));
  2199. DUMPREG(DISPC_VID_FIR_COEF_H(0, 1));
  2200. DUMPREG(DISPC_VID_FIR_COEF_H(0, 2));
  2201. DUMPREG(DISPC_VID_FIR_COEF_H(0, 3));
  2202. DUMPREG(DISPC_VID_FIR_COEF_H(0, 4));
  2203. DUMPREG(DISPC_VID_FIR_COEF_H(0, 5));
  2204. DUMPREG(DISPC_VID_FIR_COEF_H(0, 6));
  2205. DUMPREG(DISPC_VID_FIR_COEF_H(0, 7));
  2206. DUMPREG(DISPC_VID_FIR_COEF_HV(0, 0));
  2207. DUMPREG(DISPC_VID_FIR_COEF_HV(0, 1));
  2208. DUMPREG(DISPC_VID_FIR_COEF_HV(0, 2));
  2209. DUMPREG(DISPC_VID_FIR_COEF_HV(0, 3));
  2210. DUMPREG(DISPC_VID_FIR_COEF_HV(0, 4));
  2211. DUMPREG(DISPC_VID_FIR_COEF_HV(0, 5));
  2212. DUMPREG(DISPC_VID_FIR_COEF_HV(0, 6));
  2213. DUMPREG(DISPC_VID_FIR_COEF_HV(0, 7));
  2214. DUMPREG(DISPC_VID_CONV_COEF(0, 0));
  2215. DUMPREG(DISPC_VID_CONV_COEF(0, 1));
  2216. DUMPREG(DISPC_VID_CONV_COEF(0, 2));
  2217. DUMPREG(DISPC_VID_CONV_COEF(0, 3));
  2218. DUMPREG(DISPC_VID_CONV_COEF(0, 4));
  2219. DUMPREG(DISPC_VID_FIR_COEF_V(0, 0));
  2220. DUMPREG(DISPC_VID_FIR_COEF_V(0, 1));
  2221. DUMPREG(DISPC_VID_FIR_COEF_V(0, 2));
  2222. DUMPREG(DISPC_VID_FIR_COEF_V(0, 3));
  2223. DUMPREG(DISPC_VID_FIR_COEF_V(0, 4));
  2224. DUMPREG(DISPC_VID_FIR_COEF_V(0, 5));
  2225. DUMPREG(DISPC_VID_FIR_COEF_V(0, 6));
  2226. DUMPREG(DISPC_VID_FIR_COEF_V(0, 7));
  2227. DUMPREG(DISPC_VID_FIR_COEF_H(1, 0));
  2228. DUMPREG(DISPC_VID_FIR_COEF_H(1, 1));
  2229. DUMPREG(DISPC_VID_FIR_COEF_H(1, 2));
  2230. DUMPREG(DISPC_VID_FIR_COEF_H(1, 3));
  2231. DUMPREG(DISPC_VID_FIR_COEF_H(1, 4));
  2232. DUMPREG(DISPC_VID_FIR_COEF_H(1, 5));
  2233. DUMPREG(DISPC_VID_FIR_COEF_H(1, 6));
  2234. DUMPREG(DISPC_VID_FIR_COEF_H(1, 7));
  2235. DUMPREG(DISPC_VID_FIR_COEF_HV(1, 0));
  2236. DUMPREG(DISPC_VID_FIR_COEF_HV(1, 1));
  2237. DUMPREG(DISPC_VID_FIR_COEF_HV(1, 2));
  2238. DUMPREG(DISPC_VID_FIR_COEF_HV(1, 3));
  2239. DUMPREG(DISPC_VID_FIR_COEF_HV(1, 4));
  2240. DUMPREG(DISPC_VID_FIR_COEF_HV(1, 5));
  2241. DUMPREG(DISPC_VID_FIR_COEF_HV(1, 6));
  2242. DUMPREG(DISPC_VID_FIR_COEF_HV(1, 7));
  2243. DUMPREG(DISPC_VID_CONV_COEF(1, 0));
  2244. DUMPREG(DISPC_VID_CONV_COEF(1, 1));
  2245. DUMPREG(DISPC_VID_CONV_COEF(1, 2));
  2246. DUMPREG(DISPC_VID_CONV_COEF(1, 3));
  2247. DUMPREG(DISPC_VID_CONV_COEF(1, 4));
  2248. DUMPREG(DISPC_VID_FIR_COEF_V(1, 0));
  2249. DUMPREG(DISPC_VID_FIR_COEF_V(1, 1));
  2250. DUMPREG(DISPC_VID_FIR_COEF_V(1, 2));
  2251. DUMPREG(DISPC_VID_FIR_COEF_V(1, 3));
  2252. DUMPREG(DISPC_VID_FIR_COEF_V(1, 4));
  2253. DUMPREG(DISPC_VID_FIR_COEF_V(1, 5));
  2254. DUMPREG(DISPC_VID_FIR_COEF_V(1, 6));
  2255. DUMPREG(DISPC_VID_FIR_COEF_V(1, 7));
  2256. DUMPREG(DISPC_VID_PRELOAD(0));
  2257. DUMPREG(DISPC_VID_PRELOAD(1));
  2258. dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
  2259. #undef DUMPREG
  2260. }
  2261. static void _dispc_set_pol_freq(enum omap_channel channel, bool onoff, bool rf,
  2262. bool ieo, bool ipc, bool ihs, bool ivs, u8 acbi, u8 acb)
  2263. {
  2264. u32 l = 0;
  2265. DSSDBG("onoff %d rf %d ieo %d ipc %d ihs %d ivs %d acbi %d acb %d\n",
  2266. onoff, rf, ieo, ipc, ihs, ivs, acbi, acb);
  2267. l |= FLD_VAL(onoff, 17, 17);
  2268. l |= FLD_VAL(rf, 16, 16);
  2269. l |= FLD_VAL(ieo, 15, 15);
  2270. l |= FLD_VAL(ipc, 14, 14);
  2271. l |= FLD_VAL(ihs, 13, 13);
  2272. l |= FLD_VAL(ivs, 12, 12);
  2273. l |= FLD_VAL(acbi, 11, 8);
  2274. l |= FLD_VAL(acb, 7, 0);
  2275. enable_clocks(1);
  2276. dispc_write_reg(DISPC_POL_FREQ(channel), l);
  2277. enable_clocks(0);
  2278. }
  2279. void dispc_set_pol_freq(enum omap_channel channel,
  2280. enum omap_panel_config config, u8 acbi, u8 acb)
  2281. {
  2282. _dispc_set_pol_freq(channel, (config & OMAP_DSS_LCD_ONOFF) != 0,
  2283. (config & OMAP_DSS_LCD_RF) != 0,
  2284. (config & OMAP_DSS_LCD_IEO) != 0,
  2285. (config & OMAP_DSS_LCD_IPC) != 0,
  2286. (config & OMAP_DSS_LCD_IHS) != 0,
  2287. (config & OMAP_DSS_LCD_IVS) != 0,
  2288. acbi, acb);
  2289. }
  2290. /* with fck as input clock rate, find dispc dividers that produce req_pck */
  2291. void dispc_find_clk_divs(bool is_tft, unsigned long req_pck, unsigned long fck,
  2292. struct dispc_clock_info *cinfo)
  2293. {
  2294. u16 pcd_min = is_tft ? 2 : 3;
  2295. unsigned long best_pck;
  2296. u16 best_ld, cur_ld;
  2297. u16 best_pd, cur_pd;
  2298. best_pck = 0;
  2299. best_ld = 0;
  2300. best_pd = 0;
  2301. for (cur_ld = 1; cur_ld <= 255; ++cur_ld) {
  2302. unsigned long lck = fck / cur_ld;
  2303. for (cur_pd = pcd_min; cur_pd <= 255; ++cur_pd) {
  2304. unsigned long pck = lck / cur_pd;
  2305. long old_delta = abs(best_pck - req_pck);
  2306. long new_delta = abs(pck - req_pck);
  2307. if (best_pck == 0 || new_delta < old_delta) {
  2308. best_pck = pck;
  2309. best_ld = cur_ld;
  2310. best_pd = cur_pd;
  2311. if (pck == req_pck)
  2312. goto found;
  2313. }
  2314. if (pck < req_pck)
  2315. break;
  2316. }
  2317. if (lck / pcd_min < req_pck)
  2318. break;
  2319. }
  2320. found:
  2321. cinfo->lck_div = best_ld;
  2322. cinfo->pck_div = best_pd;
  2323. cinfo->lck = fck / cinfo->lck_div;
  2324. cinfo->pck = cinfo->lck / cinfo->pck_div;
  2325. }
  2326. /* calculate clock rates using dividers in cinfo */
  2327. int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
  2328. struct dispc_clock_info *cinfo)
  2329. {
  2330. if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
  2331. return -EINVAL;
  2332. if (cinfo->pck_div < 2 || cinfo->pck_div > 255)
  2333. return -EINVAL;
  2334. cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
  2335. cinfo->pck = cinfo->lck / cinfo->pck_div;
  2336. return 0;
  2337. }
  2338. int dispc_set_clock_div(enum omap_channel channel,
  2339. struct dispc_clock_info *cinfo)
  2340. {
  2341. DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
  2342. DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
  2343. dispc_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
  2344. return 0;
  2345. }
  2346. int dispc_get_clock_div(enum omap_channel channel,
  2347. struct dispc_clock_info *cinfo)
  2348. {
  2349. unsigned long fck;
  2350. fck = dispc_fclk_rate();
  2351. cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
  2352. cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
  2353. cinfo->lck = fck / cinfo->lck_div;
  2354. cinfo->pck = cinfo->lck / cinfo->pck_div;
  2355. return 0;
  2356. }
  2357. /* dispc.irq_lock has to be locked by the caller */
  2358. static void _omap_dispc_set_irqs(void)
  2359. {
  2360. u32 mask;
  2361. u32 old_mask;
  2362. int i;
  2363. struct omap_dispc_isr_data *isr_data;
  2364. mask = dispc.irq_error_mask;
  2365. for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
  2366. isr_data = &dispc.registered_isr[i];
  2367. if (isr_data->isr == NULL)
  2368. continue;
  2369. mask |= isr_data->mask;
  2370. }
  2371. enable_clocks(1);
  2372. old_mask = dispc_read_reg(DISPC_IRQENABLE);
  2373. /* clear the irqstatus for newly enabled irqs */
  2374. dispc_write_reg(DISPC_IRQSTATUS, (mask ^ old_mask) & mask);
  2375. dispc_write_reg(DISPC_IRQENABLE, mask);
  2376. enable_clocks(0);
  2377. }
  2378. int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
  2379. {
  2380. int i;
  2381. int ret;
  2382. unsigned long flags;
  2383. struct omap_dispc_isr_data *isr_data;
  2384. if (isr == NULL)
  2385. return -EINVAL;
  2386. spin_lock_irqsave(&dispc.irq_lock, flags);
  2387. /* check for duplicate entry */
  2388. for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
  2389. isr_data = &dispc.registered_isr[i];
  2390. if (isr_data->isr == isr && isr_data->arg == arg &&
  2391. isr_data->mask == mask) {
  2392. ret = -EINVAL;
  2393. goto err;
  2394. }
  2395. }
  2396. isr_data = NULL;
  2397. ret = -EBUSY;
  2398. for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
  2399. isr_data = &dispc.registered_isr[i];
  2400. if (isr_data->isr != NULL)
  2401. continue;
  2402. isr_data->isr = isr;
  2403. isr_data->arg = arg;
  2404. isr_data->mask = mask;
  2405. ret = 0;
  2406. break;
  2407. }
  2408. if (ret)
  2409. goto err;
  2410. _omap_dispc_set_irqs();
  2411. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  2412. return 0;
  2413. err:
  2414. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  2415. return ret;
  2416. }
  2417. EXPORT_SYMBOL(omap_dispc_register_isr);
  2418. int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
  2419. {
  2420. int i;
  2421. unsigned long flags;
  2422. int ret = -EINVAL;
  2423. struct omap_dispc_isr_data *isr_data;
  2424. spin_lock_irqsave(&dispc.irq_lock, flags);
  2425. for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
  2426. isr_data = &dispc.registered_isr[i];
  2427. if (isr_data->isr != isr || isr_data->arg != arg ||
  2428. isr_data->mask != mask)
  2429. continue;
  2430. /* found the correct isr */
  2431. isr_data->isr = NULL;
  2432. isr_data->arg = NULL;
  2433. isr_data->mask = 0;
  2434. ret = 0;
  2435. break;
  2436. }
  2437. if (ret == 0)
  2438. _omap_dispc_set_irqs();
  2439. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  2440. return ret;
  2441. }
  2442. EXPORT_SYMBOL(omap_dispc_unregister_isr);
  2443. #ifdef DEBUG
  2444. static void print_irq_status(u32 status)
  2445. {
  2446. if ((status & dispc.irq_error_mask) == 0)
  2447. return;
  2448. printk(KERN_DEBUG "DISPC IRQ: 0x%x: ", status);
  2449. #define PIS(x) \
  2450. if (status & DISPC_IRQ_##x) \
  2451. printk(#x " ");
  2452. PIS(GFX_FIFO_UNDERFLOW);
  2453. PIS(OCP_ERR);
  2454. PIS(VID1_FIFO_UNDERFLOW);
  2455. PIS(VID2_FIFO_UNDERFLOW);
  2456. PIS(SYNC_LOST);
  2457. PIS(SYNC_LOST_DIGIT);
  2458. if (dss_has_feature(FEAT_MGR_LCD2))
  2459. PIS(SYNC_LOST2);
  2460. #undef PIS
  2461. printk("\n");
  2462. }
  2463. #endif
  2464. /* Called from dss.c. Note that we don't touch clocks here,
  2465. * but we presume they are on because we got an IRQ. However,
  2466. * an irq handler may turn the clocks off, so we may not have
  2467. * clock later in the function. */
  2468. static irqreturn_t omap_dispc_irq_handler(int irq, void *arg)
  2469. {
  2470. int i;
  2471. u32 irqstatus, irqenable;
  2472. u32 handledirqs = 0;
  2473. u32 unhandled_errors;
  2474. struct omap_dispc_isr_data *isr_data;
  2475. struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
  2476. spin_lock(&dispc.irq_lock);
  2477. irqstatus = dispc_read_reg(DISPC_IRQSTATUS);
  2478. irqenable = dispc_read_reg(DISPC_IRQENABLE);
  2479. /* IRQ is not for us */
  2480. if (!(irqstatus & irqenable)) {
  2481. spin_unlock(&dispc.irq_lock);
  2482. return IRQ_NONE;
  2483. }
  2484. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  2485. spin_lock(&dispc.irq_stats_lock);
  2486. dispc.irq_stats.irq_count++;
  2487. dss_collect_irq_stats(irqstatus, dispc.irq_stats.irqs);
  2488. spin_unlock(&dispc.irq_stats_lock);
  2489. #endif
  2490. #ifdef DEBUG
  2491. if (dss_debug)
  2492. print_irq_status(irqstatus);
  2493. #endif
  2494. /* Ack the interrupt. Do it here before clocks are possibly turned
  2495. * off */
  2496. dispc_write_reg(DISPC_IRQSTATUS, irqstatus);
  2497. /* flush posted write */
  2498. dispc_read_reg(DISPC_IRQSTATUS);
  2499. /* make a copy and unlock, so that isrs can unregister
  2500. * themselves */
  2501. memcpy(registered_isr, dispc.registered_isr,
  2502. sizeof(registered_isr));
  2503. spin_unlock(&dispc.irq_lock);
  2504. for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
  2505. isr_data = &registered_isr[i];
  2506. if (!isr_data->isr)
  2507. continue;
  2508. if (isr_data->mask & irqstatus) {
  2509. isr_data->isr(isr_data->arg, irqstatus);
  2510. handledirqs |= isr_data->mask;
  2511. }
  2512. }
  2513. spin_lock(&dispc.irq_lock);
  2514. unhandled_errors = irqstatus & ~handledirqs & dispc.irq_error_mask;
  2515. if (unhandled_errors) {
  2516. dispc.error_irqs |= unhandled_errors;
  2517. dispc.irq_error_mask &= ~unhandled_errors;
  2518. _omap_dispc_set_irqs();
  2519. schedule_work(&dispc.error_work);
  2520. }
  2521. spin_unlock(&dispc.irq_lock);
  2522. return IRQ_HANDLED;
  2523. }
  2524. static void dispc_error_worker(struct work_struct *work)
  2525. {
  2526. int i;
  2527. u32 errors;
  2528. unsigned long flags;
  2529. spin_lock_irqsave(&dispc.irq_lock, flags);
  2530. errors = dispc.error_irqs;
  2531. dispc.error_irqs = 0;
  2532. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  2533. if (errors & DISPC_IRQ_GFX_FIFO_UNDERFLOW) {
  2534. DSSERR("GFX_FIFO_UNDERFLOW, disabling GFX\n");
  2535. for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
  2536. struct omap_overlay *ovl;
  2537. ovl = omap_dss_get_overlay(i);
  2538. if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
  2539. continue;
  2540. if (ovl->id == 0) {
  2541. dispc_enable_plane(ovl->id, 0);
  2542. dispc_go(ovl->manager->id);
  2543. mdelay(50);
  2544. break;
  2545. }
  2546. }
  2547. }
  2548. if (errors & DISPC_IRQ_VID1_FIFO_UNDERFLOW) {
  2549. DSSERR("VID1_FIFO_UNDERFLOW, disabling VID1\n");
  2550. for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
  2551. struct omap_overlay *ovl;
  2552. ovl = omap_dss_get_overlay(i);
  2553. if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
  2554. continue;
  2555. if (ovl->id == 1) {
  2556. dispc_enable_plane(ovl->id, 0);
  2557. dispc_go(ovl->manager->id);
  2558. mdelay(50);
  2559. break;
  2560. }
  2561. }
  2562. }
  2563. if (errors & DISPC_IRQ_VID2_FIFO_UNDERFLOW) {
  2564. DSSERR("VID2_FIFO_UNDERFLOW, disabling VID2\n");
  2565. for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
  2566. struct omap_overlay *ovl;
  2567. ovl = omap_dss_get_overlay(i);
  2568. if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
  2569. continue;
  2570. if (ovl->id == 2) {
  2571. dispc_enable_plane(ovl->id, 0);
  2572. dispc_go(ovl->manager->id);
  2573. mdelay(50);
  2574. break;
  2575. }
  2576. }
  2577. }
  2578. if (errors & DISPC_IRQ_SYNC_LOST) {
  2579. struct omap_overlay_manager *manager = NULL;
  2580. bool enable = false;
  2581. DSSERR("SYNC_LOST, disabling LCD\n");
  2582. for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
  2583. struct omap_overlay_manager *mgr;
  2584. mgr = omap_dss_get_overlay_manager(i);
  2585. if (mgr->id == OMAP_DSS_CHANNEL_LCD) {
  2586. manager = mgr;
  2587. enable = mgr->device->state ==
  2588. OMAP_DSS_DISPLAY_ACTIVE;
  2589. mgr->device->driver->disable(mgr->device);
  2590. break;
  2591. }
  2592. }
  2593. if (manager) {
  2594. struct omap_dss_device *dssdev = manager->device;
  2595. for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
  2596. struct omap_overlay *ovl;
  2597. ovl = omap_dss_get_overlay(i);
  2598. if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
  2599. continue;
  2600. if (ovl->id != 0 && ovl->manager == manager)
  2601. dispc_enable_plane(ovl->id, 0);
  2602. }
  2603. dispc_go(manager->id);
  2604. mdelay(50);
  2605. if (enable)
  2606. dssdev->driver->enable(dssdev);
  2607. }
  2608. }
  2609. if (errors & DISPC_IRQ_SYNC_LOST_DIGIT) {
  2610. struct omap_overlay_manager *manager = NULL;
  2611. bool enable = false;
  2612. DSSERR("SYNC_LOST_DIGIT, disabling TV\n");
  2613. for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
  2614. struct omap_overlay_manager *mgr;
  2615. mgr = omap_dss_get_overlay_manager(i);
  2616. if (mgr->id == OMAP_DSS_CHANNEL_DIGIT) {
  2617. manager = mgr;
  2618. enable = mgr->device->state ==
  2619. OMAP_DSS_DISPLAY_ACTIVE;
  2620. mgr->device->driver->disable(mgr->device);
  2621. break;
  2622. }
  2623. }
  2624. if (manager) {
  2625. struct omap_dss_device *dssdev = manager->device;
  2626. for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
  2627. struct omap_overlay *ovl;
  2628. ovl = omap_dss_get_overlay(i);
  2629. if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
  2630. continue;
  2631. if (ovl->id != 0 && ovl->manager == manager)
  2632. dispc_enable_plane(ovl->id, 0);
  2633. }
  2634. dispc_go(manager->id);
  2635. mdelay(50);
  2636. if (enable)
  2637. dssdev->driver->enable(dssdev);
  2638. }
  2639. }
  2640. if (errors & DISPC_IRQ_SYNC_LOST2) {
  2641. struct omap_overlay_manager *manager = NULL;
  2642. bool enable = false;
  2643. DSSERR("SYNC_LOST for LCD2, disabling LCD2\n");
  2644. for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
  2645. struct omap_overlay_manager *mgr;
  2646. mgr = omap_dss_get_overlay_manager(i);
  2647. if (mgr->id == OMAP_DSS_CHANNEL_LCD2) {
  2648. manager = mgr;
  2649. enable = mgr->device->state ==
  2650. OMAP_DSS_DISPLAY_ACTIVE;
  2651. mgr->device->driver->disable(mgr->device);
  2652. break;
  2653. }
  2654. }
  2655. if (manager) {
  2656. struct omap_dss_device *dssdev = manager->device;
  2657. for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
  2658. struct omap_overlay *ovl;
  2659. ovl = omap_dss_get_overlay(i);
  2660. if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
  2661. continue;
  2662. if (ovl->id != 0 && ovl->manager == manager)
  2663. dispc_enable_plane(ovl->id, 0);
  2664. }
  2665. dispc_go(manager->id);
  2666. mdelay(50);
  2667. if (enable)
  2668. dssdev->driver->enable(dssdev);
  2669. }
  2670. }
  2671. if (errors & DISPC_IRQ_OCP_ERR) {
  2672. DSSERR("OCP_ERR\n");
  2673. for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
  2674. struct omap_overlay_manager *mgr;
  2675. mgr = omap_dss_get_overlay_manager(i);
  2676. if (mgr->caps & OMAP_DSS_OVL_CAP_DISPC)
  2677. mgr->device->driver->disable(mgr->device);
  2678. }
  2679. }
  2680. spin_lock_irqsave(&dispc.irq_lock, flags);
  2681. dispc.irq_error_mask |= errors;
  2682. _omap_dispc_set_irqs();
  2683. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  2684. }
  2685. int omap_dispc_wait_for_irq_timeout(u32 irqmask, unsigned long timeout)
  2686. {
  2687. void dispc_irq_wait_handler(void *data, u32 mask)
  2688. {
  2689. complete((struct completion *)data);
  2690. }
  2691. int r;
  2692. DECLARE_COMPLETION_ONSTACK(completion);
  2693. r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
  2694. irqmask);
  2695. if (r)
  2696. return r;
  2697. timeout = wait_for_completion_timeout(&completion, timeout);
  2698. omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
  2699. if (timeout == 0)
  2700. return -ETIMEDOUT;
  2701. if (timeout == -ERESTARTSYS)
  2702. return -ERESTARTSYS;
  2703. return 0;
  2704. }
  2705. int omap_dispc_wait_for_irq_interruptible_timeout(u32 irqmask,
  2706. unsigned long timeout)
  2707. {
  2708. void dispc_irq_wait_handler(void *data, u32 mask)
  2709. {
  2710. complete((struct completion *)data);
  2711. }
  2712. int r;
  2713. DECLARE_COMPLETION_ONSTACK(completion);
  2714. r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
  2715. irqmask);
  2716. if (r)
  2717. return r;
  2718. timeout = wait_for_completion_interruptible_timeout(&completion,
  2719. timeout);
  2720. omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
  2721. if (timeout == 0)
  2722. return -ETIMEDOUT;
  2723. if (timeout == -ERESTARTSYS)
  2724. return -ERESTARTSYS;
  2725. return 0;
  2726. }
  2727. #ifdef CONFIG_OMAP2_DSS_FAKE_VSYNC
  2728. void dispc_fake_vsync_irq(void)
  2729. {
  2730. u32 irqstatus = DISPC_IRQ_VSYNC;
  2731. int i;
  2732. WARN_ON(!in_interrupt());
  2733. for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
  2734. struct omap_dispc_isr_data *isr_data;
  2735. isr_data = &dispc.registered_isr[i];
  2736. if (!isr_data->isr)
  2737. continue;
  2738. if (isr_data->mask & irqstatus)
  2739. isr_data->isr(isr_data->arg, irqstatus);
  2740. }
  2741. }
  2742. #endif
  2743. static void _omap_dispc_initialize_irq(void)
  2744. {
  2745. unsigned long flags;
  2746. spin_lock_irqsave(&dispc.irq_lock, flags);
  2747. memset(dispc.registered_isr, 0, sizeof(dispc.registered_isr));
  2748. dispc.irq_error_mask = DISPC_IRQ_MASK_ERROR;
  2749. if (dss_has_feature(FEAT_MGR_LCD2))
  2750. dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST2;
  2751. /* there's SYNC_LOST_DIGIT waiting after enabling the DSS,
  2752. * so clear it */
  2753. dispc_write_reg(DISPC_IRQSTATUS, dispc_read_reg(DISPC_IRQSTATUS));
  2754. _omap_dispc_set_irqs();
  2755. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  2756. }
  2757. void dispc_enable_sidle(void)
  2758. {
  2759. REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
  2760. }
  2761. void dispc_disable_sidle(void)
  2762. {
  2763. REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
  2764. }
  2765. static void _omap_dispc_initial_config(void)
  2766. {
  2767. u32 l;
  2768. l = dispc_read_reg(DISPC_SYSCONFIG);
  2769. l = FLD_MOD(l, 2, 13, 12); /* MIDLEMODE: smart standby */
  2770. l = FLD_MOD(l, 2, 4, 3); /* SIDLEMODE: smart idle */
  2771. l = FLD_MOD(l, 1, 2, 2); /* ENWAKEUP */
  2772. l = FLD_MOD(l, 1, 0, 0); /* AUTOIDLE */
  2773. dispc_write_reg(DISPC_SYSCONFIG, l);
  2774. /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
  2775. if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
  2776. l = dispc_read_reg(DISPC_DIVISOR);
  2777. /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
  2778. l = FLD_MOD(l, 1, 0, 0);
  2779. l = FLD_MOD(l, 1, 23, 16);
  2780. dispc_write_reg(DISPC_DIVISOR, l);
  2781. }
  2782. /* FUNCGATED */
  2783. if (dss_has_feature(FEAT_FUNCGATED))
  2784. REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
  2785. /* L3 firewall setting: enable access to OCM RAM */
  2786. /* XXX this should be somewhere in plat-omap */
  2787. if (cpu_is_omap24xx())
  2788. __raw_writel(0x402000b0, OMAP2_L3_IO_ADDRESS(0x680050a0));
  2789. _dispc_setup_color_conv_coef();
  2790. dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
  2791. dispc_read_plane_fifo_sizes();
  2792. }
  2793. int dispc_enable_plane(enum omap_plane plane, bool enable)
  2794. {
  2795. DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
  2796. enable_clocks(1);
  2797. _dispc_enable_plane(plane, enable);
  2798. enable_clocks(0);
  2799. return 0;
  2800. }
  2801. int dispc_setup_plane(enum omap_plane plane,
  2802. u32 paddr, u16 screen_width,
  2803. u16 pos_x, u16 pos_y,
  2804. u16 width, u16 height,
  2805. u16 out_width, u16 out_height,
  2806. enum omap_color_mode color_mode,
  2807. bool ilace,
  2808. enum omap_dss_rotation_type rotation_type,
  2809. u8 rotation, bool mirror, u8 global_alpha,
  2810. u8 pre_mult_alpha, enum omap_channel channel)
  2811. {
  2812. int r = 0;
  2813. DSSDBG("dispc_setup_plane %d, pa %x, sw %d, %d,%d, %dx%d -> "
  2814. "%dx%d, ilace %d, cmode %x, rot %d, mir %d chan %d\n",
  2815. plane, paddr, screen_width, pos_x, pos_y,
  2816. width, height,
  2817. out_width, out_height,
  2818. ilace, color_mode,
  2819. rotation, mirror, channel);
  2820. enable_clocks(1);
  2821. r = _dispc_setup_plane(plane,
  2822. paddr, screen_width,
  2823. pos_x, pos_y,
  2824. width, height,
  2825. out_width, out_height,
  2826. color_mode, ilace,
  2827. rotation_type,
  2828. rotation, mirror,
  2829. global_alpha,
  2830. pre_mult_alpha, channel);
  2831. enable_clocks(0);
  2832. return r;
  2833. }
  2834. /* DISPC HW IP initialisation */
  2835. static int omap_dispchw_probe(struct platform_device *pdev)
  2836. {
  2837. u32 rev;
  2838. int r = 0;
  2839. struct resource *dispc_mem;
  2840. dispc.pdev = pdev;
  2841. spin_lock_init(&dispc.irq_lock);
  2842. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  2843. spin_lock_init(&dispc.irq_stats_lock);
  2844. dispc.irq_stats.last_reset = jiffies;
  2845. #endif
  2846. INIT_WORK(&dispc.error_work, dispc_error_worker);
  2847. dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
  2848. if (!dispc_mem) {
  2849. DSSERR("can't get IORESOURCE_MEM DISPC\n");
  2850. r = -EINVAL;
  2851. goto fail0;
  2852. }
  2853. dispc.base = ioremap(dispc_mem->start, resource_size(dispc_mem));
  2854. if (!dispc.base) {
  2855. DSSERR("can't ioremap DISPC\n");
  2856. r = -ENOMEM;
  2857. goto fail0;
  2858. }
  2859. dispc.irq = platform_get_irq(dispc.pdev, 0);
  2860. if (dispc.irq < 0) {
  2861. DSSERR("platform_get_irq failed\n");
  2862. r = -ENODEV;
  2863. goto fail1;
  2864. }
  2865. r = request_irq(dispc.irq, omap_dispc_irq_handler, IRQF_SHARED,
  2866. "OMAP DISPC", dispc.pdev);
  2867. if (r < 0) {
  2868. DSSERR("request_irq failed\n");
  2869. goto fail1;
  2870. }
  2871. enable_clocks(1);
  2872. _omap_dispc_initial_config();
  2873. _omap_dispc_initialize_irq();
  2874. dispc_save_context();
  2875. rev = dispc_read_reg(DISPC_REVISION);
  2876. dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
  2877. FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  2878. enable_clocks(0);
  2879. return 0;
  2880. fail1:
  2881. iounmap(dispc.base);
  2882. fail0:
  2883. return r;
  2884. }
  2885. static int omap_dispchw_remove(struct platform_device *pdev)
  2886. {
  2887. free_irq(dispc.irq, dispc.pdev);
  2888. iounmap(dispc.base);
  2889. return 0;
  2890. }
  2891. static struct platform_driver omap_dispchw_driver = {
  2892. .probe = omap_dispchw_probe,
  2893. .remove = omap_dispchw_remove,
  2894. .driver = {
  2895. .name = "omapdss_dispc",
  2896. .owner = THIS_MODULE,
  2897. },
  2898. };
  2899. int dispc_init_platform_driver(void)
  2900. {
  2901. return platform_driver_register(&omap_dispchw_driver);
  2902. }
  2903. void dispc_uninit_platform_driver(void)
  2904. {
  2905. return platform_driver_unregister(&omap_dispchw_driver);
  2906. }