da8xx.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605
  1. /*
  2. * Texas Instruments DA8xx/OMAP-L1x "glue layer"
  3. *
  4. * Copyright (c) 2008-2009 MontaVista Software, Inc. <source@mvista.com>
  5. *
  6. * Based on the DaVinci "glue layer" code.
  7. * Copyright (C) 2005-2006 by Texas Instruments
  8. *
  9. * This file is part of the Inventra Controller Driver for Linux.
  10. *
  11. * The Inventra Controller Driver for Linux is free software; you
  12. * can redistribute it and/or modify it under the terms of the GNU
  13. * General Public License version 2 as published by the Free Software
  14. * Foundation.
  15. *
  16. * The Inventra Controller Driver for Linux is distributed in
  17. * the hope that it will be useful, but WITHOUT ANY WARRANTY;
  18. * without even the implied warranty of MERCHANTABILITY or
  19. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
  20. * License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with The Inventra Controller Driver for Linux ; if not,
  24. * write to the Free Software Foundation, Inc., 59 Temple Place,
  25. * Suite 330, Boston, MA 02111-1307 USA
  26. *
  27. */
  28. #include <linux/init.h>
  29. #include <linux/clk.h>
  30. #include <linux/io.h>
  31. #include <linux/platform_device.h>
  32. #include <linux/dma-mapping.h>
  33. #include <mach/da8xx.h>
  34. #include <mach/usb.h>
  35. #include "musb_core.h"
  36. /*
  37. * DA8XX specific definitions
  38. */
  39. /* USB 2.0 OTG module registers */
  40. #define DA8XX_USB_REVISION_REG 0x00
  41. #define DA8XX_USB_CTRL_REG 0x04
  42. #define DA8XX_USB_STAT_REG 0x08
  43. #define DA8XX_USB_EMULATION_REG 0x0c
  44. #define DA8XX_USB_MODE_REG 0x10 /* Transparent, CDC, [Generic] RNDIS */
  45. #define DA8XX_USB_AUTOREQ_REG 0x14
  46. #define DA8XX_USB_SRP_FIX_TIME_REG 0x18
  47. #define DA8XX_USB_TEARDOWN_REG 0x1c
  48. #define DA8XX_USB_INTR_SRC_REG 0x20
  49. #define DA8XX_USB_INTR_SRC_SET_REG 0x24
  50. #define DA8XX_USB_INTR_SRC_CLEAR_REG 0x28
  51. #define DA8XX_USB_INTR_MASK_REG 0x2c
  52. #define DA8XX_USB_INTR_MASK_SET_REG 0x30
  53. #define DA8XX_USB_INTR_MASK_CLEAR_REG 0x34
  54. #define DA8XX_USB_INTR_SRC_MASKED_REG 0x38
  55. #define DA8XX_USB_END_OF_INTR_REG 0x3c
  56. #define DA8XX_USB_GENERIC_RNDIS_EP_SIZE_REG(n) (0x50 + (((n) - 1) << 2))
  57. /* Control register bits */
  58. #define DA8XX_SOFT_RESET_MASK 1
  59. #define DA8XX_USB_TX_EP_MASK 0x1f /* EP0 + 4 Tx EPs */
  60. #define DA8XX_USB_RX_EP_MASK 0x1e /* 4 Rx EPs */
  61. /* USB interrupt register bits */
  62. #define DA8XX_INTR_USB_SHIFT 16
  63. #define DA8XX_INTR_USB_MASK (0x1ff << DA8XX_INTR_USB_SHIFT) /* 8 Mentor */
  64. /* interrupts and DRVVBUS interrupt */
  65. #define DA8XX_INTR_DRVVBUS 0x100
  66. #define DA8XX_INTR_RX_SHIFT 8
  67. #define DA8XX_INTR_RX_MASK (DA8XX_USB_RX_EP_MASK << DA8XX_INTR_RX_SHIFT)
  68. #define DA8XX_INTR_TX_SHIFT 0
  69. #define DA8XX_INTR_TX_MASK (DA8XX_USB_TX_EP_MASK << DA8XX_INTR_TX_SHIFT)
  70. #define DA8XX_MENTOR_CORE_OFFSET 0x400
  71. #define CFGCHIP2 IO_ADDRESS(DA8XX_SYSCFG0_BASE + DA8XX_CFGCHIP2_REG)
  72. struct da8xx_glue {
  73. struct device *dev;
  74. struct platform_device *musb;
  75. struct clk *clk;
  76. };
  77. /*
  78. * REVISIT (PM): we should be able to keep the PHY in low power mode most
  79. * of the time (24 MHz oscillator and PLL off, etc.) by setting POWER.D0
  80. * and, when in host mode, autosuspending idle root ports... PHY_PLLON
  81. * (overriding SUSPENDM?) then likely needs to stay off.
  82. */
  83. static inline void phy_on(void)
  84. {
  85. u32 cfgchip2 = __raw_readl(CFGCHIP2);
  86. /*
  87. * Start the on-chip PHY and its PLL.
  88. */
  89. cfgchip2 &= ~(CFGCHIP2_RESET | CFGCHIP2_PHYPWRDN | CFGCHIP2_OTGPWRDN);
  90. cfgchip2 |= CFGCHIP2_PHY_PLLON;
  91. __raw_writel(cfgchip2, CFGCHIP2);
  92. pr_info("Waiting for USB PHY clock good...\n");
  93. while (!(__raw_readl(CFGCHIP2) & CFGCHIP2_PHYCLKGD))
  94. cpu_relax();
  95. }
  96. static inline void phy_off(void)
  97. {
  98. u32 cfgchip2 = __raw_readl(CFGCHIP2);
  99. /*
  100. * Ensure that USB 1.1 reference clock is not being sourced from
  101. * USB 2.0 PHY. Otherwise do not power down the PHY.
  102. */
  103. if (!(cfgchip2 & CFGCHIP2_USB1PHYCLKMUX) &&
  104. (cfgchip2 & CFGCHIP2_USB1SUSPENDM)) {
  105. pr_warning("USB 1.1 clocked from USB 2.0 PHY -- "
  106. "can't power it down\n");
  107. return;
  108. }
  109. /*
  110. * Power down the on-chip PHY.
  111. */
  112. cfgchip2 |= CFGCHIP2_PHYPWRDN | CFGCHIP2_OTGPWRDN;
  113. __raw_writel(cfgchip2, CFGCHIP2);
  114. }
  115. /*
  116. * Because we don't set CTRL.UINT, it's "important" to:
  117. * - not read/write INTRUSB/INTRUSBE (except during
  118. * initial setup, as a workaround);
  119. * - use INTSET/INTCLR instead.
  120. */
  121. /**
  122. * da8xx_musb_enable - enable interrupts
  123. */
  124. static void da8xx_musb_enable(struct musb *musb)
  125. {
  126. void __iomem *reg_base = musb->ctrl_base;
  127. u32 mask;
  128. /* Workaround: setup IRQs through both register sets. */
  129. mask = ((musb->epmask & DA8XX_USB_TX_EP_MASK) << DA8XX_INTR_TX_SHIFT) |
  130. ((musb->epmask & DA8XX_USB_RX_EP_MASK) << DA8XX_INTR_RX_SHIFT) |
  131. DA8XX_INTR_USB_MASK;
  132. musb_writel(reg_base, DA8XX_USB_INTR_MASK_SET_REG, mask);
  133. /* Force the DRVVBUS IRQ so we can start polling for ID change. */
  134. if (is_otg_enabled(musb))
  135. musb_writel(reg_base, DA8XX_USB_INTR_SRC_SET_REG,
  136. DA8XX_INTR_DRVVBUS << DA8XX_INTR_USB_SHIFT);
  137. }
  138. /**
  139. * da8xx_musb_disable - disable HDRC and flush interrupts
  140. */
  141. static void da8xx_musb_disable(struct musb *musb)
  142. {
  143. void __iomem *reg_base = musb->ctrl_base;
  144. musb_writel(reg_base, DA8XX_USB_INTR_MASK_CLEAR_REG,
  145. DA8XX_INTR_USB_MASK |
  146. DA8XX_INTR_TX_MASK | DA8XX_INTR_RX_MASK);
  147. musb_writeb(musb->mregs, MUSB_DEVCTL, 0);
  148. musb_writel(reg_base, DA8XX_USB_END_OF_INTR_REG, 0);
  149. }
  150. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  151. #define portstate(stmt) stmt
  152. #else
  153. #define portstate(stmt)
  154. #endif
  155. static void da8xx_musb_set_vbus(struct musb *musb, int is_on)
  156. {
  157. WARN_ON(is_on && is_peripheral_active(musb));
  158. }
  159. #define POLL_SECONDS 2
  160. static struct timer_list otg_workaround;
  161. static void otg_timer(unsigned long _musb)
  162. {
  163. struct musb *musb = (void *)_musb;
  164. void __iomem *mregs = musb->mregs;
  165. u8 devctl;
  166. unsigned long flags;
  167. /*
  168. * We poll because DaVinci's won't expose several OTG-critical
  169. * status change events (from the transceiver) otherwise.
  170. */
  171. devctl = musb_readb(mregs, MUSB_DEVCTL);
  172. DBG(7, "Poll devctl %02x (%s)\n", devctl, otg_state_string(musb));
  173. spin_lock_irqsave(&musb->lock, flags);
  174. switch (musb->xceiv->state) {
  175. case OTG_STATE_A_WAIT_BCON:
  176. devctl &= ~MUSB_DEVCTL_SESSION;
  177. musb_writeb(musb->mregs, MUSB_DEVCTL, devctl);
  178. devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
  179. if (devctl & MUSB_DEVCTL_BDEVICE) {
  180. musb->xceiv->state = OTG_STATE_B_IDLE;
  181. MUSB_DEV_MODE(musb);
  182. } else {
  183. musb->xceiv->state = OTG_STATE_A_IDLE;
  184. MUSB_HST_MODE(musb);
  185. }
  186. break;
  187. case OTG_STATE_A_WAIT_VFALL:
  188. /*
  189. * Wait till VBUS falls below SessionEnd (~0.2 V); the 1.3
  190. * RTL seems to mis-handle session "start" otherwise (or in
  191. * our case "recover"), in routine "VBUS was valid by the time
  192. * VBUSERR got reported during enumeration" cases.
  193. */
  194. if (devctl & MUSB_DEVCTL_VBUS) {
  195. mod_timer(&otg_workaround, jiffies + POLL_SECONDS * HZ);
  196. break;
  197. }
  198. musb->xceiv->state = OTG_STATE_A_WAIT_VRISE;
  199. musb_writel(musb->ctrl_base, DA8XX_USB_INTR_SRC_SET_REG,
  200. MUSB_INTR_VBUSERROR << DA8XX_INTR_USB_SHIFT);
  201. break;
  202. case OTG_STATE_B_IDLE:
  203. if (!is_peripheral_enabled(musb))
  204. break;
  205. /*
  206. * There's no ID-changed IRQ, so we have no good way to tell
  207. * when to switch to the A-Default state machine (by setting
  208. * the DEVCTL.Session bit).
  209. *
  210. * Workaround: whenever we're in B_IDLE, try setting the
  211. * session flag every few seconds. If it works, ID was
  212. * grounded and we're now in the A-Default state machine.
  213. *
  214. * NOTE: setting the session flag is _supposed_ to trigger
  215. * SRP but clearly it doesn't.
  216. */
  217. musb_writeb(mregs, MUSB_DEVCTL, devctl | MUSB_DEVCTL_SESSION);
  218. devctl = musb_readb(mregs, MUSB_DEVCTL);
  219. if (devctl & MUSB_DEVCTL_BDEVICE)
  220. mod_timer(&otg_workaround, jiffies + POLL_SECONDS * HZ);
  221. else
  222. musb->xceiv->state = OTG_STATE_A_IDLE;
  223. break;
  224. default:
  225. break;
  226. }
  227. spin_unlock_irqrestore(&musb->lock, flags);
  228. }
  229. static void da8xx_musb_try_idle(struct musb *musb, unsigned long timeout)
  230. {
  231. static unsigned long last_timer;
  232. if (!is_otg_enabled(musb))
  233. return;
  234. if (timeout == 0)
  235. timeout = jiffies + msecs_to_jiffies(3);
  236. /* Never idle if active, or when VBUS timeout is not set as host */
  237. if (musb->is_active || (musb->a_wait_bcon == 0 &&
  238. musb->xceiv->state == OTG_STATE_A_WAIT_BCON)) {
  239. DBG(4, "%s active, deleting timer\n", otg_state_string(musb));
  240. del_timer(&otg_workaround);
  241. last_timer = jiffies;
  242. return;
  243. }
  244. if (time_after(last_timer, timeout) && timer_pending(&otg_workaround)) {
  245. DBG(4, "Longer idle timer already pending, ignoring...\n");
  246. return;
  247. }
  248. last_timer = timeout;
  249. DBG(4, "%s inactive, starting idle timer for %u ms\n",
  250. otg_state_string(musb), jiffies_to_msecs(timeout - jiffies));
  251. mod_timer(&otg_workaround, timeout);
  252. }
  253. static irqreturn_t da8xx_musb_interrupt(int irq, void *hci)
  254. {
  255. struct musb *musb = hci;
  256. void __iomem *reg_base = musb->ctrl_base;
  257. unsigned long flags;
  258. irqreturn_t ret = IRQ_NONE;
  259. u32 status;
  260. spin_lock_irqsave(&musb->lock, flags);
  261. /*
  262. * NOTE: DA8XX shadows the Mentor IRQs. Don't manage them through
  263. * the Mentor registers (except for setup), use the TI ones and EOI.
  264. */
  265. /* Acknowledge and handle non-CPPI interrupts */
  266. status = musb_readl(reg_base, DA8XX_USB_INTR_SRC_MASKED_REG);
  267. if (!status)
  268. goto eoi;
  269. musb_writel(reg_base, DA8XX_USB_INTR_SRC_CLEAR_REG, status);
  270. DBG(4, "USB IRQ %08x\n", status);
  271. musb->int_rx = (status & DA8XX_INTR_RX_MASK) >> DA8XX_INTR_RX_SHIFT;
  272. musb->int_tx = (status & DA8XX_INTR_TX_MASK) >> DA8XX_INTR_TX_SHIFT;
  273. musb->int_usb = (status & DA8XX_INTR_USB_MASK) >> DA8XX_INTR_USB_SHIFT;
  274. /*
  275. * DRVVBUS IRQs are the only proxy we have (a very poor one!) for
  276. * DA8xx's missing ID change IRQ. We need an ID change IRQ to
  277. * switch appropriately between halves of the OTG state machine.
  278. * Managing DEVCTL.Session per Mentor docs requires that we know its
  279. * value but DEVCTL.BDevice is invalid without DEVCTL.Session set.
  280. * Also, DRVVBUS pulses for SRP (but not at 5 V)...
  281. */
  282. if (status & (DA8XX_INTR_DRVVBUS << DA8XX_INTR_USB_SHIFT)) {
  283. int drvvbus = musb_readl(reg_base, DA8XX_USB_STAT_REG);
  284. void __iomem *mregs = musb->mregs;
  285. u8 devctl = musb_readb(mregs, MUSB_DEVCTL);
  286. int err;
  287. err = is_host_enabled(musb) && (musb->int_usb &
  288. MUSB_INTR_VBUSERROR);
  289. if (err) {
  290. /*
  291. * The Mentor core doesn't debounce VBUS as needed
  292. * to cope with device connect current spikes. This
  293. * means it's not uncommon for bus-powered devices
  294. * to get VBUS errors during enumeration.
  295. *
  296. * This is a workaround, but newer RTL from Mentor
  297. * seems to allow a better one: "re"-starting sessions
  298. * without waiting for VBUS to stop registering in
  299. * devctl.
  300. */
  301. musb->int_usb &= ~MUSB_INTR_VBUSERROR;
  302. musb->xceiv->state = OTG_STATE_A_WAIT_VFALL;
  303. mod_timer(&otg_workaround, jiffies + POLL_SECONDS * HZ);
  304. WARNING("VBUS error workaround (delay coming)\n");
  305. } else if (is_host_enabled(musb) && drvvbus) {
  306. MUSB_HST_MODE(musb);
  307. musb->xceiv->default_a = 1;
  308. musb->xceiv->state = OTG_STATE_A_WAIT_VRISE;
  309. portstate(musb->port1_status |= USB_PORT_STAT_POWER);
  310. del_timer(&otg_workaround);
  311. } else {
  312. musb->is_active = 0;
  313. MUSB_DEV_MODE(musb);
  314. musb->xceiv->default_a = 0;
  315. musb->xceiv->state = OTG_STATE_B_IDLE;
  316. portstate(musb->port1_status &= ~USB_PORT_STAT_POWER);
  317. }
  318. DBG(2, "VBUS %s (%s)%s, devctl %02x\n",
  319. drvvbus ? "on" : "off",
  320. otg_state_string(musb),
  321. err ? " ERROR" : "",
  322. devctl);
  323. ret = IRQ_HANDLED;
  324. }
  325. if (musb->int_tx || musb->int_rx || musb->int_usb)
  326. ret |= musb_interrupt(musb);
  327. eoi:
  328. /* EOI needs to be written for the IRQ to be re-asserted. */
  329. if (ret == IRQ_HANDLED || status)
  330. musb_writel(reg_base, DA8XX_USB_END_OF_INTR_REG, 0);
  331. /* Poll for ID change */
  332. if (is_otg_enabled(musb) && musb->xceiv->state == OTG_STATE_B_IDLE)
  333. mod_timer(&otg_workaround, jiffies + POLL_SECONDS * HZ);
  334. spin_unlock_irqrestore(&musb->lock, flags);
  335. return ret;
  336. }
  337. static int da8xx_musb_set_mode(struct musb *musb, u8 musb_mode)
  338. {
  339. u32 cfgchip2 = __raw_readl(CFGCHIP2);
  340. cfgchip2 &= ~CFGCHIP2_OTGMODE;
  341. switch (musb_mode) {
  342. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  343. case MUSB_HOST: /* Force VBUS valid, ID = 0 */
  344. cfgchip2 |= CFGCHIP2_FORCE_HOST;
  345. break;
  346. #endif
  347. #ifdef CONFIG_USB_GADGET_MUSB_HDRC
  348. case MUSB_PERIPHERAL: /* Force VBUS valid, ID = 1 */
  349. cfgchip2 |= CFGCHIP2_FORCE_DEVICE;
  350. break;
  351. #endif
  352. #ifdef CONFIG_USB_MUSB_OTG
  353. case MUSB_OTG: /* Don't override the VBUS/ID comparators */
  354. cfgchip2 |= CFGCHIP2_NO_OVERRIDE;
  355. break;
  356. #endif
  357. default:
  358. DBG(2, "Trying to set unsupported mode %u\n", musb_mode);
  359. }
  360. __raw_writel(cfgchip2, CFGCHIP2);
  361. return 0;
  362. }
  363. static int da8xx_musb_init(struct musb *musb)
  364. {
  365. void __iomem *reg_base = musb->ctrl_base;
  366. u32 rev;
  367. musb->mregs += DA8XX_MENTOR_CORE_OFFSET;
  368. /* Returns zero if e.g. not clocked */
  369. rev = musb_readl(reg_base, DA8XX_USB_REVISION_REG);
  370. if (!rev)
  371. goto fail;
  372. usb_nop_xceiv_register();
  373. musb->xceiv = otg_get_transceiver();
  374. if (!musb->xceiv)
  375. goto fail;
  376. if (is_host_enabled(musb))
  377. setup_timer(&otg_workaround, otg_timer, (unsigned long)musb);
  378. /* Reset the controller */
  379. musb_writel(reg_base, DA8XX_USB_CTRL_REG, DA8XX_SOFT_RESET_MASK);
  380. /* Start the on-chip PHY and its PLL. */
  381. phy_on();
  382. msleep(5);
  383. /* NOTE: IRQs are in mixed mode, not bypass to pure MUSB */
  384. pr_debug("DA8xx OTG revision %08x, PHY %03x, control %02x\n",
  385. rev, __raw_readl(CFGCHIP2),
  386. musb_readb(reg_base, DA8XX_USB_CTRL_REG));
  387. musb->isr = da8xx_musb_interrupt;
  388. return 0;
  389. fail:
  390. return -ENODEV;
  391. }
  392. static int da8xx_musb_exit(struct musb *musb)
  393. {
  394. if (is_host_enabled(musb))
  395. del_timer_sync(&otg_workaround);
  396. phy_off();
  397. otg_put_transceiver(musb->xceiv);
  398. usb_nop_xceiv_unregister();
  399. return 0;
  400. }
  401. static const struct musb_platform_ops da8xx_ops = {
  402. .init = da8xx_musb_init,
  403. .exit = da8xx_musb_exit,
  404. .enable = da8xx_musb_enable,
  405. .disable = da8xx_musb_disable,
  406. .set_mode = da8xx_musb_set_mode,
  407. .try_idle = da8xx_musb_try_idle,
  408. .set_vbus = da8xx_musb_set_vbus,
  409. };
  410. static u64 da8xx_dmamask = DMA_BIT_MASK(32);
  411. static int __init da8xx_probe(struct platform_device *pdev)
  412. {
  413. struct musb_hdrc_platform_data *pdata = pdev->dev.platform_data;
  414. struct platform_device *musb;
  415. struct da8xx_glue *glue;
  416. struct clk *clk;
  417. int ret = -ENOMEM;
  418. glue = kzalloc(sizeof(*glue), GFP_KERNEL);
  419. if (!glue) {
  420. dev_err(&pdev->dev, "failed to allocate glue context\n");
  421. goto err0;
  422. }
  423. musb = platform_device_alloc("musb-hdrc", -1);
  424. if (!musb) {
  425. dev_err(&pdev->dev, "failed to allocate musb device\n");
  426. goto err1;
  427. }
  428. clk = clk_get(&pdev->dev, "usb20");
  429. if (IS_ERR(clk)) {
  430. dev_err(&pdev->dev, "failed to get clock\n");
  431. ret = PTR_ERR(clk);
  432. goto err2;
  433. }
  434. ret = clk_enable(clk);
  435. if (ret) {
  436. dev_err(&pdev->dev, "failed to enable clock\n");
  437. goto err3;
  438. }
  439. musb->dev.parent = &pdev->dev;
  440. musb->dev.dma_mask = &da8xx_dmamask;
  441. musb->dev.coherent_dma_mask = da8xx_dmamask;
  442. glue->dev = &pdev->dev;
  443. glue->musb = musb;
  444. glue->clk = clk;
  445. pdata->platform_ops = &da8xx_ops;
  446. platform_set_drvdata(pdev, glue);
  447. ret = platform_device_add_resources(musb, pdev->resource,
  448. pdev->num_resources);
  449. if (ret) {
  450. dev_err(&pdev->dev, "failed to add resources\n");
  451. goto err4;
  452. }
  453. ret = platform_device_add_data(musb, pdata, sizeof(*pdata));
  454. if (ret) {
  455. dev_err(&pdev->dev, "failed to add platform_data\n");
  456. goto err4;
  457. }
  458. ret = platform_device_add(musb);
  459. if (ret) {
  460. dev_err(&pdev->dev, "failed to register musb device\n");
  461. goto err4;
  462. }
  463. return 0;
  464. err4:
  465. clk_disable(clk);
  466. err3:
  467. clk_put(clk);
  468. err2:
  469. platform_device_put(musb);
  470. err1:
  471. kfree(glue);
  472. err0:
  473. return ret;
  474. }
  475. static int __exit da8xx_remove(struct platform_device *pdev)
  476. {
  477. struct da8xx_glue *glue = platform_get_drvdata(pdev);
  478. platform_device_del(glue->musb);
  479. platform_device_put(glue->musb);
  480. clk_disable(glue->clk);
  481. clk_put(glue->clk);
  482. kfree(glue);
  483. return 0;
  484. }
  485. static struct platform_driver da8xx_driver = {
  486. .remove = __exit_p(da8xx_remove),
  487. .driver = {
  488. .name = "musb-da8xx",
  489. },
  490. };
  491. MODULE_DESCRIPTION("DA8xx/OMAP-L1x MUSB Glue Layer");
  492. MODULE_AUTHOR("Sergei Shtylyov <sshtylyov@ru.mvista.com>");
  493. MODULE_LICENSE("GPL v2");
  494. static int __init da8xx_init(void)
  495. {
  496. return platform_driver_probe(&da8xx_driver, da8xx_probe);
  497. }
  498. subsys_initcall(da8xx_init);
  499. static void __exit da8xx_exit(void)
  500. {
  501. platform_driver_unregister(&da8xx_driver);
  502. }
  503. module_exit(da8xx_exit);