xhci.c 84 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760
  1. /*
  2. * xHCI host controller driver
  3. *
  4. * Copyright (C) 2008 Intel Corp.
  5. *
  6. * Author: Sarah Sharp
  7. * Some code borrowed from the Linux EHCI driver.
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  15. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  16. * for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software Foundation,
  20. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. #include <linux/pci.h>
  23. #include <linux/irq.h>
  24. #include <linux/log2.h>
  25. #include <linux/module.h>
  26. #include <linux/moduleparam.h>
  27. #include <linux/slab.h>
  28. #include "xhci.h"
  29. #define DRIVER_AUTHOR "Sarah Sharp"
  30. #define DRIVER_DESC "'eXtensible' Host Controller (xHC) Driver"
  31. /* Some 0.95 hardware can't handle the chain bit on a Link TRB being cleared */
  32. static int link_quirk;
  33. module_param(link_quirk, int, S_IRUGO | S_IWUSR);
  34. MODULE_PARM_DESC(link_quirk, "Don't clear the chain bit on a link TRB");
  35. /* TODO: copied from ehci-hcd.c - can this be refactored? */
  36. /*
  37. * handshake - spin reading hc until handshake completes or fails
  38. * @ptr: address of hc register to be read
  39. * @mask: bits to look at in result of read
  40. * @done: value of those bits when handshake succeeds
  41. * @usec: timeout in microseconds
  42. *
  43. * Returns negative errno, or zero on success
  44. *
  45. * Success happens when the "mask" bits have the specified value (hardware
  46. * handshake done). There are two failure modes: "usec" have passed (major
  47. * hardware flakeout), or the register reads as all-ones (hardware removed).
  48. */
  49. static int handshake(struct xhci_hcd *xhci, void __iomem *ptr,
  50. u32 mask, u32 done, int usec)
  51. {
  52. u32 result;
  53. do {
  54. result = xhci_readl(xhci, ptr);
  55. if (result == ~(u32)0) /* card removed */
  56. return -ENODEV;
  57. result &= mask;
  58. if (result == done)
  59. return 0;
  60. udelay(1);
  61. usec--;
  62. } while (usec > 0);
  63. return -ETIMEDOUT;
  64. }
  65. /*
  66. * Disable interrupts and begin the xHCI halting process.
  67. */
  68. void xhci_quiesce(struct xhci_hcd *xhci)
  69. {
  70. u32 halted;
  71. u32 cmd;
  72. u32 mask;
  73. mask = ~(XHCI_IRQS);
  74. halted = xhci_readl(xhci, &xhci->op_regs->status) & STS_HALT;
  75. if (!halted)
  76. mask &= ~CMD_RUN;
  77. cmd = xhci_readl(xhci, &xhci->op_regs->command);
  78. cmd &= mask;
  79. xhci_writel(xhci, cmd, &xhci->op_regs->command);
  80. }
  81. /*
  82. * Force HC into halt state.
  83. *
  84. * Disable any IRQs and clear the run/stop bit.
  85. * HC will complete any current and actively pipelined transactions, and
  86. * should halt within 16 ms of the run/stop bit being cleared.
  87. * Read HC Halted bit in the status register to see when the HC is finished.
  88. */
  89. int xhci_halt(struct xhci_hcd *xhci)
  90. {
  91. int ret;
  92. xhci_dbg(xhci, "// Halt the HC\n");
  93. xhci_quiesce(xhci);
  94. ret = handshake(xhci, &xhci->op_regs->status,
  95. STS_HALT, STS_HALT, XHCI_MAX_HALT_USEC);
  96. if (!ret)
  97. xhci->xhc_state |= XHCI_STATE_HALTED;
  98. return ret;
  99. }
  100. /*
  101. * Set the run bit and wait for the host to be running.
  102. */
  103. static int xhci_start(struct xhci_hcd *xhci)
  104. {
  105. u32 temp;
  106. int ret;
  107. temp = xhci_readl(xhci, &xhci->op_regs->command);
  108. temp |= (CMD_RUN);
  109. xhci_dbg(xhci, "// Turn on HC, cmd = 0x%x.\n",
  110. temp);
  111. xhci_writel(xhci, temp, &xhci->op_regs->command);
  112. /*
  113. * Wait for the HCHalted Status bit to be 0 to indicate the host is
  114. * running.
  115. */
  116. ret = handshake(xhci, &xhci->op_regs->status,
  117. STS_HALT, 0, XHCI_MAX_HALT_USEC);
  118. if (ret == -ETIMEDOUT)
  119. xhci_err(xhci, "Host took too long to start, "
  120. "waited %u microseconds.\n",
  121. XHCI_MAX_HALT_USEC);
  122. if (!ret)
  123. xhci->xhc_state &= ~XHCI_STATE_HALTED;
  124. return ret;
  125. }
  126. /*
  127. * Reset a halted HC.
  128. *
  129. * This resets pipelines, timers, counters, state machines, etc.
  130. * Transactions will be terminated immediately, and operational registers
  131. * will be set to their defaults.
  132. */
  133. int xhci_reset(struct xhci_hcd *xhci)
  134. {
  135. u32 command;
  136. u32 state;
  137. int ret;
  138. state = xhci_readl(xhci, &xhci->op_regs->status);
  139. if ((state & STS_HALT) == 0) {
  140. xhci_warn(xhci, "Host controller not halted, aborting reset.\n");
  141. return 0;
  142. }
  143. xhci_dbg(xhci, "// Reset the HC\n");
  144. command = xhci_readl(xhci, &xhci->op_regs->command);
  145. command |= CMD_RESET;
  146. xhci_writel(xhci, command, &xhci->op_regs->command);
  147. ret = handshake(xhci, &xhci->op_regs->command,
  148. CMD_RESET, 0, 250 * 1000);
  149. if (ret)
  150. return ret;
  151. xhci_dbg(xhci, "Wait for controller to be ready for doorbell rings\n");
  152. /*
  153. * xHCI cannot write to any doorbells or operational registers other
  154. * than status until the "Controller Not Ready" flag is cleared.
  155. */
  156. return handshake(xhci, &xhci->op_regs->status, STS_CNR, 0, 250 * 1000);
  157. }
  158. /*
  159. * Free IRQs
  160. * free all IRQs request
  161. */
  162. static void xhci_free_irq(struct xhci_hcd *xhci)
  163. {
  164. int i;
  165. struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
  166. /* return if using legacy interrupt */
  167. if (xhci_to_hcd(xhci)->irq >= 0)
  168. return;
  169. if (xhci->msix_entries) {
  170. for (i = 0; i < xhci->msix_count; i++)
  171. if (xhci->msix_entries[i].vector)
  172. free_irq(xhci->msix_entries[i].vector,
  173. xhci_to_hcd(xhci));
  174. } else if (pdev->irq >= 0)
  175. free_irq(pdev->irq, xhci_to_hcd(xhci));
  176. return;
  177. }
  178. /*
  179. * Set up MSI
  180. */
  181. static int xhci_setup_msi(struct xhci_hcd *xhci)
  182. {
  183. int ret;
  184. struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
  185. ret = pci_enable_msi(pdev);
  186. if (ret) {
  187. xhci_err(xhci, "failed to allocate MSI entry\n");
  188. return ret;
  189. }
  190. ret = request_irq(pdev->irq, (irq_handler_t)xhci_msi_irq,
  191. 0, "xhci_hcd", xhci_to_hcd(xhci));
  192. if (ret) {
  193. xhci_err(xhci, "disable MSI interrupt\n");
  194. pci_disable_msi(pdev);
  195. }
  196. return ret;
  197. }
  198. /*
  199. * Set up MSI-X
  200. */
  201. static int xhci_setup_msix(struct xhci_hcd *xhci)
  202. {
  203. int i, ret = 0;
  204. struct usb_hcd *hcd = xhci_to_hcd(xhci);
  205. struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
  206. /*
  207. * calculate number of msi-x vectors supported.
  208. * - HCS_MAX_INTRS: the max number of interrupts the host can handle,
  209. * with max number of interrupters based on the xhci HCSPARAMS1.
  210. * - num_online_cpus: maximum msi-x vectors per CPUs core.
  211. * Add additional 1 vector to ensure always available interrupt.
  212. */
  213. xhci->msix_count = min(num_online_cpus() + 1,
  214. HCS_MAX_INTRS(xhci->hcs_params1));
  215. xhci->msix_entries =
  216. kmalloc((sizeof(struct msix_entry))*xhci->msix_count,
  217. GFP_KERNEL);
  218. if (!xhci->msix_entries) {
  219. xhci_err(xhci, "Failed to allocate MSI-X entries\n");
  220. return -ENOMEM;
  221. }
  222. for (i = 0; i < xhci->msix_count; i++) {
  223. xhci->msix_entries[i].entry = i;
  224. xhci->msix_entries[i].vector = 0;
  225. }
  226. ret = pci_enable_msix(pdev, xhci->msix_entries, xhci->msix_count);
  227. if (ret) {
  228. xhci_err(xhci, "Failed to enable MSI-X\n");
  229. goto free_entries;
  230. }
  231. for (i = 0; i < xhci->msix_count; i++) {
  232. ret = request_irq(xhci->msix_entries[i].vector,
  233. (irq_handler_t)xhci_msi_irq,
  234. 0, "xhci_hcd", xhci_to_hcd(xhci));
  235. if (ret)
  236. goto disable_msix;
  237. }
  238. hcd->msix_enabled = 1;
  239. return ret;
  240. disable_msix:
  241. xhci_err(xhci, "disable MSI-X interrupt\n");
  242. xhci_free_irq(xhci);
  243. pci_disable_msix(pdev);
  244. free_entries:
  245. kfree(xhci->msix_entries);
  246. xhci->msix_entries = NULL;
  247. return ret;
  248. }
  249. /* Free any IRQs and disable MSI-X */
  250. static void xhci_cleanup_msix(struct xhci_hcd *xhci)
  251. {
  252. struct usb_hcd *hcd = xhci_to_hcd(xhci);
  253. struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
  254. xhci_free_irq(xhci);
  255. if (xhci->msix_entries) {
  256. pci_disable_msix(pdev);
  257. kfree(xhci->msix_entries);
  258. xhci->msix_entries = NULL;
  259. } else {
  260. pci_disable_msi(pdev);
  261. }
  262. hcd->msix_enabled = 0;
  263. return;
  264. }
  265. /*
  266. * Initialize memory for HCD and xHC (one-time init).
  267. *
  268. * Program the PAGESIZE register, initialize the device context array, create
  269. * device contexts (?), set up a command ring segment (or two?), create event
  270. * ring (one for now).
  271. */
  272. int xhci_init(struct usb_hcd *hcd)
  273. {
  274. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  275. int retval = 0;
  276. xhci_dbg(xhci, "xhci_init\n");
  277. spin_lock_init(&xhci->lock);
  278. if (link_quirk) {
  279. xhci_dbg(xhci, "QUIRK: Not clearing Link TRB chain bits.\n");
  280. xhci->quirks |= XHCI_LINK_TRB_QUIRK;
  281. } else {
  282. xhci_dbg(xhci, "xHCI doesn't need link TRB QUIRK\n");
  283. }
  284. retval = xhci_mem_init(xhci, GFP_KERNEL);
  285. xhci_dbg(xhci, "Finished xhci_init\n");
  286. return retval;
  287. }
  288. /*-------------------------------------------------------------------------*/
  289. #ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
  290. static void xhci_event_ring_work(unsigned long arg)
  291. {
  292. unsigned long flags;
  293. int temp;
  294. u64 temp_64;
  295. struct xhci_hcd *xhci = (struct xhci_hcd *) arg;
  296. int i, j;
  297. xhci_dbg(xhci, "Poll event ring: %lu\n", jiffies);
  298. spin_lock_irqsave(&xhci->lock, flags);
  299. temp = xhci_readl(xhci, &xhci->op_regs->status);
  300. xhci_dbg(xhci, "op reg status = 0x%x\n", temp);
  301. if (temp == 0xffffffff || (xhci->xhc_state & XHCI_STATE_DYING)) {
  302. xhci_dbg(xhci, "HW died, polling stopped.\n");
  303. spin_unlock_irqrestore(&xhci->lock, flags);
  304. return;
  305. }
  306. temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
  307. xhci_dbg(xhci, "ir_set 0 pending = 0x%x\n", temp);
  308. xhci_dbg(xhci, "HC error bitmask = 0x%x\n", xhci->error_bitmask);
  309. xhci->error_bitmask = 0;
  310. xhci_dbg(xhci, "Event ring:\n");
  311. xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
  312. xhci_dbg_ring_ptrs(xhci, xhci->event_ring);
  313. temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
  314. temp_64 &= ~ERST_PTR_MASK;
  315. xhci_dbg(xhci, "ERST deq = 64'h%0lx\n", (long unsigned int) temp_64);
  316. xhci_dbg(xhci, "Command ring:\n");
  317. xhci_debug_segment(xhci, xhci->cmd_ring->deq_seg);
  318. xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
  319. xhci_dbg_cmd_ptrs(xhci);
  320. for (i = 0; i < MAX_HC_SLOTS; ++i) {
  321. if (!xhci->devs[i])
  322. continue;
  323. for (j = 0; j < 31; ++j) {
  324. xhci_dbg_ep_rings(xhci, i, j, &xhci->devs[i]->eps[j]);
  325. }
  326. }
  327. spin_unlock_irqrestore(&xhci->lock, flags);
  328. if (!xhci->zombie)
  329. mod_timer(&xhci->event_ring_timer, jiffies + POLL_TIMEOUT * HZ);
  330. else
  331. xhci_dbg(xhci, "Quit polling the event ring.\n");
  332. }
  333. #endif
  334. static int xhci_run_finished(struct xhci_hcd *xhci)
  335. {
  336. if (xhci_start(xhci)) {
  337. xhci_halt(xhci);
  338. return -ENODEV;
  339. }
  340. xhci->shared_hcd->state = HC_STATE_RUNNING;
  341. if (xhci->quirks & XHCI_NEC_HOST)
  342. xhci_ring_cmd_db(xhci);
  343. xhci_dbg(xhci, "Finished xhci_run for USB3 roothub\n");
  344. return 0;
  345. }
  346. /*
  347. * Start the HC after it was halted.
  348. *
  349. * This function is called by the USB core when the HC driver is added.
  350. * Its opposite is xhci_stop().
  351. *
  352. * xhci_init() must be called once before this function can be called.
  353. * Reset the HC, enable device slot contexts, program DCBAAP, and
  354. * set command ring pointer and event ring pointer.
  355. *
  356. * Setup MSI-X vectors and enable interrupts.
  357. */
  358. int xhci_run(struct usb_hcd *hcd)
  359. {
  360. u32 temp;
  361. u64 temp_64;
  362. u32 ret;
  363. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  364. struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
  365. /* Start the xHCI host controller running only after the USB 2.0 roothub
  366. * is setup.
  367. */
  368. hcd->uses_new_polling = 1;
  369. if (!usb_hcd_is_primary_hcd(hcd))
  370. return xhci_run_finished(xhci);
  371. xhci_dbg(xhci, "xhci_run\n");
  372. /* unregister the legacy interrupt */
  373. if (hcd->irq)
  374. free_irq(hcd->irq, hcd);
  375. hcd->irq = -1;
  376. ret = xhci_setup_msix(xhci);
  377. if (ret)
  378. /* fall back to msi*/
  379. ret = xhci_setup_msi(xhci);
  380. if (ret) {
  381. /* fall back to legacy interrupt*/
  382. ret = request_irq(pdev->irq, &usb_hcd_irq, IRQF_SHARED,
  383. hcd->irq_descr, hcd);
  384. if (ret) {
  385. xhci_err(xhci, "request interrupt %d failed\n",
  386. pdev->irq);
  387. return ret;
  388. }
  389. hcd->irq = pdev->irq;
  390. }
  391. #ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
  392. init_timer(&xhci->event_ring_timer);
  393. xhci->event_ring_timer.data = (unsigned long) xhci;
  394. xhci->event_ring_timer.function = xhci_event_ring_work;
  395. /* Poll the event ring */
  396. xhci->event_ring_timer.expires = jiffies + POLL_TIMEOUT * HZ;
  397. xhci->zombie = 0;
  398. xhci_dbg(xhci, "Setting event ring polling timer\n");
  399. add_timer(&xhci->event_ring_timer);
  400. #endif
  401. xhci_dbg(xhci, "Command ring memory map follows:\n");
  402. xhci_debug_ring(xhci, xhci->cmd_ring);
  403. xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
  404. xhci_dbg_cmd_ptrs(xhci);
  405. xhci_dbg(xhci, "ERST memory map follows:\n");
  406. xhci_dbg_erst(xhci, &xhci->erst);
  407. xhci_dbg(xhci, "Event ring:\n");
  408. xhci_debug_ring(xhci, xhci->event_ring);
  409. xhci_dbg_ring_ptrs(xhci, xhci->event_ring);
  410. temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
  411. temp_64 &= ~ERST_PTR_MASK;
  412. xhci_dbg(xhci, "ERST deq = 64'h%0lx\n", (long unsigned int) temp_64);
  413. xhci_dbg(xhci, "// Set the interrupt modulation register\n");
  414. temp = xhci_readl(xhci, &xhci->ir_set->irq_control);
  415. temp &= ~ER_IRQ_INTERVAL_MASK;
  416. temp |= (u32) 160;
  417. xhci_writel(xhci, temp, &xhci->ir_set->irq_control);
  418. /* Set the HCD state before we enable the irqs */
  419. temp = xhci_readl(xhci, &xhci->op_regs->command);
  420. temp |= (CMD_EIE);
  421. xhci_dbg(xhci, "// Enable interrupts, cmd = 0x%x.\n",
  422. temp);
  423. xhci_writel(xhci, temp, &xhci->op_regs->command);
  424. temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
  425. xhci_dbg(xhci, "// Enabling event ring interrupter %p by writing 0x%x to irq_pending\n",
  426. xhci->ir_set, (unsigned int) ER_IRQ_ENABLE(temp));
  427. xhci_writel(xhci, ER_IRQ_ENABLE(temp),
  428. &xhci->ir_set->irq_pending);
  429. xhci_print_ir_set(xhci, 0);
  430. if (xhci->quirks & XHCI_NEC_HOST)
  431. xhci_queue_vendor_command(xhci, 0, 0, 0,
  432. TRB_TYPE(TRB_NEC_GET_FW));
  433. xhci_dbg(xhci, "Finished xhci_run for USB2 roothub\n");
  434. return 0;
  435. }
  436. static void xhci_only_stop_hcd(struct usb_hcd *hcd)
  437. {
  438. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  439. spin_lock_irq(&xhci->lock);
  440. xhci_halt(xhci);
  441. /* The shared_hcd is going to be deallocated shortly (the USB core only
  442. * calls this function when allocation fails in usb_add_hcd(), or
  443. * usb_remove_hcd() is called). So we need to unset xHCI's pointer.
  444. */
  445. xhci->shared_hcd = NULL;
  446. spin_unlock_irq(&xhci->lock);
  447. }
  448. /*
  449. * Stop xHCI driver.
  450. *
  451. * This function is called by the USB core when the HC driver is removed.
  452. * Its opposite is xhci_run().
  453. *
  454. * Disable device contexts, disable IRQs, and quiesce the HC.
  455. * Reset the HC, finish any completed transactions, and cleanup memory.
  456. */
  457. void xhci_stop(struct usb_hcd *hcd)
  458. {
  459. u32 temp;
  460. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  461. if (!usb_hcd_is_primary_hcd(hcd)) {
  462. xhci_only_stop_hcd(xhci->shared_hcd);
  463. return;
  464. }
  465. spin_lock_irq(&xhci->lock);
  466. /* Make sure the xHC is halted for a USB3 roothub
  467. * (xhci_stop() could be called as part of failed init).
  468. */
  469. xhci_halt(xhci);
  470. xhci_reset(xhci);
  471. spin_unlock_irq(&xhci->lock);
  472. xhci_cleanup_msix(xhci);
  473. #ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
  474. /* Tell the event ring poll function not to reschedule */
  475. xhci->zombie = 1;
  476. del_timer_sync(&xhci->event_ring_timer);
  477. #endif
  478. xhci_dbg(xhci, "// Disabling event ring interrupts\n");
  479. temp = xhci_readl(xhci, &xhci->op_regs->status);
  480. xhci_writel(xhci, temp & ~STS_EINT, &xhci->op_regs->status);
  481. temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
  482. xhci_writel(xhci, ER_IRQ_DISABLE(temp),
  483. &xhci->ir_set->irq_pending);
  484. xhci_print_ir_set(xhci, 0);
  485. xhci_dbg(xhci, "cleaning up memory\n");
  486. xhci_mem_cleanup(xhci);
  487. xhci_dbg(xhci, "xhci_stop completed - status = %x\n",
  488. xhci_readl(xhci, &xhci->op_regs->status));
  489. }
  490. /*
  491. * Shutdown HC (not bus-specific)
  492. *
  493. * This is called when the machine is rebooting or halting. We assume that the
  494. * machine will be powered off, and the HC's internal state will be reset.
  495. * Don't bother to free memory.
  496. *
  497. * This will only ever be called with the main usb_hcd (the USB3 roothub).
  498. */
  499. void xhci_shutdown(struct usb_hcd *hcd)
  500. {
  501. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  502. spin_lock_irq(&xhci->lock);
  503. xhci_halt(xhci);
  504. spin_unlock_irq(&xhci->lock);
  505. xhci_cleanup_msix(xhci);
  506. xhci_dbg(xhci, "xhci_shutdown completed - status = %x\n",
  507. xhci_readl(xhci, &xhci->op_regs->status));
  508. }
  509. #ifdef CONFIG_PM
  510. static void xhci_save_registers(struct xhci_hcd *xhci)
  511. {
  512. xhci->s3.command = xhci_readl(xhci, &xhci->op_regs->command);
  513. xhci->s3.dev_nt = xhci_readl(xhci, &xhci->op_regs->dev_notification);
  514. xhci->s3.dcbaa_ptr = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
  515. xhci->s3.config_reg = xhci_readl(xhci, &xhci->op_regs->config_reg);
  516. xhci->s3.irq_pending = xhci_readl(xhci, &xhci->ir_set->irq_pending);
  517. xhci->s3.irq_control = xhci_readl(xhci, &xhci->ir_set->irq_control);
  518. xhci->s3.erst_size = xhci_readl(xhci, &xhci->ir_set->erst_size);
  519. xhci->s3.erst_base = xhci_read_64(xhci, &xhci->ir_set->erst_base);
  520. xhci->s3.erst_dequeue = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
  521. }
  522. static void xhci_restore_registers(struct xhci_hcd *xhci)
  523. {
  524. xhci_writel(xhci, xhci->s3.command, &xhci->op_regs->command);
  525. xhci_writel(xhci, xhci->s3.dev_nt, &xhci->op_regs->dev_notification);
  526. xhci_write_64(xhci, xhci->s3.dcbaa_ptr, &xhci->op_regs->dcbaa_ptr);
  527. xhci_writel(xhci, xhci->s3.config_reg, &xhci->op_regs->config_reg);
  528. xhci_writel(xhci, xhci->s3.irq_pending, &xhci->ir_set->irq_pending);
  529. xhci_writel(xhci, xhci->s3.irq_control, &xhci->ir_set->irq_control);
  530. xhci_writel(xhci, xhci->s3.erst_size, &xhci->ir_set->erst_size);
  531. xhci_write_64(xhci, xhci->s3.erst_base, &xhci->ir_set->erst_base);
  532. }
  533. static void xhci_set_cmd_ring_deq(struct xhci_hcd *xhci)
  534. {
  535. u64 val_64;
  536. /* step 2: initialize command ring buffer */
  537. val_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
  538. val_64 = (val_64 & (u64) CMD_RING_RSVD_BITS) |
  539. (xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
  540. xhci->cmd_ring->dequeue) &
  541. (u64) ~CMD_RING_RSVD_BITS) |
  542. xhci->cmd_ring->cycle_state;
  543. xhci_dbg(xhci, "// Setting command ring address to 0x%llx\n",
  544. (long unsigned long) val_64);
  545. xhci_write_64(xhci, val_64, &xhci->op_regs->cmd_ring);
  546. }
  547. /*
  548. * The whole command ring must be cleared to zero when we suspend the host.
  549. *
  550. * The host doesn't save the command ring pointer in the suspend well, so we
  551. * need to re-program it on resume. Unfortunately, the pointer must be 64-byte
  552. * aligned, because of the reserved bits in the command ring dequeue pointer
  553. * register. Therefore, we can't just set the dequeue pointer back in the
  554. * middle of the ring (TRBs are 16-byte aligned).
  555. */
  556. static void xhci_clear_command_ring(struct xhci_hcd *xhci)
  557. {
  558. struct xhci_ring *ring;
  559. struct xhci_segment *seg;
  560. ring = xhci->cmd_ring;
  561. seg = ring->deq_seg;
  562. do {
  563. memset(seg->trbs, 0, SEGMENT_SIZE);
  564. seg = seg->next;
  565. } while (seg != ring->deq_seg);
  566. /* Reset the software enqueue and dequeue pointers */
  567. ring->deq_seg = ring->first_seg;
  568. ring->dequeue = ring->first_seg->trbs;
  569. ring->enq_seg = ring->deq_seg;
  570. ring->enqueue = ring->dequeue;
  571. /*
  572. * Ring is now zeroed, so the HW should look for change of ownership
  573. * when the cycle bit is set to 1.
  574. */
  575. ring->cycle_state = 1;
  576. /*
  577. * Reset the hardware dequeue pointer.
  578. * Yes, this will need to be re-written after resume, but we're paranoid
  579. * and want to make sure the hardware doesn't access bogus memory
  580. * because, say, the BIOS or an SMI started the host without changing
  581. * the command ring pointers.
  582. */
  583. xhci_set_cmd_ring_deq(xhci);
  584. }
  585. /*
  586. * Stop HC (not bus-specific)
  587. *
  588. * This is called when the machine transition into S3/S4 mode.
  589. *
  590. */
  591. int xhci_suspend(struct xhci_hcd *xhci)
  592. {
  593. int rc = 0;
  594. struct usb_hcd *hcd = xhci_to_hcd(xhci);
  595. u32 command;
  596. int i;
  597. spin_lock_irq(&xhci->lock);
  598. clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
  599. clear_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
  600. /* step 1: stop endpoint */
  601. /* skipped assuming that port suspend has done */
  602. /* step 2: clear Run/Stop bit */
  603. command = xhci_readl(xhci, &xhci->op_regs->command);
  604. command &= ~CMD_RUN;
  605. xhci_writel(xhci, command, &xhci->op_regs->command);
  606. if (handshake(xhci, &xhci->op_regs->status,
  607. STS_HALT, STS_HALT, 100*100)) {
  608. xhci_warn(xhci, "WARN: xHC CMD_RUN timeout\n");
  609. spin_unlock_irq(&xhci->lock);
  610. return -ETIMEDOUT;
  611. }
  612. xhci_clear_command_ring(xhci);
  613. /* step 3: save registers */
  614. xhci_save_registers(xhci);
  615. /* step 4: set CSS flag */
  616. command = xhci_readl(xhci, &xhci->op_regs->command);
  617. command |= CMD_CSS;
  618. xhci_writel(xhci, command, &xhci->op_regs->command);
  619. if (handshake(xhci, &xhci->op_regs->status, STS_SAVE, 0, 10*100)) {
  620. xhci_warn(xhci, "WARN: xHC CMD_CSS timeout\n");
  621. spin_unlock_irq(&xhci->lock);
  622. return -ETIMEDOUT;
  623. }
  624. spin_unlock_irq(&xhci->lock);
  625. /* step 5: remove core well power */
  626. /* synchronize irq when using MSI-X */
  627. if (xhci->msix_entries) {
  628. for (i = 0; i < xhci->msix_count; i++)
  629. synchronize_irq(xhci->msix_entries[i].vector);
  630. }
  631. return rc;
  632. }
  633. /*
  634. * start xHC (not bus-specific)
  635. *
  636. * This is called when the machine transition from S3/S4 mode.
  637. *
  638. */
  639. int xhci_resume(struct xhci_hcd *xhci, bool hibernated)
  640. {
  641. u32 command, temp = 0;
  642. struct usb_hcd *hcd = xhci_to_hcd(xhci);
  643. struct usb_hcd *secondary_hcd;
  644. int retval;
  645. /* Wait a bit if either of the roothubs need to settle from the
  646. * transistion into bus suspend.
  647. */
  648. if (time_before(jiffies, xhci->bus_state[0].next_statechange) ||
  649. time_before(jiffies,
  650. xhci->bus_state[1].next_statechange))
  651. msleep(100);
  652. spin_lock_irq(&xhci->lock);
  653. if (!hibernated) {
  654. /* step 1: restore register */
  655. xhci_restore_registers(xhci);
  656. /* step 2: initialize command ring buffer */
  657. xhci_set_cmd_ring_deq(xhci);
  658. /* step 3: restore state and start state*/
  659. /* step 3: set CRS flag */
  660. command = xhci_readl(xhci, &xhci->op_regs->command);
  661. command |= CMD_CRS;
  662. xhci_writel(xhci, command, &xhci->op_regs->command);
  663. if (handshake(xhci, &xhci->op_regs->status,
  664. STS_RESTORE, 0, 10*100)) {
  665. xhci_dbg(xhci, "WARN: xHC CMD_CSS timeout\n");
  666. spin_unlock_irq(&xhci->lock);
  667. return -ETIMEDOUT;
  668. }
  669. temp = xhci_readl(xhci, &xhci->op_regs->status);
  670. }
  671. /* If restore operation fails, re-initialize the HC during resume */
  672. if ((temp & STS_SRE) || hibernated) {
  673. usb_root_hub_lost_power(hcd->self.root_hub);
  674. xhci_dbg(xhci, "Stop HCD\n");
  675. xhci_halt(xhci);
  676. xhci_reset(xhci);
  677. spin_unlock_irq(&xhci->lock);
  678. xhci_cleanup_msix(xhci);
  679. #ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
  680. /* Tell the event ring poll function not to reschedule */
  681. xhci->zombie = 1;
  682. del_timer_sync(&xhci->event_ring_timer);
  683. #endif
  684. xhci_dbg(xhci, "// Disabling event ring interrupts\n");
  685. temp = xhci_readl(xhci, &xhci->op_regs->status);
  686. xhci_writel(xhci, temp & ~STS_EINT, &xhci->op_regs->status);
  687. temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
  688. xhci_writel(xhci, ER_IRQ_DISABLE(temp),
  689. &xhci->ir_set->irq_pending);
  690. xhci_print_ir_set(xhci, 0);
  691. xhci_dbg(xhci, "cleaning up memory\n");
  692. xhci_mem_cleanup(xhci);
  693. xhci_dbg(xhci, "xhci_stop completed - status = %x\n",
  694. xhci_readl(xhci, &xhci->op_regs->status));
  695. /* USB core calls the PCI reinit and start functions twice:
  696. * first with the primary HCD, and then with the secondary HCD.
  697. * If we don't do the same, the host will never be started.
  698. */
  699. if (!usb_hcd_is_primary_hcd(hcd))
  700. secondary_hcd = hcd;
  701. else
  702. secondary_hcd = xhci->shared_hcd;
  703. xhci_dbg(xhci, "Initialize the xhci_hcd\n");
  704. retval = xhci_init(hcd->primary_hcd);
  705. if (retval)
  706. return retval;
  707. xhci_dbg(xhci, "Start the primary HCD\n");
  708. retval = xhci_run(hcd->primary_hcd);
  709. if (retval)
  710. goto failed_restart;
  711. xhci_dbg(xhci, "Start the secondary HCD\n");
  712. retval = xhci_run(secondary_hcd);
  713. if (!retval) {
  714. set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
  715. set_bit(HCD_FLAG_HW_ACCESSIBLE,
  716. &xhci->shared_hcd->flags);
  717. }
  718. failed_restart:
  719. hcd->state = HC_STATE_SUSPENDED;
  720. xhci->shared_hcd->state = HC_STATE_SUSPENDED;
  721. return retval;
  722. }
  723. /* step 4: set Run/Stop bit */
  724. command = xhci_readl(xhci, &xhci->op_regs->command);
  725. command |= CMD_RUN;
  726. xhci_writel(xhci, command, &xhci->op_regs->command);
  727. handshake(xhci, &xhci->op_regs->status, STS_HALT,
  728. 0, 250 * 1000);
  729. /* step 5: walk topology and initialize portsc,
  730. * portpmsc and portli
  731. */
  732. /* this is done in bus_resume */
  733. /* step 6: restart each of the previously
  734. * Running endpoints by ringing their doorbells
  735. */
  736. set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
  737. set_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
  738. spin_unlock_irq(&xhci->lock);
  739. return 0;
  740. }
  741. #endif /* CONFIG_PM */
  742. /*-------------------------------------------------------------------------*/
  743. /**
  744. * xhci_get_endpoint_index - Used for passing endpoint bitmasks between the core and
  745. * HCDs. Find the index for an endpoint given its descriptor. Use the return
  746. * value to right shift 1 for the bitmask.
  747. *
  748. * Index = (epnum * 2) + direction - 1,
  749. * where direction = 0 for OUT, 1 for IN.
  750. * For control endpoints, the IN index is used (OUT index is unused), so
  751. * index = (epnum * 2) + direction - 1 = (epnum * 2) + 1 - 1 = (epnum * 2)
  752. */
  753. unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc)
  754. {
  755. unsigned int index;
  756. if (usb_endpoint_xfer_control(desc))
  757. index = (unsigned int) (usb_endpoint_num(desc)*2);
  758. else
  759. index = (unsigned int) (usb_endpoint_num(desc)*2) +
  760. (usb_endpoint_dir_in(desc) ? 1 : 0) - 1;
  761. return index;
  762. }
  763. /* Find the flag for this endpoint (for use in the control context). Use the
  764. * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
  765. * bit 1, etc.
  766. */
  767. unsigned int xhci_get_endpoint_flag(struct usb_endpoint_descriptor *desc)
  768. {
  769. return 1 << (xhci_get_endpoint_index(desc) + 1);
  770. }
  771. /* Find the flag for this endpoint (for use in the control context). Use the
  772. * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
  773. * bit 1, etc.
  774. */
  775. unsigned int xhci_get_endpoint_flag_from_index(unsigned int ep_index)
  776. {
  777. return 1 << (ep_index + 1);
  778. }
  779. /* Compute the last valid endpoint context index. Basically, this is the
  780. * endpoint index plus one. For slot contexts with more than valid endpoint,
  781. * we find the most significant bit set in the added contexts flags.
  782. * e.g. ep 1 IN (with epnum 0x81) => added_ctxs = 0b1000
  783. * fls(0b1000) = 4, but the endpoint context index is 3, so subtract one.
  784. */
  785. unsigned int xhci_last_valid_endpoint(u32 added_ctxs)
  786. {
  787. return fls(added_ctxs) - 1;
  788. }
  789. /* Returns 1 if the arguments are OK;
  790. * returns 0 this is a root hub; returns -EINVAL for NULL pointers.
  791. */
  792. static int xhci_check_args(struct usb_hcd *hcd, struct usb_device *udev,
  793. struct usb_host_endpoint *ep, int check_ep, bool check_virt_dev,
  794. const char *func) {
  795. struct xhci_hcd *xhci;
  796. struct xhci_virt_device *virt_dev;
  797. if (!hcd || (check_ep && !ep) || !udev) {
  798. printk(KERN_DEBUG "xHCI %s called with invalid args\n",
  799. func);
  800. return -EINVAL;
  801. }
  802. if (!udev->parent) {
  803. printk(KERN_DEBUG "xHCI %s called for root hub\n",
  804. func);
  805. return 0;
  806. }
  807. if (check_virt_dev) {
  808. xhci = hcd_to_xhci(hcd);
  809. if (!udev->slot_id || !xhci->devs
  810. || !xhci->devs[udev->slot_id]) {
  811. printk(KERN_DEBUG "xHCI %s called with unaddressed "
  812. "device\n", func);
  813. return -EINVAL;
  814. }
  815. virt_dev = xhci->devs[udev->slot_id];
  816. if (virt_dev->udev != udev) {
  817. printk(KERN_DEBUG "xHCI %s called with udev and "
  818. "virt_dev does not match\n", func);
  819. return -EINVAL;
  820. }
  821. }
  822. return 1;
  823. }
  824. static int xhci_configure_endpoint(struct xhci_hcd *xhci,
  825. struct usb_device *udev, struct xhci_command *command,
  826. bool ctx_change, bool must_succeed);
  827. /*
  828. * Full speed devices may have a max packet size greater than 8 bytes, but the
  829. * USB core doesn't know that until it reads the first 8 bytes of the
  830. * descriptor. If the usb_device's max packet size changes after that point,
  831. * we need to issue an evaluate context command and wait on it.
  832. */
  833. static int xhci_check_maxpacket(struct xhci_hcd *xhci, unsigned int slot_id,
  834. unsigned int ep_index, struct urb *urb)
  835. {
  836. struct xhci_container_ctx *in_ctx;
  837. struct xhci_container_ctx *out_ctx;
  838. struct xhci_input_control_ctx *ctrl_ctx;
  839. struct xhci_ep_ctx *ep_ctx;
  840. int max_packet_size;
  841. int hw_max_packet_size;
  842. int ret = 0;
  843. out_ctx = xhci->devs[slot_id]->out_ctx;
  844. ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
  845. hw_max_packet_size = MAX_PACKET_DECODED(ep_ctx->ep_info2);
  846. max_packet_size = urb->dev->ep0.desc.wMaxPacketSize;
  847. if (hw_max_packet_size != max_packet_size) {
  848. xhci_dbg(xhci, "Max Packet Size for ep 0 changed.\n");
  849. xhci_dbg(xhci, "Max packet size in usb_device = %d\n",
  850. max_packet_size);
  851. xhci_dbg(xhci, "Max packet size in xHCI HW = %d\n",
  852. hw_max_packet_size);
  853. xhci_dbg(xhci, "Issuing evaluate context command.\n");
  854. /* Set up the modified control endpoint 0 */
  855. xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
  856. xhci->devs[slot_id]->out_ctx, ep_index);
  857. in_ctx = xhci->devs[slot_id]->in_ctx;
  858. ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
  859. ep_ctx->ep_info2 &= ~MAX_PACKET_MASK;
  860. ep_ctx->ep_info2 |= MAX_PACKET(max_packet_size);
  861. /* Set up the input context flags for the command */
  862. /* FIXME: This won't work if a non-default control endpoint
  863. * changes max packet sizes.
  864. */
  865. ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
  866. ctrl_ctx->add_flags = EP0_FLAG;
  867. ctrl_ctx->drop_flags = 0;
  868. xhci_dbg(xhci, "Slot %d input context\n", slot_id);
  869. xhci_dbg_ctx(xhci, in_ctx, ep_index);
  870. xhci_dbg(xhci, "Slot %d output context\n", slot_id);
  871. xhci_dbg_ctx(xhci, out_ctx, ep_index);
  872. ret = xhci_configure_endpoint(xhci, urb->dev, NULL,
  873. true, false);
  874. /* Clean up the input context for later use by bandwidth
  875. * functions.
  876. */
  877. ctrl_ctx->add_flags = SLOT_FLAG;
  878. }
  879. return ret;
  880. }
  881. /*
  882. * non-error returns are a promise to giveback() the urb later
  883. * we drop ownership so next owner (or urb unlink) can get it
  884. */
  885. int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags)
  886. {
  887. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  888. unsigned long flags;
  889. int ret = 0;
  890. unsigned int slot_id, ep_index;
  891. struct urb_priv *urb_priv;
  892. int size, i;
  893. if (!urb || xhci_check_args(hcd, urb->dev, urb->ep,
  894. true, true, __func__) <= 0)
  895. return -EINVAL;
  896. slot_id = urb->dev->slot_id;
  897. ep_index = xhci_get_endpoint_index(&urb->ep->desc);
  898. if (!HCD_HW_ACCESSIBLE(hcd)) {
  899. if (!in_interrupt())
  900. xhci_dbg(xhci, "urb submitted during PCI suspend\n");
  901. ret = -ESHUTDOWN;
  902. goto exit;
  903. }
  904. if (usb_endpoint_xfer_isoc(&urb->ep->desc))
  905. size = urb->number_of_packets;
  906. else
  907. size = 1;
  908. urb_priv = kzalloc(sizeof(struct urb_priv) +
  909. size * sizeof(struct xhci_td *), mem_flags);
  910. if (!urb_priv)
  911. return -ENOMEM;
  912. for (i = 0; i < size; i++) {
  913. urb_priv->td[i] = kzalloc(sizeof(struct xhci_td), mem_flags);
  914. if (!urb_priv->td[i]) {
  915. urb_priv->length = i;
  916. xhci_urb_free_priv(xhci, urb_priv);
  917. return -ENOMEM;
  918. }
  919. }
  920. urb_priv->length = size;
  921. urb_priv->td_cnt = 0;
  922. urb->hcpriv = urb_priv;
  923. if (usb_endpoint_xfer_control(&urb->ep->desc)) {
  924. /* Check to see if the max packet size for the default control
  925. * endpoint changed during FS device enumeration
  926. */
  927. if (urb->dev->speed == USB_SPEED_FULL) {
  928. ret = xhci_check_maxpacket(xhci, slot_id,
  929. ep_index, urb);
  930. if (ret < 0)
  931. return ret;
  932. }
  933. /* We have a spinlock and interrupts disabled, so we must pass
  934. * atomic context to this function, which may allocate memory.
  935. */
  936. spin_lock_irqsave(&xhci->lock, flags);
  937. if (xhci->xhc_state & XHCI_STATE_DYING)
  938. goto dying;
  939. ret = xhci_queue_ctrl_tx(xhci, GFP_ATOMIC, urb,
  940. slot_id, ep_index);
  941. spin_unlock_irqrestore(&xhci->lock, flags);
  942. } else if (usb_endpoint_xfer_bulk(&urb->ep->desc)) {
  943. spin_lock_irqsave(&xhci->lock, flags);
  944. if (xhci->xhc_state & XHCI_STATE_DYING)
  945. goto dying;
  946. if (xhci->devs[slot_id]->eps[ep_index].ep_state &
  947. EP_GETTING_STREAMS) {
  948. xhci_warn(xhci, "WARN: Can't enqueue URB while bulk ep "
  949. "is transitioning to using streams.\n");
  950. ret = -EINVAL;
  951. } else if (xhci->devs[slot_id]->eps[ep_index].ep_state &
  952. EP_GETTING_NO_STREAMS) {
  953. xhci_warn(xhci, "WARN: Can't enqueue URB while bulk ep "
  954. "is transitioning to "
  955. "not having streams.\n");
  956. ret = -EINVAL;
  957. } else {
  958. ret = xhci_queue_bulk_tx(xhci, GFP_ATOMIC, urb,
  959. slot_id, ep_index);
  960. }
  961. spin_unlock_irqrestore(&xhci->lock, flags);
  962. } else if (usb_endpoint_xfer_int(&urb->ep->desc)) {
  963. spin_lock_irqsave(&xhci->lock, flags);
  964. if (xhci->xhc_state & XHCI_STATE_DYING)
  965. goto dying;
  966. ret = xhci_queue_intr_tx(xhci, GFP_ATOMIC, urb,
  967. slot_id, ep_index);
  968. spin_unlock_irqrestore(&xhci->lock, flags);
  969. } else {
  970. spin_lock_irqsave(&xhci->lock, flags);
  971. if (xhci->xhc_state & XHCI_STATE_DYING)
  972. goto dying;
  973. ret = xhci_queue_isoc_tx_prepare(xhci, GFP_ATOMIC, urb,
  974. slot_id, ep_index);
  975. spin_unlock_irqrestore(&xhci->lock, flags);
  976. }
  977. exit:
  978. return ret;
  979. dying:
  980. xhci_urb_free_priv(xhci, urb_priv);
  981. urb->hcpriv = NULL;
  982. xhci_dbg(xhci, "Ep 0x%x: URB %p submitted for "
  983. "non-responsive xHCI host.\n",
  984. urb->ep->desc.bEndpointAddress, urb);
  985. spin_unlock_irqrestore(&xhci->lock, flags);
  986. return -ESHUTDOWN;
  987. }
  988. /* Get the right ring for the given URB.
  989. * If the endpoint supports streams, boundary check the URB's stream ID.
  990. * If the endpoint doesn't support streams, return the singular endpoint ring.
  991. */
  992. static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
  993. struct urb *urb)
  994. {
  995. unsigned int slot_id;
  996. unsigned int ep_index;
  997. unsigned int stream_id;
  998. struct xhci_virt_ep *ep;
  999. slot_id = urb->dev->slot_id;
  1000. ep_index = xhci_get_endpoint_index(&urb->ep->desc);
  1001. stream_id = urb->stream_id;
  1002. ep = &xhci->devs[slot_id]->eps[ep_index];
  1003. /* Common case: no streams */
  1004. if (!(ep->ep_state & EP_HAS_STREAMS))
  1005. return ep->ring;
  1006. if (stream_id == 0) {
  1007. xhci_warn(xhci,
  1008. "WARN: Slot ID %u, ep index %u has streams, "
  1009. "but URB has no stream ID.\n",
  1010. slot_id, ep_index);
  1011. return NULL;
  1012. }
  1013. if (stream_id < ep->stream_info->num_streams)
  1014. return ep->stream_info->stream_rings[stream_id];
  1015. xhci_warn(xhci,
  1016. "WARN: Slot ID %u, ep index %u has "
  1017. "stream IDs 1 to %u allocated, "
  1018. "but stream ID %u is requested.\n",
  1019. slot_id, ep_index,
  1020. ep->stream_info->num_streams - 1,
  1021. stream_id);
  1022. return NULL;
  1023. }
  1024. /*
  1025. * Remove the URB's TD from the endpoint ring. This may cause the HC to stop
  1026. * USB transfers, potentially stopping in the middle of a TRB buffer. The HC
  1027. * should pick up where it left off in the TD, unless a Set Transfer Ring
  1028. * Dequeue Pointer is issued.
  1029. *
  1030. * The TRBs that make up the buffers for the canceled URB will be "removed" from
  1031. * the ring. Since the ring is a contiguous structure, they can't be physically
  1032. * removed. Instead, there are two options:
  1033. *
  1034. * 1) If the HC is in the middle of processing the URB to be canceled, we
  1035. * simply move the ring's dequeue pointer past those TRBs using the Set
  1036. * Transfer Ring Dequeue Pointer command. This will be the common case,
  1037. * when drivers timeout on the last submitted URB and attempt to cancel.
  1038. *
  1039. * 2) If the HC is in the middle of a different TD, we turn the TRBs into a
  1040. * series of 1-TRB transfer no-op TDs. (No-ops shouldn't be chained.) The
  1041. * HC will need to invalidate the any TRBs it has cached after the stop
  1042. * endpoint command, as noted in the xHCI 0.95 errata.
  1043. *
  1044. * 3) The TD may have completed by the time the Stop Endpoint Command
  1045. * completes, so software needs to handle that case too.
  1046. *
  1047. * This function should protect against the TD enqueueing code ringing the
  1048. * doorbell while this code is waiting for a Stop Endpoint command to complete.
  1049. * It also needs to account for multiple cancellations on happening at the same
  1050. * time for the same endpoint.
  1051. *
  1052. * Note that this function can be called in any context, or so says
  1053. * usb_hcd_unlink_urb()
  1054. */
  1055. int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status)
  1056. {
  1057. unsigned long flags;
  1058. int ret, i;
  1059. u32 temp;
  1060. struct xhci_hcd *xhci;
  1061. struct urb_priv *urb_priv;
  1062. struct xhci_td *td;
  1063. unsigned int ep_index;
  1064. struct xhci_ring *ep_ring;
  1065. struct xhci_virt_ep *ep;
  1066. xhci = hcd_to_xhci(hcd);
  1067. spin_lock_irqsave(&xhci->lock, flags);
  1068. /* Make sure the URB hasn't completed or been unlinked already */
  1069. ret = usb_hcd_check_unlink_urb(hcd, urb, status);
  1070. if (ret || !urb->hcpriv)
  1071. goto done;
  1072. temp = xhci_readl(xhci, &xhci->op_regs->status);
  1073. if (temp == 0xffffffff || (xhci->xhc_state & XHCI_STATE_HALTED)) {
  1074. xhci_dbg(xhci, "HW died, freeing TD.\n");
  1075. urb_priv = urb->hcpriv;
  1076. usb_hcd_unlink_urb_from_ep(hcd, urb);
  1077. spin_unlock_irqrestore(&xhci->lock, flags);
  1078. usb_hcd_giveback_urb(hcd, urb, -ESHUTDOWN);
  1079. xhci_urb_free_priv(xhci, urb_priv);
  1080. return ret;
  1081. }
  1082. if (xhci->xhc_state & XHCI_STATE_DYING) {
  1083. xhci_dbg(xhci, "Ep 0x%x: URB %p to be canceled on "
  1084. "non-responsive xHCI host.\n",
  1085. urb->ep->desc.bEndpointAddress, urb);
  1086. /* Let the stop endpoint command watchdog timer (which set this
  1087. * state) finish cleaning up the endpoint TD lists. We must
  1088. * have caught it in the middle of dropping a lock and giving
  1089. * back an URB.
  1090. */
  1091. goto done;
  1092. }
  1093. xhci_dbg(xhci, "Cancel URB %p\n", urb);
  1094. xhci_dbg(xhci, "Event ring:\n");
  1095. xhci_debug_ring(xhci, xhci->event_ring);
  1096. ep_index = xhci_get_endpoint_index(&urb->ep->desc);
  1097. ep = &xhci->devs[urb->dev->slot_id]->eps[ep_index];
  1098. ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
  1099. if (!ep_ring) {
  1100. ret = -EINVAL;
  1101. goto done;
  1102. }
  1103. xhci_dbg(xhci, "Endpoint ring:\n");
  1104. xhci_debug_ring(xhci, ep_ring);
  1105. urb_priv = urb->hcpriv;
  1106. for (i = urb_priv->td_cnt; i < urb_priv->length; i++) {
  1107. td = urb_priv->td[i];
  1108. list_add_tail(&td->cancelled_td_list, &ep->cancelled_td_list);
  1109. }
  1110. /* Queue a stop endpoint command, but only if this is
  1111. * the first cancellation to be handled.
  1112. */
  1113. if (!(ep->ep_state & EP_HALT_PENDING)) {
  1114. ep->ep_state |= EP_HALT_PENDING;
  1115. ep->stop_cmds_pending++;
  1116. ep->stop_cmd_timer.expires = jiffies +
  1117. XHCI_STOP_EP_CMD_TIMEOUT * HZ;
  1118. add_timer(&ep->stop_cmd_timer);
  1119. xhci_queue_stop_endpoint(xhci, urb->dev->slot_id, ep_index, 0);
  1120. xhci_ring_cmd_db(xhci);
  1121. }
  1122. done:
  1123. spin_unlock_irqrestore(&xhci->lock, flags);
  1124. return ret;
  1125. }
  1126. /* Drop an endpoint from a new bandwidth configuration for this device.
  1127. * Only one call to this function is allowed per endpoint before
  1128. * check_bandwidth() or reset_bandwidth() must be called.
  1129. * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
  1130. * add the endpoint to the schedule with possibly new parameters denoted by a
  1131. * different endpoint descriptor in usb_host_endpoint.
  1132. * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
  1133. * not allowed.
  1134. *
  1135. * The USB core will not allow URBs to be queued to an endpoint that is being
  1136. * disabled, so there's no need for mutual exclusion to protect
  1137. * the xhci->devs[slot_id] structure.
  1138. */
  1139. int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
  1140. struct usb_host_endpoint *ep)
  1141. {
  1142. struct xhci_hcd *xhci;
  1143. struct xhci_container_ctx *in_ctx, *out_ctx;
  1144. struct xhci_input_control_ctx *ctrl_ctx;
  1145. struct xhci_slot_ctx *slot_ctx;
  1146. unsigned int last_ctx;
  1147. unsigned int ep_index;
  1148. struct xhci_ep_ctx *ep_ctx;
  1149. u32 drop_flag;
  1150. u32 new_add_flags, new_drop_flags, new_slot_info;
  1151. int ret;
  1152. ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
  1153. if (ret <= 0)
  1154. return ret;
  1155. xhci = hcd_to_xhci(hcd);
  1156. xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
  1157. drop_flag = xhci_get_endpoint_flag(&ep->desc);
  1158. if (drop_flag == SLOT_FLAG || drop_flag == EP0_FLAG) {
  1159. xhci_dbg(xhci, "xHCI %s - can't drop slot or ep 0 %#x\n",
  1160. __func__, drop_flag);
  1161. return 0;
  1162. }
  1163. in_ctx = xhci->devs[udev->slot_id]->in_ctx;
  1164. out_ctx = xhci->devs[udev->slot_id]->out_ctx;
  1165. ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
  1166. ep_index = xhci_get_endpoint_index(&ep->desc);
  1167. ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
  1168. /* If the HC already knows the endpoint is disabled,
  1169. * or the HCD has noted it is disabled, ignore this request
  1170. */
  1171. if ((ep_ctx->ep_info & EP_STATE_MASK) == EP_STATE_DISABLED ||
  1172. ctrl_ctx->drop_flags & xhci_get_endpoint_flag(&ep->desc)) {
  1173. xhci_warn(xhci, "xHCI %s called with disabled ep %p\n",
  1174. __func__, ep);
  1175. return 0;
  1176. }
  1177. ctrl_ctx->drop_flags |= drop_flag;
  1178. new_drop_flags = ctrl_ctx->drop_flags;
  1179. ctrl_ctx->add_flags &= ~drop_flag;
  1180. new_add_flags = ctrl_ctx->add_flags;
  1181. last_ctx = xhci_last_valid_endpoint(ctrl_ctx->add_flags);
  1182. slot_ctx = xhci_get_slot_ctx(xhci, in_ctx);
  1183. /* Update the last valid endpoint context, if we deleted the last one */
  1184. if ((slot_ctx->dev_info & LAST_CTX_MASK) > LAST_CTX(last_ctx)) {
  1185. slot_ctx->dev_info &= ~LAST_CTX_MASK;
  1186. slot_ctx->dev_info |= LAST_CTX(last_ctx);
  1187. }
  1188. new_slot_info = slot_ctx->dev_info;
  1189. xhci_endpoint_zero(xhci, xhci->devs[udev->slot_id], ep);
  1190. xhci_dbg(xhci, "drop ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x, new slot info = %#x\n",
  1191. (unsigned int) ep->desc.bEndpointAddress,
  1192. udev->slot_id,
  1193. (unsigned int) new_drop_flags,
  1194. (unsigned int) new_add_flags,
  1195. (unsigned int) new_slot_info);
  1196. return 0;
  1197. }
  1198. /* Add an endpoint to a new possible bandwidth configuration for this device.
  1199. * Only one call to this function is allowed per endpoint before
  1200. * check_bandwidth() or reset_bandwidth() must be called.
  1201. * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
  1202. * add the endpoint to the schedule with possibly new parameters denoted by a
  1203. * different endpoint descriptor in usb_host_endpoint.
  1204. * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
  1205. * not allowed.
  1206. *
  1207. * The USB core will not allow URBs to be queued to an endpoint until the
  1208. * configuration or alt setting is installed in the device, so there's no need
  1209. * for mutual exclusion to protect the xhci->devs[slot_id] structure.
  1210. */
  1211. int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
  1212. struct usb_host_endpoint *ep)
  1213. {
  1214. struct xhci_hcd *xhci;
  1215. struct xhci_container_ctx *in_ctx, *out_ctx;
  1216. unsigned int ep_index;
  1217. struct xhci_ep_ctx *ep_ctx;
  1218. struct xhci_slot_ctx *slot_ctx;
  1219. struct xhci_input_control_ctx *ctrl_ctx;
  1220. u32 added_ctxs;
  1221. unsigned int last_ctx;
  1222. u32 new_add_flags, new_drop_flags, new_slot_info;
  1223. int ret = 0;
  1224. ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
  1225. if (ret <= 0) {
  1226. /* So we won't queue a reset ep command for a root hub */
  1227. ep->hcpriv = NULL;
  1228. return ret;
  1229. }
  1230. xhci = hcd_to_xhci(hcd);
  1231. added_ctxs = xhci_get_endpoint_flag(&ep->desc);
  1232. last_ctx = xhci_last_valid_endpoint(added_ctxs);
  1233. if (added_ctxs == SLOT_FLAG || added_ctxs == EP0_FLAG) {
  1234. /* FIXME when we have to issue an evaluate endpoint command to
  1235. * deal with ep0 max packet size changing once we get the
  1236. * descriptors
  1237. */
  1238. xhci_dbg(xhci, "xHCI %s - can't add slot or ep 0 %#x\n",
  1239. __func__, added_ctxs);
  1240. return 0;
  1241. }
  1242. in_ctx = xhci->devs[udev->slot_id]->in_ctx;
  1243. out_ctx = xhci->devs[udev->slot_id]->out_ctx;
  1244. ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
  1245. ep_index = xhci_get_endpoint_index(&ep->desc);
  1246. ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
  1247. /* If the HCD has already noted the endpoint is enabled,
  1248. * ignore this request.
  1249. */
  1250. if (ctrl_ctx->add_flags & xhci_get_endpoint_flag(&ep->desc)) {
  1251. xhci_warn(xhci, "xHCI %s called with enabled ep %p\n",
  1252. __func__, ep);
  1253. return 0;
  1254. }
  1255. /*
  1256. * Configuration and alternate setting changes must be done in
  1257. * process context, not interrupt context (or so documenation
  1258. * for usb_set_interface() and usb_set_configuration() claim).
  1259. */
  1260. if (xhci_endpoint_init(xhci, xhci->devs[udev->slot_id],
  1261. udev, ep, GFP_NOIO) < 0) {
  1262. dev_dbg(&udev->dev, "%s - could not initialize ep %#x\n",
  1263. __func__, ep->desc.bEndpointAddress);
  1264. return -ENOMEM;
  1265. }
  1266. ctrl_ctx->add_flags |= added_ctxs;
  1267. new_add_flags = ctrl_ctx->add_flags;
  1268. /* If xhci_endpoint_disable() was called for this endpoint, but the
  1269. * xHC hasn't been notified yet through the check_bandwidth() call,
  1270. * this re-adds a new state for the endpoint from the new endpoint
  1271. * descriptors. We must drop and re-add this endpoint, so we leave the
  1272. * drop flags alone.
  1273. */
  1274. new_drop_flags = ctrl_ctx->drop_flags;
  1275. slot_ctx = xhci_get_slot_ctx(xhci, in_ctx);
  1276. /* Update the last valid endpoint context, if we just added one past */
  1277. if ((slot_ctx->dev_info & LAST_CTX_MASK) < LAST_CTX(last_ctx)) {
  1278. slot_ctx->dev_info &= ~LAST_CTX_MASK;
  1279. slot_ctx->dev_info |= LAST_CTX(last_ctx);
  1280. }
  1281. new_slot_info = slot_ctx->dev_info;
  1282. /* Store the usb_device pointer for later use */
  1283. ep->hcpriv = udev;
  1284. xhci_dbg(xhci, "add ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x, new slot info = %#x\n",
  1285. (unsigned int) ep->desc.bEndpointAddress,
  1286. udev->slot_id,
  1287. (unsigned int) new_drop_flags,
  1288. (unsigned int) new_add_flags,
  1289. (unsigned int) new_slot_info);
  1290. return 0;
  1291. }
  1292. static void xhci_zero_in_ctx(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev)
  1293. {
  1294. struct xhci_input_control_ctx *ctrl_ctx;
  1295. struct xhci_ep_ctx *ep_ctx;
  1296. struct xhci_slot_ctx *slot_ctx;
  1297. int i;
  1298. /* When a device's add flag and drop flag are zero, any subsequent
  1299. * configure endpoint command will leave that endpoint's state
  1300. * untouched. Make sure we don't leave any old state in the input
  1301. * endpoint contexts.
  1302. */
  1303. ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
  1304. ctrl_ctx->drop_flags = 0;
  1305. ctrl_ctx->add_flags = 0;
  1306. slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
  1307. slot_ctx->dev_info &= ~LAST_CTX_MASK;
  1308. /* Endpoint 0 is always valid */
  1309. slot_ctx->dev_info |= LAST_CTX(1);
  1310. for (i = 1; i < 31; ++i) {
  1311. ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, i);
  1312. ep_ctx->ep_info = 0;
  1313. ep_ctx->ep_info2 = 0;
  1314. ep_ctx->deq = 0;
  1315. ep_ctx->tx_info = 0;
  1316. }
  1317. }
  1318. static int xhci_configure_endpoint_result(struct xhci_hcd *xhci,
  1319. struct usb_device *udev, int *cmd_status)
  1320. {
  1321. int ret;
  1322. switch (*cmd_status) {
  1323. case COMP_ENOMEM:
  1324. dev_warn(&udev->dev, "Not enough host controller resources "
  1325. "for new device state.\n");
  1326. ret = -ENOMEM;
  1327. /* FIXME: can we allocate more resources for the HC? */
  1328. break;
  1329. case COMP_BW_ERR:
  1330. dev_warn(&udev->dev, "Not enough bandwidth "
  1331. "for new device state.\n");
  1332. ret = -ENOSPC;
  1333. /* FIXME: can we go back to the old state? */
  1334. break;
  1335. case COMP_TRB_ERR:
  1336. /* the HCD set up something wrong */
  1337. dev_warn(&udev->dev, "ERROR: Endpoint drop flag = 0, "
  1338. "add flag = 1, "
  1339. "and endpoint is not disabled.\n");
  1340. ret = -EINVAL;
  1341. break;
  1342. case COMP_SUCCESS:
  1343. dev_dbg(&udev->dev, "Successful Endpoint Configure command\n");
  1344. ret = 0;
  1345. break;
  1346. default:
  1347. xhci_err(xhci, "ERROR: unexpected command completion "
  1348. "code 0x%x.\n", *cmd_status);
  1349. ret = -EINVAL;
  1350. break;
  1351. }
  1352. return ret;
  1353. }
  1354. static int xhci_evaluate_context_result(struct xhci_hcd *xhci,
  1355. struct usb_device *udev, int *cmd_status)
  1356. {
  1357. int ret;
  1358. struct xhci_virt_device *virt_dev = xhci->devs[udev->slot_id];
  1359. switch (*cmd_status) {
  1360. case COMP_EINVAL:
  1361. dev_warn(&udev->dev, "WARN: xHCI driver setup invalid evaluate "
  1362. "context command.\n");
  1363. ret = -EINVAL;
  1364. break;
  1365. case COMP_EBADSLT:
  1366. dev_warn(&udev->dev, "WARN: slot not enabled for"
  1367. "evaluate context command.\n");
  1368. case COMP_CTX_STATE:
  1369. dev_warn(&udev->dev, "WARN: invalid context state for "
  1370. "evaluate context command.\n");
  1371. xhci_dbg_ctx(xhci, virt_dev->out_ctx, 1);
  1372. ret = -EINVAL;
  1373. break;
  1374. case COMP_SUCCESS:
  1375. dev_dbg(&udev->dev, "Successful evaluate context command\n");
  1376. ret = 0;
  1377. break;
  1378. default:
  1379. xhci_err(xhci, "ERROR: unexpected command completion "
  1380. "code 0x%x.\n", *cmd_status);
  1381. ret = -EINVAL;
  1382. break;
  1383. }
  1384. return ret;
  1385. }
  1386. /* Issue a configure endpoint command or evaluate context command
  1387. * and wait for it to finish.
  1388. */
  1389. static int xhci_configure_endpoint(struct xhci_hcd *xhci,
  1390. struct usb_device *udev,
  1391. struct xhci_command *command,
  1392. bool ctx_change, bool must_succeed)
  1393. {
  1394. int ret;
  1395. int timeleft;
  1396. unsigned long flags;
  1397. struct xhci_container_ctx *in_ctx;
  1398. struct completion *cmd_completion;
  1399. int *cmd_status;
  1400. struct xhci_virt_device *virt_dev;
  1401. spin_lock_irqsave(&xhci->lock, flags);
  1402. virt_dev = xhci->devs[udev->slot_id];
  1403. if (command) {
  1404. in_ctx = command->in_ctx;
  1405. cmd_completion = command->completion;
  1406. cmd_status = &command->status;
  1407. command->command_trb = xhci->cmd_ring->enqueue;
  1408. /* Enqueue pointer can be left pointing to the link TRB,
  1409. * we must handle that
  1410. */
  1411. if ((command->command_trb->link.control & TRB_TYPE_BITMASK)
  1412. == TRB_TYPE(TRB_LINK))
  1413. command->command_trb =
  1414. xhci->cmd_ring->enq_seg->next->trbs;
  1415. list_add_tail(&command->cmd_list, &virt_dev->cmd_list);
  1416. } else {
  1417. in_ctx = virt_dev->in_ctx;
  1418. cmd_completion = &virt_dev->cmd_completion;
  1419. cmd_status = &virt_dev->cmd_status;
  1420. }
  1421. init_completion(cmd_completion);
  1422. if (!ctx_change)
  1423. ret = xhci_queue_configure_endpoint(xhci, in_ctx->dma,
  1424. udev->slot_id, must_succeed);
  1425. else
  1426. ret = xhci_queue_evaluate_context(xhci, in_ctx->dma,
  1427. udev->slot_id);
  1428. if (ret < 0) {
  1429. if (command)
  1430. list_del(&command->cmd_list);
  1431. spin_unlock_irqrestore(&xhci->lock, flags);
  1432. xhci_dbg(xhci, "FIXME allocate a new ring segment\n");
  1433. return -ENOMEM;
  1434. }
  1435. xhci_ring_cmd_db(xhci);
  1436. spin_unlock_irqrestore(&xhci->lock, flags);
  1437. /* Wait for the configure endpoint command to complete */
  1438. timeleft = wait_for_completion_interruptible_timeout(
  1439. cmd_completion,
  1440. USB_CTRL_SET_TIMEOUT);
  1441. if (timeleft <= 0) {
  1442. xhci_warn(xhci, "%s while waiting for %s command\n",
  1443. timeleft == 0 ? "Timeout" : "Signal",
  1444. ctx_change == 0 ?
  1445. "configure endpoint" :
  1446. "evaluate context");
  1447. /* FIXME cancel the configure endpoint command */
  1448. return -ETIME;
  1449. }
  1450. if (!ctx_change)
  1451. return xhci_configure_endpoint_result(xhci, udev, cmd_status);
  1452. return xhci_evaluate_context_result(xhci, udev, cmd_status);
  1453. }
  1454. /* Called after one or more calls to xhci_add_endpoint() or
  1455. * xhci_drop_endpoint(). If this call fails, the USB core is expected
  1456. * to call xhci_reset_bandwidth().
  1457. *
  1458. * Since we are in the middle of changing either configuration or
  1459. * installing a new alt setting, the USB core won't allow URBs to be
  1460. * enqueued for any endpoint on the old config or interface. Nothing
  1461. * else should be touching the xhci->devs[slot_id] structure, so we
  1462. * don't need to take the xhci->lock for manipulating that.
  1463. */
  1464. int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
  1465. {
  1466. int i;
  1467. int ret = 0;
  1468. struct xhci_hcd *xhci;
  1469. struct xhci_virt_device *virt_dev;
  1470. struct xhci_input_control_ctx *ctrl_ctx;
  1471. struct xhci_slot_ctx *slot_ctx;
  1472. ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
  1473. if (ret <= 0)
  1474. return ret;
  1475. xhci = hcd_to_xhci(hcd);
  1476. xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
  1477. virt_dev = xhci->devs[udev->slot_id];
  1478. /* See section 4.6.6 - A0 = 1; A1 = D0 = D1 = 0 */
  1479. ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
  1480. ctrl_ctx->add_flags |= SLOT_FLAG;
  1481. ctrl_ctx->add_flags &= ~EP0_FLAG;
  1482. ctrl_ctx->drop_flags &= ~SLOT_FLAG;
  1483. ctrl_ctx->drop_flags &= ~EP0_FLAG;
  1484. xhci_dbg(xhci, "New Input Control Context:\n");
  1485. slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
  1486. xhci_dbg_ctx(xhci, virt_dev->in_ctx,
  1487. LAST_CTX_TO_EP_NUM(slot_ctx->dev_info));
  1488. ret = xhci_configure_endpoint(xhci, udev, NULL,
  1489. false, false);
  1490. if (ret) {
  1491. /* Callee should call reset_bandwidth() */
  1492. return ret;
  1493. }
  1494. xhci_dbg(xhci, "Output context after successful config ep cmd:\n");
  1495. xhci_dbg_ctx(xhci, virt_dev->out_ctx,
  1496. LAST_CTX_TO_EP_NUM(slot_ctx->dev_info));
  1497. xhci_zero_in_ctx(xhci, virt_dev);
  1498. /* Install new rings and free or cache any old rings */
  1499. for (i = 1; i < 31; ++i) {
  1500. if (!virt_dev->eps[i].new_ring)
  1501. continue;
  1502. /* Only cache or free the old ring if it exists.
  1503. * It may not if this is the first add of an endpoint.
  1504. */
  1505. if (virt_dev->eps[i].ring) {
  1506. xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
  1507. }
  1508. virt_dev->eps[i].ring = virt_dev->eps[i].new_ring;
  1509. virt_dev->eps[i].new_ring = NULL;
  1510. }
  1511. return ret;
  1512. }
  1513. void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
  1514. {
  1515. struct xhci_hcd *xhci;
  1516. struct xhci_virt_device *virt_dev;
  1517. int i, ret;
  1518. ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
  1519. if (ret <= 0)
  1520. return;
  1521. xhci = hcd_to_xhci(hcd);
  1522. xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
  1523. virt_dev = xhci->devs[udev->slot_id];
  1524. /* Free any rings allocated for added endpoints */
  1525. for (i = 0; i < 31; ++i) {
  1526. if (virt_dev->eps[i].new_ring) {
  1527. xhci_ring_free(xhci, virt_dev->eps[i].new_ring);
  1528. virt_dev->eps[i].new_ring = NULL;
  1529. }
  1530. }
  1531. xhci_zero_in_ctx(xhci, virt_dev);
  1532. }
  1533. static void xhci_setup_input_ctx_for_config_ep(struct xhci_hcd *xhci,
  1534. struct xhci_container_ctx *in_ctx,
  1535. struct xhci_container_ctx *out_ctx,
  1536. u32 add_flags, u32 drop_flags)
  1537. {
  1538. struct xhci_input_control_ctx *ctrl_ctx;
  1539. ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
  1540. ctrl_ctx->add_flags = add_flags;
  1541. ctrl_ctx->drop_flags = drop_flags;
  1542. xhci_slot_copy(xhci, in_ctx, out_ctx);
  1543. ctrl_ctx->add_flags |= SLOT_FLAG;
  1544. xhci_dbg(xhci, "Input Context:\n");
  1545. xhci_dbg_ctx(xhci, in_ctx, xhci_last_valid_endpoint(add_flags));
  1546. }
  1547. static void xhci_setup_input_ctx_for_quirk(struct xhci_hcd *xhci,
  1548. unsigned int slot_id, unsigned int ep_index,
  1549. struct xhci_dequeue_state *deq_state)
  1550. {
  1551. struct xhci_container_ctx *in_ctx;
  1552. struct xhci_ep_ctx *ep_ctx;
  1553. u32 added_ctxs;
  1554. dma_addr_t addr;
  1555. xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
  1556. xhci->devs[slot_id]->out_ctx, ep_index);
  1557. in_ctx = xhci->devs[slot_id]->in_ctx;
  1558. ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
  1559. addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg,
  1560. deq_state->new_deq_ptr);
  1561. if (addr == 0) {
  1562. xhci_warn(xhci, "WARN Cannot submit config ep after "
  1563. "reset ep command\n");
  1564. xhci_warn(xhci, "WARN deq seg = %p, deq ptr = %p\n",
  1565. deq_state->new_deq_seg,
  1566. deq_state->new_deq_ptr);
  1567. return;
  1568. }
  1569. ep_ctx->deq = addr | deq_state->new_cycle_state;
  1570. added_ctxs = xhci_get_endpoint_flag_from_index(ep_index);
  1571. xhci_setup_input_ctx_for_config_ep(xhci, xhci->devs[slot_id]->in_ctx,
  1572. xhci->devs[slot_id]->out_ctx, added_ctxs, added_ctxs);
  1573. }
  1574. void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci,
  1575. struct usb_device *udev, unsigned int ep_index)
  1576. {
  1577. struct xhci_dequeue_state deq_state;
  1578. struct xhci_virt_ep *ep;
  1579. xhci_dbg(xhci, "Cleaning up stalled endpoint ring\n");
  1580. ep = &xhci->devs[udev->slot_id]->eps[ep_index];
  1581. /* We need to move the HW's dequeue pointer past this TD,
  1582. * or it will attempt to resend it on the next doorbell ring.
  1583. */
  1584. xhci_find_new_dequeue_state(xhci, udev->slot_id,
  1585. ep_index, ep->stopped_stream, ep->stopped_td,
  1586. &deq_state);
  1587. /* HW with the reset endpoint quirk will use the saved dequeue state to
  1588. * issue a configure endpoint command later.
  1589. */
  1590. if (!(xhci->quirks & XHCI_RESET_EP_QUIRK)) {
  1591. xhci_dbg(xhci, "Queueing new dequeue state\n");
  1592. xhci_queue_new_dequeue_state(xhci, udev->slot_id,
  1593. ep_index, ep->stopped_stream, &deq_state);
  1594. } else {
  1595. /* Better hope no one uses the input context between now and the
  1596. * reset endpoint completion!
  1597. * XXX: No idea how this hardware will react when stream rings
  1598. * are enabled.
  1599. */
  1600. xhci_dbg(xhci, "Setting up input context for "
  1601. "configure endpoint command\n");
  1602. xhci_setup_input_ctx_for_quirk(xhci, udev->slot_id,
  1603. ep_index, &deq_state);
  1604. }
  1605. }
  1606. /* Deal with stalled endpoints. The core should have sent the control message
  1607. * to clear the halt condition. However, we need to make the xHCI hardware
  1608. * reset its sequence number, since a device will expect a sequence number of
  1609. * zero after the halt condition is cleared.
  1610. * Context: in_interrupt
  1611. */
  1612. void xhci_endpoint_reset(struct usb_hcd *hcd,
  1613. struct usb_host_endpoint *ep)
  1614. {
  1615. struct xhci_hcd *xhci;
  1616. struct usb_device *udev;
  1617. unsigned int ep_index;
  1618. unsigned long flags;
  1619. int ret;
  1620. struct xhci_virt_ep *virt_ep;
  1621. xhci = hcd_to_xhci(hcd);
  1622. udev = (struct usb_device *) ep->hcpriv;
  1623. /* Called with a root hub endpoint (or an endpoint that wasn't added
  1624. * with xhci_add_endpoint()
  1625. */
  1626. if (!ep->hcpriv)
  1627. return;
  1628. ep_index = xhci_get_endpoint_index(&ep->desc);
  1629. virt_ep = &xhci->devs[udev->slot_id]->eps[ep_index];
  1630. if (!virt_ep->stopped_td) {
  1631. xhci_dbg(xhci, "Endpoint 0x%x not halted, refusing to reset.\n",
  1632. ep->desc.bEndpointAddress);
  1633. return;
  1634. }
  1635. if (usb_endpoint_xfer_control(&ep->desc)) {
  1636. xhci_dbg(xhci, "Control endpoint stall already handled.\n");
  1637. return;
  1638. }
  1639. xhci_dbg(xhci, "Queueing reset endpoint command\n");
  1640. spin_lock_irqsave(&xhci->lock, flags);
  1641. ret = xhci_queue_reset_ep(xhci, udev->slot_id, ep_index);
  1642. /*
  1643. * Can't change the ring dequeue pointer until it's transitioned to the
  1644. * stopped state, which is only upon a successful reset endpoint
  1645. * command. Better hope that last command worked!
  1646. */
  1647. if (!ret) {
  1648. xhci_cleanup_stalled_ring(xhci, udev, ep_index);
  1649. kfree(virt_ep->stopped_td);
  1650. xhci_ring_cmd_db(xhci);
  1651. }
  1652. virt_ep->stopped_td = NULL;
  1653. virt_ep->stopped_trb = NULL;
  1654. virt_ep->stopped_stream = 0;
  1655. spin_unlock_irqrestore(&xhci->lock, flags);
  1656. if (ret)
  1657. xhci_warn(xhci, "FIXME allocate a new ring segment\n");
  1658. }
  1659. static int xhci_check_streams_endpoint(struct xhci_hcd *xhci,
  1660. struct usb_device *udev, struct usb_host_endpoint *ep,
  1661. unsigned int slot_id)
  1662. {
  1663. int ret;
  1664. unsigned int ep_index;
  1665. unsigned int ep_state;
  1666. if (!ep)
  1667. return -EINVAL;
  1668. ret = xhci_check_args(xhci_to_hcd(xhci), udev, ep, 1, true, __func__);
  1669. if (ret <= 0)
  1670. return -EINVAL;
  1671. if (ep->ss_ep_comp.bmAttributes == 0) {
  1672. xhci_warn(xhci, "WARN: SuperSpeed Endpoint Companion"
  1673. " descriptor for ep 0x%x does not support streams\n",
  1674. ep->desc.bEndpointAddress);
  1675. return -EINVAL;
  1676. }
  1677. ep_index = xhci_get_endpoint_index(&ep->desc);
  1678. ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
  1679. if (ep_state & EP_HAS_STREAMS ||
  1680. ep_state & EP_GETTING_STREAMS) {
  1681. xhci_warn(xhci, "WARN: SuperSpeed bulk endpoint 0x%x "
  1682. "already has streams set up.\n",
  1683. ep->desc.bEndpointAddress);
  1684. xhci_warn(xhci, "Send email to xHCI maintainer and ask for "
  1685. "dynamic stream context array reallocation.\n");
  1686. return -EINVAL;
  1687. }
  1688. if (!list_empty(&xhci->devs[slot_id]->eps[ep_index].ring->td_list)) {
  1689. xhci_warn(xhci, "Cannot setup streams for SuperSpeed bulk "
  1690. "endpoint 0x%x; URBs are pending.\n",
  1691. ep->desc.bEndpointAddress);
  1692. return -EINVAL;
  1693. }
  1694. return 0;
  1695. }
  1696. static void xhci_calculate_streams_entries(struct xhci_hcd *xhci,
  1697. unsigned int *num_streams, unsigned int *num_stream_ctxs)
  1698. {
  1699. unsigned int max_streams;
  1700. /* The stream context array size must be a power of two */
  1701. *num_stream_ctxs = roundup_pow_of_two(*num_streams);
  1702. /*
  1703. * Find out how many primary stream array entries the host controller
  1704. * supports. Later we may use secondary stream arrays (similar to 2nd
  1705. * level page entries), but that's an optional feature for xHCI host
  1706. * controllers. xHCs must support at least 4 stream IDs.
  1707. */
  1708. max_streams = HCC_MAX_PSA(xhci->hcc_params);
  1709. if (*num_stream_ctxs > max_streams) {
  1710. xhci_dbg(xhci, "xHCI HW only supports %u stream ctx entries.\n",
  1711. max_streams);
  1712. *num_stream_ctxs = max_streams;
  1713. *num_streams = max_streams;
  1714. }
  1715. }
  1716. /* Returns an error code if one of the endpoint already has streams.
  1717. * This does not change any data structures, it only checks and gathers
  1718. * information.
  1719. */
  1720. static int xhci_calculate_streams_and_bitmask(struct xhci_hcd *xhci,
  1721. struct usb_device *udev,
  1722. struct usb_host_endpoint **eps, unsigned int num_eps,
  1723. unsigned int *num_streams, u32 *changed_ep_bitmask)
  1724. {
  1725. unsigned int max_streams;
  1726. unsigned int endpoint_flag;
  1727. int i;
  1728. int ret;
  1729. for (i = 0; i < num_eps; i++) {
  1730. ret = xhci_check_streams_endpoint(xhci, udev,
  1731. eps[i], udev->slot_id);
  1732. if (ret < 0)
  1733. return ret;
  1734. max_streams = USB_SS_MAX_STREAMS(
  1735. eps[i]->ss_ep_comp.bmAttributes);
  1736. if (max_streams < (*num_streams - 1)) {
  1737. xhci_dbg(xhci, "Ep 0x%x only supports %u stream IDs.\n",
  1738. eps[i]->desc.bEndpointAddress,
  1739. max_streams);
  1740. *num_streams = max_streams+1;
  1741. }
  1742. endpoint_flag = xhci_get_endpoint_flag(&eps[i]->desc);
  1743. if (*changed_ep_bitmask & endpoint_flag)
  1744. return -EINVAL;
  1745. *changed_ep_bitmask |= endpoint_flag;
  1746. }
  1747. return 0;
  1748. }
  1749. static u32 xhci_calculate_no_streams_bitmask(struct xhci_hcd *xhci,
  1750. struct usb_device *udev,
  1751. struct usb_host_endpoint **eps, unsigned int num_eps)
  1752. {
  1753. u32 changed_ep_bitmask = 0;
  1754. unsigned int slot_id;
  1755. unsigned int ep_index;
  1756. unsigned int ep_state;
  1757. int i;
  1758. slot_id = udev->slot_id;
  1759. if (!xhci->devs[slot_id])
  1760. return 0;
  1761. for (i = 0; i < num_eps; i++) {
  1762. ep_index = xhci_get_endpoint_index(&eps[i]->desc);
  1763. ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
  1764. /* Are streams already being freed for the endpoint? */
  1765. if (ep_state & EP_GETTING_NO_STREAMS) {
  1766. xhci_warn(xhci, "WARN Can't disable streams for "
  1767. "endpoint 0x%x\n, "
  1768. "streams are being disabled already.",
  1769. eps[i]->desc.bEndpointAddress);
  1770. return 0;
  1771. }
  1772. /* Are there actually any streams to free? */
  1773. if (!(ep_state & EP_HAS_STREAMS) &&
  1774. !(ep_state & EP_GETTING_STREAMS)) {
  1775. xhci_warn(xhci, "WARN Can't disable streams for "
  1776. "endpoint 0x%x\n, "
  1777. "streams are already disabled!",
  1778. eps[i]->desc.bEndpointAddress);
  1779. xhci_warn(xhci, "WARN xhci_free_streams() called "
  1780. "with non-streams endpoint\n");
  1781. return 0;
  1782. }
  1783. changed_ep_bitmask |= xhci_get_endpoint_flag(&eps[i]->desc);
  1784. }
  1785. return changed_ep_bitmask;
  1786. }
  1787. /*
  1788. * The USB device drivers use this function (though the HCD interface in USB
  1789. * core) to prepare a set of bulk endpoints to use streams. Streams are used to
  1790. * coordinate mass storage command queueing across multiple endpoints (basically
  1791. * a stream ID == a task ID).
  1792. *
  1793. * Setting up streams involves allocating the same size stream context array
  1794. * for each endpoint and issuing a configure endpoint command for all endpoints.
  1795. *
  1796. * Don't allow the call to succeed if one endpoint only supports one stream
  1797. * (which means it doesn't support streams at all).
  1798. *
  1799. * Drivers may get less stream IDs than they asked for, if the host controller
  1800. * hardware or endpoints claim they can't support the number of requested
  1801. * stream IDs.
  1802. */
  1803. int xhci_alloc_streams(struct usb_hcd *hcd, struct usb_device *udev,
  1804. struct usb_host_endpoint **eps, unsigned int num_eps,
  1805. unsigned int num_streams, gfp_t mem_flags)
  1806. {
  1807. int i, ret;
  1808. struct xhci_hcd *xhci;
  1809. struct xhci_virt_device *vdev;
  1810. struct xhci_command *config_cmd;
  1811. unsigned int ep_index;
  1812. unsigned int num_stream_ctxs;
  1813. unsigned long flags;
  1814. u32 changed_ep_bitmask = 0;
  1815. if (!eps)
  1816. return -EINVAL;
  1817. /* Add one to the number of streams requested to account for
  1818. * stream 0 that is reserved for xHCI usage.
  1819. */
  1820. num_streams += 1;
  1821. xhci = hcd_to_xhci(hcd);
  1822. xhci_dbg(xhci, "Driver wants %u stream IDs (including stream 0).\n",
  1823. num_streams);
  1824. config_cmd = xhci_alloc_command(xhci, true, true, mem_flags);
  1825. if (!config_cmd) {
  1826. xhci_dbg(xhci, "Could not allocate xHCI command structure.\n");
  1827. return -ENOMEM;
  1828. }
  1829. /* Check to make sure all endpoints are not already configured for
  1830. * streams. While we're at it, find the maximum number of streams that
  1831. * all the endpoints will support and check for duplicate endpoints.
  1832. */
  1833. spin_lock_irqsave(&xhci->lock, flags);
  1834. ret = xhci_calculate_streams_and_bitmask(xhci, udev, eps,
  1835. num_eps, &num_streams, &changed_ep_bitmask);
  1836. if (ret < 0) {
  1837. xhci_free_command(xhci, config_cmd);
  1838. spin_unlock_irqrestore(&xhci->lock, flags);
  1839. return ret;
  1840. }
  1841. if (num_streams <= 1) {
  1842. xhci_warn(xhci, "WARN: endpoints can't handle "
  1843. "more than one stream.\n");
  1844. xhci_free_command(xhci, config_cmd);
  1845. spin_unlock_irqrestore(&xhci->lock, flags);
  1846. return -EINVAL;
  1847. }
  1848. vdev = xhci->devs[udev->slot_id];
  1849. /* Mark each endpoint as being in transistion, so
  1850. * xhci_urb_enqueue() will reject all URBs.
  1851. */
  1852. for (i = 0; i < num_eps; i++) {
  1853. ep_index = xhci_get_endpoint_index(&eps[i]->desc);
  1854. vdev->eps[ep_index].ep_state |= EP_GETTING_STREAMS;
  1855. }
  1856. spin_unlock_irqrestore(&xhci->lock, flags);
  1857. /* Setup internal data structures and allocate HW data structures for
  1858. * streams (but don't install the HW structures in the input context
  1859. * until we're sure all memory allocation succeeded).
  1860. */
  1861. xhci_calculate_streams_entries(xhci, &num_streams, &num_stream_ctxs);
  1862. xhci_dbg(xhci, "Need %u stream ctx entries for %u stream IDs.\n",
  1863. num_stream_ctxs, num_streams);
  1864. for (i = 0; i < num_eps; i++) {
  1865. ep_index = xhci_get_endpoint_index(&eps[i]->desc);
  1866. vdev->eps[ep_index].stream_info = xhci_alloc_stream_info(xhci,
  1867. num_stream_ctxs,
  1868. num_streams, mem_flags);
  1869. if (!vdev->eps[ep_index].stream_info)
  1870. goto cleanup;
  1871. /* Set maxPstreams in endpoint context and update deq ptr to
  1872. * point to stream context array. FIXME
  1873. */
  1874. }
  1875. /* Set up the input context for a configure endpoint command. */
  1876. for (i = 0; i < num_eps; i++) {
  1877. struct xhci_ep_ctx *ep_ctx;
  1878. ep_index = xhci_get_endpoint_index(&eps[i]->desc);
  1879. ep_ctx = xhci_get_ep_ctx(xhci, config_cmd->in_ctx, ep_index);
  1880. xhci_endpoint_copy(xhci, config_cmd->in_ctx,
  1881. vdev->out_ctx, ep_index);
  1882. xhci_setup_streams_ep_input_ctx(xhci, ep_ctx,
  1883. vdev->eps[ep_index].stream_info);
  1884. }
  1885. /* Tell the HW to drop its old copy of the endpoint context info
  1886. * and add the updated copy from the input context.
  1887. */
  1888. xhci_setup_input_ctx_for_config_ep(xhci, config_cmd->in_ctx,
  1889. vdev->out_ctx, changed_ep_bitmask, changed_ep_bitmask);
  1890. /* Issue and wait for the configure endpoint command */
  1891. ret = xhci_configure_endpoint(xhci, udev, config_cmd,
  1892. false, false);
  1893. /* xHC rejected the configure endpoint command for some reason, so we
  1894. * leave the old ring intact and free our internal streams data
  1895. * structure.
  1896. */
  1897. if (ret < 0)
  1898. goto cleanup;
  1899. spin_lock_irqsave(&xhci->lock, flags);
  1900. for (i = 0; i < num_eps; i++) {
  1901. ep_index = xhci_get_endpoint_index(&eps[i]->desc);
  1902. vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
  1903. xhci_dbg(xhci, "Slot %u ep ctx %u now has streams.\n",
  1904. udev->slot_id, ep_index);
  1905. vdev->eps[ep_index].ep_state |= EP_HAS_STREAMS;
  1906. }
  1907. xhci_free_command(xhci, config_cmd);
  1908. spin_unlock_irqrestore(&xhci->lock, flags);
  1909. /* Subtract 1 for stream 0, which drivers can't use */
  1910. return num_streams - 1;
  1911. cleanup:
  1912. /* If it didn't work, free the streams! */
  1913. for (i = 0; i < num_eps; i++) {
  1914. ep_index = xhci_get_endpoint_index(&eps[i]->desc);
  1915. xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
  1916. vdev->eps[ep_index].stream_info = NULL;
  1917. /* FIXME Unset maxPstreams in endpoint context and
  1918. * update deq ptr to point to normal string ring.
  1919. */
  1920. vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
  1921. vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
  1922. xhci_endpoint_zero(xhci, vdev, eps[i]);
  1923. }
  1924. xhci_free_command(xhci, config_cmd);
  1925. return -ENOMEM;
  1926. }
  1927. /* Transition the endpoint from using streams to being a "normal" endpoint
  1928. * without streams.
  1929. *
  1930. * Modify the endpoint context state, submit a configure endpoint command,
  1931. * and free all endpoint rings for streams if that completes successfully.
  1932. */
  1933. int xhci_free_streams(struct usb_hcd *hcd, struct usb_device *udev,
  1934. struct usb_host_endpoint **eps, unsigned int num_eps,
  1935. gfp_t mem_flags)
  1936. {
  1937. int i, ret;
  1938. struct xhci_hcd *xhci;
  1939. struct xhci_virt_device *vdev;
  1940. struct xhci_command *command;
  1941. unsigned int ep_index;
  1942. unsigned long flags;
  1943. u32 changed_ep_bitmask;
  1944. xhci = hcd_to_xhci(hcd);
  1945. vdev = xhci->devs[udev->slot_id];
  1946. /* Set up a configure endpoint command to remove the streams rings */
  1947. spin_lock_irqsave(&xhci->lock, flags);
  1948. changed_ep_bitmask = xhci_calculate_no_streams_bitmask(xhci,
  1949. udev, eps, num_eps);
  1950. if (changed_ep_bitmask == 0) {
  1951. spin_unlock_irqrestore(&xhci->lock, flags);
  1952. return -EINVAL;
  1953. }
  1954. /* Use the xhci_command structure from the first endpoint. We may have
  1955. * allocated too many, but the driver may call xhci_free_streams() for
  1956. * each endpoint it grouped into one call to xhci_alloc_streams().
  1957. */
  1958. ep_index = xhci_get_endpoint_index(&eps[0]->desc);
  1959. command = vdev->eps[ep_index].stream_info->free_streams_command;
  1960. for (i = 0; i < num_eps; i++) {
  1961. struct xhci_ep_ctx *ep_ctx;
  1962. ep_index = xhci_get_endpoint_index(&eps[i]->desc);
  1963. ep_ctx = xhci_get_ep_ctx(xhci, command->in_ctx, ep_index);
  1964. xhci->devs[udev->slot_id]->eps[ep_index].ep_state |=
  1965. EP_GETTING_NO_STREAMS;
  1966. xhci_endpoint_copy(xhci, command->in_ctx,
  1967. vdev->out_ctx, ep_index);
  1968. xhci_setup_no_streams_ep_input_ctx(xhci, ep_ctx,
  1969. &vdev->eps[ep_index]);
  1970. }
  1971. xhci_setup_input_ctx_for_config_ep(xhci, command->in_ctx,
  1972. vdev->out_ctx, changed_ep_bitmask, changed_ep_bitmask);
  1973. spin_unlock_irqrestore(&xhci->lock, flags);
  1974. /* Issue and wait for the configure endpoint command,
  1975. * which must succeed.
  1976. */
  1977. ret = xhci_configure_endpoint(xhci, udev, command,
  1978. false, true);
  1979. /* xHC rejected the configure endpoint command for some reason, so we
  1980. * leave the streams rings intact.
  1981. */
  1982. if (ret < 0)
  1983. return ret;
  1984. spin_lock_irqsave(&xhci->lock, flags);
  1985. for (i = 0; i < num_eps; i++) {
  1986. ep_index = xhci_get_endpoint_index(&eps[i]->desc);
  1987. xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
  1988. vdev->eps[ep_index].stream_info = NULL;
  1989. /* FIXME Unset maxPstreams in endpoint context and
  1990. * update deq ptr to point to normal string ring.
  1991. */
  1992. vdev->eps[ep_index].ep_state &= ~EP_GETTING_NO_STREAMS;
  1993. vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
  1994. }
  1995. spin_unlock_irqrestore(&xhci->lock, flags);
  1996. return 0;
  1997. }
  1998. /*
  1999. * This submits a Reset Device Command, which will set the device state to 0,
  2000. * set the device address to 0, and disable all the endpoints except the default
  2001. * control endpoint. The USB core should come back and call
  2002. * xhci_address_device(), and then re-set up the configuration. If this is
  2003. * called because of a usb_reset_and_verify_device(), then the old alternate
  2004. * settings will be re-installed through the normal bandwidth allocation
  2005. * functions.
  2006. *
  2007. * Wait for the Reset Device command to finish. Remove all structures
  2008. * associated with the endpoints that were disabled. Clear the input device
  2009. * structure? Cache the rings? Reset the control endpoint 0 max packet size?
  2010. *
  2011. * If the virt_dev to be reset does not exist or does not match the udev,
  2012. * it means the device is lost, possibly due to the xHC restore error and
  2013. * re-initialization during S3/S4. In this case, call xhci_alloc_dev() to
  2014. * re-allocate the device.
  2015. */
  2016. int xhci_discover_or_reset_device(struct usb_hcd *hcd, struct usb_device *udev)
  2017. {
  2018. int ret, i;
  2019. unsigned long flags;
  2020. struct xhci_hcd *xhci;
  2021. unsigned int slot_id;
  2022. struct xhci_virt_device *virt_dev;
  2023. struct xhci_command *reset_device_cmd;
  2024. int timeleft;
  2025. int last_freed_endpoint;
  2026. ret = xhci_check_args(hcd, udev, NULL, 0, false, __func__);
  2027. if (ret <= 0)
  2028. return ret;
  2029. xhci = hcd_to_xhci(hcd);
  2030. slot_id = udev->slot_id;
  2031. virt_dev = xhci->devs[slot_id];
  2032. if (!virt_dev) {
  2033. xhci_dbg(xhci, "The device to be reset with slot ID %u does "
  2034. "not exist. Re-allocate the device\n", slot_id);
  2035. ret = xhci_alloc_dev(hcd, udev);
  2036. if (ret == 1)
  2037. return 0;
  2038. else
  2039. return -EINVAL;
  2040. }
  2041. if (virt_dev->udev != udev) {
  2042. /* If the virt_dev and the udev does not match, this virt_dev
  2043. * may belong to another udev.
  2044. * Re-allocate the device.
  2045. */
  2046. xhci_dbg(xhci, "The device to be reset with slot ID %u does "
  2047. "not match the udev. Re-allocate the device\n",
  2048. slot_id);
  2049. ret = xhci_alloc_dev(hcd, udev);
  2050. if (ret == 1)
  2051. return 0;
  2052. else
  2053. return -EINVAL;
  2054. }
  2055. xhci_dbg(xhci, "Resetting device with slot ID %u\n", slot_id);
  2056. /* Allocate the command structure that holds the struct completion.
  2057. * Assume we're in process context, since the normal device reset
  2058. * process has to wait for the device anyway. Storage devices are
  2059. * reset as part of error handling, so use GFP_NOIO instead of
  2060. * GFP_KERNEL.
  2061. */
  2062. reset_device_cmd = xhci_alloc_command(xhci, false, true, GFP_NOIO);
  2063. if (!reset_device_cmd) {
  2064. xhci_dbg(xhci, "Couldn't allocate command structure.\n");
  2065. return -ENOMEM;
  2066. }
  2067. /* Attempt to submit the Reset Device command to the command ring */
  2068. spin_lock_irqsave(&xhci->lock, flags);
  2069. reset_device_cmd->command_trb = xhci->cmd_ring->enqueue;
  2070. /* Enqueue pointer can be left pointing to the link TRB,
  2071. * we must handle that
  2072. */
  2073. if ((reset_device_cmd->command_trb->link.control & TRB_TYPE_BITMASK)
  2074. == TRB_TYPE(TRB_LINK))
  2075. reset_device_cmd->command_trb =
  2076. xhci->cmd_ring->enq_seg->next->trbs;
  2077. list_add_tail(&reset_device_cmd->cmd_list, &virt_dev->cmd_list);
  2078. ret = xhci_queue_reset_device(xhci, slot_id);
  2079. if (ret) {
  2080. xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
  2081. list_del(&reset_device_cmd->cmd_list);
  2082. spin_unlock_irqrestore(&xhci->lock, flags);
  2083. goto command_cleanup;
  2084. }
  2085. xhci_ring_cmd_db(xhci);
  2086. spin_unlock_irqrestore(&xhci->lock, flags);
  2087. /* Wait for the Reset Device command to finish */
  2088. timeleft = wait_for_completion_interruptible_timeout(
  2089. reset_device_cmd->completion,
  2090. USB_CTRL_SET_TIMEOUT);
  2091. if (timeleft <= 0) {
  2092. xhci_warn(xhci, "%s while waiting for reset device command\n",
  2093. timeleft == 0 ? "Timeout" : "Signal");
  2094. spin_lock_irqsave(&xhci->lock, flags);
  2095. /* The timeout might have raced with the event ring handler, so
  2096. * only delete from the list if the item isn't poisoned.
  2097. */
  2098. if (reset_device_cmd->cmd_list.next != LIST_POISON1)
  2099. list_del(&reset_device_cmd->cmd_list);
  2100. spin_unlock_irqrestore(&xhci->lock, flags);
  2101. ret = -ETIME;
  2102. goto command_cleanup;
  2103. }
  2104. /* The Reset Device command can't fail, according to the 0.95/0.96 spec,
  2105. * unless we tried to reset a slot ID that wasn't enabled,
  2106. * or the device wasn't in the addressed or configured state.
  2107. */
  2108. ret = reset_device_cmd->status;
  2109. switch (ret) {
  2110. case COMP_EBADSLT: /* 0.95 completion code for bad slot ID */
  2111. case COMP_CTX_STATE: /* 0.96 completion code for same thing */
  2112. xhci_info(xhci, "Can't reset device (slot ID %u) in %s state\n",
  2113. slot_id,
  2114. xhci_get_slot_state(xhci, virt_dev->out_ctx));
  2115. xhci_info(xhci, "Not freeing device rings.\n");
  2116. /* Don't treat this as an error. May change my mind later. */
  2117. ret = 0;
  2118. goto command_cleanup;
  2119. case COMP_SUCCESS:
  2120. xhci_dbg(xhci, "Successful reset device command.\n");
  2121. break;
  2122. default:
  2123. if (xhci_is_vendor_info_code(xhci, ret))
  2124. break;
  2125. xhci_warn(xhci, "Unknown completion code %u for "
  2126. "reset device command.\n", ret);
  2127. ret = -EINVAL;
  2128. goto command_cleanup;
  2129. }
  2130. /* Everything but endpoint 0 is disabled, so free or cache the rings. */
  2131. last_freed_endpoint = 1;
  2132. for (i = 1; i < 31; ++i) {
  2133. if (!virt_dev->eps[i].ring)
  2134. continue;
  2135. xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
  2136. last_freed_endpoint = i;
  2137. }
  2138. xhci_dbg(xhci, "Output context after successful reset device cmd:\n");
  2139. xhci_dbg_ctx(xhci, virt_dev->out_ctx, last_freed_endpoint);
  2140. ret = 0;
  2141. command_cleanup:
  2142. xhci_free_command(xhci, reset_device_cmd);
  2143. return ret;
  2144. }
  2145. /*
  2146. * At this point, the struct usb_device is about to go away, the device has
  2147. * disconnected, and all traffic has been stopped and the endpoints have been
  2148. * disabled. Free any HC data structures associated with that device.
  2149. */
  2150. void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev)
  2151. {
  2152. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  2153. struct xhci_virt_device *virt_dev;
  2154. unsigned long flags;
  2155. u32 state;
  2156. int i, ret;
  2157. ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
  2158. if (ret <= 0)
  2159. return;
  2160. virt_dev = xhci->devs[udev->slot_id];
  2161. /* Stop any wayward timer functions (which may grab the lock) */
  2162. for (i = 0; i < 31; ++i) {
  2163. virt_dev->eps[i].ep_state &= ~EP_HALT_PENDING;
  2164. del_timer_sync(&virt_dev->eps[i].stop_cmd_timer);
  2165. }
  2166. spin_lock_irqsave(&xhci->lock, flags);
  2167. /* Don't disable the slot if the host controller is dead. */
  2168. state = xhci_readl(xhci, &xhci->op_regs->status);
  2169. if (state == 0xffffffff || (xhci->xhc_state & XHCI_STATE_DYING)) {
  2170. xhci_free_virt_device(xhci, udev->slot_id);
  2171. spin_unlock_irqrestore(&xhci->lock, flags);
  2172. return;
  2173. }
  2174. if (xhci_queue_slot_control(xhci, TRB_DISABLE_SLOT, udev->slot_id)) {
  2175. spin_unlock_irqrestore(&xhci->lock, flags);
  2176. xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
  2177. return;
  2178. }
  2179. xhci_ring_cmd_db(xhci);
  2180. spin_unlock_irqrestore(&xhci->lock, flags);
  2181. /*
  2182. * Event command completion handler will free any data structures
  2183. * associated with the slot. XXX Can free sleep?
  2184. */
  2185. }
  2186. /*
  2187. * Returns 0 if the xHC ran out of device slots, the Enable Slot command
  2188. * timed out, or allocating memory failed. Returns 1 on success.
  2189. */
  2190. int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev)
  2191. {
  2192. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  2193. unsigned long flags;
  2194. int timeleft;
  2195. int ret;
  2196. spin_lock_irqsave(&xhci->lock, flags);
  2197. ret = xhci_queue_slot_control(xhci, TRB_ENABLE_SLOT, 0);
  2198. if (ret) {
  2199. spin_unlock_irqrestore(&xhci->lock, flags);
  2200. xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
  2201. return 0;
  2202. }
  2203. xhci_ring_cmd_db(xhci);
  2204. spin_unlock_irqrestore(&xhci->lock, flags);
  2205. /* XXX: how much time for xHC slot assignment? */
  2206. timeleft = wait_for_completion_interruptible_timeout(&xhci->addr_dev,
  2207. USB_CTRL_SET_TIMEOUT);
  2208. if (timeleft <= 0) {
  2209. xhci_warn(xhci, "%s while waiting for a slot\n",
  2210. timeleft == 0 ? "Timeout" : "Signal");
  2211. /* FIXME cancel the enable slot request */
  2212. return 0;
  2213. }
  2214. if (!xhci->slot_id) {
  2215. xhci_err(xhci, "Error while assigning device slot ID\n");
  2216. return 0;
  2217. }
  2218. /* xhci_alloc_virt_device() does not touch rings; no need to lock.
  2219. * Use GFP_NOIO, since this function can be called from
  2220. * xhci_discover_or_reset_device(), which may be called as part of
  2221. * mass storage driver error handling.
  2222. */
  2223. if (!xhci_alloc_virt_device(xhci, xhci->slot_id, udev, GFP_NOIO)) {
  2224. /* Disable slot, if we can do it without mem alloc */
  2225. xhci_warn(xhci, "Could not allocate xHCI USB device data structures\n");
  2226. spin_lock_irqsave(&xhci->lock, flags);
  2227. if (!xhci_queue_slot_control(xhci, TRB_DISABLE_SLOT, udev->slot_id))
  2228. xhci_ring_cmd_db(xhci);
  2229. spin_unlock_irqrestore(&xhci->lock, flags);
  2230. return 0;
  2231. }
  2232. udev->slot_id = xhci->slot_id;
  2233. /* Is this a LS or FS device under a HS hub? */
  2234. /* Hub or peripherial? */
  2235. return 1;
  2236. }
  2237. /*
  2238. * Issue an Address Device command (which will issue a SetAddress request to
  2239. * the device).
  2240. * We should be protected by the usb_address0_mutex in khubd's hub_port_init, so
  2241. * we should only issue and wait on one address command at the same time.
  2242. *
  2243. * We add one to the device address issued by the hardware because the USB core
  2244. * uses address 1 for the root hubs (even though they're not really devices).
  2245. */
  2246. int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev)
  2247. {
  2248. unsigned long flags;
  2249. int timeleft;
  2250. struct xhci_virt_device *virt_dev;
  2251. int ret = 0;
  2252. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  2253. struct xhci_slot_ctx *slot_ctx;
  2254. struct xhci_input_control_ctx *ctrl_ctx;
  2255. u64 temp_64;
  2256. if (!udev->slot_id) {
  2257. xhci_dbg(xhci, "Bad Slot ID %d\n", udev->slot_id);
  2258. return -EINVAL;
  2259. }
  2260. virt_dev = xhci->devs[udev->slot_id];
  2261. slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
  2262. /*
  2263. * If this is the first Set Address since device plug-in or
  2264. * virt_device realloaction after a resume with an xHCI power loss,
  2265. * then set up the slot context.
  2266. */
  2267. if (!slot_ctx->dev_info)
  2268. xhci_setup_addressable_virt_dev(xhci, udev);
  2269. /* Otherwise, update the control endpoint ring enqueue pointer. */
  2270. else
  2271. xhci_copy_ep0_dequeue_into_input_ctx(xhci, udev);
  2272. xhci_dbg(xhci, "Slot ID %d Input Context:\n", udev->slot_id);
  2273. xhci_dbg_ctx(xhci, virt_dev->in_ctx, 2);
  2274. spin_lock_irqsave(&xhci->lock, flags);
  2275. ret = xhci_queue_address_device(xhci, virt_dev->in_ctx->dma,
  2276. udev->slot_id);
  2277. if (ret) {
  2278. spin_unlock_irqrestore(&xhci->lock, flags);
  2279. xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
  2280. return ret;
  2281. }
  2282. xhci_ring_cmd_db(xhci);
  2283. spin_unlock_irqrestore(&xhci->lock, flags);
  2284. /* ctrl tx can take up to 5 sec; XXX: need more time for xHC? */
  2285. timeleft = wait_for_completion_interruptible_timeout(&xhci->addr_dev,
  2286. USB_CTRL_SET_TIMEOUT);
  2287. /* FIXME: From section 4.3.4: "Software shall be responsible for timing
  2288. * the SetAddress() "recovery interval" required by USB and aborting the
  2289. * command on a timeout.
  2290. */
  2291. if (timeleft <= 0) {
  2292. xhci_warn(xhci, "%s while waiting for a slot\n",
  2293. timeleft == 0 ? "Timeout" : "Signal");
  2294. /* FIXME cancel the address device command */
  2295. return -ETIME;
  2296. }
  2297. switch (virt_dev->cmd_status) {
  2298. case COMP_CTX_STATE:
  2299. case COMP_EBADSLT:
  2300. xhci_err(xhci, "Setup ERROR: address device command for slot %d.\n",
  2301. udev->slot_id);
  2302. ret = -EINVAL;
  2303. break;
  2304. case COMP_TX_ERR:
  2305. dev_warn(&udev->dev, "Device not responding to set address.\n");
  2306. ret = -EPROTO;
  2307. break;
  2308. case COMP_SUCCESS:
  2309. xhci_dbg(xhci, "Successful Address Device command\n");
  2310. break;
  2311. default:
  2312. xhci_err(xhci, "ERROR: unexpected command completion "
  2313. "code 0x%x.\n", virt_dev->cmd_status);
  2314. xhci_dbg(xhci, "Slot ID %d Output Context:\n", udev->slot_id);
  2315. xhci_dbg_ctx(xhci, virt_dev->out_ctx, 2);
  2316. ret = -EINVAL;
  2317. break;
  2318. }
  2319. if (ret) {
  2320. return ret;
  2321. }
  2322. temp_64 = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
  2323. xhci_dbg(xhci, "Op regs DCBAA ptr = %#016llx\n", temp_64);
  2324. xhci_dbg(xhci, "Slot ID %d dcbaa entry @%p = %#016llx\n",
  2325. udev->slot_id,
  2326. &xhci->dcbaa->dev_context_ptrs[udev->slot_id],
  2327. (unsigned long long)
  2328. xhci->dcbaa->dev_context_ptrs[udev->slot_id]);
  2329. xhci_dbg(xhci, "Output Context DMA address = %#08llx\n",
  2330. (unsigned long long)virt_dev->out_ctx->dma);
  2331. xhci_dbg(xhci, "Slot ID %d Input Context:\n", udev->slot_id);
  2332. xhci_dbg_ctx(xhci, virt_dev->in_ctx, 2);
  2333. xhci_dbg(xhci, "Slot ID %d Output Context:\n", udev->slot_id);
  2334. xhci_dbg_ctx(xhci, virt_dev->out_ctx, 2);
  2335. /*
  2336. * USB core uses address 1 for the roothubs, so we add one to the
  2337. * address given back to us by the HC.
  2338. */
  2339. slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
  2340. /* Use kernel assigned address for devices; store xHC assigned
  2341. * address locally. */
  2342. virt_dev->address = (slot_ctx->dev_state & DEV_ADDR_MASK) + 1;
  2343. /* Zero the input context control for later use */
  2344. ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
  2345. ctrl_ctx->add_flags = 0;
  2346. ctrl_ctx->drop_flags = 0;
  2347. xhci_dbg(xhci, "Internal device address = %d\n", virt_dev->address);
  2348. return 0;
  2349. }
  2350. /* Once a hub descriptor is fetched for a device, we need to update the xHC's
  2351. * internal data structures for the device.
  2352. */
  2353. int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
  2354. struct usb_tt *tt, gfp_t mem_flags)
  2355. {
  2356. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  2357. struct xhci_virt_device *vdev;
  2358. struct xhci_command *config_cmd;
  2359. struct xhci_input_control_ctx *ctrl_ctx;
  2360. struct xhci_slot_ctx *slot_ctx;
  2361. unsigned long flags;
  2362. unsigned think_time;
  2363. int ret;
  2364. /* Ignore root hubs */
  2365. if (!hdev->parent)
  2366. return 0;
  2367. vdev = xhci->devs[hdev->slot_id];
  2368. if (!vdev) {
  2369. xhci_warn(xhci, "Cannot update hub desc for unknown device.\n");
  2370. return -EINVAL;
  2371. }
  2372. config_cmd = xhci_alloc_command(xhci, true, true, mem_flags);
  2373. if (!config_cmd) {
  2374. xhci_dbg(xhci, "Could not allocate xHCI command structure.\n");
  2375. return -ENOMEM;
  2376. }
  2377. spin_lock_irqsave(&xhci->lock, flags);
  2378. xhci_slot_copy(xhci, config_cmd->in_ctx, vdev->out_ctx);
  2379. ctrl_ctx = xhci_get_input_control_ctx(xhci, config_cmd->in_ctx);
  2380. ctrl_ctx->add_flags |= SLOT_FLAG;
  2381. slot_ctx = xhci_get_slot_ctx(xhci, config_cmd->in_ctx);
  2382. slot_ctx->dev_info |= DEV_HUB;
  2383. if (tt->multi)
  2384. slot_ctx->dev_info |= DEV_MTT;
  2385. if (xhci->hci_version > 0x95) {
  2386. xhci_dbg(xhci, "xHCI version %x needs hub "
  2387. "TT think time and number of ports\n",
  2388. (unsigned int) xhci->hci_version);
  2389. slot_ctx->dev_info2 |= XHCI_MAX_PORTS(hdev->maxchild);
  2390. /* Set TT think time - convert from ns to FS bit times.
  2391. * 0 = 8 FS bit times, 1 = 16 FS bit times,
  2392. * 2 = 24 FS bit times, 3 = 32 FS bit times.
  2393. */
  2394. think_time = tt->think_time;
  2395. if (think_time != 0)
  2396. think_time = (think_time / 666) - 1;
  2397. slot_ctx->tt_info |= TT_THINK_TIME(think_time);
  2398. } else {
  2399. xhci_dbg(xhci, "xHCI version %x doesn't need hub "
  2400. "TT think time or number of ports\n",
  2401. (unsigned int) xhci->hci_version);
  2402. }
  2403. slot_ctx->dev_state = 0;
  2404. spin_unlock_irqrestore(&xhci->lock, flags);
  2405. xhci_dbg(xhci, "Set up %s for hub device.\n",
  2406. (xhci->hci_version > 0x95) ?
  2407. "configure endpoint" : "evaluate context");
  2408. xhci_dbg(xhci, "Slot %u Input Context:\n", hdev->slot_id);
  2409. xhci_dbg_ctx(xhci, config_cmd->in_ctx, 0);
  2410. /* Issue and wait for the configure endpoint or
  2411. * evaluate context command.
  2412. */
  2413. if (xhci->hci_version > 0x95)
  2414. ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
  2415. false, false);
  2416. else
  2417. ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
  2418. true, false);
  2419. xhci_dbg(xhci, "Slot %u Output Context:\n", hdev->slot_id);
  2420. xhci_dbg_ctx(xhci, vdev->out_ctx, 0);
  2421. xhci_free_command(xhci, config_cmd);
  2422. return ret;
  2423. }
  2424. int xhci_get_frame(struct usb_hcd *hcd)
  2425. {
  2426. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  2427. /* EHCI mods by the periodic size. Why? */
  2428. return xhci_readl(xhci, &xhci->run_regs->microframe_index) >> 3;
  2429. }
  2430. MODULE_DESCRIPTION(DRIVER_DESC);
  2431. MODULE_AUTHOR(DRIVER_AUTHOR);
  2432. MODULE_LICENSE("GPL");
  2433. static int __init xhci_hcd_init(void)
  2434. {
  2435. #ifdef CONFIG_PCI
  2436. int retval = 0;
  2437. retval = xhci_register_pci();
  2438. if (retval < 0) {
  2439. printk(KERN_DEBUG "Problem registering PCI driver.");
  2440. return retval;
  2441. }
  2442. #endif
  2443. /*
  2444. * Check the compiler generated sizes of structures that must be laid
  2445. * out in specific ways for hardware access.
  2446. */
  2447. BUILD_BUG_ON(sizeof(struct xhci_doorbell_array) != 256*32/8);
  2448. BUILD_BUG_ON(sizeof(struct xhci_slot_ctx) != 8*32/8);
  2449. BUILD_BUG_ON(sizeof(struct xhci_ep_ctx) != 8*32/8);
  2450. /* xhci_device_control has eight fields, and also
  2451. * embeds one xhci_slot_ctx and 31 xhci_ep_ctx
  2452. */
  2453. BUILD_BUG_ON(sizeof(struct xhci_stream_ctx) != 4*32/8);
  2454. BUILD_BUG_ON(sizeof(union xhci_trb) != 4*32/8);
  2455. BUILD_BUG_ON(sizeof(struct xhci_erst_entry) != 4*32/8);
  2456. BUILD_BUG_ON(sizeof(struct xhci_cap_regs) != 7*32/8);
  2457. BUILD_BUG_ON(sizeof(struct xhci_intr_reg) != 8*32/8);
  2458. /* xhci_run_regs has eight fields and embeds 128 xhci_intr_regs */
  2459. BUILD_BUG_ON(sizeof(struct xhci_run_regs) != (8+8*128)*32/8);
  2460. BUILD_BUG_ON(sizeof(struct xhci_doorbell_array) != 256*32/8);
  2461. return 0;
  2462. }
  2463. module_init(xhci_hcd_init);
  2464. static void __exit xhci_hcd_cleanup(void)
  2465. {
  2466. #ifdef CONFIG_PCI
  2467. xhci_unregister_pci();
  2468. #endif
  2469. }
  2470. module_exit(xhci_hcd_cleanup);