xhci-hub.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904
  1. /*
  2. * xHCI host controller driver
  3. *
  4. * Copyright (C) 2008 Intel Corp.
  5. *
  6. * Author: Sarah Sharp
  7. * Some code borrowed from the Linux EHCI driver.
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  15. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  16. * for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software Foundation,
  20. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. #include <asm/unaligned.h>
  23. #include "xhci.h"
  24. #define PORT_WAKE_BITS (PORT_WKOC_E | PORT_WKDISC_E | PORT_WKCONN_E)
  25. #define PORT_RWC_BITS (PORT_CSC | PORT_PEC | PORT_WRC | PORT_OCC | \
  26. PORT_RC | PORT_PLC | PORT_PE)
  27. static void xhci_common_hub_descriptor(struct xhci_hcd *xhci,
  28. struct usb_hub_descriptor *desc, int ports)
  29. {
  30. u16 temp;
  31. desc->bPwrOn2PwrGood = 10; /* xhci section 5.4.9 says 20ms max */
  32. desc->bHubContrCurrent = 0;
  33. desc->bNbrPorts = ports;
  34. /* Ugh, these should be #defines, FIXME */
  35. /* Using table 11-13 in USB 2.0 spec. */
  36. temp = 0;
  37. /* Bits 1:0 - support port power switching, or power always on */
  38. if (HCC_PPC(xhci->hcc_params))
  39. temp |= 0x0001;
  40. else
  41. temp |= 0x0002;
  42. /* Bit 2 - root hubs are not part of a compound device */
  43. /* Bits 4:3 - individual port over current protection */
  44. temp |= 0x0008;
  45. /* Bits 6:5 - no TTs in root ports */
  46. /* Bit 7 - no port indicators */
  47. desc->wHubCharacteristics = (__force __u16) cpu_to_le16(temp);
  48. }
  49. /* Fill in the USB 2.0 roothub descriptor */
  50. static void xhci_usb2_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
  51. struct usb_hub_descriptor *desc)
  52. {
  53. int ports;
  54. u16 temp;
  55. __u8 port_removable[(USB_MAXCHILDREN + 1 + 7) / 8];
  56. u32 portsc;
  57. unsigned int i;
  58. ports = xhci->num_usb2_ports;
  59. xhci_common_hub_descriptor(xhci, desc, ports);
  60. desc->bDescriptorType = 0x29;
  61. temp = 1 + (ports / 8);
  62. desc->bDescLength = 7 + 2 * temp;
  63. /* The Device Removable bits are reported on a byte granularity.
  64. * If the port doesn't exist within that byte, the bit is set to 0.
  65. */
  66. memset(port_removable, 0, sizeof(port_removable));
  67. for (i = 0; i < ports; i++) {
  68. portsc = xhci_readl(xhci, xhci->usb3_ports[i]);
  69. /* If a device is removable, PORTSC reports a 0, same as in the
  70. * hub descriptor DeviceRemovable bits.
  71. */
  72. if (portsc & PORT_DEV_REMOVE)
  73. /* This math is hairy because bit 0 of DeviceRemovable
  74. * is reserved, and bit 1 is for port 1, etc.
  75. */
  76. port_removable[(i + 1) / 8] |= 1 << ((i + 1) % 8);
  77. }
  78. /* ch11.h defines a hub descriptor that has room for USB_MAXCHILDREN
  79. * ports on it. The USB 2.0 specification says that there are two
  80. * variable length fields at the end of the hub descriptor:
  81. * DeviceRemovable and PortPwrCtrlMask. But since we can have less than
  82. * USB_MAXCHILDREN ports, we may need to use the DeviceRemovable array
  83. * to set PortPwrCtrlMask bits. PortPwrCtrlMask must always be set to
  84. * 0xFF, so we initialize the both arrays (DeviceRemovable and
  85. * PortPwrCtrlMask) to 0xFF. Then we set the DeviceRemovable for each
  86. * set of ports that actually exist.
  87. */
  88. memset(desc->u.hs.DeviceRemovable, 0xff,
  89. sizeof(desc->u.hs.DeviceRemovable));
  90. memset(desc->u.hs.PortPwrCtrlMask, 0xff,
  91. sizeof(desc->u.hs.PortPwrCtrlMask));
  92. for (i = 0; i < (ports + 1 + 7) / 8; i++)
  93. memset(&desc->u.hs.DeviceRemovable[i], port_removable[i],
  94. sizeof(__u8));
  95. }
  96. /* Fill in the USB 3.0 roothub descriptor */
  97. static void xhci_usb3_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
  98. struct usb_hub_descriptor *desc)
  99. {
  100. int ports;
  101. u16 port_removable;
  102. u32 portsc;
  103. unsigned int i;
  104. ports = xhci->num_usb3_ports;
  105. xhci_common_hub_descriptor(xhci, desc, ports);
  106. desc->bDescriptorType = 0x2a;
  107. desc->bDescLength = 12;
  108. /* header decode latency should be zero for roothubs,
  109. * see section 4.23.5.2.
  110. */
  111. desc->u.ss.bHubHdrDecLat = 0;
  112. desc->u.ss.wHubDelay = 0;
  113. port_removable = 0;
  114. /* bit 0 is reserved, bit 1 is for port 1, etc. */
  115. for (i = 0; i < ports; i++) {
  116. portsc = xhci_readl(xhci, xhci->usb3_ports[i]);
  117. if (portsc & PORT_DEV_REMOVE)
  118. port_removable |= 1 << (i + 1);
  119. }
  120. memset(&desc->u.ss.DeviceRemovable,
  121. (__force __u16) cpu_to_le16(port_removable),
  122. sizeof(__u16));
  123. }
  124. static void xhci_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
  125. struct usb_hub_descriptor *desc)
  126. {
  127. if (hcd->speed == HCD_USB3)
  128. xhci_usb3_hub_descriptor(hcd, xhci, desc);
  129. else
  130. xhci_usb2_hub_descriptor(hcd, xhci, desc);
  131. }
  132. static unsigned int xhci_port_speed(unsigned int port_status)
  133. {
  134. if (DEV_LOWSPEED(port_status))
  135. return USB_PORT_STAT_LOW_SPEED;
  136. if (DEV_HIGHSPEED(port_status))
  137. return USB_PORT_STAT_HIGH_SPEED;
  138. /*
  139. * FIXME: Yes, we should check for full speed, but the core uses that as
  140. * a default in portspeed() in usb/core/hub.c (which is the only place
  141. * USB_PORT_STAT_*_SPEED is used).
  142. */
  143. return 0;
  144. }
  145. /*
  146. * These bits are Read Only (RO) and should be saved and written to the
  147. * registers: 0, 3, 10:13, 30
  148. * connect status, over-current status, port speed, and device removable.
  149. * connect status and port speed are also sticky - meaning they're in
  150. * the AUX well and they aren't changed by a hot, warm, or cold reset.
  151. */
  152. #define XHCI_PORT_RO ((1<<0) | (1<<3) | (0xf<<10) | (1<<30))
  153. /*
  154. * These bits are RW; writing a 0 clears the bit, writing a 1 sets the bit:
  155. * bits 5:8, 9, 14:15, 25:27
  156. * link state, port power, port indicator state, "wake on" enable state
  157. */
  158. #define XHCI_PORT_RWS ((0xf<<5) | (1<<9) | (0x3<<14) | (0x7<<25))
  159. /*
  160. * These bits are RW; writing a 1 sets the bit, writing a 0 has no effect:
  161. * bit 4 (port reset)
  162. */
  163. #define XHCI_PORT_RW1S ((1<<4))
  164. /*
  165. * These bits are RW; writing a 1 clears the bit, writing a 0 has no effect:
  166. * bits 1, 17, 18, 19, 20, 21, 22, 23
  167. * port enable/disable, and
  168. * change bits: connect, PED, warm port reset changed (reserved zero for USB 2.0 ports),
  169. * over-current, reset, link state, and L1 change
  170. */
  171. #define XHCI_PORT_RW1CS ((1<<1) | (0x7f<<17))
  172. /*
  173. * Bit 16 is RW, and writing a '1' to it causes the link state control to be
  174. * latched in
  175. */
  176. #define XHCI_PORT_RW ((1<<16))
  177. /*
  178. * These bits are Reserved Zero (RsvdZ) and zero should be written to them:
  179. * bits 2, 24, 28:31
  180. */
  181. #define XHCI_PORT_RZ ((1<<2) | (1<<24) | (0xf<<28))
  182. /*
  183. * Given a port state, this function returns a value that would result in the
  184. * port being in the same state, if the value was written to the port status
  185. * control register.
  186. * Save Read Only (RO) bits and save read/write bits where
  187. * writing a 0 clears the bit and writing a 1 sets the bit (RWS).
  188. * For all other types (RW1S, RW1CS, RW, and RZ), writing a '0' has no effect.
  189. */
  190. u32 xhci_port_state_to_neutral(u32 state)
  191. {
  192. /* Save read-only status and port state */
  193. return (state & XHCI_PORT_RO) | (state & XHCI_PORT_RWS);
  194. }
  195. /*
  196. * find slot id based on port number.
  197. * @port: The one-based port number from one of the two split roothubs.
  198. */
  199. int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
  200. u16 port)
  201. {
  202. int slot_id;
  203. int i;
  204. enum usb_device_speed speed;
  205. slot_id = 0;
  206. for (i = 0; i < MAX_HC_SLOTS; i++) {
  207. if (!xhci->devs[i])
  208. continue;
  209. speed = xhci->devs[i]->udev->speed;
  210. if (((speed == USB_SPEED_SUPER) == (hcd->speed == HCD_USB3))
  211. && xhci->devs[i]->port == port) {
  212. slot_id = i;
  213. break;
  214. }
  215. }
  216. return slot_id;
  217. }
  218. /*
  219. * Stop device
  220. * It issues stop endpoint command for EP 0 to 30. And wait the last command
  221. * to complete.
  222. * suspend will set to 1, if suspend bit need to set in command.
  223. */
  224. static int xhci_stop_device(struct xhci_hcd *xhci, int slot_id, int suspend)
  225. {
  226. struct xhci_virt_device *virt_dev;
  227. struct xhci_command *cmd;
  228. unsigned long flags;
  229. int timeleft;
  230. int ret;
  231. int i;
  232. ret = 0;
  233. virt_dev = xhci->devs[slot_id];
  234. cmd = xhci_alloc_command(xhci, false, true, GFP_NOIO);
  235. if (!cmd) {
  236. xhci_dbg(xhci, "Couldn't allocate command structure.\n");
  237. return -ENOMEM;
  238. }
  239. spin_lock_irqsave(&xhci->lock, flags);
  240. for (i = LAST_EP_INDEX; i > 0; i--) {
  241. if (virt_dev->eps[i].ring && virt_dev->eps[i].ring->dequeue)
  242. xhci_queue_stop_endpoint(xhci, slot_id, i, suspend);
  243. }
  244. cmd->command_trb = xhci->cmd_ring->enqueue;
  245. list_add_tail(&cmd->cmd_list, &virt_dev->cmd_list);
  246. xhci_queue_stop_endpoint(xhci, slot_id, 0, suspend);
  247. xhci_ring_cmd_db(xhci);
  248. spin_unlock_irqrestore(&xhci->lock, flags);
  249. /* Wait for last stop endpoint command to finish */
  250. timeleft = wait_for_completion_interruptible_timeout(
  251. cmd->completion,
  252. USB_CTRL_SET_TIMEOUT);
  253. if (timeleft <= 0) {
  254. xhci_warn(xhci, "%s while waiting for stop endpoint command\n",
  255. timeleft == 0 ? "Timeout" : "Signal");
  256. spin_lock_irqsave(&xhci->lock, flags);
  257. /* The timeout might have raced with the event ring handler, so
  258. * only delete from the list if the item isn't poisoned.
  259. */
  260. if (cmd->cmd_list.next != LIST_POISON1)
  261. list_del(&cmd->cmd_list);
  262. spin_unlock_irqrestore(&xhci->lock, flags);
  263. ret = -ETIME;
  264. goto command_cleanup;
  265. }
  266. command_cleanup:
  267. xhci_free_command(xhci, cmd);
  268. return ret;
  269. }
  270. /*
  271. * Ring device, it rings the all doorbells unconditionally.
  272. */
  273. void xhci_ring_device(struct xhci_hcd *xhci, int slot_id)
  274. {
  275. int i;
  276. for (i = 0; i < LAST_EP_INDEX + 1; i++)
  277. if (xhci->devs[slot_id]->eps[i].ring &&
  278. xhci->devs[slot_id]->eps[i].ring->dequeue)
  279. xhci_ring_ep_doorbell(xhci, slot_id, i, 0);
  280. return;
  281. }
  282. static void xhci_disable_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
  283. u16 wIndex, u32 __iomem *addr, u32 port_status)
  284. {
  285. /* Don't allow the USB core to disable SuperSpeed ports. */
  286. if (hcd->speed == HCD_USB3) {
  287. xhci_dbg(xhci, "Ignoring request to disable "
  288. "SuperSpeed port.\n");
  289. return;
  290. }
  291. /* Write 1 to disable the port */
  292. xhci_writel(xhci, port_status | PORT_PE, addr);
  293. port_status = xhci_readl(xhci, addr);
  294. xhci_dbg(xhci, "disable port, actual port %d status = 0x%x\n",
  295. wIndex, port_status);
  296. }
  297. static void xhci_clear_port_change_bit(struct xhci_hcd *xhci, u16 wValue,
  298. u16 wIndex, u32 __iomem *addr, u32 port_status)
  299. {
  300. char *port_change_bit;
  301. u32 status;
  302. switch (wValue) {
  303. case USB_PORT_FEAT_C_RESET:
  304. status = PORT_RC;
  305. port_change_bit = "reset";
  306. break;
  307. case USB_PORT_FEAT_C_CONNECTION:
  308. status = PORT_CSC;
  309. port_change_bit = "connect";
  310. break;
  311. case USB_PORT_FEAT_C_OVER_CURRENT:
  312. status = PORT_OCC;
  313. port_change_bit = "over-current";
  314. break;
  315. case USB_PORT_FEAT_C_ENABLE:
  316. status = PORT_PEC;
  317. port_change_bit = "enable/disable";
  318. break;
  319. case USB_PORT_FEAT_C_SUSPEND:
  320. status = PORT_PLC;
  321. port_change_bit = "suspend/resume";
  322. break;
  323. default:
  324. /* Should never happen */
  325. return;
  326. }
  327. /* Change bits are all write 1 to clear */
  328. xhci_writel(xhci, port_status | status, addr);
  329. port_status = xhci_readl(xhci, addr);
  330. xhci_dbg(xhci, "clear port %s change, actual port %d status = 0x%x\n",
  331. port_change_bit, wIndex, port_status);
  332. }
  333. int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue,
  334. u16 wIndex, char *buf, u16 wLength)
  335. {
  336. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  337. int ports;
  338. unsigned long flags;
  339. u32 temp, temp1, status;
  340. int retval = 0;
  341. u32 __iomem **port_array;
  342. int slot_id;
  343. struct xhci_bus_state *bus_state;
  344. if (hcd->speed == HCD_USB3) {
  345. ports = xhci->num_usb3_ports;
  346. port_array = xhci->usb3_ports;
  347. } else {
  348. ports = xhci->num_usb2_ports;
  349. port_array = xhci->usb2_ports;
  350. }
  351. bus_state = &xhci->bus_state[hcd_index(hcd)];
  352. spin_lock_irqsave(&xhci->lock, flags);
  353. switch (typeReq) {
  354. case GetHubStatus:
  355. /* No power source, over-current reported per port */
  356. memset(buf, 0, 4);
  357. break;
  358. case GetHubDescriptor:
  359. /* Check to make sure userspace is asking for the USB 3.0 hub
  360. * descriptor for the USB 3.0 roothub. If not, we stall the
  361. * endpoint, like external hubs do.
  362. */
  363. if (hcd->speed == HCD_USB3 &&
  364. (wLength < USB_DT_SS_HUB_SIZE ||
  365. wValue != (USB_DT_SS_HUB << 8))) {
  366. xhci_dbg(xhci, "Wrong hub descriptor type for "
  367. "USB 3.0 roothub.\n");
  368. goto error;
  369. }
  370. xhci_hub_descriptor(hcd, xhci,
  371. (struct usb_hub_descriptor *) buf);
  372. break;
  373. case GetPortStatus:
  374. if (!wIndex || wIndex > ports)
  375. goto error;
  376. wIndex--;
  377. status = 0;
  378. temp = xhci_readl(xhci, port_array[wIndex]);
  379. if (temp == 0xffffffff) {
  380. retval = -ENODEV;
  381. break;
  382. }
  383. xhci_dbg(xhci, "get port status, actual port %d status = 0x%x\n", wIndex, temp);
  384. /* FIXME - should we return a port status value like the USB
  385. * 3.0 external hubs do?
  386. */
  387. /* wPortChange bits */
  388. if (temp & PORT_CSC)
  389. status |= USB_PORT_STAT_C_CONNECTION << 16;
  390. if (temp & PORT_PEC)
  391. status |= USB_PORT_STAT_C_ENABLE << 16;
  392. if ((temp & PORT_OCC))
  393. status |= USB_PORT_STAT_C_OVERCURRENT << 16;
  394. /*
  395. * FIXME ignoring reset and USB 2.1/3.0 specific
  396. * changes
  397. */
  398. if ((temp & PORT_PLS_MASK) == XDEV_U3
  399. && (temp & PORT_POWER))
  400. status |= 1 << USB_PORT_FEAT_SUSPEND;
  401. if ((temp & PORT_PLS_MASK) == XDEV_RESUME) {
  402. if ((temp & PORT_RESET) || !(temp & PORT_PE))
  403. goto error;
  404. if (!DEV_SUPERSPEED(temp) && time_after_eq(jiffies,
  405. bus_state->resume_done[wIndex])) {
  406. xhci_dbg(xhci, "Resume USB2 port %d\n",
  407. wIndex + 1);
  408. bus_state->resume_done[wIndex] = 0;
  409. temp1 = xhci_port_state_to_neutral(temp);
  410. temp1 &= ~PORT_PLS_MASK;
  411. temp1 |= PORT_LINK_STROBE | XDEV_U0;
  412. xhci_writel(xhci, temp1, port_array[wIndex]);
  413. xhci_dbg(xhci, "set port %d resume\n",
  414. wIndex + 1);
  415. slot_id = xhci_find_slot_id_by_port(hcd, xhci,
  416. wIndex + 1);
  417. if (!slot_id) {
  418. xhci_dbg(xhci, "slot_id is zero\n");
  419. goto error;
  420. }
  421. xhci_ring_device(xhci, slot_id);
  422. bus_state->port_c_suspend |= 1 << wIndex;
  423. bus_state->suspended_ports &= ~(1 << wIndex);
  424. }
  425. }
  426. if ((temp & PORT_PLS_MASK) == XDEV_U0
  427. && (temp & PORT_POWER)
  428. && (bus_state->suspended_ports & (1 << wIndex))) {
  429. bus_state->suspended_ports &= ~(1 << wIndex);
  430. bus_state->port_c_suspend |= 1 << wIndex;
  431. }
  432. if (temp & PORT_CONNECT) {
  433. status |= USB_PORT_STAT_CONNECTION;
  434. status |= xhci_port_speed(temp);
  435. }
  436. if (temp & PORT_PE)
  437. status |= USB_PORT_STAT_ENABLE;
  438. if (temp & PORT_OC)
  439. status |= USB_PORT_STAT_OVERCURRENT;
  440. if (temp & PORT_RESET)
  441. status |= USB_PORT_STAT_RESET;
  442. if (temp & PORT_POWER)
  443. status |= USB_PORT_STAT_POWER;
  444. if (bus_state->port_c_suspend & (1 << wIndex))
  445. status |= 1 << USB_PORT_FEAT_C_SUSPEND;
  446. xhci_dbg(xhci, "Get port status returned 0x%x\n", status);
  447. put_unaligned(cpu_to_le32(status), (__le32 *) buf);
  448. break;
  449. case SetPortFeature:
  450. wIndex &= 0xff;
  451. if (!wIndex || wIndex > ports)
  452. goto error;
  453. wIndex--;
  454. temp = xhci_readl(xhci, port_array[wIndex]);
  455. if (temp == 0xffffffff) {
  456. retval = -ENODEV;
  457. break;
  458. }
  459. temp = xhci_port_state_to_neutral(temp);
  460. /* FIXME: What new port features do we need to support? */
  461. switch (wValue) {
  462. case USB_PORT_FEAT_SUSPEND:
  463. temp = xhci_readl(xhci, port_array[wIndex]);
  464. /* In spec software should not attempt to suspend
  465. * a port unless the port reports that it is in the
  466. * enabled (PED = ‘1’,PLS < ‘3’) state.
  467. */
  468. if ((temp & PORT_PE) == 0 || (temp & PORT_RESET)
  469. || (temp & PORT_PLS_MASK) >= XDEV_U3) {
  470. xhci_warn(xhci, "USB core suspending device "
  471. "not in U0/U1/U2.\n");
  472. goto error;
  473. }
  474. slot_id = xhci_find_slot_id_by_port(hcd, xhci,
  475. wIndex + 1);
  476. if (!slot_id) {
  477. xhci_warn(xhci, "slot_id is zero\n");
  478. goto error;
  479. }
  480. /* unlock to execute stop endpoint commands */
  481. spin_unlock_irqrestore(&xhci->lock, flags);
  482. xhci_stop_device(xhci, slot_id, 1);
  483. spin_lock_irqsave(&xhci->lock, flags);
  484. temp = xhci_port_state_to_neutral(temp);
  485. temp &= ~PORT_PLS_MASK;
  486. temp |= PORT_LINK_STROBE | XDEV_U3;
  487. xhci_writel(xhci, temp, port_array[wIndex]);
  488. spin_unlock_irqrestore(&xhci->lock, flags);
  489. msleep(10); /* wait device to enter */
  490. spin_lock_irqsave(&xhci->lock, flags);
  491. temp = xhci_readl(xhci, port_array[wIndex]);
  492. bus_state->suspended_ports |= 1 << wIndex;
  493. break;
  494. case USB_PORT_FEAT_POWER:
  495. /*
  496. * Turn on ports, even if there isn't per-port switching.
  497. * HC will report connect events even before this is set.
  498. * However, khubd will ignore the roothub events until
  499. * the roothub is registered.
  500. */
  501. xhci_writel(xhci, temp | PORT_POWER,
  502. port_array[wIndex]);
  503. temp = xhci_readl(xhci, port_array[wIndex]);
  504. xhci_dbg(xhci, "set port power, actual port %d status = 0x%x\n", wIndex, temp);
  505. break;
  506. case USB_PORT_FEAT_RESET:
  507. temp = (temp | PORT_RESET);
  508. xhci_writel(xhci, temp, port_array[wIndex]);
  509. temp = xhci_readl(xhci, port_array[wIndex]);
  510. xhci_dbg(xhci, "set port reset, actual port %d status = 0x%x\n", wIndex, temp);
  511. break;
  512. default:
  513. goto error;
  514. }
  515. /* unblock any posted writes */
  516. temp = xhci_readl(xhci, port_array[wIndex]);
  517. break;
  518. case ClearPortFeature:
  519. if (!wIndex || wIndex > ports)
  520. goto error;
  521. wIndex--;
  522. temp = xhci_readl(xhci, port_array[wIndex]);
  523. if (temp == 0xffffffff) {
  524. retval = -ENODEV;
  525. break;
  526. }
  527. /* FIXME: What new port features do we need to support? */
  528. temp = xhci_port_state_to_neutral(temp);
  529. switch (wValue) {
  530. case USB_PORT_FEAT_SUSPEND:
  531. temp = xhci_readl(xhci, port_array[wIndex]);
  532. xhci_dbg(xhci, "clear USB_PORT_FEAT_SUSPEND\n");
  533. xhci_dbg(xhci, "PORTSC %04x\n", temp);
  534. if (temp & PORT_RESET)
  535. goto error;
  536. if (temp & XDEV_U3) {
  537. if ((temp & PORT_PE) == 0)
  538. goto error;
  539. if (DEV_SUPERSPEED(temp)) {
  540. temp = xhci_port_state_to_neutral(temp);
  541. temp &= ~PORT_PLS_MASK;
  542. temp |= PORT_LINK_STROBE | XDEV_U0;
  543. xhci_writel(xhci, temp,
  544. port_array[wIndex]);
  545. xhci_readl(xhci, port_array[wIndex]);
  546. } else {
  547. temp = xhci_port_state_to_neutral(temp);
  548. temp &= ~PORT_PLS_MASK;
  549. temp |= PORT_LINK_STROBE | XDEV_RESUME;
  550. xhci_writel(xhci, temp,
  551. port_array[wIndex]);
  552. spin_unlock_irqrestore(&xhci->lock,
  553. flags);
  554. msleep(20);
  555. spin_lock_irqsave(&xhci->lock, flags);
  556. temp = xhci_readl(xhci,
  557. port_array[wIndex]);
  558. temp = xhci_port_state_to_neutral(temp);
  559. temp &= ~PORT_PLS_MASK;
  560. temp |= PORT_LINK_STROBE | XDEV_U0;
  561. xhci_writel(xhci, temp,
  562. port_array[wIndex]);
  563. }
  564. bus_state->port_c_suspend |= 1 << wIndex;
  565. }
  566. slot_id = xhci_find_slot_id_by_port(hcd, xhci,
  567. wIndex + 1);
  568. if (!slot_id) {
  569. xhci_dbg(xhci, "slot_id is zero\n");
  570. goto error;
  571. }
  572. xhci_ring_device(xhci, slot_id);
  573. break;
  574. case USB_PORT_FEAT_C_SUSPEND:
  575. bus_state->port_c_suspend &= ~(1 << wIndex);
  576. case USB_PORT_FEAT_C_RESET:
  577. case USB_PORT_FEAT_C_CONNECTION:
  578. case USB_PORT_FEAT_C_OVER_CURRENT:
  579. case USB_PORT_FEAT_C_ENABLE:
  580. xhci_clear_port_change_bit(xhci, wValue, wIndex,
  581. port_array[wIndex], temp);
  582. break;
  583. case USB_PORT_FEAT_ENABLE:
  584. xhci_disable_port(hcd, xhci, wIndex,
  585. port_array[wIndex], temp);
  586. break;
  587. default:
  588. goto error;
  589. }
  590. break;
  591. default:
  592. error:
  593. /* "stall" on error */
  594. retval = -EPIPE;
  595. }
  596. spin_unlock_irqrestore(&xhci->lock, flags);
  597. return retval;
  598. }
  599. /*
  600. * Returns 0 if the status hasn't changed, or the number of bytes in buf.
  601. * Ports are 0-indexed from the HCD point of view,
  602. * and 1-indexed from the USB core pointer of view.
  603. *
  604. * Note that the status change bits will be cleared as soon as a port status
  605. * change event is generated, so we use the saved status from that event.
  606. */
  607. int xhci_hub_status_data(struct usb_hcd *hcd, char *buf)
  608. {
  609. unsigned long flags;
  610. u32 temp, status;
  611. u32 mask;
  612. int i, retval;
  613. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  614. int ports;
  615. u32 __iomem **port_array;
  616. struct xhci_bus_state *bus_state;
  617. if (hcd->speed == HCD_USB3) {
  618. ports = xhci->num_usb3_ports;
  619. port_array = xhci->usb3_ports;
  620. } else {
  621. ports = xhci->num_usb2_ports;
  622. port_array = xhci->usb2_ports;
  623. }
  624. bus_state = &xhci->bus_state[hcd_index(hcd)];
  625. /* Initial status is no changes */
  626. retval = (ports + 8) / 8;
  627. memset(buf, 0, retval);
  628. status = 0;
  629. mask = PORT_CSC | PORT_PEC | PORT_OCC;
  630. spin_lock_irqsave(&xhci->lock, flags);
  631. /* For each port, did anything change? If so, set that bit in buf. */
  632. for (i = 0; i < ports; i++) {
  633. temp = xhci_readl(xhci, port_array[i]);
  634. if (temp == 0xffffffff) {
  635. retval = -ENODEV;
  636. break;
  637. }
  638. if ((temp & mask) != 0 ||
  639. (bus_state->port_c_suspend & 1 << i) ||
  640. (bus_state->resume_done[i] && time_after_eq(
  641. jiffies, bus_state->resume_done[i]))) {
  642. buf[(i + 1) / 8] |= 1 << (i + 1) % 8;
  643. status = 1;
  644. }
  645. }
  646. spin_unlock_irqrestore(&xhci->lock, flags);
  647. return status ? retval : 0;
  648. }
  649. #ifdef CONFIG_PM
  650. int xhci_bus_suspend(struct usb_hcd *hcd)
  651. {
  652. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  653. int max_ports, port_index;
  654. u32 __iomem **port_array;
  655. struct xhci_bus_state *bus_state;
  656. unsigned long flags;
  657. if (hcd->speed == HCD_USB3) {
  658. max_ports = xhci->num_usb3_ports;
  659. port_array = xhci->usb3_ports;
  660. xhci_dbg(xhci, "suspend USB 3.0 root hub\n");
  661. } else {
  662. max_ports = xhci->num_usb2_ports;
  663. port_array = xhci->usb2_ports;
  664. xhci_dbg(xhci, "suspend USB 2.0 root hub\n");
  665. }
  666. bus_state = &xhci->bus_state[hcd_index(hcd)];
  667. spin_lock_irqsave(&xhci->lock, flags);
  668. if (hcd->self.root_hub->do_remote_wakeup) {
  669. port_index = max_ports;
  670. while (port_index--) {
  671. if (bus_state->resume_done[port_index] != 0) {
  672. spin_unlock_irqrestore(&xhci->lock, flags);
  673. xhci_dbg(xhci, "suspend failed because "
  674. "port %d is resuming\n",
  675. port_index + 1);
  676. return -EBUSY;
  677. }
  678. }
  679. }
  680. port_index = max_ports;
  681. bus_state->bus_suspended = 0;
  682. while (port_index--) {
  683. /* suspend the port if the port is not suspended */
  684. u32 t1, t2;
  685. int slot_id;
  686. t1 = xhci_readl(xhci, port_array[port_index]);
  687. t2 = xhci_port_state_to_neutral(t1);
  688. if ((t1 & PORT_PE) && !(t1 & PORT_PLS_MASK)) {
  689. xhci_dbg(xhci, "port %d not suspended\n", port_index);
  690. slot_id = xhci_find_slot_id_by_port(hcd, xhci,
  691. port_index + 1);
  692. if (slot_id) {
  693. spin_unlock_irqrestore(&xhci->lock, flags);
  694. xhci_stop_device(xhci, slot_id, 1);
  695. spin_lock_irqsave(&xhci->lock, flags);
  696. }
  697. t2 &= ~PORT_PLS_MASK;
  698. t2 |= PORT_LINK_STROBE | XDEV_U3;
  699. set_bit(port_index, &bus_state->bus_suspended);
  700. }
  701. if (hcd->self.root_hub->do_remote_wakeup) {
  702. if (t1 & PORT_CONNECT) {
  703. t2 |= PORT_WKOC_E | PORT_WKDISC_E;
  704. t2 &= ~PORT_WKCONN_E;
  705. } else {
  706. t2 |= PORT_WKOC_E | PORT_WKCONN_E;
  707. t2 &= ~PORT_WKDISC_E;
  708. }
  709. } else
  710. t2 &= ~PORT_WAKE_BITS;
  711. t1 = xhci_port_state_to_neutral(t1);
  712. if (t1 != t2)
  713. xhci_writel(xhci, t2, port_array[port_index]);
  714. if (DEV_HIGHSPEED(t1)) {
  715. /* enable remote wake up for USB 2.0 */
  716. u32 __iomem *addr;
  717. u32 tmp;
  718. /* Add one to the port status register address to get
  719. * the port power control register address.
  720. */
  721. addr = port_array[port_index] + 1;
  722. tmp = xhci_readl(xhci, addr);
  723. tmp |= PORT_RWE;
  724. xhci_writel(xhci, tmp, addr);
  725. }
  726. }
  727. hcd->state = HC_STATE_SUSPENDED;
  728. bus_state->next_statechange = jiffies + msecs_to_jiffies(10);
  729. spin_unlock_irqrestore(&xhci->lock, flags);
  730. return 0;
  731. }
  732. int xhci_bus_resume(struct usb_hcd *hcd)
  733. {
  734. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  735. int max_ports, port_index;
  736. u32 __iomem **port_array;
  737. struct xhci_bus_state *bus_state;
  738. u32 temp;
  739. unsigned long flags;
  740. if (hcd->speed == HCD_USB3) {
  741. max_ports = xhci->num_usb3_ports;
  742. port_array = xhci->usb3_ports;
  743. xhci_dbg(xhci, "resume USB 3.0 root hub\n");
  744. } else {
  745. max_ports = xhci->num_usb2_ports;
  746. port_array = xhci->usb2_ports;
  747. xhci_dbg(xhci, "resume USB 2.0 root hub\n");
  748. }
  749. bus_state = &xhci->bus_state[hcd_index(hcd)];
  750. if (time_before(jiffies, bus_state->next_statechange))
  751. msleep(5);
  752. spin_lock_irqsave(&xhci->lock, flags);
  753. if (!HCD_HW_ACCESSIBLE(hcd)) {
  754. spin_unlock_irqrestore(&xhci->lock, flags);
  755. return -ESHUTDOWN;
  756. }
  757. /* delay the irqs */
  758. temp = xhci_readl(xhci, &xhci->op_regs->command);
  759. temp &= ~CMD_EIE;
  760. xhci_writel(xhci, temp, &xhci->op_regs->command);
  761. port_index = max_ports;
  762. while (port_index--) {
  763. /* Check whether need resume ports. If needed
  764. resume port and disable remote wakeup */
  765. u32 temp;
  766. int slot_id;
  767. temp = xhci_readl(xhci, port_array[port_index]);
  768. if (DEV_SUPERSPEED(temp))
  769. temp &= ~(PORT_RWC_BITS | PORT_CEC | PORT_WAKE_BITS);
  770. else
  771. temp &= ~(PORT_RWC_BITS | PORT_WAKE_BITS);
  772. if (test_bit(port_index, &bus_state->bus_suspended) &&
  773. (temp & PORT_PLS_MASK)) {
  774. if (DEV_SUPERSPEED(temp)) {
  775. temp = xhci_port_state_to_neutral(temp);
  776. temp &= ~PORT_PLS_MASK;
  777. temp |= PORT_LINK_STROBE | XDEV_U0;
  778. xhci_writel(xhci, temp, port_array[port_index]);
  779. } else {
  780. temp = xhci_port_state_to_neutral(temp);
  781. temp &= ~PORT_PLS_MASK;
  782. temp |= PORT_LINK_STROBE | XDEV_RESUME;
  783. xhci_writel(xhci, temp, port_array[port_index]);
  784. spin_unlock_irqrestore(&xhci->lock, flags);
  785. msleep(20);
  786. spin_lock_irqsave(&xhci->lock, flags);
  787. temp = xhci_readl(xhci, port_array[port_index]);
  788. temp = xhci_port_state_to_neutral(temp);
  789. temp &= ~PORT_PLS_MASK;
  790. temp |= PORT_LINK_STROBE | XDEV_U0;
  791. xhci_writel(xhci, temp, port_array[port_index]);
  792. }
  793. slot_id = xhci_find_slot_id_by_port(hcd,
  794. xhci, port_index + 1);
  795. if (slot_id)
  796. xhci_ring_device(xhci, slot_id);
  797. } else
  798. xhci_writel(xhci, temp, port_array[port_index]);
  799. if (DEV_HIGHSPEED(temp)) {
  800. /* disable remote wake up for USB 2.0 */
  801. u32 __iomem *addr;
  802. u32 tmp;
  803. /* Add one to the port status register address to get
  804. * the port power control register address.
  805. */
  806. addr = port_array[port_index] + 1;
  807. tmp = xhci_readl(xhci, addr);
  808. tmp &= ~PORT_RWE;
  809. xhci_writel(xhci, tmp, addr);
  810. }
  811. }
  812. (void) xhci_readl(xhci, &xhci->op_regs->command);
  813. bus_state->next_statechange = jiffies + msecs_to_jiffies(5);
  814. /* re-enable irqs */
  815. temp = xhci_readl(xhci, &xhci->op_regs->command);
  816. temp |= CMD_EIE;
  817. xhci_writel(xhci, temp, &xhci->op_regs->command);
  818. temp = xhci_readl(xhci, &xhci->op_regs->command);
  819. spin_unlock_irqrestore(&xhci->lock, flags);
  820. return 0;
  821. }
  822. #endif /* CONFIG_PM */