fsl_udc_core.c 65 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483
  1. /*
  2. * Copyright (C) 2004-2007 Freescale Semicondutor, Inc. All rights reserved.
  3. *
  4. * Author: Li Yang <leoli@freescale.com>
  5. * Jiang Bo <tanya.jiang@freescale.com>
  6. *
  7. * Description:
  8. * Freescale high-speed USB SOC DR module device controller driver.
  9. * This can be found on MPC8349E/MPC8313E cpus.
  10. * The driver is previously named as mpc_udc. Based on bare board
  11. * code from Dave Liu and Shlomi Gridish.
  12. *
  13. * This program is free software; you can redistribute it and/or modify it
  14. * under the terms of the GNU General Public License as published by the
  15. * Free Software Foundation; either version 2 of the License, or (at your
  16. * option) any later version.
  17. */
  18. #undef VERBOSE
  19. #include <linux/module.h>
  20. #include <linux/kernel.h>
  21. #include <linux/ioport.h>
  22. #include <linux/types.h>
  23. #include <linux/errno.h>
  24. #include <linux/slab.h>
  25. #include <linux/init.h>
  26. #include <linux/list.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/proc_fs.h>
  29. #include <linux/mm.h>
  30. #include <linux/moduleparam.h>
  31. #include <linux/device.h>
  32. #include <linux/usb/ch9.h>
  33. #include <linux/usb/gadget.h>
  34. #include <linux/usb/otg.h>
  35. #include <linux/dma-mapping.h>
  36. #include <linux/platform_device.h>
  37. #include <linux/fsl_devices.h>
  38. #include <linux/dmapool.h>
  39. #include <linux/delay.h>
  40. #include <asm/byteorder.h>
  41. #include <asm/io.h>
  42. #include <asm/system.h>
  43. #include <asm/unaligned.h>
  44. #include <asm/dma.h>
  45. #include "fsl_usb2_udc.h"
  46. #define DRIVER_DESC "Freescale High-Speed USB SOC Device Controller driver"
  47. #define DRIVER_AUTHOR "Li Yang/Jiang Bo"
  48. #define DRIVER_VERSION "Apr 20, 2007"
  49. #define DMA_ADDR_INVALID (~(dma_addr_t)0)
  50. static const char driver_name[] = "fsl-usb2-udc";
  51. static const char driver_desc[] = DRIVER_DESC;
  52. static struct usb_dr_device *dr_regs;
  53. #ifndef CONFIG_ARCH_MXC
  54. static struct usb_sys_interface *usb_sys_regs;
  55. #endif
  56. /* it is initialized in probe() */
  57. static struct fsl_udc *udc_controller = NULL;
  58. static const struct usb_endpoint_descriptor
  59. fsl_ep0_desc = {
  60. .bLength = USB_DT_ENDPOINT_SIZE,
  61. .bDescriptorType = USB_DT_ENDPOINT,
  62. .bEndpointAddress = 0,
  63. .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
  64. .wMaxPacketSize = USB_MAX_CTRL_PAYLOAD,
  65. };
  66. static void fsl_ep_fifo_flush(struct usb_ep *_ep);
  67. #ifdef CONFIG_PPC32
  68. #define fsl_readl(addr) in_le32(addr)
  69. #define fsl_writel(val32, addr) out_le32(addr, val32)
  70. #else
  71. #define fsl_readl(addr) readl(addr)
  72. #define fsl_writel(val32, addr) writel(val32, addr)
  73. #endif
  74. /********************************************************************
  75. * Internal Used Function
  76. ********************************************************************/
  77. /*-----------------------------------------------------------------
  78. * done() - retire a request; caller blocked irqs
  79. * @status : request status to be set, only works when
  80. * request is still in progress.
  81. *--------------------------------------------------------------*/
  82. static void done(struct fsl_ep *ep, struct fsl_req *req, int status)
  83. {
  84. struct fsl_udc *udc = NULL;
  85. unsigned char stopped = ep->stopped;
  86. struct ep_td_struct *curr_td, *next_td;
  87. int j;
  88. udc = (struct fsl_udc *)ep->udc;
  89. /* Removed the req from fsl_ep->queue */
  90. list_del_init(&req->queue);
  91. /* req.status should be set as -EINPROGRESS in ep_queue() */
  92. if (req->req.status == -EINPROGRESS)
  93. req->req.status = status;
  94. else
  95. status = req->req.status;
  96. /* Free dtd for the request */
  97. next_td = req->head;
  98. for (j = 0; j < req->dtd_count; j++) {
  99. curr_td = next_td;
  100. if (j != req->dtd_count - 1) {
  101. next_td = curr_td->next_td_virt;
  102. }
  103. dma_pool_free(udc->td_pool, curr_td, curr_td->td_dma);
  104. }
  105. if (req->mapped) {
  106. dma_unmap_single(ep->udc->gadget.dev.parent,
  107. req->req.dma, req->req.length,
  108. ep_is_in(ep)
  109. ? DMA_TO_DEVICE
  110. : DMA_FROM_DEVICE);
  111. req->req.dma = DMA_ADDR_INVALID;
  112. req->mapped = 0;
  113. } else
  114. dma_sync_single_for_cpu(ep->udc->gadget.dev.parent,
  115. req->req.dma, req->req.length,
  116. ep_is_in(ep)
  117. ? DMA_TO_DEVICE
  118. : DMA_FROM_DEVICE);
  119. if (status && (status != -ESHUTDOWN))
  120. VDBG("complete %s req %p stat %d len %u/%u",
  121. ep->ep.name, &req->req, status,
  122. req->req.actual, req->req.length);
  123. ep->stopped = 1;
  124. spin_unlock(&ep->udc->lock);
  125. /* complete() is from gadget layer,
  126. * eg fsg->bulk_in_complete() */
  127. if (req->req.complete)
  128. req->req.complete(&ep->ep, &req->req);
  129. spin_lock(&ep->udc->lock);
  130. ep->stopped = stopped;
  131. }
  132. /*-----------------------------------------------------------------
  133. * nuke(): delete all requests related to this ep
  134. * called with spinlock held
  135. *--------------------------------------------------------------*/
  136. static void nuke(struct fsl_ep *ep, int status)
  137. {
  138. ep->stopped = 1;
  139. /* Flush fifo */
  140. fsl_ep_fifo_flush(&ep->ep);
  141. /* Whether this eq has request linked */
  142. while (!list_empty(&ep->queue)) {
  143. struct fsl_req *req = NULL;
  144. req = list_entry(ep->queue.next, struct fsl_req, queue);
  145. done(ep, req, status);
  146. }
  147. }
  148. /*------------------------------------------------------------------
  149. Internal Hardware related function
  150. ------------------------------------------------------------------*/
  151. static int dr_controller_setup(struct fsl_udc *udc)
  152. {
  153. unsigned int tmp, portctrl;
  154. #ifndef CONFIG_ARCH_MXC
  155. unsigned int ctrl;
  156. #endif
  157. unsigned long timeout;
  158. #define FSL_UDC_RESET_TIMEOUT 1000
  159. /* Config PHY interface */
  160. portctrl = fsl_readl(&dr_regs->portsc1);
  161. portctrl &= ~(PORTSCX_PHY_TYPE_SEL | PORTSCX_PORT_WIDTH);
  162. switch (udc->phy_mode) {
  163. case FSL_USB2_PHY_ULPI:
  164. portctrl |= PORTSCX_PTS_ULPI;
  165. break;
  166. case FSL_USB2_PHY_UTMI_WIDE:
  167. portctrl |= PORTSCX_PTW_16BIT;
  168. /* fall through */
  169. case FSL_USB2_PHY_UTMI:
  170. portctrl |= PORTSCX_PTS_UTMI;
  171. break;
  172. case FSL_USB2_PHY_SERIAL:
  173. portctrl |= PORTSCX_PTS_FSLS;
  174. break;
  175. default:
  176. return -EINVAL;
  177. }
  178. fsl_writel(portctrl, &dr_regs->portsc1);
  179. /* Stop and reset the usb controller */
  180. tmp = fsl_readl(&dr_regs->usbcmd);
  181. tmp &= ~USB_CMD_RUN_STOP;
  182. fsl_writel(tmp, &dr_regs->usbcmd);
  183. tmp = fsl_readl(&dr_regs->usbcmd);
  184. tmp |= USB_CMD_CTRL_RESET;
  185. fsl_writel(tmp, &dr_regs->usbcmd);
  186. /* Wait for reset to complete */
  187. timeout = jiffies + FSL_UDC_RESET_TIMEOUT;
  188. while (fsl_readl(&dr_regs->usbcmd) & USB_CMD_CTRL_RESET) {
  189. if (time_after(jiffies, timeout)) {
  190. ERR("udc reset timeout!\n");
  191. return -ETIMEDOUT;
  192. }
  193. cpu_relax();
  194. }
  195. /* Set the controller as device mode */
  196. tmp = fsl_readl(&dr_regs->usbmode);
  197. tmp |= USB_MODE_CTRL_MODE_DEVICE;
  198. /* Disable Setup Lockout */
  199. tmp |= USB_MODE_SETUP_LOCK_OFF;
  200. fsl_writel(tmp, &dr_regs->usbmode);
  201. /* Clear the setup status */
  202. fsl_writel(0, &dr_regs->usbsts);
  203. tmp = udc->ep_qh_dma;
  204. tmp &= USB_EP_LIST_ADDRESS_MASK;
  205. fsl_writel(tmp, &dr_regs->endpointlistaddr);
  206. VDBG("vir[qh_base] is %p phy[qh_base] is 0x%8x reg is 0x%8x",
  207. udc->ep_qh, (int)tmp,
  208. fsl_readl(&dr_regs->endpointlistaddr));
  209. /* Config control enable i/o output, cpu endian register */
  210. #ifndef CONFIG_ARCH_MXC
  211. ctrl = __raw_readl(&usb_sys_regs->control);
  212. ctrl |= USB_CTRL_IOENB;
  213. __raw_writel(ctrl, &usb_sys_regs->control);
  214. #endif
  215. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  216. /* Turn on cache snooping hardware, since some PowerPC platforms
  217. * wholly rely on hardware to deal with cache coherent. */
  218. /* Setup Snooping for all the 4GB space */
  219. tmp = SNOOP_SIZE_2GB; /* starts from 0x0, size 2G */
  220. __raw_writel(tmp, &usb_sys_regs->snoop1);
  221. tmp |= 0x80000000; /* starts from 0x8000000, size 2G */
  222. __raw_writel(tmp, &usb_sys_regs->snoop2);
  223. #endif
  224. return 0;
  225. }
  226. /* Enable DR irq and set controller to run state */
  227. static void dr_controller_run(struct fsl_udc *udc)
  228. {
  229. u32 temp;
  230. /* Enable DR irq reg */
  231. temp = USB_INTR_INT_EN | USB_INTR_ERR_INT_EN
  232. | USB_INTR_PTC_DETECT_EN | USB_INTR_RESET_EN
  233. | USB_INTR_DEVICE_SUSPEND | USB_INTR_SYS_ERR_EN;
  234. fsl_writel(temp, &dr_regs->usbintr);
  235. /* Clear stopped bit */
  236. udc->stopped = 0;
  237. /* Set the controller as device mode */
  238. temp = fsl_readl(&dr_regs->usbmode);
  239. temp |= USB_MODE_CTRL_MODE_DEVICE;
  240. fsl_writel(temp, &dr_regs->usbmode);
  241. /* Set controller to Run */
  242. temp = fsl_readl(&dr_regs->usbcmd);
  243. temp |= USB_CMD_RUN_STOP;
  244. fsl_writel(temp, &dr_regs->usbcmd);
  245. }
  246. static void dr_controller_stop(struct fsl_udc *udc)
  247. {
  248. unsigned int tmp;
  249. /* disable all INTR */
  250. fsl_writel(0, &dr_regs->usbintr);
  251. /* Set stopped bit for isr */
  252. udc->stopped = 1;
  253. /* disable IO output */
  254. /* usb_sys_regs->control = 0; */
  255. /* set controller to Stop */
  256. tmp = fsl_readl(&dr_regs->usbcmd);
  257. tmp &= ~USB_CMD_RUN_STOP;
  258. fsl_writel(tmp, &dr_regs->usbcmd);
  259. }
  260. static void dr_ep_setup(unsigned char ep_num, unsigned char dir,
  261. unsigned char ep_type)
  262. {
  263. unsigned int tmp_epctrl = 0;
  264. tmp_epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  265. if (dir) {
  266. if (ep_num)
  267. tmp_epctrl |= EPCTRL_TX_DATA_TOGGLE_RST;
  268. tmp_epctrl |= EPCTRL_TX_ENABLE;
  269. tmp_epctrl |= ((unsigned int)(ep_type)
  270. << EPCTRL_TX_EP_TYPE_SHIFT);
  271. } else {
  272. if (ep_num)
  273. tmp_epctrl |= EPCTRL_RX_DATA_TOGGLE_RST;
  274. tmp_epctrl |= EPCTRL_RX_ENABLE;
  275. tmp_epctrl |= ((unsigned int)(ep_type)
  276. << EPCTRL_RX_EP_TYPE_SHIFT);
  277. }
  278. fsl_writel(tmp_epctrl, &dr_regs->endptctrl[ep_num]);
  279. }
  280. static void
  281. dr_ep_change_stall(unsigned char ep_num, unsigned char dir, int value)
  282. {
  283. u32 tmp_epctrl = 0;
  284. tmp_epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  285. if (value) {
  286. /* set the stall bit */
  287. if (dir)
  288. tmp_epctrl |= EPCTRL_TX_EP_STALL;
  289. else
  290. tmp_epctrl |= EPCTRL_RX_EP_STALL;
  291. } else {
  292. /* clear the stall bit and reset data toggle */
  293. if (dir) {
  294. tmp_epctrl &= ~EPCTRL_TX_EP_STALL;
  295. tmp_epctrl |= EPCTRL_TX_DATA_TOGGLE_RST;
  296. } else {
  297. tmp_epctrl &= ~EPCTRL_RX_EP_STALL;
  298. tmp_epctrl |= EPCTRL_RX_DATA_TOGGLE_RST;
  299. }
  300. }
  301. fsl_writel(tmp_epctrl, &dr_regs->endptctrl[ep_num]);
  302. }
  303. /* Get stall status of a specific ep
  304. Return: 0: not stalled; 1:stalled */
  305. static int dr_ep_get_stall(unsigned char ep_num, unsigned char dir)
  306. {
  307. u32 epctrl;
  308. epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  309. if (dir)
  310. return (epctrl & EPCTRL_TX_EP_STALL) ? 1 : 0;
  311. else
  312. return (epctrl & EPCTRL_RX_EP_STALL) ? 1 : 0;
  313. }
  314. /********************************************************************
  315. Internal Structure Build up functions
  316. ********************************************************************/
  317. /*------------------------------------------------------------------
  318. * struct_ep_qh_setup(): set the Endpoint Capabilites field of QH
  319. * @zlt: Zero Length Termination Select (1: disable; 0: enable)
  320. * @mult: Mult field
  321. ------------------------------------------------------------------*/
  322. static void struct_ep_qh_setup(struct fsl_udc *udc, unsigned char ep_num,
  323. unsigned char dir, unsigned char ep_type,
  324. unsigned int max_pkt_len,
  325. unsigned int zlt, unsigned char mult)
  326. {
  327. struct ep_queue_head *p_QH = &udc->ep_qh[2 * ep_num + dir];
  328. unsigned int tmp = 0;
  329. /* set the Endpoint Capabilites in QH */
  330. switch (ep_type) {
  331. case USB_ENDPOINT_XFER_CONTROL:
  332. /* Interrupt On Setup (IOS). for control ep */
  333. tmp = (max_pkt_len << EP_QUEUE_HEAD_MAX_PKT_LEN_POS)
  334. | EP_QUEUE_HEAD_IOS;
  335. break;
  336. case USB_ENDPOINT_XFER_ISOC:
  337. tmp = (max_pkt_len << EP_QUEUE_HEAD_MAX_PKT_LEN_POS)
  338. | (mult << EP_QUEUE_HEAD_MULT_POS);
  339. break;
  340. case USB_ENDPOINT_XFER_BULK:
  341. case USB_ENDPOINT_XFER_INT:
  342. tmp = max_pkt_len << EP_QUEUE_HEAD_MAX_PKT_LEN_POS;
  343. break;
  344. default:
  345. VDBG("error ep type is %d", ep_type);
  346. return;
  347. }
  348. if (zlt)
  349. tmp |= EP_QUEUE_HEAD_ZLT_SEL;
  350. p_QH->max_pkt_length = cpu_to_le32(tmp);
  351. p_QH->next_dtd_ptr = 1;
  352. p_QH->size_ioc_int_sts = 0;
  353. }
  354. /* Setup qh structure and ep register for ep0. */
  355. static void ep0_setup(struct fsl_udc *udc)
  356. {
  357. /* the intialization of an ep includes: fields in QH, Regs,
  358. * fsl_ep struct */
  359. struct_ep_qh_setup(udc, 0, USB_RECV, USB_ENDPOINT_XFER_CONTROL,
  360. USB_MAX_CTRL_PAYLOAD, 0, 0);
  361. struct_ep_qh_setup(udc, 0, USB_SEND, USB_ENDPOINT_XFER_CONTROL,
  362. USB_MAX_CTRL_PAYLOAD, 0, 0);
  363. dr_ep_setup(0, USB_RECV, USB_ENDPOINT_XFER_CONTROL);
  364. dr_ep_setup(0, USB_SEND, USB_ENDPOINT_XFER_CONTROL);
  365. return;
  366. }
  367. /***********************************************************************
  368. Endpoint Management Functions
  369. ***********************************************************************/
  370. /*-------------------------------------------------------------------------
  371. * when configurations are set, or when interface settings change
  372. * for example the do_set_interface() in gadget layer,
  373. * the driver will enable or disable the relevant endpoints
  374. * ep0 doesn't use this routine. It is always enabled.
  375. -------------------------------------------------------------------------*/
  376. static int fsl_ep_enable(struct usb_ep *_ep,
  377. const struct usb_endpoint_descriptor *desc)
  378. {
  379. struct fsl_udc *udc = NULL;
  380. struct fsl_ep *ep = NULL;
  381. unsigned short max = 0;
  382. unsigned char mult = 0, zlt;
  383. int retval = -EINVAL;
  384. unsigned long flags = 0;
  385. ep = container_of(_ep, struct fsl_ep, ep);
  386. /* catch various bogus parameters */
  387. if (!_ep || !desc || ep->desc
  388. || (desc->bDescriptorType != USB_DT_ENDPOINT))
  389. return -EINVAL;
  390. udc = ep->udc;
  391. if (!udc->driver || (udc->gadget.speed == USB_SPEED_UNKNOWN))
  392. return -ESHUTDOWN;
  393. max = le16_to_cpu(desc->wMaxPacketSize);
  394. /* Disable automatic zlp generation. Driver is reponsible to indicate
  395. * explicitly through req->req.zero. This is needed to enable multi-td
  396. * request. */
  397. zlt = 1;
  398. /* Assume the max packet size from gadget is always correct */
  399. switch (desc->bmAttributes & 0x03) {
  400. case USB_ENDPOINT_XFER_CONTROL:
  401. case USB_ENDPOINT_XFER_BULK:
  402. case USB_ENDPOINT_XFER_INT:
  403. /* mult = 0. Execute N Transactions as demonstrated by
  404. * the USB variable length packet protocol where N is
  405. * computed using the Maximum Packet Length (dQH) and
  406. * the Total Bytes field (dTD) */
  407. mult = 0;
  408. break;
  409. case USB_ENDPOINT_XFER_ISOC:
  410. /* Calculate transactions needed for high bandwidth iso */
  411. mult = (unsigned char)(1 + ((max >> 11) & 0x03));
  412. max = max & 0x7ff; /* bit 0~10 */
  413. /* 3 transactions at most */
  414. if (mult > 3)
  415. goto en_done;
  416. break;
  417. default:
  418. goto en_done;
  419. }
  420. spin_lock_irqsave(&udc->lock, flags);
  421. ep->ep.maxpacket = max;
  422. ep->desc = desc;
  423. ep->stopped = 0;
  424. /* Controller related setup */
  425. /* Init EPx Queue Head (Ep Capabilites field in QH
  426. * according to max, zlt, mult) */
  427. struct_ep_qh_setup(udc, (unsigned char) ep_index(ep),
  428. (unsigned char) ((desc->bEndpointAddress & USB_DIR_IN)
  429. ? USB_SEND : USB_RECV),
  430. (unsigned char) (desc->bmAttributes
  431. & USB_ENDPOINT_XFERTYPE_MASK),
  432. max, zlt, mult);
  433. /* Init endpoint ctrl register */
  434. dr_ep_setup((unsigned char) ep_index(ep),
  435. (unsigned char) ((desc->bEndpointAddress & USB_DIR_IN)
  436. ? USB_SEND : USB_RECV),
  437. (unsigned char) (desc->bmAttributes
  438. & USB_ENDPOINT_XFERTYPE_MASK));
  439. spin_unlock_irqrestore(&udc->lock, flags);
  440. retval = 0;
  441. VDBG("enabled %s (ep%d%s) maxpacket %d",ep->ep.name,
  442. ep->desc->bEndpointAddress & 0x0f,
  443. (desc->bEndpointAddress & USB_DIR_IN)
  444. ? "in" : "out", max);
  445. en_done:
  446. return retval;
  447. }
  448. /*---------------------------------------------------------------------
  449. * @ep : the ep being unconfigured. May not be ep0
  450. * Any pending and uncomplete req will complete with status (-ESHUTDOWN)
  451. *---------------------------------------------------------------------*/
  452. static int fsl_ep_disable(struct usb_ep *_ep)
  453. {
  454. struct fsl_udc *udc = NULL;
  455. struct fsl_ep *ep = NULL;
  456. unsigned long flags = 0;
  457. u32 epctrl;
  458. int ep_num;
  459. ep = container_of(_ep, struct fsl_ep, ep);
  460. if (!_ep || !ep->desc) {
  461. VDBG("%s not enabled", _ep ? ep->ep.name : NULL);
  462. return -EINVAL;
  463. }
  464. /* disable ep on controller */
  465. ep_num = ep_index(ep);
  466. epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  467. if (ep_is_in(ep))
  468. epctrl &= ~EPCTRL_TX_ENABLE;
  469. else
  470. epctrl &= ~EPCTRL_RX_ENABLE;
  471. fsl_writel(epctrl, &dr_regs->endptctrl[ep_num]);
  472. udc = (struct fsl_udc *)ep->udc;
  473. spin_lock_irqsave(&udc->lock, flags);
  474. /* nuke all pending requests (does flush) */
  475. nuke(ep, -ESHUTDOWN);
  476. ep->desc = NULL;
  477. ep->stopped = 1;
  478. spin_unlock_irqrestore(&udc->lock, flags);
  479. VDBG("disabled %s OK", _ep->name);
  480. return 0;
  481. }
  482. /*---------------------------------------------------------------------
  483. * allocate a request object used by this endpoint
  484. * the main operation is to insert the req->queue to the eq->queue
  485. * Returns the request, or null if one could not be allocated
  486. *---------------------------------------------------------------------*/
  487. static struct usb_request *
  488. fsl_alloc_request(struct usb_ep *_ep, gfp_t gfp_flags)
  489. {
  490. struct fsl_req *req = NULL;
  491. req = kzalloc(sizeof *req, gfp_flags);
  492. if (!req)
  493. return NULL;
  494. req->req.dma = DMA_ADDR_INVALID;
  495. INIT_LIST_HEAD(&req->queue);
  496. return &req->req;
  497. }
  498. static void fsl_free_request(struct usb_ep *_ep, struct usb_request *_req)
  499. {
  500. struct fsl_req *req = NULL;
  501. req = container_of(_req, struct fsl_req, req);
  502. if (_req)
  503. kfree(req);
  504. }
  505. /*-------------------------------------------------------------------------*/
  506. static void fsl_queue_td(struct fsl_ep *ep, struct fsl_req *req)
  507. {
  508. int i = ep_index(ep) * 2 + ep_is_in(ep);
  509. u32 temp, bitmask, tmp_stat;
  510. struct ep_queue_head *dQH = &ep->udc->ep_qh[i];
  511. /* VDBG("QH addr Register 0x%8x", dr_regs->endpointlistaddr);
  512. VDBG("ep_qh[%d] addr is 0x%8x", i, (u32)&(ep->udc->ep_qh[i])); */
  513. bitmask = ep_is_in(ep)
  514. ? (1 << (ep_index(ep) + 16))
  515. : (1 << (ep_index(ep)));
  516. /* check if the pipe is empty */
  517. if (!(list_empty(&ep->queue))) {
  518. /* Add td to the end */
  519. struct fsl_req *lastreq;
  520. lastreq = list_entry(ep->queue.prev, struct fsl_req, queue);
  521. lastreq->tail->next_td_ptr =
  522. cpu_to_le32(req->head->td_dma & DTD_ADDR_MASK);
  523. /* Read prime bit, if 1 goto done */
  524. if (fsl_readl(&dr_regs->endpointprime) & bitmask)
  525. goto out;
  526. do {
  527. /* Set ATDTW bit in USBCMD */
  528. temp = fsl_readl(&dr_regs->usbcmd);
  529. fsl_writel(temp | USB_CMD_ATDTW, &dr_regs->usbcmd);
  530. /* Read correct status bit */
  531. tmp_stat = fsl_readl(&dr_regs->endptstatus) & bitmask;
  532. } while (!(fsl_readl(&dr_regs->usbcmd) & USB_CMD_ATDTW));
  533. /* Write ATDTW bit to 0 */
  534. temp = fsl_readl(&dr_regs->usbcmd);
  535. fsl_writel(temp & ~USB_CMD_ATDTW, &dr_regs->usbcmd);
  536. if (tmp_stat)
  537. goto out;
  538. }
  539. /* Write dQH next pointer and terminate bit to 0 */
  540. temp = req->head->td_dma & EP_QUEUE_HEAD_NEXT_POINTER_MASK;
  541. dQH->next_dtd_ptr = cpu_to_le32(temp);
  542. /* Clear active and halt bit */
  543. temp = cpu_to_le32(~(EP_QUEUE_HEAD_STATUS_ACTIVE
  544. | EP_QUEUE_HEAD_STATUS_HALT));
  545. dQH->size_ioc_int_sts &= temp;
  546. /* Ensure that updates to the QH will occure before priming. */
  547. wmb();
  548. /* Prime endpoint by writing 1 to ENDPTPRIME */
  549. temp = ep_is_in(ep)
  550. ? (1 << (ep_index(ep) + 16))
  551. : (1 << (ep_index(ep)));
  552. fsl_writel(temp, &dr_regs->endpointprime);
  553. out:
  554. return;
  555. }
  556. /* Fill in the dTD structure
  557. * @req: request that the transfer belongs to
  558. * @length: return actually data length of the dTD
  559. * @dma: return dma address of the dTD
  560. * @is_last: return flag if it is the last dTD of the request
  561. * return: pointer to the built dTD */
  562. static struct ep_td_struct *fsl_build_dtd(struct fsl_req *req, unsigned *length,
  563. dma_addr_t *dma, int *is_last)
  564. {
  565. u32 swap_temp;
  566. struct ep_td_struct *dtd;
  567. /* how big will this transfer be? */
  568. *length = min(req->req.length - req->req.actual,
  569. (unsigned)EP_MAX_LENGTH_TRANSFER);
  570. dtd = dma_pool_alloc(udc_controller->td_pool, GFP_KERNEL, dma);
  571. if (dtd == NULL)
  572. return dtd;
  573. dtd->td_dma = *dma;
  574. /* Clear reserved field */
  575. swap_temp = cpu_to_le32(dtd->size_ioc_sts);
  576. swap_temp &= ~DTD_RESERVED_FIELDS;
  577. dtd->size_ioc_sts = cpu_to_le32(swap_temp);
  578. /* Init all of buffer page pointers */
  579. swap_temp = (u32) (req->req.dma + req->req.actual);
  580. dtd->buff_ptr0 = cpu_to_le32(swap_temp);
  581. dtd->buff_ptr1 = cpu_to_le32(swap_temp + 0x1000);
  582. dtd->buff_ptr2 = cpu_to_le32(swap_temp + 0x2000);
  583. dtd->buff_ptr3 = cpu_to_le32(swap_temp + 0x3000);
  584. dtd->buff_ptr4 = cpu_to_le32(swap_temp + 0x4000);
  585. req->req.actual += *length;
  586. /* zlp is needed if req->req.zero is set */
  587. if (req->req.zero) {
  588. if (*length == 0 || (*length % req->ep->ep.maxpacket) != 0)
  589. *is_last = 1;
  590. else
  591. *is_last = 0;
  592. } else if (req->req.length == req->req.actual)
  593. *is_last = 1;
  594. else
  595. *is_last = 0;
  596. if ((*is_last) == 0)
  597. VDBG("multi-dtd request!");
  598. /* Fill in the transfer size; set active bit */
  599. swap_temp = ((*length << DTD_LENGTH_BIT_POS) | DTD_STATUS_ACTIVE);
  600. /* Enable interrupt for the last dtd of a request */
  601. if (*is_last && !req->req.no_interrupt)
  602. swap_temp |= DTD_IOC;
  603. dtd->size_ioc_sts = cpu_to_le32(swap_temp);
  604. mb();
  605. VDBG("length = %d address= 0x%x", *length, (int)*dma);
  606. return dtd;
  607. }
  608. /* Generate dtd chain for a request */
  609. static int fsl_req_to_dtd(struct fsl_req *req)
  610. {
  611. unsigned count;
  612. int is_last;
  613. int is_first =1;
  614. struct ep_td_struct *last_dtd = NULL, *dtd;
  615. dma_addr_t dma;
  616. do {
  617. dtd = fsl_build_dtd(req, &count, &dma, &is_last);
  618. if (dtd == NULL)
  619. return -ENOMEM;
  620. if (is_first) {
  621. is_first = 0;
  622. req->head = dtd;
  623. } else {
  624. last_dtd->next_td_ptr = cpu_to_le32(dma);
  625. last_dtd->next_td_virt = dtd;
  626. }
  627. last_dtd = dtd;
  628. req->dtd_count++;
  629. } while (!is_last);
  630. dtd->next_td_ptr = cpu_to_le32(DTD_NEXT_TERMINATE);
  631. req->tail = dtd;
  632. return 0;
  633. }
  634. /* queues (submits) an I/O request to an endpoint */
  635. static int
  636. fsl_ep_queue(struct usb_ep *_ep, struct usb_request *_req, gfp_t gfp_flags)
  637. {
  638. struct fsl_ep *ep = container_of(_ep, struct fsl_ep, ep);
  639. struct fsl_req *req = container_of(_req, struct fsl_req, req);
  640. struct fsl_udc *udc;
  641. unsigned long flags;
  642. /* catch various bogus parameters */
  643. if (!_req || !req->req.complete || !req->req.buf
  644. || !list_empty(&req->queue)) {
  645. VDBG("%s, bad params", __func__);
  646. return -EINVAL;
  647. }
  648. if (unlikely(!_ep || !ep->desc)) {
  649. VDBG("%s, bad ep", __func__);
  650. return -EINVAL;
  651. }
  652. if (ep->desc->bmAttributes == USB_ENDPOINT_XFER_ISOC) {
  653. if (req->req.length > ep->ep.maxpacket)
  654. return -EMSGSIZE;
  655. }
  656. udc = ep->udc;
  657. if (!udc->driver || udc->gadget.speed == USB_SPEED_UNKNOWN)
  658. return -ESHUTDOWN;
  659. req->ep = ep;
  660. /* map virtual address to hardware */
  661. if (req->req.dma == DMA_ADDR_INVALID) {
  662. req->req.dma = dma_map_single(ep->udc->gadget.dev.parent,
  663. req->req.buf,
  664. req->req.length, ep_is_in(ep)
  665. ? DMA_TO_DEVICE
  666. : DMA_FROM_DEVICE);
  667. req->mapped = 1;
  668. } else {
  669. dma_sync_single_for_device(ep->udc->gadget.dev.parent,
  670. req->req.dma, req->req.length,
  671. ep_is_in(ep)
  672. ? DMA_TO_DEVICE
  673. : DMA_FROM_DEVICE);
  674. req->mapped = 0;
  675. }
  676. req->req.status = -EINPROGRESS;
  677. req->req.actual = 0;
  678. req->dtd_count = 0;
  679. spin_lock_irqsave(&udc->lock, flags);
  680. /* build dtds and push them to device queue */
  681. if (!fsl_req_to_dtd(req)) {
  682. fsl_queue_td(ep, req);
  683. } else {
  684. spin_unlock_irqrestore(&udc->lock, flags);
  685. return -ENOMEM;
  686. }
  687. /* Update ep0 state */
  688. if ((ep_index(ep) == 0))
  689. udc->ep0_state = DATA_STATE_XMIT;
  690. /* irq handler advances the queue */
  691. if (req != NULL)
  692. list_add_tail(&req->queue, &ep->queue);
  693. spin_unlock_irqrestore(&udc->lock, flags);
  694. return 0;
  695. }
  696. /* dequeues (cancels, unlinks) an I/O request from an endpoint */
  697. static int fsl_ep_dequeue(struct usb_ep *_ep, struct usb_request *_req)
  698. {
  699. struct fsl_ep *ep = container_of(_ep, struct fsl_ep, ep);
  700. struct fsl_req *req;
  701. unsigned long flags;
  702. int ep_num, stopped, ret = 0;
  703. u32 epctrl;
  704. if (!_ep || !_req)
  705. return -EINVAL;
  706. spin_lock_irqsave(&ep->udc->lock, flags);
  707. stopped = ep->stopped;
  708. /* Stop the ep before we deal with the queue */
  709. ep->stopped = 1;
  710. ep_num = ep_index(ep);
  711. epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  712. if (ep_is_in(ep))
  713. epctrl &= ~EPCTRL_TX_ENABLE;
  714. else
  715. epctrl &= ~EPCTRL_RX_ENABLE;
  716. fsl_writel(epctrl, &dr_regs->endptctrl[ep_num]);
  717. /* make sure it's actually queued on this endpoint */
  718. list_for_each_entry(req, &ep->queue, queue) {
  719. if (&req->req == _req)
  720. break;
  721. }
  722. if (&req->req != _req) {
  723. ret = -EINVAL;
  724. goto out;
  725. }
  726. /* The request is in progress, or completed but not dequeued */
  727. if (ep->queue.next == &req->queue) {
  728. _req->status = -ECONNRESET;
  729. fsl_ep_fifo_flush(_ep); /* flush current transfer */
  730. /* The request isn't the last request in this ep queue */
  731. if (req->queue.next != &ep->queue) {
  732. struct ep_queue_head *qh;
  733. struct fsl_req *next_req;
  734. qh = ep->qh;
  735. next_req = list_entry(req->queue.next, struct fsl_req,
  736. queue);
  737. /* Point the QH to the first TD of next request */
  738. fsl_writel((u32) next_req->head, &qh->curr_dtd_ptr);
  739. }
  740. /* The request hasn't been processed, patch up the TD chain */
  741. } else {
  742. struct fsl_req *prev_req;
  743. prev_req = list_entry(req->queue.prev, struct fsl_req, queue);
  744. fsl_writel(fsl_readl(&req->tail->next_td_ptr),
  745. &prev_req->tail->next_td_ptr);
  746. }
  747. done(ep, req, -ECONNRESET);
  748. /* Enable EP */
  749. out: epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  750. if (ep_is_in(ep))
  751. epctrl |= EPCTRL_TX_ENABLE;
  752. else
  753. epctrl |= EPCTRL_RX_ENABLE;
  754. fsl_writel(epctrl, &dr_regs->endptctrl[ep_num]);
  755. ep->stopped = stopped;
  756. spin_unlock_irqrestore(&ep->udc->lock, flags);
  757. return ret;
  758. }
  759. /*-------------------------------------------------------------------------*/
  760. /*-----------------------------------------------------------------
  761. * modify the endpoint halt feature
  762. * @ep: the non-isochronous endpoint being stalled
  763. * @value: 1--set halt 0--clear halt
  764. * Returns zero, or a negative error code.
  765. *----------------------------------------------------------------*/
  766. static int fsl_ep_set_halt(struct usb_ep *_ep, int value)
  767. {
  768. struct fsl_ep *ep = NULL;
  769. unsigned long flags = 0;
  770. int status = -EOPNOTSUPP; /* operation not supported */
  771. unsigned char ep_dir = 0, ep_num = 0;
  772. struct fsl_udc *udc = NULL;
  773. ep = container_of(_ep, struct fsl_ep, ep);
  774. udc = ep->udc;
  775. if (!_ep || !ep->desc) {
  776. status = -EINVAL;
  777. goto out;
  778. }
  779. if (ep->desc->bmAttributes == USB_ENDPOINT_XFER_ISOC) {
  780. status = -EOPNOTSUPP;
  781. goto out;
  782. }
  783. /* Attempt to halt IN ep will fail if any transfer requests
  784. * are still queue */
  785. if (value && ep_is_in(ep) && !list_empty(&ep->queue)) {
  786. status = -EAGAIN;
  787. goto out;
  788. }
  789. status = 0;
  790. ep_dir = ep_is_in(ep) ? USB_SEND : USB_RECV;
  791. ep_num = (unsigned char)(ep_index(ep));
  792. spin_lock_irqsave(&ep->udc->lock, flags);
  793. dr_ep_change_stall(ep_num, ep_dir, value);
  794. spin_unlock_irqrestore(&ep->udc->lock, flags);
  795. if (ep_index(ep) == 0) {
  796. udc->ep0_state = WAIT_FOR_SETUP;
  797. udc->ep0_dir = 0;
  798. }
  799. out:
  800. VDBG(" %s %s halt stat %d", ep->ep.name,
  801. value ? "set" : "clear", status);
  802. return status;
  803. }
  804. static void fsl_ep_fifo_flush(struct usb_ep *_ep)
  805. {
  806. struct fsl_ep *ep;
  807. int ep_num, ep_dir;
  808. u32 bits;
  809. unsigned long timeout;
  810. #define FSL_UDC_FLUSH_TIMEOUT 1000
  811. if (!_ep) {
  812. return;
  813. } else {
  814. ep = container_of(_ep, struct fsl_ep, ep);
  815. if (!ep->desc)
  816. return;
  817. }
  818. ep_num = ep_index(ep);
  819. ep_dir = ep_is_in(ep) ? USB_SEND : USB_RECV;
  820. if (ep_num == 0)
  821. bits = (1 << 16) | 1;
  822. else if (ep_dir == USB_SEND)
  823. bits = 1 << (16 + ep_num);
  824. else
  825. bits = 1 << ep_num;
  826. timeout = jiffies + FSL_UDC_FLUSH_TIMEOUT;
  827. do {
  828. fsl_writel(bits, &dr_regs->endptflush);
  829. /* Wait until flush complete */
  830. while (fsl_readl(&dr_regs->endptflush)) {
  831. if (time_after(jiffies, timeout)) {
  832. ERR("ep flush timeout\n");
  833. return;
  834. }
  835. cpu_relax();
  836. }
  837. /* See if we need to flush again */
  838. } while (fsl_readl(&dr_regs->endptstatus) & bits);
  839. }
  840. static struct usb_ep_ops fsl_ep_ops = {
  841. .enable = fsl_ep_enable,
  842. .disable = fsl_ep_disable,
  843. .alloc_request = fsl_alloc_request,
  844. .free_request = fsl_free_request,
  845. .queue = fsl_ep_queue,
  846. .dequeue = fsl_ep_dequeue,
  847. .set_halt = fsl_ep_set_halt,
  848. .fifo_flush = fsl_ep_fifo_flush, /* flush fifo */
  849. };
  850. /*-------------------------------------------------------------------------
  851. Gadget Driver Layer Operations
  852. -------------------------------------------------------------------------*/
  853. /*----------------------------------------------------------------------
  854. * Get the current frame number (from DR frame_index Reg )
  855. *----------------------------------------------------------------------*/
  856. static int fsl_get_frame(struct usb_gadget *gadget)
  857. {
  858. return (int)(fsl_readl(&dr_regs->frindex) & USB_FRINDEX_MASKS);
  859. }
  860. /*-----------------------------------------------------------------------
  861. * Tries to wake up the host connected to this gadget
  862. -----------------------------------------------------------------------*/
  863. static int fsl_wakeup(struct usb_gadget *gadget)
  864. {
  865. struct fsl_udc *udc = container_of(gadget, struct fsl_udc, gadget);
  866. u32 portsc;
  867. /* Remote wakeup feature not enabled by host */
  868. if (!udc->remote_wakeup)
  869. return -ENOTSUPP;
  870. portsc = fsl_readl(&dr_regs->portsc1);
  871. /* not suspended? */
  872. if (!(portsc & PORTSCX_PORT_SUSPEND))
  873. return 0;
  874. /* trigger force resume */
  875. portsc |= PORTSCX_PORT_FORCE_RESUME;
  876. fsl_writel(portsc, &dr_regs->portsc1);
  877. return 0;
  878. }
  879. static int can_pullup(struct fsl_udc *udc)
  880. {
  881. return udc->driver && udc->softconnect && udc->vbus_active;
  882. }
  883. /* Notify controller that VBUS is powered, Called by whatever
  884. detects VBUS sessions */
  885. static int fsl_vbus_session(struct usb_gadget *gadget, int is_active)
  886. {
  887. struct fsl_udc *udc;
  888. unsigned long flags;
  889. udc = container_of(gadget, struct fsl_udc, gadget);
  890. spin_lock_irqsave(&udc->lock, flags);
  891. VDBG("VBUS %s", is_active ? "on" : "off");
  892. udc->vbus_active = (is_active != 0);
  893. if (can_pullup(udc))
  894. fsl_writel((fsl_readl(&dr_regs->usbcmd) | USB_CMD_RUN_STOP),
  895. &dr_regs->usbcmd);
  896. else
  897. fsl_writel((fsl_readl(&dr_regs->usbcmd) & ~USB_CMD_RUN_STOP),
  898. &dr_regs->usbcmd);
  899. spin_unlock_irqrestore(&udc->lock, flags);
  900. return 0;
  901. }
  902. /* constrain controller's VBUS power usage
  903. * This call is used by gadget drivers during SET_CONFIGURATION calls,
  904. * reporting how much power the device may consume. For example, this
  905. * could affect how quickly batteries are recharged.
  906. *
  907. * Returns zero on success, else negative errno.
  908. */
  909. static int fsl_vbus_draw(struct usb_gadget *gadget, unsigned mA)
  910. {
  911. struct fsl_udc *udc;
  912. udc = container_of(gadget, struct fsl_udc, gadget);
  913. if (udc->transceiver)
  914. return otg_set_power(udc->transceiver, mA);
  915. return -ENOTSUPP;
  916. }
  917. /* Change Data+ pullup status
  918. * this func is used by usb_gadget_connect/disconnet
  919. */
  920. static int fsl_pullup(struct usb_gadget *gadget, int is_on)
  921. {
  922. struct fsl_udc *udc;
  923. udc = container_of(gadget, struct fsl_udc, gadget);
  924. udc->softconnect = (is_on != 0);
  925. if (can_pullup(udc))
  926. fsl_writel((fsl_readl(&dr_regs->usbcmd) | USB_CMD_RUN_STOP),
  927. &dr_regs->usbcmd);
  928. else
  929. fsl_writel((fsl_readl(&dr_regs->usbcmd) & ~USB_CMD_RUN_STOP),
  930. &dr_regs->usbcmd);
  931. return 0;
  932. }
  933. /* defined in gadget.h */
  934. static struct usb_gadget_ops fsl_gadget_ops = {
  935. .get_frame = fsl_get_frame,
  936. .wakeup = fsl_wakeup,
  937. /* .set_selfpowered = fsl_set_selfpowered, */ /* Always selfpowered */
  938. .vbus_session = fsl_vbus_session,
  939. .vbus_draw = fsl_vbus_draw,
  940. .pullup = fsl_pullup,
  941. };
  942. /* Set protocol stall on ep0, protocol stall will automatically be cleared
  943. on new transaction */
  944. static void ep0stall(struct fsl_udc *udc)
  945. {
  946. u32 tmp;
  947. /* must set tx and rx to stall at the same time */
  948. tmp = fsl_readl(&dr_regs->endptctrl[0]);
  949. tmp |= EPCTRL_TX_EP_STALL | EPCTRL_RX_EP_STALL;
  950. fsl_writel(tmp, &dr_regs->endptctrl[0]);
  951. udc->ep0_state = WAIT_FOR_SETUP;
  952. udc->ep0_dir = 0;
  953. }
  954. /* Prime a status phase for ep0 */
  955. static int ep0_prime_status(struct fsl_udc *udc, int direction)
  956. {
  957. struct fsl_req *req = udc->status_req;
  958. struct fsl_ep *ep;
  959. if (direction == EP_DIR_IN)
  960. udc->ep0_dir = USB_DIR_IN;
  961. else
  962. udc->ep0_dir = USB_DIR_OUT;
  963. ep = &udc->eps[0];
  964. udc->ep0_state = WAIT_FOR_OUT_STATUS;
  965. req->ep = ep;
  966. req->req.length = 0;
  967. req->req.status = -EINPROGRESS;
  968. req->req.actual = 0;
  969. req->req.complete = NULL;
  970. req->dtd_count = 0;
  971. if (fsl_req_to_dtd(req) == 0)
  972. fsl_queue_td(ep, req);
  973. else
  974. return -ENOMEM;
  975. list_add_tail(&req->queue, &ep->queue);
  976. return 0;
  977. }
  978. static void udc_reset_ep_queue(struct fsl_udc *udc, u8 pipe)
  979. {
  980. struct fsl_ep *ep = get_ep_by_pipe(udc, pipe);
  981. if (ep->name)
  982. nuke(ep, -ESHUTDOWN);
  983. }
  984. /*
  985. * ch9 Set address
  986. */
  987. static void ch9setaddress(struct fsl_udc *udc, u16 value, u16 index, u16 length)
  988. {
  989. /* Save the new address to device struct */
  990. udc->device_address = (u8) value;
  991. /* Update usb state */
  992. udc->usb_state = USB_STATE_ADDRESS;
  993. /* Status phase */
  994. if (ep0_prime_status(udc, EP_DIR_IN))
  995. ep0stall(udc);
  996. }
  997. /*
  998. * ch9 Get status
  999. */
  1000. static void ch9getstatus(struct fsl_udc *udc, u8 request_type, u16 value,
  1001. u16 index, u16 length)
  1002. {
  1003. u16 tmp = 0; /* Status, cpu endian */
  1004. struct fsl_req *req;
  1005. struct fsl_ep *ep;
  1006. ep = &udc->eps[0];
  1007. if ((request_type & USB_RECIP_MASK) == USB_RECIP_DEVICE) {
  1008. /* Get device status */
  1009. tmp = 1 << USB_DEVICE_SELF_POWERED;
  1010. tmp |= udc->remote_wakeup << USB_DEVICE_REMOTE_WAKEUP;
  1011. } else if ((request_type & USB_RECIP_MASK) == USB_RECIP_INTERFACE) {
  1012. /* Get interface status */
  1013. /* We don't have interface information in udc driver */
  1014. tmp = 0;
  1015. } else if ((request_type & USB_RECIP_MASK) == USB_RECIP_ENDPOINT) {
  1016. /* Get endpoint status */
  1017. struct fsl_ep *target_ep;
  1018. target_ep = get_ep_by_pipe(udc, get_pipe_by_windex(index));
  1019. /* stall if endpoint doesn't exist */
  1020. if (!target_ep->desc)
  1021. goto stall;
  1022. tmp = dr_ep_get_stall(ep_index(target_ep), ep_is_in(target_ep))
  1023. << USB_ENDPOINT_HALT;
  1024. }
  1025. udc->ep0_dir = USB_DIR_IN;
  1026. /* Borrow the per device status_req */
  1027. req = udc->status_req;
  1028. /* Fill in the reqest structure */
  1029. *((u16 *) req->req.buf) = cpu_to_le16(tmp);
  1030. req->ep = ep;
  1031. req->req.length = 2;
  1032. req->req.status = -EINPROGRESS;
  1033. req->req.actual = 0;
  1034. req->req.complete = NULL;
  1035. req->dtd_count = 0;
  1036. /* prime the data phase */
  1037. if ((fsl_req_to_dtd(req) == 0))
  1038. fsl_queue_td(ep, req);
  1039. else /* no mem */
  1040. goto stall;
  1041. list_add_tail(&req->queue, &ep->queue);
  1042. udc->ep0_state = DATA_STATE_XMIT;
  1043. return;
  1044. stall:
  1045. ep0stall(udc);
  1046. }
  1047. static void setup_received_irq(struct fsl_udc *udc,
  1048. struct usb_ctrlrequest *setup)
  1049. {
  1050. u16 wValue = le16_to_cpu(setup->wValue);
  1051. u16 wIndex = le16_to_cpu(setup->wIndex);
  1052. u16 wLength = le16_to_cpu(setup->wLength);
  1053. udc_reset_ep_queue(udc, 0);
  1054. /* We process some stardard setup requests here */
  1055. switch (setup->bRequest) {
  1056. case USB_REQ_GET_STATUS:
  1057. /* Data+Status phase from udc */
  1058. if ((setup->bRequestType & (USB_DIR_IN | USB_TYPE_MASK))
  1059. != (USB_DIR_IN | USB_TYPE_STANDARD))
  1060. break;
  1061. ch9getstatus(udc, setup->bRequestType, wValue, wIndex, wLength);
  1062. return;
  1063. case USB_REQ_SET_ADDRESS:
  1064. /* Status phase from udc */
  1065. if (setup->bRequestType != (USB_DIR_OUT | USB_TYPE_STANDARD
  1066. | USB_RECIP_DEVICE))
  1067. break;
  1068. ch9setaddress(udc, wValue, wIndex, wLength);
  1069. return;
  1070. case USB_REQ_CLEAR_FEATURE:
  1071. case USB_REQ_SET_FEATURE:
  1072. /* Status phase from udc */
  1073. {
  1074. int rc = -EOPNOTSUPP;
  1075. if ((setup->bRequestType & (USB_RECIP_MASK | USB_TYPE_MASK))
  1076. == (USB_RECIP_ENDPOINT | USB_TYPE_STANDARD)) {
  1077. int pipe = get_pipe_by_windex(wIndex);
  1078. struct fsl_ep *ep;
  1079. if (wValue != 0 || wLength != 0 || pipe > udc->max_ep)
  1080. break;
  1081. ep = get_ep_by_pipe(udc, pipe);
  1082. spin_unlock(&udc->lock);
  1083. rc = fsl_ep_set_halt(&ep->ep,
  1084. (setup->bRequest == USB_REQ_SET_FEATURE)
  1085. ? 1 : 0);
  1086. spin_lock(&udc->lock);
  1087. } else if ((setup->bRequestType & (USB_RECIP_MASK
  1088. | USB_TYPE_MASK)) == (USB_RECIP_DEVICE
  1089. | USB_TYPE_STANDARD)) {
  1090. /* Note: The driver has not include OTG support yet.
  1091. * This will be set when OTG support is added */
  1092. if (!gadget_is_otg(&udc->gadget))
  1093. break;
  1094. else if (setup->bRequest == USB_DEVICE_B_HNP_ENABLE)
  1095. udc->gadget.b_hnp_enable = 1;
  1096. else if (setup->bRequest == USB_DEVICE_A_HNP_SUPPORT)
  1097. udc->gadget.a_hnp_support = 1;
  1098. else if (setup->bRequest ==
  1099. USB_DEVICE_A_ALT_HNP_SUPPORT)
  1100. udc->gadget.a_alt_hnp_support = 1;
  1101. else
  1102. break;
  1103. rc = 0;
  1104. } else
  1105. break;
  1106. if (rc == 0) {
  1107. if (ep0_prime_status(udc, EP_DIR_IN))
  1108. ep0stall(udc);
  1109. }
  1110. return;
  1111. }
  1112. default:
  1113. break;
  1114. }
  1115. /* Requests handled by gadget */
  1116. if (wLength) {
  1117. /* Data phase from gadget, status phase from udc */
  1118. udc->ep0_dir = (setup->bRequestType & USB_DIR_IN)
  1119. ? USB_DIR_IN : USB_DIR_OUT;
  1120. spin_unlock(&udc->lock);
  1121. if (udc->driver->setup(&udc->gadget,
  1122. &udc->local_setup_buff) < 0)
  1123. ep0stall(udc);
  1124. spin_lock(&udc->lock);
  1125. udc->ep0_state = (setup->bRequestType & USB_DIR_IN)
  1126. ? DATA_STATE_XMIT : DATA_STATE_RECV;
  1127. } else {
  1128. /* No data phase, IN status from gadget */
  1129. udc->ep0_dir = USB_DIR_IN;
  1130. spin_unlock(&udc->lock);
  1131. if (udc->driver->setup(&udc->gadget,
  1132. &udc->local_setup_buff) < 0)
  1133. ep0stall(udc);
  1134. spin_lock(&udc->lock);
  1135. udc->ep0_state = WAIT_FOR_OUT_STATUS;
  1136. }
  1137. }
  1138. /* Process request for Data or Status phase of ep0
  1139. * prime status phase if needed */
  1140. static void ep0_req_complete(struct fsl_udc *udc, struct fsl_ep *ep0,
  1141. struct fsl_req *req)
  1142. {
  1143. if (udc->usb_state == USB_STATE_ADDRESS) {
  1144. /* Set the new address */
  1145. u32 new_address = (u32) udc->device_address;
  1146. fsl_writel(new_address << USB_DEVICE_ADDRESS_BIT_POS,
  1147. &dr_regs->deviceaddr);
  1148. }
  1149. done(ep0, req, 0);
  1150. switch (udc->ep0_state) {
  1151. case DATA_STATE_XMIT:
  1152. /* receive status phase */
  1153. if (ep0_prime_status(udc, EP_DIR_OUT))
  1154. ep0stall(udc);
  1155. break;
  1156. case DATA_STATE_RECV:
  1157. /* send status phase */
  1158. if (ep0_prime_status(udc, EP_DIR_IN))
  1159. ep0stall(udc);
  1160. break;
  1161. case WAIT_FOR_OUT_STATUS:
  1162. udc->ep0_state = WAIT_FOR_SETUP;
  1163. break;
  1164. case WAIT_FOR_SETUP:
  1165. ERR("Unexpect ep0 packets\n");
  1166. break;
  1167. default:
  1168. ep0stall(udc);
  1169. break;
  1170. }
  1171. }
  1172. /* Tripwire mechanism to ensure a setup packet payload is extracted without
  1173. * being corrupted by another incoming setup packet */
  1174. static void tripwire_handler(struct fsl_udc *udc, u8 ep_num, u8 *buffer_ptr)
  1175. {
  1176. u32 temp;
  1177. struct ep_queue_head *qh;
  1178. qh = &udc->ep_qh[ep_num * 2 + EP_DIR_OUT];
  1179. /* Clear bit in ENDPTSETUPSTAT */
  1180. temp = fsl_readl(&dr_regs->endptsetupstat);
  1181. fsl_writel(temp | (1 << ep_num), &dr_regs->endptsetupstat);
  1182. /* while a hazard exists when setup package arrives */
  1183. do {
  1184. /* Set Setup Tripwire */
  1185. temp = fsl_readl(&dr_regs->usbcmd);
  1186. fsl_writel(temp | USB_CMD_SUTW, &dr_regs->usbcmd);
  1187. /* Copy the setup packet to local buffer */
  1188. memcpy(buffer_ptr, (u8 *) qh->setup_buffer, 8);
  1189. } while (!(fsl_readl(&dr_regs->usbcmd) & USB_CMD_SUTW));
  1190. /* Clear Setup Tripwire */
  1191. temp = fsl_readl(&dr_regs->usbcmd);
  1192. fsl_writel(temp & ~USB_CMD_SUTW, &dr_regs->usbcmd);
  1193. }
  1194. /* process-ep_req(): free the completed Tds for this req */
  1195. static int process_ep_req(struct fsl_udc *udc, int pipe,
  1196. struct fsl_req *curr_req)
  1197. {
  1198. struct ep_td_struct *curr_td;
  1199. int td_complete, actual, remaining_length, j, tmp;
  1200. int status = 0;
  1201. int errors = 0;
  1202. struct ep_queue_head *curr_qh = &udc->ep_qh[pipe];
  1203. int direction = pipe % 2;
  1204. curr_td = curr_req->head;
  1205. td_complete = 0;
  1206. actual = curr_req->req.length;
  1207. for (j = 0; j < curr_req->dtd_count; j++) {
  1208. remaining_length = (le32_to_cpu(curr_td->size_ioc_sts)
  1209. & DTD_PACKET_SIZE)
  1210. >> DTD_LENGTH_BIT_POS;
  1211. actual -= remaining_length;
  1212. if ((errors = le32_to_cpu(curr_td->size_ioc_sts) &
  1213. DTD_ERROR_MASK)) {
  1214. if (errors & DTD_STATUS_HALTED) {
  1215. ERR("dTD error %08x QH=%d\n", errors, pipe);
  1216. /* Clear the errors and Halt condition */
  1217. tmp = le32_to_cpu(curr_qh->size_ioc_int_sts);
  1218. tmp &= ~errors;
  1219. curr_qh->size_ioc_int_sts = cpu_to_le32(tmp);
  1220. status = -EPIPE;
  1221. /* FIXME: continue with next queued TD? */
  1222. break;
  1223. }
  1224. if (errors & DTD_STATUS_DATA_BUFF_ERR) {
  1225. VDBG("Transfer overflow");
  1226. status = -EPROTO;
  1227. break;
  1228. } else if (errors & DTD_STATUS_TRANSACTION_ERR) {
  1229. VDBG("ISO error");
  1230. status = -EILSEQ;
  1231. break;
  1232. } else
  1233. ERR("Unknown error has occured (0x%x)!\n",
  1234. errors);
  1235. } else if (le32_to_cpu(curr_td->size_ioc_sts)
  1236. & DTD_STATUS_ACTIVE) {
  1237. VDBG("Request not complete");
  1238. status = REQ_UNCOMPLETE;
  1239. return status;
  1240. } else if (remaining_length) {
  1241. if (direction) {
  1242. VDBG("Transmit dTD remaining length not zero");
  1243. status = -EPROTO;
  1244. break;
  1245. } else {
  1246. td_complete++;
  1247. break;
  1248. }
  1249. } else {
  1250. td_complete++;
  1251. VDBG("dTD transmitted successful");
  1252. }
  1253. if (j != curr_req->dtd_count - 1)
  1254. curr_td = (struct ep_td_struct *)curr_td->next_td_virt;
  1255. }
  1256. if (status)
  1257. return status;
  1258. curr_req->req.actual = actual;
  1259. return 0;
  1260. }
  1261. /* Process a DTD completion interrupt */
  1262. static void dtd_complete_irq(struct fsl_udc *udc)
  1263. {
  1264. u32 bit_pos;
  1265. int i, ep_num, direction, bit_mask, status;
  1266. struct fsl_ep *curr_ep;
  1267. struct fsl_req *curr_req, *temp_req;
  1268. /* Clear the bits in the register */
  1269. bit_pos = fsl_readl(&dr_regs->endptcomplete);
  1270. fsl_writel(bit_pos, &dr_regs->endptcomplete);
  1271. if (!bit_pos)
  1272. return;
  1273. for (i = 0; i < udc->max_ep * 2; i++) {
  1274. ep_num = i >> 1;
  1275. direction = i % 2;
  1276. bit_mask = 1 << (ep_num + 16 * direction);
  1277. if (!(bit_pos & bit_mask))
  1278. continue;
  1279. curr_ep = get_ep_by_pipe(udc, i);
  1280. /* If the ep is configured */
  1281. if (curr_ep->name == NULL) {
  1282. WARNING("Invalid EP?");
  1283. continue;
  1284. }
  1285. /* process the req queue until an uncomplete request */
  1286. list_for_each_entry_safe(curr_req, temp_req, &curr_ep->queue,
  1287. queue) {
  1288. status = process_ep_req(udc, i, curr_req);
  1289. VDBG("status of process_ep_req= %d, ep = %d",
  1290. status, ep_num);
  1291. if (status == REQ_UNCOMPLETE)
  1292. break;
  1293. /* write back status to req */
  1294. curr_req->req.status = status;
  1295. if (ep_num == 0) {
  1296. ep0_req_complete(udc, curr_ep, curr_req);
  1297. break;
  1298. } else
  1299. done(curr_ep, curr_req, status);
  1300. }
  1301. }
  1302. }
  1303. /* Process a port change interrupt */
  1304. static void port_change_irq(struct fsl_udc *udc)
  1305. {
  1306. u32 speed;
  1307. /* Bus resetting is finished */
  1308. if (!(fsl_readl(&dr_regs->portsc1) & PORTSCX_PORT_RESET)) {
  1309. /* Get the speed */
  1310. speed = (fsl_readl(&dr_regs->portsc1)
  1311. & PORTSCX_PORT_SPEED_MASK);
  1312. switch (speed) {
  1313. case PORTSCX_PORT_SPEED_HIGH:
  1314. udc->gadget.speed = USB_SPEED_HIGH;
  1315. break;
  1316. case PORTSCX_PORT_SPEED_FULL:
  1317. udc->gadget.speed = USB_SPEED_FULL;
  1318. break;
  1319. case PORTSCX_PORT_SPEED_LOW:
  1320. udc->gadget.speed = USB_SPEED_LOW;
  1321. break;
  1322. default:
  1323. udc->gadget.speed = USB_SPEED_UNKNOWN;
  1324. break;
  1325. }
  1326. }
  1327. /* Update USB state */
  1328. if (!udc->resume_state)
  1329. udc->usb_state = USB_STATE_DEFAULT;
  1330. }
  1331. /* Process suspend interrupt */
  1332. static void suspend_irq(struct fsl_udc *udc)
  1333. {
  1334. udc->resume_state = udc->usb_state;
  1335. udc->usb_state = USB_STATE_SUSPENDED;
  1336. /* report suspend to the driver, serial.c does not support this */
  1337. if (udc->driver->suspend)
  1338. udc->driver->suspend(&udc->gadget);
  1339. }
  1340. static void bus_resume(struct fsl_udc *udc)
  1341. {
  1342. udc->usb_state = udc->resume_state;
  1343. udc->resume_state = 0;
  1344. /* report resume to the driver, serial.c does not support this */
  1345. if (udc->driver->resume)
  1346. udc->driver->resume(&udc->gadget);
  1347. }
  1348. /* Clear up all ep queues */
  1349. static int reset_queues(struct fsl_udc *udc)
  1350. {
  1351. u8 pipe;
  1352. for (pipe = 0; pipe < udc->max_pipes; pipe++)
  1353. udc_reset_ep_queue(udc, pipe);
  1354. /* report disconnect; the driver is already quiesced */
  1355. spin_unlock(&udc->lock);
  1356. udc->driver->disconnect(&udc->gadget);
  1357. spin_lock(&udc->lock);
  1358. return 0;
  1359. }
  1360. /* Process reset interrupt */
  1361. static void reset_irq(struct fsl_udc *udc)
  1362. {
  1363. u32 temp;
  1364. unsigned long timeout;
  1365. /* Clear the device address */
  1366. temp = fsl_readl(&dr_regs->deviceaddr);
  1367. fsl_writel(temp & ~USB_DEVICE_ADDRESS_MASK, &dr_regs->deviceaddr);
  1368. udc->device_address = 0;
  1369. /* Clear usb state */
  1370. udc->resume_state = 0;
  1371. udc->ep0_dir = 0;
  1372. udc->ep0_state = WAIT_FOR_SETUP;
  1373. udc->remote_wakeup = 0; /* default to 0 on reset */
  1374. udc->gadget.b_hnp_enable = 0;
  1375. udc->gadget.a_hnp_support = 0;
  1376. udc->gadget.a_alt_hnp_support = 0;
  1377. /* Clear all the setup token semaphores */
  1378. temp = fsl_readl(&dr_regs->endptsetupstat);
  1379. fsl_writel(temp, &dr_regs->endptsetupstat);
  1380. /* Clear all the endpoint complete status bits */
  1381. temp = fsl_readl(&dr_regs->endptcomplete);
  1382. fsl_writel(temp, &dr_regs->endptcomplete);
  1383. timeout = jiffies + 100;
  1384. while (fsl_readl(&dr_regs->endpointprime)) {
  1385. /* Wait until all endptprime bits cleared */
  1386. if (time_after(jiffies, timeout)) {
  1387. ERR("Timeout for reset\n");
  1388. break;
  1389. }
  1390. cpu_relax();
  1391. }
  1392. /* Write 1s to the flush register */
  1393. fsl_writel(0xffffffff, &dr_regs->endptflush);
  1394. if (fsl_readl(&dr_regs->portsc1) & PORTSCX_PORT_RESET) {
  1395. VDBG("Bus reset");
  1396. /* Reset all the queues, include XD, dTD, EP queue
  1397. * head and TR Queue */
  1398. reset_queues(udc);
  1399. udc->usb_state = USB_STATE_DEFAULT;
  1400. } else {
  1401. VDBG("Controller reset");
  1402. /* initialize usb hw reg except for regs for EP, not
  1403. * touch usbintr reg */
  1404. dr_controller_setup(udc);
  1405. /* Reset all internal used Queues */
  1406. reset_queues(udc);
  1407. ep0_setup(udc);
  1408. /* Enable DR IRQ reg, Set Run bit, change udc state */
  1409. dr_controller_run(udc);
  1410. udc->usb_state = USB_STATE_ATTACHED;
  1411. }
  1412. }
  1413. /*
  1414. * USB device controller interrupt handler
  1415. */
  1416. static irqreturn_t fsl_udc_irq(int irq, void *_udc)
  1417. {
  1418. struct fsl_udc *udc = _udc;
  1419. u32 irq_src;
  1420. irqreturn_t status = IRQ_NONE;
  1421. unsigned long flags;
  1422. /* Disable ISR for OTG host mode */
  1423. if (udc->stopped)
  1424. return IRQ_NONE;
  1425. spin_lock_irqsave(&udc->lock, flags);
  1426. irq_src = fsl_readl(&dr_regs->usbsts) & fsl_readl(&dr_regs->usbintr);
  1427. /* Clear notification bits */
  1428. fsl_writel(irq_src, &dr_regs->usbsts);
  1429. /* VDBG("irq_src [0x%8x]", irq_src); */
  1430. /* Need to resume? */
  1431. if (udc->usb_state == USB_STATE_SUSPENDED)
  1432. if ((fsl_readl(&dr_regs->portsc1) & PORTSCX_PORT_SUSPEND) == 0)
  1433. bus_resume(udc);
  1434. /* USB Interrupt */
  1435. if (irq_src & USB_STS_INT) {
  1436. VDBG("Packet int");
  1437. /* Setup package, we only support ep0 as control ep */
  1438. if (fsl_readl(&dr_regs->endptsetupstat) & EP_SETUP_STATUS_EP0) {
  1439. tripwire_handler(udc, 0,
  1440. (u8 *) (&udc->local_setup_buff));
  1441. setup_received_irq(udc, &udc->local_setup_buff);
  1442. status = IRQ_HANDLED;
  1443. }
  1444. /* completion of dtd */
  1445. if (fsl_readl(&dr_regs->endptcomplete)) {
  1446. dtd_complete_irq(udc);
  1447. status = IRQ_HANDLED;
  1448. }
  1449. }
  1450. /* SOF (for ISO transfer) */
  1451. if (irq_src & USB_STS_SOF) {
  1452. status = IRQ_HANDLED;
  1453. }
  1454. /* Port Change */
  1455. if (irq_src & USB_STS_PORT_CHANGE) {
  1456. port_change_irq(udc);
  1457. status = IRQ_HANDLED;
  1458. }
  1459. /* Reset Received */
  1460. if (irq_src & USB_STS_RESET) {
  1461. reset_irq(udc);
  1462. status = IRQ_HANDLED;
  1463. }
  1464. /* Sleep Enable (Suspend) */
  1465. if (irq_src & USB_STS_SUSPEND) {
  1466. suspend_irq(udc);
  1467. status = IRQ_HANDLED;
  1468. }
  1469. if (irq_src & (USB_STS_ERR | USB_STS_SYS_ERR)) {
  1470. VDBG("Error IRQ %x", irq_src);
  1471. }
  1472. spin_unlock_irqrestore(&udc->lock, flags);
  1473. return status;
  1474. }
  1475. /*----------------------------------------------------------------*
  1476. * Hook to gadget drivers
  1477. * Called by initialization code of gadget drivers
  1478. *----------------------------------------------------------------*/
  1479. int usb_gadget_probe_driver(struct usb_gadget_driver *driver,
  1480. int (*bind)(struct usb_gadget *))
  1481. {
  1482. int retval = -ENODEV;
  1483. unsigned long flags = 0;
  1484. if (!udc_controller)
  1485. return -ENODEV;
  1486. if (!driver || (driver->speed != USB_SPEED_FULL
  1487. && driver->speed != USB_SPEED_HIGH)
  1488. || !bind || !driver->disconnect || !driver->setup)
  1489. return -EINVAL;
  1490. if (udc_controller->driver)
  1491. return -EBUSY;
  1492. /* lock is needed but whether should use this lock or another */
  1493. spin_lock_irqsave(&udc_controller->lock, flags);
  1494. driver->driver.bus = NULL;
  1495. /* hook up the driver */
  1496. udc_controller->driver = driver;
  1497. udc_controller->gadget.dev.driver = &driver->driver;
  1498. spin_unlock_irqrestore(&udc_controller->lock, flags);
  1499. /* bind udc driver to gadget driver */
  1500. retval = bind(&udc_controller->gadget);
  1501. if (retval) {
  1502. VDBG("bind to %s --> %d", driver->driver.name, retval);
  1503. udc_controller->gadget.dev.driver = NULL;
  1504. udc_controller->driver = NULL;
  1505. goto out;
  1506. }
  1507. /* Enable DR IRQ reg and Set usbcmd reg Run bit */
  1508. dr_controller_run(udc_controller);
  1509. udc_controller->usb_state = USB_STATE_ATTACHED;
  1510. udc_controller->ep0_state = WAIT_FOR_SETUP;
  1511. udc_controller->ep0_dir = 0;
  1512. printk(KERN_INFO "%s: bind to driver %s\n",
  1513. udc_controller->gadget.name, driver->driver.name);
  1514. out:
  1515. if (retval)
  1516. printk(KERN_WARNING "gadget driver register failed %d\n",
  1517. retval);
  1518. return retval;
  1519. }
  1520. EXPORT_SYMBOL(usb_gadget_probe_driver);
  1521. /* Disconnect from gadget driver */
  1522. int usb_gadget_unregister_driver(struct usb_gadget_driver *driver)
  1523. {
  1524. struct fsl_ep *loop_ep;
  1525. unsigned long flags;
  1526. if (!udc_controller)
  1527. return -ENODEV;
  1528. if (!driver || driver != udc_controller->driver || !driver->unbind)
  1529. return -EINVAL;
  1530. if (udc_controller->transceiver)
  1531. otg_set_peripheral(udc_controller->transceiver, NULL);
  1532. /* stop DR, disable intr */
  1533. dr_controller_stop(udc_controller);
  1534. /* in fact, no needed */
  1535. udc_controller->usb_state = USB_STATE_ATTACHED;
  1536. udc_controller->ep0_state = WAIT_FOR_SETUP;
  1537. udc_controller->ep0_dir = 0;
  1538. /* stand operation */
  1539. spin_lock_irqsave(&udc_controller->lock, flags);
  1540. udc_controller->gadget.speed = USB_SPEED_UNKNOWN;
  1541. nuke(&udc_controller->eps[0], -ESHUTDOWN);
  1542. list_for_each_entry(loop_ep, &udc_controller->gadget.ep_list,
  1543. ep.ep_list)
  1544. nuke(loop_ep, -ESHUTDOWN);
  1545. spin_unlock_irqrestore(&udc_controller->lock, flags);
  1546. /* report disconnect; the controller is already quiesced */
  1547. driver->disconnect(&udc_controller->gadget);
  1548. /* unbind gadget and unhook driver. */
  1549. driver->unbind(&udc_controller->gadget);
  1550. udc_controller->gadget.dev.driver = NULL;
  1551. udc_controller->driver = NULL;
  1552. printk(KERN_WARNING "unregistered gadget driver '%s'\n",
  1553. driver->driver.name);
  1554. return 0;
  1555. }
  1556. EXPORT_SYMBOL(usb_gadget_unregister_driver);
  1557. /*-------------------------------------------------------------------------
  1558. PROC File System Support
  1559. -------------------------------------------------------------------------*/
  1560. #ifdef CONFIG_USB_GADGET_DEBUG_FILES
  1561. #include <linux/seq_file.h>
  1562. static const char proc_filename[] = "driver/fsl_usb2_udc";
  1563. static int fsl_proc_read(char *page, char **start, off_t off, int count,
  1564. int *eof, void *_dev)
  1565. {
  1566. char *buf = page;
  1567. char *next = buf;
  1568. unsigned size = count;
  1569. unsigned long flags;
  1570. int t, i;
  1571. u32 tmp_reg;
  1572. struct fsl_ep *ep = NULL;
  1573. struct fsl_req *req;
  1574. struct fsl_udc *udc = udc_controller;
  1575. if (off != 0)
  1576. return 0;
  1577. spin_lock_irqsave(&udc->lock, flags);
  1578. /* ------basic driver information ---- */
  1579. t = scnprintf(next, size,
  1580. DRIVER_DESC "\n"
  1581. "%s version: %s\n"
  1582. "Gadget driver: %s\n\n",
  1583. driver_name, DRIVER_VERSION,
  1584. udc->driver ? udc->driver->driver.name : "(none)");
  1585. size -= t;
  1586. next += t;
  1587. /* ------ DR Registers ----- */
  1588. tmp_reg = fsl_readl(&dr_regs->usbcmd);
  1589. t = scnprintf(next, size,
  1590. "USBCMD reg:\n"
  1591. "SetupTW: %d\n"
  1592. "Run/Stop: %s\n\n",
  1593. (tmp_reg & USB_CMD_SUTW) ? 1 : 0,
  1594. (tmp_reg & USB_CMD_RUN_STOP) ? "Run" : "Stop");
  1595. size -= t;
  1596. next += t;
  1597. tmp_reg = fsl_readl(&dr_regs->usbsts);
  1598. t = scnprintf(next, size,
  1599. "USB Status Reg:\n"
  1600. "Dr Suspend: %d Reset Received: %d System Error: %s "
  1601. "USB Error Interrupt: %s\n\n",
  1602. (tmp_reg & USB_STS_SUSPEND) ? 1 : 0,
  1603. (tmp_reg & USB_STS_RESET) ? 1 : 0,
  1604. (tmp_reg & USB_STS_SYS_ERR) ? "Err" : "Normal",
  1605. (tmp_reg & USB_STS_ERR) ? "Err detected" : "No err");
  1606. size -= t;
  1607. next += t;
  1608. tmp_reg = fsl_readl(&dr_regs->usbintr);
  1609. t = scnprintf(next, size,
  1610. "USB Intrrupt Enable Reg:\n"
  1611. "Sleep Enable: %d SOF Received Enable: %d "
  1612. "Reset Enable: %d\n"
  1613. "System Error Enable: %d "
  1614. "Port Change Dectected Enable: %d\n"
  1615. "USB Error Intr Enable: %d USB Intr Enable: %d\n\n",
  1616. (tmp_reg & USB_INTR_DEVICE_SUSPEND) ? 1 : 0,
  1617. (tmp_reg & USB_INTR_SOF_EN) ? 1 : 0,
  1618. (tmp_reg & USB_INTR_RESET_EN) ? 1 : 0,
  1619. (tmp_reg & USB_INTR_SYS_ERR_EN) ? 1 : 0,
  1620. (tmp_reg & USB_INTR_PTC_DETECT_EN) ? 1 : 0,
  1621. (tmp_reg & USB_INTR_ERR_INT_EN) ? 1 : 0,
  1622. (tmp_reg & USB_INTR_INT_EN) ? 1 : 0);
  1623. size -= t;
  1624. next += t;
  1625. tmp_reg = fsl_readl(&dr_regs->frindex);
  1626. t = scnprintf(next, size,
  1627. "USB Frame Index Reg: Frame Number is 0x%x\n\n",
  1628. (tmp_reg & USB_FRINDEX_MASKS));
  1629. size -= t;
  1630. next += t;
  1631. tmp_reg = fsl_readl(&dr_regs->deviceaddr);
  1632. t = scnprintf(next, size,
  1633. "USB Device Address Reg: Device Addr is 0x%x\n\n",
  1634. (tmp_reg & USB_DEVICE_ADDRESS_MASK));
  1635. size -= t;
  1636. next += t;
  1637. tmp_reg = fsl_readl(&dr_regs->endpointlistaddr);
  1638. t = scnprintf(next, size,
  1639. "USB Endpoint List Address Reg: "
  1640. "Device Addr is 0x%x\n\n",
  1641. (tmp_reg & USB_EP_LIST_ADDRESS_MASK));
  1642. size -= t;
  1643. next += t;
  1644. tmp_reg = fsl_readl(&dr_regs->portsc1);
  1645. t = scnprintf(next, size,
  1646. "USB Port Status&Control Reg:\n"
  1647. "Port Transceiver Type : %s Port Speed: %s\n"
  1648. "PHY Low Power Suspend: %s Port Reset: %s "
  1649. "Port Suspend Mode: %s\n"
  1650. "Over-current Change: %s "
  1651. "Port Enable/Disable Change: %s\n"
  1652. "Port Enabled/Disabled: %s "
  1653. "Current Connect Status: %s\n\n", ( {
  1654. char *s;
  1655. switch (tmp_reg & PORTSCX_PTS_FSLS) {
  1656. case PORTSCX_PTS_UTMI:
  1657. s = "UTMI"; break;
  1658. case PORTSCX_PTS_ULPI:
  1659. s = "ULPI "; break;
  1660. case PORTSCX_PTS_FSLS:
  1661. s = "FS/LS Serial"; break;
  1662. default:
  1663. s = "None"; break;
  1664. }
  1665. s;} ), ( {
  1666. char *s;
  1667. switch (tmp_reg & PORTSCX_PORT_SPEED_UNDEF) {
  1668. case PORTSCX_PORT_SPEED_FULL:
  1669. s = "Full Speed"; break;
  1670. case PORTSCX_PORT_SPEED_LOW:
  1671. s = "Low Speed"; break;
  1672. case PORTSCX_PORT_SPEED_HIGH:
  1673. s = "High Speed"; break;
  1674. default:
  1675. s = "Undefined"; break;
  1676. }
  1677. s;
  1678. } ),
  1679. (tmp_reg & PORTSCX_PHY_LOW_POWER_SPD) ?
  1680. "Normal PHY mode" : "Low power mode",
  1681. (tmp_reg & PORTSCX_PORT_RESET) ? "In Reset" :
  1682. "Not in Reset",
  1683. (tmp_reg & PORTSCX_PORT_SUSPEND) ? "In " : "Not in",
  1684. (tmp_reg & PORTSCX_OVER_CURRENT_CHG) ? "Dected" :
  1685. "No",
  1686. (tmp_reg & PORTSCX_PORT_EN_DIS_CHANGE) ? "Disable" :
  1687. "Not change",
  1688. (tmp_reg & PORTSCX_PORT_ENABLE) ? "Enable" :
  1689. "Not correct",
  1690. (tmp_reg & PORTSCX_CURRENT_CONNECT_STATUS) ?
  1691. "Attached" : "Not-Att");
  1692. size -= t;
  1693. next += t;
  1694. tmp_reg = fsl_readl(&dr_regs->usbmode);
  1695. t = scnprintf(next, size,
  1696. "USB Mode Reg: Controller Mode is: %s\n\n", ( {
  1697. char *s;
  1698. switch (tmp_reg & USB_MODE_CTRL_MODE_HOST) {
  1699. case USB_MODE_CTRL_MODE_IDLE:
  1700. s = "Idle"; break;
  1701. case USB_MODE_CTRL_MODE_DEVICE:
  1702. s = "Device Controller"; break;
  1703. case USB_MODE_CTRL_MODE_HOST:
  1704. s = "Host Controller"; break;
  1705. default:
  1706. s = "None"; break;
  1707. }
  1708. s;
  1709. } ));
  1710. size -= t;
  1711. next += t;
  1712. tmp_reg = fsl_readl(&dr_regs->endptsetupstat);
  1713. t = scnprintf(next, size,
  1714. "Endpoint Setup Status Reg: SETUP on ep 0x%x\n\n",
  1715. (tmp_reg & EP_SETUP_STATUS_MASK));
  1716. size -= t;
  1717. next += t;
  1718. for (i = 0; i < udc->max_ep / 2; i++) {
  1719. tmp_reg = fsl_readl(&dr_regs->endptctrl[i]);
  1720. t = scnprintf(next, size, "EP Ctrl Reg [0x%x]: = [0x%x]\n",
  1721. i, tmp_reg);
  1722. size -= t;
  1723. next += t;
  1724. }
  1725. tmp_reg = fsl_readl(&dr_regs->endpointprime);
  1726. t = scnprintf(next, size, "EP Prime Reg = [0x%x]\n\n", tmp_reg);
  1727. size -= t;
  1728. next += t;
  1729. #ifndef CONFIG_ARCH_MXC
  1730. tmp_reg = usb_sys_regs->snoop1;
  1731. t = scnprintf(next, size, "Snoop1 Reg : = [0x%x]\n\n", tmp_reg);
  1732. size -= t;
  1733. next += t;
  1734. tmp_reg = usb_sys_regs->control;
  1735. t = scnprintf(next, size, "General Control Reg : = [0x%x]\n\n",
  1736. tmp_reg);
  1737. size -= t;
  1738. next += t;
  1739. #endif
  1740. /* ------fsl_udc, fsl_ep, fsl_request structure information ----- */
  1741. ep = &udc->eps[0];
  1742. t = scnprintf(next, size, "For %s Maxpkt is 0x%x index is 0x%x\n",
  1743. ep->ep.name, ep_maxpacket(ep), ep_index(ep));
  1744. size -= t;
  1745. next += t;
  1746. if (list_empty(&ep->queue)) {
  1747. t = scnprintf(next, size, "its req queue is empty\n\n");
  1748. size -= t;
  1749. next += t;
  1750. } else {
  1751. list_for_each_entry(req, &ep->queue, queue) {
  1752. t = scnprintf(next, size,
  1753. "req %p actual 0x%x length 0x%x buf %p\n",
  1754. &req->req, req->req.actual,
  1755. req->req.length, req->req.buf);
  1756. size -= t;
  1757. next += t;
  1758. }
  1759. }
  1760. /* other gadget->eplist ep */
  1761. list_for_each_entry(ep, &udc->gadget.ep_list, ep.ep_list) {
  1762. if (ep->desc) {
  1763. t = scnprintf(next, size,
  1764. "\nFor %s Maxpkt is 0x%x "
  1765. "index is 0x%x\n",
  1766. ep->ep.name, ep_maxpacket(ep),
  1767. ep_index(ep));
  1768. size -= t;
  1769. next += t;
  1770. if (list_empty(&ep->queue)) {
  1771. t = scnprintf(next, size,
  1772. "its req queue is empty\n\n");
  1773. size -= t;
  1774. next += t;
  1775. } else {
  1776. list_for_each_entry(req, &ep->queue, queue) {
  1777. t = scnprintf(next, size,
  1778. "req %p actual 0x%x length "
  1779. "0x%x buf %p\n",
  1780. &req->req, req->req.actual,
  1781. req->req.length, req->req.buf);
  1782. size -= t;
  1783. next += t;
  1784. } /* end for each_entry of ep req */
  1785. } /* end for else */
  1786. } /* end for if(ep->queue) */
  1787. } /* end (ep->desc) */
  1788. spin_unlock_irqrestore(&udc->lock, flags);
  1789. *eof = 1;
  1790. return count - size;
  1791. }
  1792. #define create_proc_file() create_proc_read_entry(proc_filename, \
  1793. 0, NULL, fsl_proc_read, NULL)
  1794. #define remove_proc_file() remove_proc_entry(proc_filename, NULL)
  1795. #else /* !CONFIG_USB_GADGET_DEBUG_FILES */
  1796. #define create_proc_file() do {} while (0)
  1797. #define remove_proc_file() do {} while (0)
  1798. #endif /* CONFIG_USB_GADGET_DEBUG_FILES */
  1799. /*-------------------------------------------------------------------------*/
  1800. /* Release udc structures */
  1801. static void fsl_udc_release(struct device *dev)
  1802. {
  1803. complete(udc_controller->done);
  1804. dma_free_coherent(dev->parent, udc_controller->ep_qh_size,
  1805. udc_controller->ep_qh, udc_controller->ep_qh_dma);
  1806. kfree(udc_controller);
  1807. }
  1808. /******************************************************************
  1809. Internal structure setup functions
  1810. *******************************************************************/
  1811. /*------------------------------------------------------------------
  1812. * init resource for globle controller
  1813. * Return the udc handle on success or NULL on failure
  1814. ------------------------------------------------------------------*/
  1815. static int __init struct_udc_setup(struct fsl_udc *udc,
  1816. struct platform_device *pdev)
  1817. {
  1818. struct fsl_usb2_platform_data *pdata;
  1819. size_t size;
  1820. pdata = pdev->dev.platform_data;
  1821. udc->phy_mode = pdata->phy_mode;
  1822. udc->eps = kzalloc(sizeof(struct fsl_ep) * udc->max_ep, GFP_KERNEL);
  1823. if (!udc->eps) {
  1824. ERR("malloc fsl_ep failed\n");
  1825. return -1;
  1826. }
  1827. /* initialized QHs, take care of alignment */
  1828. size = udc->max_ep * sizeof(struct ep_queue_head);
  1829. if (size < QH_ALIGNMENT)
  1830. size = QH_ALIGNMENT;
  1831. else if ((size % QH_ALIGNMENT) != 0) {
  1832. size += QH_ALIGNMENT + 1;
  1833. size &= ~(QH_ALIGNMENT - 1);
  1834. }
  1835. udc->ep_qh = dma_alloc_coherent(&pdev->dev, size,
  1836. &udc->ep_qh_dma, GFP_KERNEL);
  1837. if (!udc->ep_qh) {
  1838. ERR("malloc QHs for udc failed\n");
  1839. kfree(udc->eps);
  1840. return -1;
  1841. }
  1842. udc->ep_qh_size = size;
  1843. /* Initialize ep0 status request structure */
  1844. /* FIXME: fsl_alloc_request() ignores ep argument */
  1845. udc->status_req = container_of(fsl_alloc_request(NULL, GFP_KERNEL),
  1846. struct fsl_req, req);
  1847. /* allocate a small amount of memory to get valid address */
  1848. udc->status_req->req.buf = kmalloc(8, GFP_KERNEL);
  1849. udc->status_req->req.dma = virt_to_phys(udc->status_req->req.buf);
  1850. udc->resume_state = USB_STATE_NOTATTACHED;
  1851. udc->usb_state = USB_STATE_POWERED;
  1852. udc->ep0_dir = 0;
  1853. udc->remote_wakeup = 0; /* default to 0 on reset */
  1854. return 0;
  1855. }
  1856. /*----------------------------------------------------------------
  1857. * Setup the fsl_ep struct for eps
  1858. * Link fsl_ep->ep to gadget->ep_list
  1859. * ep0out is not used so do nothing here
  1860. * ep0in should be taken care
  1861. *--------------------------------------------------------------*/
  1862. static int __init struct_ep_setup(struct fsl_udc *udc, unsigned char index,
  1863. char *name, int link)
  1864. {
  1865. struct fsl_ep *ep = &udc->eps[index];
  1866. ep->udc = udc;
  1867. strcpy(ep->name, name);
  1868. ep->ep.name = ep->name;
  1869. ep->ep.ops = &fsl_ep_ops;
  1870. ep->stopped = 0;
  1871. /* for ep0: maxP defined in desc
  1872. * for other eps, maxP is set by epautoconfig() called by gadget layer
  1873. */
  1874. ep->ep.maxpacket = (unsigned short) ~0;
  1875. /* the queue lists any req for this ep */
  1876. INIT_LIST_HEAD(&ep->queue);
  1877. /* gagdet.ep_list used for ep_autoconfig so no ep0 */
  1878. if (link)
  1879. list_add_tail(&ep->ep.ep_list, &udc->gadget.ep_list);
  1880. ep->gadget = &udc->gadget;
  1881. ep->qh = &udc->ep_qh[index];
  1882. return 0;
  1883. }
  1884. /* Driver probe function
  1885. * all intialization operations implemented here except enabling usb_intr reg
  1886. * board setup should have been done in the platform code
  1887. */
  1888. static int __init fsl_udc_probe(struct platform_device *pdev)
  1889. {
  1890. struct resource *res;
  1891. int ret = -ENODEV;
  1892. unsigned int i;
  1893. u32 dccparams;
  1894. if (strcmp(pdev->name, driver_name)) {
  1895. VDBG("Wrong device");
  1896. return -ENODEV;
  1897. }
  1898. udc_controller = kzalloc(sizeof(struct fsl_udc), GFP_KERNEL);
  1899. if (udc_controller == NULL) {
  1900. ERR("malloc udc failed\n");
  1901. return -ENOMEM;
  1902. }
  1903. spin_lock_init(&udc_controller->lock);
  1904. udc_controller->stopped = 1;
  1905. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1906. if (!res) {
  1907. ret = -ENXIO;
  1908. goto err_kfree;
  1909. }
  1910. if (!request_mem_region(res->start, res->end - res->start + 1,
  1911. driver_name)) {
  1912. ERR("request mem region for %s failed\n", pdev->name);
  1913. ret = -EBUSY;
  1914. goto err_kfree;
  1915. }
  1916. dr_regs = ioremap(res->start, resource_size(res));
  1917. if (!dr_regs) {
  1918. ret = -ENOMEM;
  1919. goto err_release_mem_region;
  1920. }
  1921. #ifndef CONFIG_ARCH_MXC
  1922. usb_sys_regs = (struct usb_sys_interface *)
  1923. ((u32)dr_regs + USB_DR_SYS_OFFSET);
  1924. #endif
  1925. /* Initialize USB clocks */
  1926. ret = fsl_udc_clk_init(pdev);
  1927. if (ret < 0)
  1928. goto err_iounmap_noclk;
  1929. /* Read Device Controller Capability Parameters register */
  1930. dccparams = fsl_readl(&dr_regs->dccparams);
  1931. if (!(dccparams & DCCPARAMS_DC)) {
  1932. ERR("This SOC doesn't support device role\n");
  1933. ret = -ENODEV;
  1934. goto err_iounmap;
  1935. }
  1936. /* Get max device endpoints */
  1937. /* DEN is bidirectional ep number, max_ep doubles the number */
  1938. udc_controller->max_ep = (dccparams & DCCPARAMS_DEN_MASK) * 2;
  1939. udc_controller->irq = platform_get_irq(pdev, 0);
  1940. if (!udc_controller->irq) {
  1941. ret = -ENODEV;
  1942. goto err_iounmap;
  1943. }
  1944. ret = request_irq(udc_controller->irq, fsl_udc_irq, IRQF_SHARED,
  1945. driver_name, udc_controller);
  1946. if (ret != 0) {
  1947. ERR("cannot request irq %d err %d\n",
  1948. udc_controller->irq, ret);
  1949. goto err_iounmap;
  1950. }
  1951. /* Initialize the udc structure including QH member and other member */
  1952. if (struct_udc_setup(udc_controller, pdev)) {
  1953. ERR("Can't initialize udc data structure\n");
  1954. ret = -ENOMEM;
  1955. goto err_free_irq;
  1956. }
  1957. /* initialize usb hw reg except for regs for EP,
  1958. * leave usbintr reg untouched */
  1959. dr_controller_setup(udc_controller);
  1960. fsl_udc_clk_finalize(pdev);
  1961. /* Setup gadget structure */
  1962. udc_controller->gadget.ops = &fsl_gadget_ops;
  1963. udc_controller->gadget.is_dualspeed = 1;
  1964. udc_controller->gadget.ep0 = &udc_controller->eps[0].ep;
  1965. INIT_LIST_HEAD(&udc_controller->gadget.ep_list);
  1966. udc_controller->gadget.speed = USB_SPEED_UNKNOWN;
  1967. udc_controller->gadget.name = driver_name;
  1968. /* Setup gadget.dev and register with kernel */
  1969. dev_set_name(&udc_controller->gadget.dev, "gadget");
  1970. udc_controller->gadget.dev.release = fsl_udc_release;
  1971. udc_controller->gadget.dev.parent = &pdev->dev;
  1972. ret = device_register(&udc_controller->gadget.dev);
  1973. if (ret < 0)
  1974. goto err_free_irq;
  1975. /* setup QH and epctrl for ep0 */
  1976. ep0_setup(udc_controller);
  1977. /* setup udc->eps[] for ep0 */
  1978. struct_ep_setup(udc_controller, 0, "ep0", 0);
  1979. /* for ep0: the desc defined here;
  1980. * for other eps, gadget layer called ep_enable with defined desc
  1981. */
  1982. udc_controller->eps[0].desc = &fsl_ep0_desc;
  1983. udc_controller->eps[0].ep.maxpacket = USB_MAX_CTRL_PAYLOAD;
  1984. /* setup the udc->eps[] for non-control endpoints and link
  1985. * to gadget.ep_list */
  1986. for (i = 1; i < (int)(udc_controller->max_ep / 2); i++) {
  1987. char name[14];
  1988. sprintf(name, "ep%dout", i);
  1989. struct_ep_setup(udc_controller, i * 2, name, 1);
  1990. sprintf(name, "ep%din", i);
  1991. struct_ep_setup(udc_controller, i * 2 + 1, name, 1);
  1992. }
  1993. /* use dma_pool for TD management */
  1994. udc_controller->td_pool = dma_pool_create("udc_td", &pdev->dev,
  1995. sizeof(struct ep_td_struct),
  1996. DTD_ALIGNMENT, UDC_DMA_BOUNDARY);
  1997. if (udc_controller->td_pool == NULL) {
  1998. ret = -ENOMEM;
  1999. goto err_unregister;
  2000. }
  2001. create_proc_file();
  2002. return 0;
  2003. err_unregister:
  2004. device_unregister(&udc_controller->gadget.dev);
  2005. err_free_irq:
  2006. free_irq(udc_controller->irq, udc_controller);
  2007. err_iounmap:
  2008. fsl_udc_clk_release();
  2009. err_iounmap_noclk:
  2010. iounmap(dr_regs);
  2011. err_release_mem_region:
  2012. release_mem_region(res->start, res->end - res->start + 1);
  2013. err_kfree:
  2014. kfree(udc_controller);
  2015. udc_controller = NULL;
  2016. return ret;
  2017. }
  2018. /* Driver removal function
  2019. * Free resources and finish pending transactions
  2020. */
  2021. static int __exit fsl_udc_remove(struct platform_device *pdev)
  2022. {
  2023. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2024. DECLARE_COMPLETION(done);
  2025. if (!udc_controller)
  2026. return -ENODEV;
  2027. udc_controller->done = &done;
  2028. fsl_udc_clk_release();
  2029. /* DR has been stopped in usb_gadget_unregister_driver() */
  2030. remove_proc_file();
  2031. /* Free allocated memory */
  2032. kfree(udc_controller->status_req->req.buf);
  2033. kfree(udc_controller->status_req);
  2034. kfree(udc_controller->eps);
  2035. dma_pool_destroy(udc_controller->td_pool);
  2036. free_irq(udc_controller->irq, udc_controller);
  2037. iounmap(dr_regs);
  2038. release_mem_region(res->start, res->end - res->start + 1);
  2039. device_unregister(&udc_controller->gadget.dev);
  2040. /* free udc --wait for the release() finished */
  2041. wait_for_completion(&done);
  2042. return 0;
  2043. }
  2044. /*-----------------------------------------------------------------
  2045. * Modify Power management attributes
  2046. * Used by OTG statemachine to disable gadget temporarily
  2047. -----------------------------------------------------------------*/
  2048. static int fsl_udc_suspend(struct platform_device *pdev, pm_message_t state)
  2049. {
  2050. dr_controller_stop(udc_controller);
  2051. return 0;
  2052. }
  2053. /*-----------------------------------------------------------------
  2054. * Invoked on USB resume. May be called in_interrupt.
  2055. * Here we start the DR controller and enable the irq
  2056. *-----------------------------------------------------------------*/
  2057. static int fsl_udc_resume(struct platform_device *pdev)
  2058. {
  2059. /* Enable DR irq reg and set controller Run */
  2060. if (udc_controller->stopped) {
  2061. dr_controller_setup(udc_controller);
  2062. dr_controller_run(udc_controller);
  2063. }
  2064. udc_controller->usb_state = USB_STATE_ATTACHED;
  2065. udc_controller->ep0_state = WAIT_FOR_SETUP;
  2066. udc_controller->ep0_dir = 0;
  2067. return 0;
  2068. }
  2069. /*-------------------------------------------------------------------------
  2070. Register entry point for the peripheral controller driver
  2071. --------------------------------------------------------------------------*/
  2072. static struct platform_driver udc_driver = {
  2073. .remove = __exit_p(fsl_udc_remove),
  2074. /* these suspend and resume are not usb suspend and resume */
  2075. .suspend = fsl_udc_suspend,
  2076. .resume = fsl_udc_resume,
  2077. .driver = {
  2078. .name = (char *)driver_name,
  2079. .owner = THIS_MODULE,
  2080. },
  2081. };
  2082. static int __init udc_init(void)
  2083. {
  2084. printk(KERN_INFO "%s (%s)\n", driver_desc, DRIVER_VERSION);
  2085. return platform_driver_probe(&udc_driver, fsl_udc_probe);
  2086. }
  2087. module_init(udc_init);
  2088. static void __exit udc_exit(void)
  2089. {
  2090. platform_driver_unregister(&udc_driver);
  2091. printk(KERN_WARNING "%s unregistered\n", driver_desc);
  2092. }
  2093. module_exit(udc_exit);
  2094. MODULE_DESCRIPTION(DRIVER_DESC);
  2095. MODULE_AUTHOR(DRIVER_AUTHOR);
  2096. MODULE_LICENSE("GPL");
  2097. MODULE_ALIAS("platform:fsl-usb2-udc");